xref: /freebsd/sys/contrib/device-tree/Bindings/pci/qcom,pcie-sm8350.yaml (revision 7d0873ebb83b19ba1e8a89e679470d885efe12e3)
1*01950c46SEmmanuel Vadot# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
2*01950c46SEmmanuel Vadot%YAML 1.2
3*01950c46SEmmanuel Vadot---
4*01950c46SEmmanuel Vadot$id: http://devicetree.org/schemas/pci/qcom,pcie-sm8350.yaml#
5*01950c46SEmmanuel Vadot$schema: http://devicetree.org/meta-schemas/core.yaml#
6*01950c46SEmmanuel Vadot
7*01950c46SEmmanuel Vadottitle: Qualcomm SM8350 PCI Express Root Complex
8*01950c46SEmmanuel Vadot
9*01950c46SEmmanuel Vadotmaintainers:
10*01950c46SEmmanuel Vadot  - Bjorn Andersson <andersson@kernel.org>
11*01950c46SEmmanuel Vadot  - Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
12*01950c46SEmmanuel Vadot
13*01950c46SEmmanuel Vadotdescription:
14*01950c46SEmmanuel Vadot  Qualcomm SM8350 SoC PCIe root complex controller is based on the Synopsys
15*01950c46SEmmanuel Vadot  DesignWare PCIe IP.
16*01950c46SEmmanuel Vadot
17*01950c46SEmmanuel Vadotproperties:
18*01950c46SEmmanuel Vadot  compatible:
19*01950c46SEmmanuel Vadot    const: qcom,pcie-sm8350
20*01950c46SEmmanuel Vadot
21*01950c46SEmmanuel Vadot  reg:
22*01950c46SEmmanuel Vadot    minItems: 5
23*01950c46SEmmanuel Vadot    maxItems: 6
24*01950c46SEmmanuel Vadot
25*01950c46SEmmanuel Vadot  reg-names:
26*01950c46SEmmanuel Vadot    minItems: 5
27*01950c46SEmmanuel Vadot    items:
28*01950c46SEmmanuel Vadot      - const: parf # Qualcomm specific registers
29*01950c46SEmmanuel Vadot      - const: dbi # DesignWare PCIe registers
30*01950c46SEmmanuel Vadot      - const: elbi # External local bus interface registers
31*01950c46SEmmanuel Vadot      - const: atu # ATU address space
32*01950c46SEmmanuel Vadot      - const: config # PCIe configuration space
33*01950c46SEmmanuel Vadot      - const: mhi # MHI registers
34*01950c46SEmmanuel Vadot
35*01950c46SEmmanuel Vadot  clocks:
36*01950c46SEmmanuel Vadot    minItems: 8
37*01950c46SEmmanuel Vadot    maxItems: 9
38*01950c46SEmmanuel Vadot
39*01950c46SEmmanuel Vadot  clock-names:
40*01950c46SEmmanuel Vadot    minItems: 8
41*01950c46SEmmanuel Vadot    items:
42*01950c46SEmmanuel Vadot      - const: aux # Auxiliary clock
43*01950c46SEmmanuel Vadot      - const: cfg # Configuration clock
44*01950c46SEmmanuel Vadot      - const: bus_master # Master AXI clock
45*01950c46SEmmanuel Vadot      - const: bus_slave # Slave AXI clock
46*01950c46SEmmanuel Vadot      - const: slave_q2a # Slave Q2A clock
47*01950c46SEmmanuel Vadot      - const: tbu # PCIe TBU clock
48*01950c46SEmmanuel Vadot      - const: ddrss_sf_tbu # PCIe SF TBU clock
49*01950c46SEmmanuel Vadot      - const: aggre1 # Aggre NoC PCIe1 AXI clock
50*01950c46SEmmanuel Vadot      - const: aggre0 # Aggre NoC PCIe0 AXI clock
51*01950c46SEmmanuel Vadot
52*01950c46SEmmanuel Vadot  interrupts:
53*01950c46SEmmanuel Vadot    minItems: 8
54*01950c46SEmmanuel Vadot    maxItems: 8
55*01950c46SEmmanuel Vadot
56*01950c46SEmmanuel Vadot  interrupt-names:
57*01950c46SEmmanuel Vadot    items:
58*01950c46SEmmanuel Vadot      - const: msi0
59*01950c46SEmmanuel Vadot      - const: msi1
60*01950c46SEmmanuel Vadot      - const: msi2
61*01950c46SEmmanuel Vadot      - const: msi3
62*01950c46SEmmanuel Vadot      - const: msi4
63*01950c46SEmmanuel Vadot      - const: msi5
64*01950c46SEmmanuel Vadot      - const: msi6
65*01950c46SEmmanuel Vadot      - const: msi7
66*01950c46SEmmanuel Vadot
67*01950c46SEmmanuel Vadot  resets:
68*01950c46SEmmanuel Vadot    maxItems: 1
69*01950c46SEmmanuel Vadot
70*01950c46SEmmanuel Vadot  reset-names:
71*01950c46SEmmanuel Vadot    items:
72*01950c46SEmmanuel Vadot      - const: pci
73*01950c46SEmmanuel Vadot
74*01950c46SEmmanuel VadotallOf:
75*01950c46SEmmanuel Vadot  - $ref: qcom,pcie-common.yaml#
76*01950c46SEmmanuel Vadot
77*01950c46SEmmanuel VadotunevaluatedProperties: false
78*01950c46SEmmanuel Vadot
79*01950c46SEmmanuel Vadotexamples:
80*01950c46SEmmanuel Vadot  - |
81*01950c46SEmmanuel Vadot    #include <dt-bindings/clock/qcom,gcc-sm8350.h>
82*01950c46SEmmanuel Vadot    #include <dt-bindings/gpio/gpio.h>
83*01950c46SEmmanuel Vadot    #include <dt-bindings/interconnect/qcom,sm8350.h>
84*01950c46SEmmanuel Vadot    #include <dt-bindings/interrupt-controller/arm-gic.h>
85*01950c46SEmmanuel Vadot
86*01950c46SEmmanuel Vadot    soc {
87*01950c46SEmmanuel Vadot        #address-cells = <2>;
88*01950c46SEmmanuel Vadot        #size-cells = <2>;
89*01950c46SEmmanuel Vadot
90*01950c46SEmmanuel Vadot        pcie@1c00000 {
91*01950c46SEmmanuel Vadot            compatible = "qcom,pcie-sm8350";
92*01950c46SEmmanuel Vadot            reg = <0 0x01c00000 0 0x3000>,
93*01950c46SEmmanuel Vadot                  <0 0x60000000 0 0xf1d>,
94*01950c46SEmmanuel Vadot                  <0 0x60000f20 0 0xa8>,
95*01950c46SEmmanuel Vadot                  <0 0x60001000 0 0x1000>,
96*01950c46SEmmanuel Vadot                  <0 0x60100000 0 0x100000>;
97*01950c46SEmmanuel Vadot            reg-names = "parf", "dbi", "elbi", "atu", "config";
98*01950c46SEmmanuel Vadot            ranges = <0x01000000 0x0 0x00000000 0x0 0x60200000 0x0 0x100000>,
99*01950c46SEmmanuel Vadot                     <0x02000000 0x0 0x60300000 0x0 0x60300000 0x0 0x3d00000>;
100*01950c46SEmmanuel Vadot
101*01950c46SEmmanuel Vadot            bus-range = <0x00 0xff>;
102*01950c46SEmmanuel Vadot            device_type = "pci";
103*01950c46SEmmanuel Vadot            linux,pci-domain = <0>;
104*01950c46SEmmanuel Vadot            num-lanes = <1>;
105*01950c46SEmmanuel Vadot
106*01950c46SEmmanuel Vadot            #address-cells = <3>;
107*01950c46SEmmanuel Vadot            #size-cells = <2>;
108*01950c46SEmmanuel Vadot
109*01950c46SEmmanuel Vadot            clocks = <&gcc GCC_PCIE_0_AUX_CLK>,
110*01950c46SEmmanuel Vadot                     <&gcc GCC_PCIE_0_CFG_AHB_CLK>,
111*01950c46SEmmanuel Vadot                     <&gcc GCC_PCIE_0_MSTR_AXI_CLK>,
112*01950c46SEmmanuel Vadot                     <&gcc GCC_PCIE_0_SLV_AXI_CLK>,
113*01950c46SEmmanuel Vadot                     <&gcc GCC_PCIE_0_SLV_Q2A_AXI_CLK>,
114*01950c46SEmmanuel Vadot                     <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>,
115*01950c46SEmmanuel Vadot                     <&gcc GCC_DDRSS_PCIE_SF_TBU_CLK>,
116*01950c46SEmmanuel Vadot                     <&gcc GCC_AGGRE_NOC_PCIE_1_AXI_CLK>,
117*01950c46SEmmanuel Vadot                     <&gcc GCC_AGGRE_NOC_PCIE_0_AXI_CLK>;
118*01950c46SEmmanuel Vadot            clock-names = "aux",
119*01950c46SEmmanuel Vadot                          "cfg",
120*01950c46SEmmanuel Vadot                          "bus_master",
121*01950c46SEmmanuel Vadot                          "bus_slave",
122*01950c46SEmmanuel Vadot                          "slave_q2a",
123*01950c46SEmmanuel Vadot                          "tbu",
124*01950c46SEmmanuel Vadot                          "ddrss_sf_tbu",
125*01950c46SEmmanuel Vadot                          "aggre1",
126*01950c46SEmmanuel Vadot                          "aggre0";
127*01950c46SEmmanuel Vadot
128*01950c46SEmmanuel Vadot            interrupts = <GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
129*01950c46SEmmanuel Vadot                         <GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
130*01950c46SEmmanuel Vadot                         <GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
131*01950c46SEmmanuel Vadot                         <GIC_SPI 144 IRQ_TYPE_LEVEL_HIGH>,
132*01950c46SEmmanuel Vadot                         <GIC_SPI 145 IRQ_TYPE_LEVEL_HIGH>,
133*01950c46SEmmanuel Vadot                         <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>,
134*01950c46SEmmanuel Vadot                         <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
135*01950c46SEmmanuel Vadot                         <GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>;
136*01950c46SEmmanuel Vadot            interrupt-names = "msi0", "msi1", "msi2", "msi3",
137*01950c46SEmmanuel Vadot                              "msi4", "msi5", "msi6", "msi7";
138*01950c46SEmmanuel Vadot            #interrupt-cells = <1>;
139*01950c46SEmmanuel Vadot            interrupt-map-mask = <0 0 0 0x7>;
140*01950c46SEmmanuel Vadot            interrupt-map = <0 0 0 1 &intc 0 149 IRQ_TYPE_LEVEL_HIGH>, /* int_a */
141*01950c46SEmmanuel Vadot                            <0 0 0 2 &intc 0 150 IRQ_TYPE_LEVEL_HIGH>, /* int_b */
142*01950c46SEmmanuel Vadot                            <0 0 0 3 &intc 0 151 IRQ_TYPE_LEVEL_HIGH>, /* int_c */
143*01950c46SEmmanuel Vadot                            <0 0 0 4 &intc 0 152 IRQ_TYPE_LEVEL_HIGH>; /* int_d */
144*01950c46SEmmanuel Vadot
145*01950c46SEmmanuel Vadot            iommu-map = <0x0 &apps_smmu 0x1c00 0x1>,
146*01950c46SEmmanuel Vadot                        <0x100 &apps_smmu 0x1c01 0x1>;
147*01950c46SEmmanuel Vadot
148*01950c46SEmmanuel Vadot            phys = <&pcie0_phy>;
149*01950c46SEmmanuel Vadot            phy-names = "pciephy";
150*01950c46SEmmanuel Vadot
151*01950c46SEmmanuel Vadot            pinctrl-0 = <&pcie0_default_state>;
152*01950c46SEmmanuel Vadot            pinctrl-names = "default";
153*01950c46SEmmanuel Vadot
154*01950c46SEmmanuel Vadot            power-domains = <&gcc PCIE_0_GDSC>;
155*01950c46SEmmanuel Vadot
156*01950c46SEmmanuel Vadot            resets = <&gcc GCC_PCIE_0_BCR>;
157*01950c46SEmmanuel Vadot            reset-names = "pci";
158*01950c46SEmmanuel Vadot
159*01950c46SEmmanuel Vadot            perst-gpios = <&tlmm 94 GPIO_ACTIVE_LOW>;
160*01950c46SEmmanuel Vadot            wake-gpios = <&tlmm 96 GPIO_ACTIVE_HIGH>;
161*01950c46SEmmanuel Vadot        };
162*01950c46SEmmanuel Vadot    };
163