1*01950c46SEmmanuel Vadot# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) 2*01950c46SEmmanuel Vadot%YAML 1.2 3*01950c46SEmmanuel Vadot--- 4*01950c46SEmmanuel Vadot$id: http://devicetree.org/schemas/pci/qcom,pcie-sc7280.yaml# 5*01950c46SEmmanuel Vadot$schema: http://devicetree.org/meta-schemas/core.yaml# 6*01950c46SEmmanuel Vadot 7*01950c46SEmmanuel Vadottitle: Qualcomm SC7280 PCI Express Root Complex 8*01950c46SEmmanuel Vadot 9*01950c46SEmmanuel Vadotmaintainers: 10*01950c46SEmmanuel Vadot - Bjorn Andersson <andersson@kernel.org> 11*01950c46SEmmanuel Vadot - Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org> 12*01950c46SEmmanuel Vadot 13*01950c46SEmmanuel Vadotdescription: 14*01950c46SEmmanuel Vadot Qualcomm SC7280 SoC PCIe root complex controller is based on the Synopsys 15*01950c46SEmmanuel Vadot DesignWare PCIe IP. 16*01950c46SEmmanuel Vadot 17*01950c46SEmmanuel Vadotproperties: 18*01950c46SEmmanuel Vadot compatible: 19*01950c46SEmmanuel Vadot const: qcom,pcie-sc7280 20*01950c46SEmmanuel Vadot 21*01950c46SEmmanuel Vadot reg: 22*01950c46SEmmanuel Vadot minItems: 5 23*01950c46SEmmanuel Vadot maxItems: 6 24*01950c46SEmmanuel Vadot 25*01950c46SEmmanuel Vadot reg-names: 26*01950c46SEmmanuel Vadot minItems: 5 27*01950c46SEmmanuel Vadot items: 28*01950c46SEmmanuel Vadot - const: parf # Qualcomm specific registers 29*01950c46SEmmanuel Vadot - const: dbi # DesignWare PCIe registers 30*01950c46SEmmanuel Vadot - const: elbi # External local bus interface registers 31*01950c46SEmmanuel Vadot - const: atu # ATU address space 32*01950c46SEmmanuel Vadot - const: config # PCIe configuration space 33*01950c46SEmmanuel Vadot - const: mhi # MHI registers 34*01950c46SEmmanuel Vadot 35*01950c46SEmmanuel Vadot clocks: 36*01950c46SEmmanuel Vadot minItems: 13 37*01950c46SEmmanuel Vadot maxItems: 13 38*01950c46SEmmanuel Vadot 39*01950c46SEmmanuel Vadot clock-names: 40*01950c46SEmmanuel Vadot items: 41*01950c46SEmmanuel Vadot - const: pipe # PIPE clock 42*01950c46SEmmanuel Vadot - const: pipe_mux # PIPE MUX 43*01950c46SEmmanuel Vadot - const: phy_pipe # PIPE output clock 44*01950c46SEmmanuel Vadot - const: ref # REFERENCE clock 45*01950c46SEmmanuel Vadot - const: aux # Auxiliary clock 46*01950c46SEmmanuel Vadot - const: cfg # Configuration clock 47*01950c46SEmmanuel Vadot - const: bus_master # Master AXI clock 48*01950c46SEmmanuel Vadot - const: bus_slave # Slave AXI clock 49*01950c46SEmmanuel Vadot - const: slave_q2a # Slave Q2A clock 50*01950c46SEmmanuel Vadot - const: tbu # PCIe TBU clock 51*01950c46SEmmanuel Vadot - const: ddrss_sf_tbu # PCIe SF TBU clock 52*01950c46SEmmanuel Vadot - const: aggre0 # Aggre NoC PCIe CENTER SF AXI clock 53*01950c46SEmmanuel Vadot - const: aggre1 # Aggre NoC PCIe1 AXI clock 54*01950c46SEmmanuel Vadot 55*01950c46SEmmanuel Vadot interrupts: 56*01950c46SEmmanuel Vadot maxItems: 1 57*01950c46SEmmanuel Vadot 58*01950c46SEmmanuel Vadot interrupt-names: 59*01950c46SEmmanuel Vadot items: 60*01950c46SEmmanuel Vadot - const: msi 61*01950c46SEmmanuel Vadot 62*01950c46SEmmanuel Vadot resets: 63*01950c46SEmmanuel Vadot maxItems: 1 64*01950c46SEmmanuel Vadot 65*01950c46SEmmanuel Vadot reset-names: 66*01950c46SEmmanuel Vadot items: 67*01950c46SEmmanuel Vadot - const: pci 68*01950c46SEmmanuel Vadot 69*01950c46SEmmanuel Vadot vddpe-3v3-supply: 70*01950c46SEmmanuel Vadot description: PCIe endpoint power supply 71*01950c46SEmmanuel Vadot 72*01950c46SEmmanuel VadotallOf: 73*01950c46SEmmanuel Vadot - $ref: qcom,pcie-common.yaml# 74*01950c46SEmmanuel Vadot 75*01950c46SEmmanuel VadotunevaluatedProperties: false 76*01950c46SEmmanuel Vadot 77*01950c46SEmmanuel Vadotexamples: 78*01950c46SEmmanuel Vadot - | 79*01950c46SEmmanuel Vadot #include <dt-bindings/clock/qcom,gcc-sc7280.h> 80*01950c46SEmmanuel Vadot #include <dt-bindings/clock/qcom,rpmh.h> 81*01950c46SEmmanuel Vadot #include <dt-bindings/gpio/gpio.h> 82*01950c46SEmmanuel Vadot #include <dt-bindings/interrupt-controller/arm-gic.h> 83*01950c46SEmmanuel Vadot 84*01950c46SEmmanuel Vadot soc { 85*01950c46SEmmanuel Vadot #address-cells = <2>; 86*01950c46SEmmanuel Vadot #size-cells = <2>; 87*01950c46SEmmanuel Vadot 88*01950c46SEmmanuel Vadot pcie@1c08000 { 89*01950c46SEmmanuel Vadot compatible = "qcom,pcie-sc7280"; 90*01950c46SEmmanuel Vadot reg = <0 0x01c08000 0 0x3000>, 91*01950c46SEmmanuel Vadot <0 0x40000000 0 0xf1d>, 92*01950c46SEmmanuel Vadot <0 0x40000f20 0 0xa8>, 93*01950c46SEmmanuel Vadot <0 0x40001000 0 0x1000>, 94*01950c46SEmmanuel Vadot <0 0x40100000 0 0x100000>; 95*01950c46SEmmanuel Vadot reg-names = "parf", "dbi", "elbi", "atu", "config"; 96*01950c46SEmmanuel Vadot ranges = <0x01000000 0x0 0x00000000 0x0 0x40200000 0x0 0x100000>, 97*01950c46SEmmanuel Vadot <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>; 98*01950c46SEmmanuel Vadot 99*01950c46SEmmanuel Vadot bus-range = <0x00 0xff>; 100*01950c46SEmmanuel Vadot device_type = "pci"; 101*01950c46SEmmanuel Vadot linux,pci-domain = <1>; 102*01950c46SEmmanuel Vadot num-lanes = <2>; 103*01950c46SEmmanuel Vadot 104*01950c46SEmmanuel Vadot #address-cells = <3>; 105*01950c46SEmmanuel Vadot #size-cells = <2>; 106*01950c46SEmmanuel Vadot 107*01950c46SEmmanuel Vadot assigned-clocks = <&gcc GCC_PCIE_1_AUX_CLK>; 108*01950c46SEmmanuel Vadot assigned-clock-rates = <19200000>; 109*01950c46SEmmanuel Vadot 110*01950c46SEmmanuel Vadot clocks = <&gcc GCC_PCIE_1_PIPE_CLK>, 111*01950c46SEmmanuel Vadot <&gcc GCC_PCIE_1_PIPE_CLK_SRC>, 112*01950c46SEmmanuel Vadot <&pcie1_phy>, 113*01950c46SEmmanuel Vadot <&rpmhcc RPMH_CXO_CLK>, 114*01950c46SEmmanuel Vadot <&gcc GCC_PCIE_1_AUX_CLK>, 115*01950c46SEmmanuel Vadot <&gcc GCC_PCIE_1_CFG_AHB_CLK>, 116*01950c46SEmmanuel Vadot <&gcc GCC_PCIE_1_MSTR_AXI_CLK>, 117*01950c46SEmmanuel Vadot <&gcc GCC_PCIE_1_SLV_AXI_CLK>, 118*01950c46SEmmanuel Vadot <&gcc GCC_PCIE_1_SLV_Q2A_AXI_CLK>, 119*01950c46SEmmanuel Vadot <&gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>, 120*01950c46SEmmanuel Vadot <&gcc GCC_DDRSS_PCIE_SF_CLK>, 121*01950c46SEmmanuel Vadot <&gcc GCC_AGGRE_NOC_PCIE_CENTER_SF_AXI_CLK>, 122*01950c46SEmmanuel Vadot <&gcc GCC_AGGRE_NOC_PCIE_1_AXI_CLK>; 123*01950c46SEmmanuel Vadot 124*01950c46SEmmanuel Vadot clock-names = "pipe", 125*01950c46SEmmanuel Vadot "pipe_mux", 126*01950c46SEmmanuel Vadot "phy_pipe", 127*01950c46SEmmanuel Vadot "ref", 128*01950c46SEmmanuel Vadot "aux", 129*01950c46SEmmanuel Vadot "cfg", 130*01950c46SEmmanuel Vadot "bus_master", 131*01950c46SEmmanuel Vadot "bus_slave", 132*01950c46SEmmanuel Vadot "slave_q2a", 133*01950c46SEmmanuel Vadot "tbu", 134*01950c46SEmmanuel Vadot "ddrss_sf_tbu", 135*01950c46SEmmanuel Vadot "aggre0", 136*01950c46SEmmanuel Vadot "aggre1"; 137*01950c46SEmmanuel Vadot 138*01950c46SEmmanuel Vadot dma-coherent; 139*01950c46SEmmanuel Vadot 140*01950c46SEmmanuel Vadot interrupts = <GIC_SPI 307 IRQ_TYPE_LEVEL_HIGH>; 141*01950c46SEmmanuel Vadot interrupt-names = "msi"; 142*01950c46SEmmanuel Vadot #interrupt-cells = <1>; 143*01950c46SEmmanuel Vadot interrupt-map-mask = <0 0 0 0x7>; 144*01950c46SEmmanuel Vadot interrupt-map = <0 0 0 1 &intc 0 0 0 434 IRQ_TYPE_LEVEL_HIGH>, 145*01950c46SEmmanuel Vadot <0 0 0 2 &intc 0 0 0 435 IRQ_TYPE_LEVEL_HIGH>, 146*01950c46SEmmanuel Vadot <0 0 0 3 &intc 0 0 0 438 IRQ_TYPE_LEVEL_HIGH>, 147*01950c46SEmmanuel Vadot <0 0 0 4 &intc 0 0 0 439 IRQ_TYPE_LEVEL_HIGH>; 148*01950c46SEmmanuel Vadot 149*01950c46SEmmanuel Vadot iommu-map = <0x0 &apps_smmu 0x1c80 0x1>, 150*01950c46SEmmanuel Vadot <0x100 &apps_smmu 0x1c81 0x1>; 151*01950c46SEmmanuel Vadot 152*01950c46SEmmanuel Vadot phys = <&pcie1_phy>; 153*01950c46SEmmanuel Vadot phy-names = "pciephy"; 154*01950c46SEmmanuel Vadot 155*01950c46SEmmanuel Vadot pinctrl-names = "default"; 156*01950c46SEmmanuel Vadot pinctrl-0 = <&pcie1_clkreq_n>; 157*01950c46SEmmanuel Vadot 158*01950c46SEmmanuel Vadot power-domains = <&gcc GCC_PCIE_1_GDSC>; 159*01950c46SEmmanuel Vadot 160*01950c46SEmmanuel Vadot resets = <&gcc GCC_PCIE_1_BCR>; 161*01950c46SEmmanuel Vadot reset-names = "pci"; 162*01950c46SEmmanuel Vadot 163*01950c46SEmmanuel Vadot perst-gpios = <&tlmm 2 GPIO_ACTIVE_LOW>; 164*01950c46SEmmanuel Vadot vddpe-3v3-supply = <&pp3300_ssd>; 165*01950c46SEmmanuel Vadot }; 166*01950c46SEmmanuel Vadot }; 167