xref: /freebsd/sys/contrib/device-tree/Bindings/mmc/mtk-sd.txt (revision ec0ea6efa1ad229d75c394c1a9b9cac33af2b1d3)
1* MTK MMC controller
2
3The MTK  MSDC can act as a MMC controller
4to support MMC, SD, and SDIO types of memory cards.
5
6This file documents differences between the core properties in mmc.txt
7and the properties used by the msdc driver.
8
9Required properties:
10- compatible: value should be either of the following.
11	"mediatek,mt8135-mmc": for mmc host ip compatible with mt8135
12	"mediatek,mt8173-mmc": for mmc host ip compatible with mt8173
13	"mediatek,mt8183-mmc": for mmc host ip compatible with mt8183
14	"mediatek,mt8516-mmc": for mmc host ip compatible with mt8516
15	"mediatek,mt6779-mmc": for mmc host ip compatible with mt6779
16	"mediatek,mt2701-mmc": for mmc host ip compatible with mt2701
17	"mediatek,mt2712-mmc": for mmc host ip compatible with mt2712
18	"mediatek,mt7622-mmc": for MT7622 SoC
19	"mediatek,mt7623-mmc", "mediatek,mt2701-mmc": for MT7623 SoC
20	"mediatek,mt7620-mmc", for MT7621 SoC (and others)
21
22- reg: physical base address of the controller and length
23- interrupts: Should contain MSDC interrupt number
24- clocks: Should contain phandle for the clock feeding the MMC controller
25- clock-names: Should contain the following:
26	"source" - source clock (required)
27	"hclk" - HCLK which used for host (required)
28	"source_cg" - independent source clock gate (required for MT2712)
29	"bus_clk" - bus clock used for internal register access (required for MT2712 MSDC0/3)
30- pinctrl-names: should be "default", "state_uhs"
31- pinctrl-0: should contain default/high speed pin ctrl
32- pinctrl-1: should contain uhs mode pin ctrl
33- vmmc-supply: power to the Core
34- vqmmc-supply: power to the IO
35
36Optional properties:
37- assigned-clocks: PLL of the source clock
38- assigned-clock-parents: parent of source clock, used for HS400 mode to get 400Mhz source clock
39- hs400-ds-delay: HS400 DS delay setting
40- mediatek,hs200-cmd-int-delay: HS200 command internal delay setting.
41				This field has total 32 stages.
42				The value is an integer from 0 to 31.
43- mediatek,hs400-cmd-int-delay: HS400 command internal delay setting
44				This field has total 32 stages.
45				The value is an integer from 0 to 31.
46- mediatek,hs400-cmd-resp-sel-rising:  HS400 command response sample selection
47				       If present,HS400 command responses are sampled on rising edges.
48				       If not present,HS400 command responses are sampled on falling edges.
49- mediatek,latch-ck: Some SoCs do not support enhance_rx, need set correct latch-ck to avoid data crc
50		     error caused by stop clock(fifo full)
51		     Valid range = [0:0x7]. if not present, default value is 0.
52		     applied to compatible "mediatek,mt2701-mmc".
53- resets: Phandle and reset specifier pair to softreset line of MSDC IP.
54- reset-names: Should be "hrst".
55
56Examples:
57mmc0: mmc@11230000 {
58	compatible = "mediatek,mt8173-mmc", "mediatek,mt8135-mmc";
59	reg = <0 0x11230000 0 0x108>;
60	interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_LOW>;
61	vmmc-supply = <&mt6397_vemc_3v3_reg>;
62	vqmmc-supply = <&mt6397_vio18_reg>;
63	clocks = <&pericfg CLK_PERI_MSDC30_0>,
64	         <&topckgen CLK_TOP_MSDC50_0_H_SEL>;
65	clock-names = "source", "hclk";
66	pinctrl-names = "default", "state_uhs";
67	pinctrl-0 = <&mmc0_pins_default>;
68	pinctrl-1 = <&mmc0_pins_uhs>;
69	assigned-clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>;
70	assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>;
71	hs400-ds-delay = <0x14015>;
72	mediatek,hs200-cmd-int-delay = <26>;
73	mediatek,hs400-cmd-int-delay = <14>;
74	mediatek,hs400-cmd-resp-sel-rising;
75};
76