xref: /freebsd/sys/contrib/device-tree/Bindings/arm/msm/qcom,llcc.yaml (revision b197d4b893974c9eb4d7b38704c6d5c486235d6f)
1# SPDX-License-Identifier: (GPL-2.0-or-later OR BSD-2-Clause)
2%YAML 1.2
3---
4$id: http://devicetree.org/schemas/arm/msm/qcom,llcc.yaml#
5$schema: http://devicetree.org/meta-schemas/core.yaml#
6
7title: Last Level Cache Controller
8
9maintainers:
10  - Rishabh Bhatnagar <rishabhb@codeaurora.org>
11  - Sai Prakash Ranjan <saiprakash.ranjan@codeaurora.org>
12
13description: |
14  LLCC (Last Level Cache Controller) provides last level of cache memory in SoC,
15  that can be shared by multiple clients. Clients here are different cores in the
16  SoC, the idea is to minimize the local caches at the clients and migrate to
17  common pool of memory. Cache memory is divided into partitions called slices
18  which are assigned to clients. Clients can query the slice details, activate
19  and deactivate them.
20
21properties:
22  compatible:
23    enum:
24      - qcom,sc7180-llcc
25      - qcom,sc7280-llcc
26      - qcom,sdm845-llcc
27      - qcom,sm6350-llcc
28      - qcom,sm8150-llcc
29      - qcom,sm8250-llcc
30      - qcom,sm8350-llcc
31      - qcom,sm8450-llcc
32
33  reg:
34    items:
35      - description: LLCC base register region
36      - description: LLCC broadcast base register region
37
38  reg-names:
39    items:
40      - const: llcc_base
41      - const: llcc_broadcast_base
42
43  interrupts:
44    maxItems: 1
45
46required:
47  - compatible
48  - reg
49  - reg-names
50
51additionalProperties: false
52
53examples:
54  - |
55    #include <dt-bindings/interrupt-controller/arm-gic.h>
56
57    system-cache-controller@1100000 {
58      compatible = "qcom,sdm845-llcc";
59      reg = <0x1100000 0x200000>, <0x1300000 0x50000> ;
60      reg-names = "llcc_base", "llcc_broadcast_base";
61      interrupts = <GIC_SPI 582 IRQ_TYPE_LEVEL_HIGH>;
62    };
63