xref: /freebsd/sys/contrib/dev/rtw89/rtw8852a.c (revision 6d67aabd63555ab62a2f2b7f52a75ef100a2fe75)
18e93258fSBjoern A. Zeeb // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
28e93258fSBjoern A. Zeeb /* Copyright(c) 2019-2020  Realtek Corporation
38e93258fSBjoern A. Zeeb  */
48e93258fSBjoern A. Zeeb 
58e93258fSBjoern A. Zeeb #include "coex.h"
68e93258fSBjoern A. Zeeb #include "fw.h"
78e93258fSBjoern A. Zeeb #include "mac.h"
88e93258fSBjoern A. Zeeb #include "phy.h"
98e93258fSBjoern A. Zeeb #include "reg.h"
108e93258fSBjoern A. Zeeb #include "rtw8852a.h"
118e93258fSBjoern A. Zeeb #include "rtw8852a_rfk.h"
128e93258fSBjoern A. Zeeb #include "rtw8852a_table.h"
138e93258fSBjoern A. Zeeb #include "txrx.h"
148e93258fSBjoern A. Zeeb 
15e2340276SBjoern A. Zeeb #define RTW8852A_FW_FORMAT_MAX 0
16e2340276SBjoern A. Zeeb #define RTW8852A_FW_BASENAME "rtw89/rtw8852a_fw"
17e2340276SBjoern A. Zeeb #define RTW8852A_MODULE_FIRMWARE \
18e2340276SBjoern A. Zeeb 	RTW8852A_FW_BASENAME ".bin"
19e2340276SBjoern A. Zeeb 
208e93258fSBjoern A. Zeeb static const struct rtw89_hfc_ch_cfg rtw8852a_hfc_chcfg_pcie[] = {
218e93258fSBjoern A. Zeeb 	{128, 1896, grp_0}, /* ACH 0 */
228e93258fSBjoern A. Zeeb 	{128, 1896, grp_0}, /* ACH 1 */
238e93258fSBjoern A. Zeeb 	{128, 1896, grp_0}, /* ACH 2 */
248e93258fSBjoern A. Zeeb 	{128, 1896, grp_0}, /* ACH 3 */
258e93258fSBjoern A. Zeeb 	{128, 1896, grp_1}, /* ACH 4 */
268e93258fSBjoern A. Zeeb 	{128, 1896, grp_1}, /* ACH 5 */
278e93258fSBjoern A. Zeeb 	{128, 1896, grp_1}, /* ACH 6 */
288e93258fSBjoern A. Zeeb 	{128, 1896, grp_1}, /* ACH 7 */
298e93258fSBjoern A. Zeeb 	{32, 1896, grp_0}, /* B0MGQ */
308e93258fSBjoern A. Zeeb 	{128, 1896, grp_0}, /* B0HIQ */
318e93258fSBjoern A. Zeeb 	{32, 1896, grp_1}, /* B1MGQ */
328e93258fSBjoern A. Zeeb 	{128, 1896, grp_1}, /* B1HIQ */
338e93258fSBjoern A. Zeeb 	{40, 0, 0} /* FWCMDQ */
348e93258fSBjoern A. Zeeb };
358e93258fSBjoern A. Zeeb 
368e93258fSBjoern A. Zeeb static const struct rtw89_hfc_pub_cfg rtw8852a_hfc_pubcfg_pcie = {
378e93258fSBjoern A. Zeeb 	1896, /* Group 0 */
388e93258fSBjoern A. Zeeb 	1896, /* Group 1 */
398e93258fSBjoern A. Zeeb 	3792, /* Public Max */
408e93258fSBjoern A. Zeeb 	0 /* WP threshold */
418e93258fSBjoern A. Zeeb };
428e93258fSBjoern A. Zeeb 
438e93258fSBjoern A. Zeeb static const struct rtw89_hfc_param_ini rtw8852a_hfc_param_ini_pcie[] = {
448e93258fSBjoern A. Zeeb 	[RTW89_QTA_SCC] = {rtw8852a_hfc_chcfg_pcie, &rtw8852a_hfc_pubcfg_pcie,
458e93258fSBjoern A. Zeeb 			   &rtw89_mac_size.hfc_preccfg_pcie, RTW89_HCIFC_POH},
468e93258fSBjoern A. Zeeb 	[RTW89_QTA_DLFW] = {NULL, NULL, &rtw89_mac_size.hfc_preccfg_pcie,
478e93258fSBjoern A. Zeeb 			    RTW89_HCIFC_POH},
488e93258fSBjoern A. Zeeb 	[RTW89_QTA_INVALID] = {NULL},
498e93258fSBjoern A. Zeeb };
508e93258fSBjoern A. Zeeb 
518e93258fSBjoern A. Zeeb static const struct rtw89_dle_mem rtw8852a_dle_mem_pcie[] = {
528e93258fSBjoern A. Zeeb 	[RTW89_QTA_SCC] = {RTW89_QTA_SCC, &rtw89_mac_size.wde_size0,
538e93258fSBjoern A. Zeeb 			   &rtw89_mac_size.ple_size0, &rtw89_mac_size.wde_qt0,
548e93258fSBjoern A. Zeeb 			   &rtw89_mac_size.wde_qt0, &rtw89_mac_size.ple_qt4,
558e93258fSBjoern A. Zeeb 			   &rtw89_mac_size.ple_qt5},
56e2340276SBjoern A. Zeeb 	[RTW89_QTA_WOW] = {RTW89_QTA_WOW, &rtw89_mac_size.wde_size0,
57e2340276SBjoern A. Zeeb 			   &rtw89_mac_size.ple_size0, &rtw89_mac_size.wde_qt0,
58e2340276SBjoern A. Zeeb 			   &rtw89_mac_size.wde_qt0, &rtw89_mac_size.ple_qt4,
59e2340276SBjoern A. Zeeb 			   &rtw89_mac_size.ple_qt_52a_wow},
608e93258fSBjoern A. Zeeb 	[RTW89_QTA_DLFW] = {RTW89_QTA_DLFW, &rtw89_mac_size.wde_size4,
618e93258fSBjoern A. Zeeb 			    &rtw89_mac_size.ple_size4, &rtw89_mac_size.wde_qt4,
628e93258fSBjoern A. Zeeb 			    &rtw89_mac_size.wde_qt4, &rtw89_mac_size.ple_qt13,
638e93258fSBjoern A. Zeeb 			    &rtw89_mac_size.ple_qt13},
648e93258fSBjoern A. Zeeb 	[RTW89_QTA_INVALID] = {RTW89_QTA_INVALID, NULL, NULL, NULL, NULL, NULL,
658e93258fSBjoern A. Zeeb 			       NULL},
668e93258fSBjoern A. Zeeb };
678e93258fSBjoern A. Zeeb 
688e93258fSBjoern A. Zeeb static const struct rtw89_reg2_def  rtw8852a_pmac_ht20_mcs7_tbl[] = {
698e93258fSBjoern A. Zeeb 	{0x44AC, 0x00000000},
708e93258fSBjoern A. Zeeb 	{0x44B0, 0x00000000},
718e93258fSBjoern A. Zeeb 	{0x44B4, 0x00000000},
728e93258fSBjoern A. Zeeb 	{0x44B8, 0x00000000},
738e93258fSBjoern A. Zeeb 	{0x44BC, 0x00000000},
748e93258fSBjoern A. Zeeb 	{0x44C0, 0x00000000},
758e93258fSBjoern A. Zeeb 	{0x44C4, 0x00000000},
768e93258fSBjoern A. Zeeb 	{0x44C8, 0x00000000},
778e93258fSBjoern A. Zeeb 	{0x44CC, 0x00000000},
788e93258fSBjoern A. Zeeb 	{0x44D0, 0x00000000},
798e93258fSBjoern A. Zeeb 	{0x44D4, 0x00000000},
808e93258fSBjoern A. Zeeb 	{0x44D8, 0x00000000},
818e93258fSBjoern A. Zeeb 	{0x44DC, 0x00000000},
828e93258fSBjoern A. Zeeb 	{0x44E0, 0x00000000},
838e93258fSBjoern A. Zeeb 	{0x44E4, 0x00000000},
848e93258fSBjoern A. Zeeb 	{0x44E8, 0x00000000},
858e93258fSBjoern A. Zeeb 	{0x44EC, 0x00000000},
868e93258fSBjoern A. Zeeb 	{0x44F0, 0x00000000},
878e93258fSBjoern A. Zeeb 	{0x44F4, 0x00000000},
888e93258fSBjoern A. Zeeb 	{0x44F8, 0x00000000},
898e93258fSBjoern A. Zeeb 	{0x44FC, 0x00000000},
908e93258fSBjoern A. Zeeb 	{0x4500, 0x00000000},
918e93258fSBjoern A. Zeeb 	{0x4504, 0x00000000},
928e93258fSBjoern A. Zeeb 	{0x4508, 0x00000000},
938e93258fSBjoern A. Zeeb 	{0x450C, 0x00000000},
948e93258fSBjoern A. Zeeb 	{0x4510, 0x00000000},
958e93258fSBjoern A. Zeeb 	{0x4514, 0x00000000},
968e93258fSBjoern A. Zeeb 	{0x4518, 0x00000000},
978e93258fSBjoern A. Zeeb 	{0x451C, 0x00000000},
988e93258fSBjoern A. Zeeb 	{0x4520, 0x00000000},
998e93258fSBjoern A. Zeeb 	{0x4524, 0x00000000},
1008e93258fSBjoern A. Zeeb 	{0x4528, 0x00000000},
1018e93258fSBjoern A. Zeeb 	{0x452C, 0x00000000},
1028e93258fSBjoern A. Zeeb 	{0x4530, 0x4E1F3E81},
1038e93258fSBjoern A. Zeeb 	{0x4534, 0x00000000},
1048e93258fSBjoern A. Zeeb 	{0x4538, 0x0000005A},
1058e93258fSBjoern A. Zeeb 	{0x453C, 0x00000000},
1068e93258fSBjoern A. Zeeb 	{0x4540, 0x00000000},
1078e93258fSBjoern A. Zeeb 	{0x4544, 0x00000000},
1088e93258fSBjoern A. Zeeb 	{0x4548, 0x00000000},
1098e93258fSBjoern A. Zeeb 	{0x454C, 0x00000000},
1108e93258fSBjoern A. Zeeb 	{0x4550, 0x00000000},
1118e93258fSBjoern A. Zeeb 	{0x4554, 0x00000000},
1128e93258fSBjoern A. Zeeb 	{0x4558, 0x00000000},
1138e93258fSBjoern A. Zeeb 	{0x455C, 0x00000000},
1148e93258fSBjoern A. Zeeb 	{0x4560, 0x4060001A},
1158e93258fSBjoern A. Zeeb 	{0x4564, 0x40000000},
1168e93258fSBjoern A. Zeeb 	{0x4568, 0x00000000},
1178e93258fSBjoern A. Zeeb 	{0x456C, 0x00000000},
1188e93258fSBjoern A. Zeeb 	{0x4570, 0x04000007},
1198e93258fSBjoern A. Zeeb 	{0x4574, 0x0000DC87},
1208e93258fSBjoern A. Zeeb 	{0x4578, 0x00000BAB},
1218e93258fSBjoern A. Zeeb 	{0x457C, 0x03E00000},
1228e93258fSBjoern A. Zeeb 	{0x4580, 0x00000048},
1238e93258fSBjoern A. Zeeb 	{0x4584, 0x00000000},
1248e93258fSBjoern A. Zeeb 	{0x4588, 0x000003E8},
1258e93258fSBjoern A. Zeeb 	{0x458C, 0x30000000},
1268e93258fSBjoern A. Zeeb 	{0x4590, 0x00000000},
1278e93258fSBjoern A. Zeeb 	{0x4594, 0x10000000},
1288e93258fSBjoern A. Zeeb 	{0x4598, 0x00000001},
1298e93258fSBjoern A. Zeeb 	{0x459C, 0x00030000},
1308e93258fSBjoern A. Zeeb 	{0x45A0, 0x01000000},
1318e93258fSBjoern A. Zeeb 	{0x45A4, 0x03000200},
1328e93258fSBjoern A. Zeeb 	{0x45A8, 0xC00001C0},
1338e93258fSBjoern A. Zeeb 	{0x45AC, 0x78018000},
1348e93258fSBjoern A. Zeeb 	{0x45B0, 0x80000000},
1358e93258fSBjoern A. Zeeb 	{0x45B4, 0x01C80600},
1368e93258fSBjoern A. Zeeb 	{0x45B8, 0x00000002},
1378e93258fSBjoern A. Zeeb 	{0x4594, 0x10000000}
1388e93258fSBjoern A. Zeeb };
1398e93258fSBjoern A. Zeeb 
1408e93258fSBjoern A. Zeeb static const struct rtw89_reg3_def rtw8852a_btc_preagc_en_defs[] = {
1418e93258fSBjoern A. Zeeb 	{0x4624, GENMASK(20, 14), 0x40},
1428e93258fSBjoern A. Zeeb 	{0x46f8, GENMASK(20, 14), 0x40},
1438e93258fSBjoern A. Zeeb 	{0x4674, GENMASK(20, 19), 0x2},
1448e93258fSBjoern A. Zeeb 	{0x4748, GENMASK(20, 19), 0x2},
1458e93258fSBjoern A. Zeeb 	{0x4650, GENMASK(14, 10), 0x18},
1468e93258fSBjoern A. Zeeb 	{0x4724, GENMASK(14, 10), 0x18},
1478e93258fSBjoern A. Zeeb 	{0x4688, GENMASK(1, 0), 0x3},
1488e93258fSBjoern A. Zeeb 	{0x475c, GENMASK(1, 0), 0x3},
1498e93258fSBjoern A. Zeeb };
1508e93258fSBjoern A. Zeeb 
1518e93258fSBjoern A. Zeeb static DECLARE_PHY_REG3_TBL(rtw8852a_btc_preagc_en_defs);
1528e93258fSBjoern A. Zeeb 
1538e93258fSBjoern A. Zeeb static const struct rtw89_reg3_def rtw8852a_btc_preagc_dis_defs[] = {
1548e93258fSBjoern A. Zeeb 	{0x4624, GENMASK(20, 14), 0x1a},
1558e93258fSBjoern A. Zeeb 	{0x46f8, GENMASK(20, 14), 0x1a},
1568e93258fSBjoern A. Zeeb 	{0x4674, GENMASK(20, 19), 0x1},
1578e93258fSBjoern A. Zeeb 	{0x4748, GENMASK(20, 19), 0x1},
1588e93258fSBjoern A. Zeeb 	{0x4650, GENMASK(14, 10), 0x12},
1598e93258fSBjoern A. Zeeb 	{0x4724, GENMASK(14, 10), 0x12},
1608e93258fSBjoern A. Zeeb 	{0x4688, GENMASK(1, 0), 0x0},
1618e93258fSBjoern A. Zeeb 	{0x475c, GENMASK(1, 0), 0x0},
1628e93258fSBjoern A. Zeeb };
1638e93258fSBjoern A. Zeeb 
1648e93258fSBjoern A. Zeeb static DECLARE_PHY_REG3_TBL(rtw8852a_btc_preagc_dis_defs);
1658e93258fSBjoern A. Zeeb 
1668e93258fSBjoern A. Zeeb static const struct rtw89_pwr_cfg rtw8852a_pwron[] = {
1678e93258fSBjoern A. Zeeb 	{0x00C6,
1688e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_B,
1698e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_PCIE,
1708e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
1718e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(6), BIT(6)},
1728e93258fSBjoern A. Zeeb 	{0x1086,
1738e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
1748e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_SDIO,
1758e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
1768e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), 0},
1778e93258fSBjoern A. Zeeb 	{0x1086,
1788e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
1798e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_SDIO,
1808e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
1818e93258fSBjoern A. Zeeb 	 PWR_CMD_POLL, BIT(1), BIT(1)},
1828e93258fSBjoern A. Zeeb 	{0x0005,
1838e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
1848e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
1858e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
1868e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(4) | BIT(3), 0},
1878e93258fSBjoern A. Zeeb 	{0x0005,
1888e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
1898e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
1908e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
1918e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(7), 0},
1928e93258fSBjoern A. Zeeb 	{0x0005,
1938e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
1948e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
1958e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
1968e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(2), 0},
1978e93258fSBjoern A. Zeeb 	{0x0006,
1988e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
1998e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2008e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2018e93258fSBjoern A. Zeeb 	 PWR_CMD_POLL, BIT(1), BIT(1)},
2028e93258fSBjoern A. Zeeb 	{0x0006,
2038e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2048e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2058e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2068e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), BIT(0)},
2078e93258fSBjoern A. Zeeb 	{0x0005,
2088e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2098e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2108e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2118e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), BIT(0)},
2128e93258fSBjoern A. Zeeb 	{0x0005,
2138e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2148e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2158e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2168e93258fSBjoern A. Zeeb 	 PWR_CMD_POLL, BIT(0), 0},
2178e93258fSBjoern A. Zeeb 	{0x106D,
2188e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_B | PWR_CV_MSK_C,
2198e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_USB,
2208e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2218e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(6), 0},
2228e93258fSBjoern A. Zeeb 	{0x0088,
2238e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2248e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2258e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2268e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), BIT(0)},
2278e93258fSBjoern A. Zeeb 	{0x0088,
2288e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2298e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2308e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2318e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), 0},
2328e93258fSBjoern A. Zeeb 	{0x0088,
2338e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2348e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2358e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2368e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), BIT(0)},
2378e93258fSBjoern A. Zeeb 	{0x0088,
2388e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2398e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2408e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2418e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), 0},
2428e93258fSBjoern A. Zeeb 	{0x0088,
2438e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2448e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2458e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2468e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), BIT(0)},
2478e93258fSBjoern A. Zeeb 	{0x0083,
2488e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2498e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2508e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2518e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(6), 0},
2528e93258fSBjoern A. Zeeb 	{0x0080,
2538e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2548e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2558e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2568e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(5), BIT(5)},
2578e93258fSBjoern A. Zeeb 	{0x0024,
2588e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2598e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2608e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2618e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(4) | BIT(3) | BIT(2) | BIT(1) | BIT(0), 0},
2628e93258fSBjoern A. Zeeb 	{0x02A0,
2638e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2648e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2658e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2668e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(1), BIT(1)},
2678e93258fSBjoern A. Zeeb 	{0x02A2,
2688e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2698e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2708e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2718e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(7) | BIT(6) | BIT(5), 0},
2728e93258fSBjoern A. Zeeb 	{0x0071,
2738e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2748e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_PCIE,
2758e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2768e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(4), 0},
2778e93258fSBjoern A. Zeeb 	{0x0010,
2788e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_A,
2798e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_PCIE,
2808e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2818e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(2), BIT(2)},
2828e93258fSBjoern A. Zeeb 	{0x02A0,
2838e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_A,
2848e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2858e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2868e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(7) | BIT(6), 0},
2878e93258fSBjoern A. Zeeb 	{0xFFFF,
2888e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2898e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2908e93258fSBjoern A. Zeeb 	 0,
2918e93258fSBjoern A. Zeeb 	 PWR_CMD_END, 0, 0},
2928e93258fSBjoern A. Zeeb };
2938e93258fSBjoern A. Zeeb 
2948e93258fSBjoern A. Zeeb static const struct rtw89_pwr_cfg rtw8852a_pwroff[] = {
2958e93258fSBjoern A. Zeeb 	{0x02F0,
2968e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
2978e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
2988e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
2998e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, 0xFF, 0},
3008e93258fSBjoern A. Zeeb 	{0x02F1,
3018e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3028e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
3038e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3048e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, 0xFF, 0},
3058e93258fSBjoern A. Zeeb 	{0x0006,
3068e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3078e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
3088e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3098e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), BIT(0)},
3108e93258fSBjoern A. Zeeb 	{0x0002,
3118e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3128e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
3138e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3148e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(1) | BIT(0), 0},
3158e93258fSBjoern A. Zeeb 	{0x0082,
3168e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3178e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
3188e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3198e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(1) | BIT(0), 0},
3208e93258fSBjoern A. Zeeb 	{0x106D,
3218e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_B | PWR_CV_MSK_C,
3228e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_USB,
3238e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3248e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(6), BIT(6)},
3258e93258fSBjoern A. Zeeb 	{0x0005,
3268e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3278e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
3288e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3298e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(1), BIT(1)},
3308e93258fSBjoern A. Zeeb 	{0x0005,
3318e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3328e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
3338e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3348e93258fSBjoern A. Zeeb 	 PWR_CMD_POLL, BIT(1), 0},
3358e93258fSBjoern A. Zeeb 	{0x0091,
3368e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3378e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_PCIE,
3388e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3398e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), 0},
3408e93258fSBjoern A. Zeeb 	{0x0005,
3418e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3428e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_PCIE,
3438e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3448e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(2), BIT(2)},
3458e93258fSBjoern A. Zeeb 	{0x0007,
3468e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3478e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_USB,
3488e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3498e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(4), 0},
3508e93258fSBjoern A. Zeeb 	{0x0007,
3518e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3528e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_SDIO,
3538e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3548e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(6) | BIT(4), 0},
3558e93258fSBjoern A. Zeeb 	{0x0005,
3568e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3578e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_SDIO,
3588e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3598e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(4) | BIT(3), BIT(3)},
3608e93258fSBjoern A. Zeeb 	{0x0005,
3618e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_C | PWR_CV_MSK_D | PWR_CV_MSK_E | PWR_CV_MSK_F |
3628e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_G,
3638e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_USB,
3648e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3658e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(4) | BIT(3), BIT(3)},
3668e93258fSBjoern A. Zeeb 	{0x1086,
3678e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3688e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_SDIO,
3698e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3708e93258fSBjoern A. Zeeb 	 PWR_CMD_WRITE, BIT(0), BIT(0)},
3718e93258fSBjoern A. Zeeb 	{0x1086,
3728e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3738e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_SDIO,
3748e93258fSBjoern A. Zeeb 	 PWR_BASE_MAC,
3758e93258fSBjoern A. Zeeb 	 PWR_CMD_POLL, BIT(1), 0},
3768e93258fSBjoern A. Zeeb 	{0xFFFF,
3778e93258fSBjoern A. Zeeb 	 PWR_CV_MSK_ALL,
3788e93258fSBjoern A. Zeeb 	 PWR_INTF_MSK_ALL,
3798e93258fSBjoern A. Zeeb 	 0,
3808e93258fSBjoern A. Zeeb 	 PWR_CMD_END, 0, 0},
3818e93258fSBjoern A. Zeeb };
3828e93258fSBjoern A. Zeeb 
3838e93258fSBjoern A. Zeeb static const struct rtw89_pwr_cfg * const pwr_on_seq_8852a[] = {
3848e93258fSBjoern A. Zeeb 	rtw8852a_pwron, NULL
3858e93258fSBjoern A. Zeeb };
3868e93258fSBjoern A. Zeeb 
3878e93258fSBjoern A. Zeeb static const struct rtw89_pwr_cfg * const pwr_off_seq_8852a[] = {
3888e93258fSBjoern A. Zeeb 	rtw8852a_pwroff, NULL
3898e93258fSBjoern A. Zeeb };
3908e93258fSBjoern A. Zeeb 
3918e93258fSBjoern A. Zeeb static const u32 rtw8852a_h2c_regs[RTW89_H2CREG_MAX] = {
3928e93258fSBjoern A. Zeeb 	R_AX_H2CREG_DATA0, R_AX_H2CREG_DATA1,  R_AX_H2CREG_DATA2,
3938e93258fSBjoern A. Zeeb 	R_AX_H2CREG_DATA3
3948e93258fSBjoern A. Zeeb };
3958e93258fSBjoern A. Zeeb 
3968e93258fSBjoern A. Zeeb static const u32 rtw8852a_c2h_regs[RTW89_C2HREG_MAX] = {
3978e93258fSBjoern A. Zeeb 	R_AX_C2HREG_DATA0, R_AX_C2HREG_DATA1, R_AX_C2HREG_DATA2,
3988e93258fSBjoern A. Zeeb 	R_AX_C2HREG_DATA3
3998e93258fSBjoern A. Zeeb };
4008e93258fSBjoern A. Zeeb 
401*6d67aabdSBjoern A. Zeeb static const u32 rtw8852a_wow_wakeup_regs[RTW89_WOW_REASON_NUM] = {
402*6d67aabdSBjoern A. Zeeb 	R_AX_C2HREG_DATA3 + 3, R_AX_C2HREG_DATA3 + 3,
403*6d67aabdSBjoern A. Zeeb };
404*6d67aabdSBjoern A. Zeeb 
4058e93258fSBjoern A. Zeeb static const struct rtw89_page_regs rtw8852a_page_regs = {
4068e93258fSBjoern A. Zeeb 	.hci_fc_ctrl	= R_AX_HCI_FC_CTRL,
4078e93258fSBjoern A. Zeeb 	.ch_page_ctrl	= R_AX_CH_PAGE_CTRL,
4088e93258fSBjoern A. Zeeb 	.ach_page_ctrl	= R_AX_ACH0_PAGE_CTRL,
4098e93258fSBjoern A. Zeeb 	.ach_page_info	= R_AX_ACH0_PAGE_INFO,
4108e93258fSBjoern A. Zeeb 	.pub_page_info3	= R_AX_PUB_PAGE_INFO3,
4118e93258fSBjoern A. Zeeb 	.pub_page_ctrl1	= R_AX_PUB_PAGE_CTRL1,
4128e93258fSBjoern A. Zeeb 	.pub_page_ctrl2	= R_AX_PUB_PAGE_CTRL2,
4138e93258fSBjoern A. Zeeb 	.pub_page_info1	= R_AX_PUB_PAGE_INFO1,
4148e93258fSBjoern A. Zeeb 	.pub_page_info2 = R_AX_PUB_PAGE_INFO2,
4158e93258fSBjoern A. Zeeb 	.wp_page_ctrl1	= R_AX_WP_PAGE_CTRL1,
4168e93258fSBjoern A. Zeeb 	.wp_page_ctrl2	= R_AX_WP_PAGE_CTRL2,
4178e93258fSBjoern A. Zeeb 	.wp_page_info1	= R_AX_WP_PAGE_INFO1,
4188e93258fSBjoern A. Zeeb };
4198e93258fSBjoern A. Zeeb 
4208e93258fSBjoern A. Zeeb static const struct rtw89_reg_def rtw8852a_dcfo_comp = {
4218e93258fSBjoern A. Zeeb 	R_DCFO_COMP_S0, B_DCFO_COMP_S0_MSK
4228e93258fSBjoern A. Zeeb };
4238e93258fSBjoern A. Zeeb 
4248e93258fSBjoern A. Zeeb static const struct rtw89_imr_info rtw8852a_imr_info = {
4258e93258fSBjoern A. Zeeb 	.wdrls_imr_set		= B_AX_WDRLS_IMR_SET,
4268e93258fSBjoern A. Zeeb 	.wsec_imr_reg		= R_AX_SEC_DEBUG,
4278e93258fSBjoern A. Zeeb 	.wsec_imr_set		= B_AX_IMR_ERROR,
4288e93258fSBjoern A. Zeeb 	.mpdu_tx_imr_set	= 0,
4298e93258fSBjoern A. Zeeb 	.mpdu_rx_imr_set	= 0,
4308e93258fSBjoern A. Zeeb 	.sta_sch_imr_set	= B_AX_STA_SCHEDULER_IMR_SET,
4318e93258fSBjoern A. Zeeb 	.txpktctl_imr_b0_reg	= R_AX_TXPKTCTL_ERR_IMR_ISR,
4328e93258fSBjoern A. Zeeb 	.txpktctl_imr_b0_clr	= B_AX_TXPKTCTL_IMR_B0_CLR,
4338e93258fSBjoern A. Zeeb 	.txpktctl_imr_b0_set	= B_AX_TXPKTCTL_IMR_B0_SET,
4348e93258fSBjoern A. Zeeb 	.txpktctl_imr_b1_reg	= R_AX_TXPKTCTL_ERR_IMR_ISR_B1,
4358e93258fSBjoern A. Zeeb 	.txpktctl_imr_b1_clr	= B_AX_TXPKTCTL_IMR_B1_CLR,
4368e93258fSBjoern A. Zeeb 	.txpktctl_imr_b1_set	= B_AX_TXPKTCTL_IMR_B1_SET,
4378e93258fSBjoern A. Zeeb 	.wde_imr_clr		= B_AX_WDE_IMR_CLR,
4388e93258fSBjoern A. Zeeb 	.wde_imr_set		= B_AX_WDE_IMR_SET,
4398e93258fSBjoern A. Zeeb 	.ple_imr_clr		= B_AX_PLE_IMR_CLR,
4408e93258fSBjoern A. Zeeb 	.ple_imr_set		= B_AX_PLE_IMR_SET,
4418e93258fSBjoern A. Zeeb 	.host_disp_imr_clr	= B_AX_HOST_DISP_IMR_CLR,
4428e93258fSBjoern A. Zeeb 	.host_disp_imr_set	= B_AX_HOST_DISP_IMR_SET,
4438e93258fSBjoern A. Zeeb 	.cpu_disp_imr_clr	= B_AX_CPU_DISP_IMR_CLR,
4448e93258fSBjoern A. Zeeb 	.cpu_disp_imr_set	= B_AX_CPU_DISP_IMR_SET,
4458e93258fSBjoern A. Zeeb 	.other_disp_imr_clr	= B_AX_OTHER_DISP_IMR_CLR,
4468e93258fSBjoern A. Zeeb 	.other_disp_imr_set	= 0,
447e2340276SBjoern A. Zeeb 	.bbrpt_com_err_imr_reg	= R_AX_BBRPT_COM_ERR_IMR_ISR,
4488e93258fSBjoern A. Zeeb 	.bbrpt_chinfo_err_imr_reg = R_AX_BBRPT_CHINFO_ERR_IMR_ISR,
4498e93258fSBjoern A. Zeeb 	.bbrpt_err_imr_set	= 0,
4508e93258fSBjoern A. Zeeb 	.bbrpt_dfs_err_imr_reg	= R_AX_BBRPT_DFS_ERR_IMR_ISR,
4518e93258fSBjoern A. Zeeb 	.ptcl_imr_clr		= B_AX_PTCL_IMR_CLR,
4528e93258fSBjoern A. Zeeb 	.ptcl_imr_set		= B_AX_PTCL_IMR_SET,
4538e93258fSBjoern A. Zeeb 	.cdma_imr_0_reg		= R_AX_DLE_CTRL,
4548e93258fSBjoern A. Zeeb 	.cdma_imr_0_clr		= B_AX_DLE_IMR_CLR,
4558e93258fSBjoern A. Zeeb 	.cdma_imr_0_set		= B_AX_DLE_IMR_SET,
4568e93258fSBjoern A. Zeeb 	.cdma_imr_1_reg		= 0,
4578e93258fSBjoern A. Zeeb 	.cdma_imr_1_clr		= 0,
4588e93258fSBjoern A. Zeeb 	.cdma_imr_1_set		= 0,
4598e93258fSBjoern A. Zeeb 	.phy_intf_imr_reg	= R_AX_PHYINFO_ERR_IMR,
4608e93258fSBjoern A. Zeeb 	.phy_intf_imr_clr	= 0,
4618e93258fSBjoern A. Zeeb 	.phy_intf_imr_set	= 0,
4628e93258fSBjoern A. Zeeb 	.rmac_imr_reg		= R_AX_RMAC_ERR_ISR,
4638e93258fSBjoern A. Zeeb 	.rmac_imr_clr		= B_AX_RMAC_IMR_CLR,
4648e93258fSBjoern A. Zeeb 	.rmac_imr_set		= B_AX_RMAC_IMR_SET,
4658e93258fSBjoern A. Zeeb 	.tmac_imr_reg		= R_AX_TMAC_ERR_IMR_ISR,
4668e93258fSBjoern A. Zeeb 	.tmac_imr_clr		= B_AX_TMAC_IMR_CLR,
4678e93258fSBjoern A. Zeeb 	.tmac_imr_set		= B_AX_TMAC_IMR_SET,
4688e93258fSBjoern A. Zeeb };
4698e93258fSBjoern A. Zeeb 
470e2340276SBjoern A. Zeeb static const struct rtw89_xtal_info rtw8852a_xtal_info = {
471e2340276SBjoern A. Zeeb 	.xcap_reg		= R_AX_XTAL_ON_CTRL0,
472e2340276SBjoern A. Zeeb 	.sc_xo_mask		= B_AX_XTAL_SC_XO_MASK,
473e2340276SBjoern A. Zeeb 	.sc_xi_mask		= B_AX_XTAL_SC_XI_MASK,
474e2340276SBjoern A. Zeeb };
475e2340276SBjoern A. Zeeb 
476e2340276SBjoern A. Zeeb static const struct rtw89_rrsr_cfgs rtw8852a_rrsr_cfgs = {
477e2340276SBjoern A. Zeeb 	.ref_rate = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_REF_RATE_SEL, 0},
478e2340276SBjoern A. Zeeb 	.rsc = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_RSC_MASK, 2},
479e2340276SBjoern A. Zeeb };
480e2340276SBjoern A. Zeeb 
481e2340276SBjoern A. Zeeb static const struct rtw89_dig_regs rtw8852a_dig_regs = {
482e2340276SBjoern A. Zeeb 	.seg0_pd_reg = R_SEG0R_PD,
483e2340276SBjoern A. Zeeb 	.pd_lower_bound_mask = B_SEG0R_PD_LOWER_BOUND_MSK,
484e2340276SBjoern A. Zeeb 	.pd_spatial_reuse_en = B_SEG0R_PD_SPATIAL_REUSE_EN_MSK,
485*6d67aabdSBjoern A. Zeeb 	.bmode_pd_reg = R_BMODE_PDTH_EN_V1,
486*6d67aabdSBjoern A. Zeeb 	.bmode_cca_rssi_limit_en = B_BMODE_PDTH_LIMIT_EN_MSK_V1,
487*6d67aabdSBjoern A. Zeeb 	.bmode_pd_lower_bound_reg = R_BMODE_PDTH_V1,
488*6d67aabdSBjoern A. Zeeb 	.bmode_rssi_nocca_low_th_mask = B_BMODE_PDTH_LOWER_BOUND_MSK_V1,
489e2340276SBjoern A. Zeeb 	.p0_lna_init = {R_PATH0_LNA_INIT, B_PATH0_LNA_INIT_IDX_MSK},
490e2340276SBjoern A. Zeeb 	.p1_lna_init = {R_PATH1_LNA_INIT, B_PATH1_LNA_INIT_IDX_MSK},
491e2340276SBjoern A. Zeeb 	.p0_tia_init = {R_PATH0_TIA_INIT, B_PATH0_TIA_INIT_IDX_MSK},
492e2340276SBjoern A. Zeeb 	.p1_tia_init = {R_PATH1_TIA_INIT, B_PATH1_TIA_INIT_IDX_MSK},
493e2340276SBjoern A. Zeeb 	.p0_rxb_init = {R_PATH0_RXB_INIT, B_PATH0_RXB_INIT_IDX_MSK},
494e2340276SBjoern A. Zeeb 	.p1_rxb_init = {R_PATH1_RXB_INIT, B_PATH1_RXB_INIT_IDX_MSK},
495e2340276SBjoern A. Zeeb 	.p0_p20_pagcugc_en = {R_PATH0_P20_FOLLOW_BY_PAGCUGC,
496e2340276SBjoern A. Zeeb 			      B_PATH0_P20_FOLLOW_BY_PAGCUGC_EN_MSK},
497e2340276SBjoern A. Zeeb 	.p0_s20_pagcugc_en = {R_PATH0_S20_FOLLOW_BY_PAGCUGC,
498e2340276SBjoern A. Zeeb 			      B_PATH0_S20_FOLLOW_BY_PAGCUGC_EN_MSK},
499e2340276SBjoern A. Zeeb 	.p1_p20_pagcugc_en = {R_PATH1_P20_FOLLOW_BY_PAGCUGC,
500e2340276SBjoern A. Zeeb 			      B_PATH1_P20_FOLLOW_BY_PAGCUGC_EN_MSK},
501e2340276SBjoern A. Zeeb 	.p1_s20_pagcugc_en = {R_PATH1_S20_FOLLOW_BY_PAGCUGC,
502e2340276SBjoern A. Zeeb 			      B_PATH1_S20_FOLLOW_BY_PAGCUGC_EN_MSK},
503e2340276SBjoern A. Zeeb };
504e2340276SBjoern A. Zeeb 
505*6d67aabdSBjoern A. Zeeb static const struct rtw89_edcca_regs rtw8852a_edcca_regs = {
506*6d67aabdSBjoern A. Zeeb 	.edcca_level			= R_SEG0R_EDCCA_LVL,
507*6d67aabdSBjoern A. Zeeb 	.edcca_mask			= B_EDCCA_LVL_MSK0,
508*6d67aabdSBjoern A. Zeeb 	.edcca_p_mask			= B_EDCCA_LVL_MSK1,
509*6d67aabdSBjoern A. Zeeb 	.ppdu_level			= R_SEG0R_EDCCA_LVL,
510*6d67aabdSBjoern A. Zeeb 	.ppdu_mask			= B_EDCCA_LVL_MSK3,
511*6d67aabdSBjoern A. Zeeb 	.rpt_a				= R_EDCCA_RPT_A,
512*6d67aabdSBjoern A. Zeeb 	.rpt_b				= R_EDCCA_RPT_B,
513*6d67aabdSBjoern A. Zeeb 	.rpt_sel			= R_EDCCA_RPT_SEL,
514*6d67aabdSBjoern A. Zeeb 	.rpt_sel_mask			= B_EDCCA_RPT_SEL_MSK,
515*6d67aabdSBjoern A. Zeeb 	.tx_collision_t2r_st		= R_TX_COLLISION_T2R_ST,
516*6d67aabdSBjoern A. Zeeb 	.tx_collision_t2r_st_mask	= B_TX_COLLISION_T2R_ST_M,
517*6d67aabdSBjoern A. Zeeb };
518*6d67aabdSBjoern A. Zeeb 
5198e93258fSBjoern A. Zeeb static void rtw8852ae_efuse_parsing(struct rtw89_efuse *efuse,
5208e93258fSBjoern A. Zeeb 				    struct rtw8852a_efuse *map)
5218e93258fSBjoern A. Zeeb {
5228e93258fSBjoern A. Zeeb 	ether_addr_copy(efuse->addr, map->e.mac_addr);
5238e93258fSBjoern A. Zeeb 	efuse->rfe_type = map->rfe_type;
5248e93258fSBjoern A. Zeeb 	efuse->xtal_cap = map->xtal_k;
5258e93258fSBjoern A. Zeeb }
5268e93258fSBjoern A. Zeeb 
5278e93258fSBjoern A. Zeeb static void rtw8852a_efuse_parsing_tssi(struct rtw89_dev *rtwdev,
5288e93258fSBjoern A. Zeeb 					struct rtw8852a_efuse *map)
5298e93258fSBjoern A. Zeeb {
5308e93258fSBjoern A. Zeeb 	struct rtw89_tssi_info *tssi = &rtwdev->tssi;
5318e93258fSBjoern A. Zeeb 	struct rtw8852a_tssi_offset *ofst[] = {&map->path_a_tssi, &map->path_b_tssi};
5328e93258fSBjoern A. Zeeb 	u8 i, j;
5338e93258fSBjoern A. Zeeb 
5348e93258fSBjoern A. Zeeb 	tssi->thermal[RF_PATH_A] = map->path_a_therm;
5358e93258fSBjoern A. Zeeb 	tssi->thermal[RF_PATH_B] = map->path_b_therm;
5368e93258fSBjoern A. Zeeb 
5378e93258fSBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8852A; i++) {
5388e93258fSBjoern A. Zeeb 		memcpy(tssi->tssi_cck[i], ofst[i]->cck_tssi,
5398e93258fSBjoern A. Zeeb 		       sizeof(ofst[i]->cck_tssi));
5408e93258fSBjoern A. Zeeb 
5418e93258fSBjoern A. Zeeb 		for (j = 0; j < TSSI_CCK_CH_GROUP_NUM; j++)
5428e93258fSBjoern A. Zeeb 			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
5438e93258fSBjoern A. Zeeb 				    "[TSSI][EFUSE] path=%d cck[%d]=0x%x\n",
5448e93258fSBjoern A. Zeeb 				    i, j, tssi->tssi_cck[i][j]);
5458e93258fSBjoern A. Zeeb 
5468e93258fSBjoern A. Zeeb 		memcpy(tssi->tssi_mcs[i], ofst[i]->bw40_tssi,
5478e93258fSBjoern A. Zeeb 		       sizeof(ofst[i]->bw40_tssi));
5488e93258fSBjoern A. Zeeb 		memcpy(tssi->tssi_mcs[i] + TSSI_MCS_2G_CH_GROUP_NUM,
5498e93258fSBjoern A. Zeeb 		       ofst[i]->bw40_1s_tssi_5g, sizeof(ofst[i]->bw40_1s_tssi_5g));
5508e93258fSBjoern A. Zeeb 
5518e93258fSBjoern A. Zeeb 		for (j = 0; j < TSSI_MCS_CH_GROUP_NUM; j++)
5528e93258fSBjoern A. Zeeb 			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
5538e93258fSBjoern A. Zeeb 				    "[TSSI][EFUSE] path=%d mcs[%d]=0x%x\n",
5548e93258fSBjoern A. Zeeb 				    i, j, tssi->tssi_mcs[i][j]);
5558e93258fSBjoern A. Zeeb 	}
5568e93258fSBjoern A. Zeeb }
5578e93258fSBjoern A. Zeeb 
558*6d67aabdSBjoern A. Zeeb static int rtw8852a_read_efuse(struct rtw89_dev *rtwdev, u8 *log_map,
559*6d67aabdSBjoern A. Zeeb 			       enum rtw89_efuse_block block)
5608e93258fSBjoern A. Zeeb {
5618e93258fSBjoern A. Zeeb 	struct rtw89_efuse *efuse = &rtwdev->efuse;
5628e93258fSBjoern A. Zeeb 	struct rtw8852a_efuse *map;
5638e93258fSBjoern A. Zeeb 
5648e93258fSBjoern A. Zeeb 	map = (struct rtw8852a_efuse *)log_map;
5658e93258fSBjoern A. Zeeb 
5668e93258fSBjoern A. Zeeb 	efuse->country_code[0] = map->country_code[0];
5678e93258fSBjoern A. Zeeb 	efuse->country_code[1] = map->country_code[1];
5688e93258fSBjoern A. Zeeb 	rtw8852a_efuse_parsing_tssi(rtwdev, map);
5698e93258fSBjoern A. Zeeb 
5708e93258fSBjoern A. Zeeb 	switch (rtwdev->hci.type) {
5718e93258fSBjoern A. Zeeb 	case RTW89_HCI_TYPE_PCIE:
5728e93258fSBjoern A. Zeeb 		rtw8852ae_efuse_parsing(efuse, map);
5738e93258fSBjoern A. Zeeb 		break;
5748e93258fSBjoern A. Zeeb 	default:
5758e93258fSBjoern A. Zeeb 		return -ENOTSUPP;
5768e93258fSBjoern A. Zeeb 	}
5778e93258fSBjoern A. Zeeb 
5788e93258fSBjoern A. Zeeb 	rtw89_info(rtwdev, "chip rfe_type is %d\n", efuse->rfe_type);
5798e93258fSBjoern A. Zeeb 
5808e93258fSBjoern A. Zeeb 	return 0;
5818e93258fSBjoern A. Zeeb }
5828e93258fSBjoern A. Zeeb 
5838e93258fSBjoern A. Zeeb static void rtw8852a_phycap_parsing_tssi(struct rtw89_dev *rtwdev, u8 *phycap_map)
5848e93258fSBjoern A. Zeeb {
5858e93258fSBjoern A. Zeeb 	struct rtw89_tssi_info *tssi = &rtwdev->tssi;
5868e93258fSBjoern A. Zeeb 	static const u32 tssi_trim_addr[RF_PATH_NUM_8852A] = {0x5D6, 0x5AB};
5878e93258fSBjoern A. Zeeb 	u32 addr = rtwdev->chip->phycap_addr;
5888e93258fSBjoern A. Zeeb 	bool pg = false;
5898e93258fSBjoern A. Zeeb 	u32 ofst;
5908e93258fSBjoern A. Zeeb 	u8 i, j;
5918e93258fSBjoern A. Zeeb 
5928e93258fSBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8852A; i++) {
5938e93258fSBjoern A. Zeeb 		for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++) {
5948e93258fSBjoern A. Zeeb 			/* addrs are in decreasing order */
5958e93258fSBjoern A. Zeeb 			ofst = tssi_trim_addr[i] - addr - j;
5968e93258fSBjoern A. Zeeb 			tssi->tssi_trim[i][j] = phycap_map[ofst];
5978e93258fSBjoern A. Zeeb 
5988e93258fSBjoern A. Zeeb 			if (phycap_map[ofst] != 0xff)
5998e93258fSBjoern A. Zeeb 				pg = true;
6008e93258fSBjoern A. Zeeb 		}
6018e93258fSBjoern A. Zeeb 	}
6028e93258fSBjoern A. Zeeb 
6038e93258fSBjoern A. Zeeb 	if (!pg) {
6048e93258fSBjoern A. Zeeb 		memset(tssi->tssi_trim, 0, sizeof(tssi->tssi_trim));
6058e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_TSSI,
6068e93258fSBjoern A. Zeeb 			    "[TSSI][TRIM] no PG, set all trim info to 0\n");
6078e93258fSBjoern A. Zeeb 	}
6088e93258fSBjoern A. Zeeb 
6098e93258fSBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8852A; i++)
6108e93258fSBjoern A. Zeeb 		for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++)
6118e93258fSBjoern A. Zeeb 			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
6128e93258fSBjoern A. Zeeb 				    "[TSSI] path=%d idx=%d trim=0x%x addr=0x%x\n",
6138e93258fSBjoern A. Zeeb 				    i, j, tssi->tssi_trim[i][j],
6148e93258fSBjoern A. Zeeb 				    tssi_trim_addr[i] - j);
6158e93258fSBjoern A. Zeeb }
6168e93258fSBjoern A. Zeeb 
6178e93258fSBjoern A. Zeeb static void rtw8852a_phycap_parsing_thermal_trim(struct rtw89_dev *rtwdev,
6188e93258fSBjoern A. Zeeb 						 u8 *phycap_map)
6198e93258fSBjoern A. Zeeb {
6208e93258fSBjoern A. Zeeb 	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
6218e93258fSBjoern A. Zeeb 	static const u32 thm_trim_addr[RF_PATH_NUM_8852A] = {0x5DF, 0x5DC};
6228e93258fSBjoern A. Zeeb 	u32 addr = rtwdev->chip->phycap_addr;
6238e93258fSBjoern A. Zeeb 	u8 i;
6248e93258fSBjoern A. Zeeb 
6258e93258fSBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8852A; i++) {
6268e93258fSBjoern A. Zeeb 		info->thermal_trim[i] = phycap_map[thm_trim_addr[i] - addr];
6278e93258fSBjoern A. Zeeb 
6288e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
6298e93258fSBjoern A. Zeeb 			    "[THERMAL][TRIM] path=%d thermal_trim=0x%x\n",
6308e93258fSBjoern A. Zeeb 			    i, info->thermal_trim[i]);
6318e93258fSBjoern A. Zeeb 
6328e93258fSBjoern A. Zeeb 		if (info->thermal_trim[i] != 0xff)
6338e93258fSBjoern A. Zeeb 			info->pg_thermal_trim = true;
6348e93258fSBjoern A. Zeeb 	}
6358e93258fSBjoern A. Zeeb }
6368e93258fSBjoern A. Zeeb 
6378e93258fSBjoern A. Zeeb static void rtw8852a_thermal_trim(struct rtw89_dev *rtwdev)
6388e93258fSBjoern A. Zeeb {
6398e93258fSBjoern A. Zeeb #define __thm_setting(raw)				\
6408e93258fSBjoern A. Zeeb ({							\
6418e93258fSBjoern A. Zeeb 	u8 __v = (raw);					\
6428e93258fSBjoern A. Zeeb 	((__v & 0x1) << 3) | ((__v & 0x1f) >> 1);	\
6438e93258fSBjoern A. Zeeb })
6448e93258fSBjoern A. Zeeb 	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
6458e93258fSBjoern A. Zeeb 	u8 i, val;
6468e93258fSBjoern A. Zeeb 
6478e93258fSBjoern A. Zeeb 	if (!info->pg_thermal_trim) {
6488e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
6498e93258fSBjoern A. Zeeb 			    "[THERMAL][TRIM] no PG, do nothing\n");
6508e93258fSBjoern A. Zeeb 
6518e93258fSBjoern A. Zeeb 		return;
6528e93258fSBjoern A. Zeeb 	}
6538e93258fSBjoern A. Zeeb 
6548e93258fSBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8852A; i++) {
6558e93258fSBjoern A. Zeeb 		val = __thm_setting(info->thermal_trim[i]);
6568e93258fSBjoern A. Zeeb 		rtw89_write_rf(rtwdev, i, RR_TM2, RR_TM2_OFF, val);
6578e93258fSBjoern A. Zeeb 
6588e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
6598e93258fSBjoern A. Zeeb 			    "[THERMAL][TRIM] path=%d thermal_setting=0x%x\n",
6608e93258fSBjoern A. Zeeb 			    i, val);
6618e93258fSBjoern A. Zeeb 	}
6628e93258fSBjoern A. Zeeb #undef __thm_setting
6638e93258fSBjoern A. Zeeb }
6648e93258fSBjoern A. Zeeb 
6658e93258fSBjoern A. Zeeb static void rtw8852a_phycap_parsing_pa_bias_trim(struct rtw89_dev *rtwdev,
6668e93258fSBjoern A. Zeeb 						 u8 *phycap_map)
6678e93258fSBjoern A. Zeeb {
6688e93258fSBjoern A. Zeeb 	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
6698e93258fSBjoern A. Zeeb 	static const u32 pabias_trim_addr[RF_PATH_NUM_8852A] = {0x5DE, 0x5DB};
6708e93258fSBjoern A. Zeeb 	u32 addr = rtwdev->chip->phycap_addr;
6718e93258fSBjoern A. Zeeb 	u8 i;
6728e93258fSBjoern A. Zeeb 
6738e93258fSBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8852A; i++) {
6748e93258fSBjoern A. Zeeb 		info->pa_bias_trim[i] = phycap_map[pabias_trim_addr[i] - addr];
6758e93258fSBjoern A. Zeeb 
6768e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
6778e93258fSBjoern A. Zeeb 			    "[PA_BIAS][TRIM] path=%d pa_bias_trim=0x%x\n",
6788e93258fSBjoern A. Zeeb 			    i, info->pa_bias_trim[i]);
6798e93258fSBjoern A. Zeeb 
6808e93258fSBjoern A. Zeeb 		if (info->pa_bias_trim[i] != 0xff)
6818e93258fSBjoern A. Zeeb 			info->pg_pa_bias_trim = true;
6828e93258fSBjoern A. Zeeb 	}
6838e93258fSBjoern A. Zeeb }
6848e93258fSBjoern A. Zeeb 
6858e93258fSBjoern A. Zeeb static void rtw8852a_pa_bias_trim(struct rtw89_dev *rtwdev)
6868e93258fSBjoern A. Zeeb {
6878e93258fSBjoern A. Zeeb 	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
6888e93258fSBjoern A. Zeeb 	u8 pabias_2g, pabias_5g;
6898e93258fSBjoern A. Zeeb 	u8 i;
6908e93258fSBjoern A. Zeeb 
6918e93258fSBjoern A. Zeeb 	if (!info->pg_pa_bias_trim) {
6928e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
6938e93258fSBjoern A. Zeeb 			    "[PA_BIAS][TRIM] no PG, do nothing\n");
6948e93258fSBjoern A. Zeeb 
6958e93258fSBjoern A. Zeeb 		return;
6968e93258fSBjoern A. Zeeb 	}
6978e93258fSBjoern A. Zeeb 
6988e93258fSBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8852A; i++) {
6998e93258fSBjoern A. Zeeb 		pabias_2g = FIELD_GET(GENMASK(3, 0), info->pa_bias_trim[i]);
7008e93258fSBjoern A. Zeeb 		pabias_5g = FIELD_GET(GENMASK(7, 4), info->pa_bias_trim[i]);
7018e93258fSBjoern A. Zeeb 
7028e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
7038e93258fSBjoern A. Zeeb 			    "[PA_BIAS][TRIM] path=%d 2G=0x%x 5G=0x%x\n",
7048e93258fSBjoern A. Zeeb 			    i, pabias_2g, pabias_5g);
7058e93258fSBjoern A. Zeeb 
7068e93258fSBjoern A. Zeeb 		rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXG, pabias_2g);
7078e93258fSBjoern A. Zeeb 		rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXA, pabias_5g);
7088e93258fSBjoern A. Zeeb 	}
7098e93258fSBjoern A. Zeeb }
7108e93258fSBjoern A. Zeeb 
7118e93258fSBjoern A. Zeeb static int rtw8852a_read_phycap(struct rtw89_dev *rtwdev, u8 *phycap_map)
7128e93258fSBjoern A. Zeeb {
7138e93258fSBjoern A. Zeeb 	rtw8852a_phycap_parsing_tssi(rtwdev, phycap_map);
7148e93258fSBjoern A. Zeeb 	rtw8852a_phycap_parsing_thermal_trim(rtwdev, phycap_map);
7158e93258fSBjoern A. Zeeb 	rtw8852a_phycap_parsing_pa_bias_trim(rtwdev, phycap_map);
7168e93258fSBjoern A. Zeeb 
7178e93258fSBjoern A. Zeeb 	return 0;
7188e93258fSBjoern A. Zeeb }
7198e93258fSBjoern A. Zeeb 
7208e93258fSBjoern A. Zeeb static void rtw8852a_power_trim(struct rtw89_dev *rtwdev)
7218e93258fSBjoern A. Zeeb {
7228e93258fSBjoern A. Zeeb 	rtw8852a_thermal_trim(rtwdev);
7238e93258fSBjoern A. Zeeb 	rtw8852a_pa_bias_trim(rtwdev);
7248e93258fSBjoern A. Zeeb }
7258e93258fSBjoern A. Zeeb 
7268e93258fSBjoern A. Zeeb static void rtw8852a_set_channel_mac(struct rtw89_dev *rtwdev,
7278e93258fSBjoern A. Zeeb 				     const struct rtw89_chan *chan,
7288e93258fSBjoern A. Zeeb 				     u8 mac_idx)
7298e93258fSBjoern A. Zeeb {
730*6d67aabdSBjoern A. Zeeb 	u32 rf_mod = rtw89_mac_reg_by_idx(rtwdev, R_AX_WMAC_RFMOD, mac_idx);
731*6d67aabdSBjoern A. Zeeb 	u32 sub_carr = rtw89_mac_reg_by_idx(rtwdev, R_AX_TX_SUB_CARRIER_VALUE, mac_idx);
732*6d67aabdSBjoern A. Zeeb 	u32 chk_rate = rtw89_mac_reg_by_idx(rtwdev, R_AX_TXRATE_CHK, mac_idx);
7338e93258fSBjoern A. Zeeb 	u8 txsc20 = 0, txsc40 = 0;
7348e93258fSBjoern A. Zeeb 
7358e93258fSBjoern A. Zeeb 	switch (chan->band_width) {
7368e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_80:
7378e93258fSBjoern A. Zeeb 		txsc40 = rtw89_phy_get_txsc(rtwdev, chan,
7388e93258fSBjoern A. Zeeb 					    RTW89_CHANNEL_WIDTH_40);
7398e93258fSBjoern A. Zeeb 		fallthrough;
7408e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_40:
7418e93258fSBjoern A. Zeeb 		txsc20 = rtw89_phy_get_txsc(rtwdev, chan,
7428e93258fSBjoern A. Zeeb 					    RTW89_CHANNEL_WIDTH_20);
7438e93258fSBjoern A. Zeeb 		break;
7448e93258fSBjoern A. Zeeb 	default:
7458e93258fSBjoern A. Zeeb 		break;
7468e93258fSBjoern A. Zeeb 	}
7478e93258fSBjoern A. Zeeb 
7488e93258fSBjoern A. Zeeb 	switch (chan->band_width) {
7498e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_80:
7508e93258fSBjoern A. Zeeb 		rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(1));
7518e93258fSBjoern A. Zeeb 		rtw89_write32(rtwdev, sub_carr, txsc20 | (txsc40 << 4));
7528e93258fSBjoern A. Zeeb 		break;
7538e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_40:
7548e93258fSBjoern A. Zeeb 		rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(0));
7558e93258fSBjoern A. Zeeb 		rtw89_write32(rtwdev, sub_carr, txsc20);
7568e93258fSBjoern A. Zeeb 		break;
7578e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_20:
7588e93258fSBjoern A. Zeeb 		rtw89_write8_clr(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK);
7598e93258fSBjoern A. Zeeb 		rtw89_write32(rtwdev, sub_carr, 0);
7608e93258fSBjoern A. Zeeb 		break;
7618e93258fSBjoern A. Zeeb 	default:
7628e93258fSBjoern A. Zeeb 		break;
7638e93258fSBjoern A. Zeeb 	}
7648e93258fSBjoern A. Zeeb 
7658e93258fSBjoern A. Zeeb 	if (chan->channel > 14)
7668e93258fSBjoern A. Zeeb 		rtw89_write8_set(rtwdev, chk_rate,
7678e93258fSBjoern A. Zeeb 				 B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6);
7688e93258fSBjoern A. Zeeb 	else
7698e93258fSBjoern A. Zeeb 		rtw89_write8_clr(rtwdev, chk_rate,
7708e93258fSBjoern A. Zeeb 				 B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6);
7718e93258fSBjoern A. Zeeb }
7728e93258fSBjoern A. Zeeb 
7738e93258fSBjoern A. Zeeb static const u32 rtw8852a_sco_barker_threshold[14] = {
7748e93258fSBjoern A. Zeeb 	0x1cfea, 0x1d0e1, 0x1d1d7, 0x1d2cd, 0x1d3c3, 0x1d4b9, 0x1d5b0, 0x1d6a6,
7758e93258fSBjoern A. Zeeb 	0x1d79c, 0x1d892, 0x1d988, 0x1da7f, 0x1db75, 0x1ddc4
7768e93258fSBjoern A. Zeeb };
7778e93258fSBjoern A. Zeeb 
7788e93258fSBjoern A. Zeeb static const u32 rtw8852a_sco_cck_threshold[14] = {
7798e93258fSBjoern A. Zeeb 	0x27de3, 0x27f35, 0x28088, 0x281da, 0x2832d, 0x2847f, 0x285d2, 0x28724,
7808e93258fSBjoern A. Zeeb 	0x28877, 0x289c9, 0x28b1c, 0x28c6e, 0x28dc1, 0x290ed
7818e93258fSBjoern A. Zeeb };
7828e93258fSBjoern A. Zeeb 
7838e93258fSBjoern A. Zeeb static int rtw8852a_ctrl_sco_cck(struct rtw89_dev *rtwdev, u8 central_ch,
7848e93258fSBjoern A. Zeeb 				 u8 primary_ch, enum rtw89_bandwidth bw)
7858e93258fSBjoern A. Zeeb {
7868e93258fSBjoern A. Zeeb 	u8 ch_element;
7878e93258fSBjoern A. Zeeb 
7888e93258fSBjoern A. Zeeb 	if (bw == RTW89_CHANNEL_WIDTH_20) {
7898e93258fSBjoern A. Zeeb 		ch_element = central_ch - 1;
7908e93258fSBjoern A. Zeeb 	} else if (bw == RTW89_CHANNEL_WIDTH_40) {
7918e93258fSBjoern A. Zeeb 		if (primary_ch == 1)
7928e93258fSBjoern A. Zeeb 			ch_element = central_ch - 1 + 2;
7938e93258fSBjoern A. Zeeb 		else
7948e93258fSBjoern A. Zeeb 			ch_element = central_ch - 1 - 2;
7958e93258fSBjoern A. Zeeb 	} else {
7968e93258fSBjoern A. Zeeb 		rtw89_warn(rtwdev, "Invalid BW:%d for CCK\n", bw);
7978e93258fSBjoern A. Zeeb 		return -EINVAL;
7988e93258fSBjoern A. Zeeb 	}
7998e93258fSBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_RXSCOBC, B_RXSCOBC_TH,
8008e93258fSBjoern A. Zeeb 			       rtw8852a_sco_barker_threshold[ch_element]);
8018e93258fSBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_RXSCOCCK, B_RXSCOCCK_TH,
8028e93258fSBjoern A. Zeeb 			       rtw8852a_sco_cck_threshold[ch_element]);
8038e93258fSBjoern A. Zeeb 
8048e93258fSBjoern A. Zeeb 	return 0;
8058e93258fSBjoern A. Zeeb }
8068e93258fSBjoern A. Zeeb 
8078e93258fSBjoern A. Zeeb static void rtw8852a_ch_setting(struct rtw89_dev *rtwdev, u8 central_ch,
8088e93258fSBjoern A. Zeeb 				u8 path)
8098e93258fSBjoern A. Zeeb {
8108e93258fSBjoern A. Zeeb 	u32 val;
8118e93258fSBjoern A. Zeeb 
8128e93258fSBjoern A. Zeeb 	val = rtw89_read_rf(rtwdev, path, RR_CFGCH, RFREG_MASK);
8138e93258fSBjoern A. Zeeb 	if (val == INV_RF_DATA) {
8148e93258fSBjoern A. Zeeb 		rtw89_warn(rtwdev, "Invalid RF_0x18 for Path-%d\n", path);
8158e93258fSBjoern A. Zeeb 		return;
8168e93258fSBjoern A. Zeeb 	}
8178e93258fSBjoern A. Zeeb 	val &= ~0x303ff;
8188e93258fSBjoern A. Zeeb 	val |= central_ch;
8198e93258fSBjoern A. Zeeb 	if (central_ch > 14)
8208e93258fSBjoern A. Zeeb 		val |= (BIT(16) | BIT(8));
8218e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, path, RR_CFGCH, RFREG_MASK, val);
8228e93258fSBjoern A. Zeeb }
8238e93258fSBjoern A. Zeeb 
8248e93258fSBjoern A. Zeeb static u8 rtw8852a_sco_mapping(u8 central_ch)
8258e93258fSBjoern A. Zeeb {
8268e93258fSBjoern A. Zeeb 	if (central_ch == 1)
8278e93258fSBjoern A. Zeeb 		return 109;
8288e93258fSBjoern A. Zeeb 	else if (central_ch >= 2 && central_ch <= 6)
8298e93258fSBjoern A. Zeeb 		return 108;
8308e93258fSBjoern A. Zeeb 	else if (central_ch >= 7 && central_ch <= 10)
8318e93258fSBjoern A. Zeeb 		return 107;
8328e93258fSBjoern A. Zeeb 	else if (central_ch >= 11 && central_ch <= 14)
8338e93258fSBjoern A. Zeeb 		return 106;
8348e93258fSBjoern A. Zeeb 	else if (central_ch == 36 || central_ch == 38)
8358e93258fSBjoern A. Zeeb 		return 51;
8368e93258fSBjoern A. Zeeb 	else if (central_ch >= 40 && central_ch <= 58)
8378e93258fSBjoern A. Zeeb 		return 50;
8388e93258fSBjoern A. Zeeb 	else if (central_ch >= 60 && central_ch <= 64)
8398e93258fSBjoern A. Zeeb 		return 49;
8408e93258fSBjoern A. Zeeb 	else if (central_ch == 100 || central_ch == 102)
8418e93258fSBjoern A. Zeeb 		return 48;
8428e93258fSBjoern A. Zeeb 	else if (central_ch >= 104 && central_ch <= 126)
8438e93258fSBjoern A. Zeeb 		return 47;
8448e93258fSBjoern A. Zeeb 	else if (central_ch >= 128 && central_ch <= 151)
8458e93258fSBjoern A. Zeeb 		return 46;
8468e93258fSBjoern A. Zeeb 	else if (central_ch >= 153 && central_ch <= 177)
8478e93258fSBjoern A. Zeeb 		return 45;
8488e93258fSBjoern A. Zeeb 	else
8498e93258fSBjoern A. Zeeb 		return 0;
8508e93258fSBjoern A. Zeeb }
8518e93258fSBjoern A. Zeeb 
8528e93258fSBjoern A. Zeeb static void rtw8852a_ctrl_ch(struct rtw89_dev *rtwdev, u8 central_ch,
8538e93258fSBjoern A. Zeeb 			     enum rtw89_phy_idx phy_idx)
8548e93258fSBjoern A. Zeeb {
8558e93258fSBjoern A. Zeeb 	u8 sco_comp;
8568e93258fSBjoern A. Zeeb 	bool is_2g = central_ch <= 14;
8578e93258fSBjoern A. Zeeb 
8588e93258fSBjoern A. Zeeb 	if (phy_idx == RTW89_PHY_0) {
8598e93258fSBjoern A. Zeeb 		/* Path A */
8608e93258fSBjoern A. Zeeb 		rtw8852a_ch_setting(rtwdev, central_ch, RF_PATH_A);
8618e93258fSBjoern A. Zeeb 		if (is_2g)
8628e93258fSBjoern A. Zeeb 			rtw89_phy_write32_idx(rtwdev, R_PATH0_TIA_ERR_G1,
8638e93258fSBjoern A. Zeeb 					      B_PATH0_TIA_ERR_G1_SEL, 1,
8648e93258fSBjoern A. Zeeb 					      phy_idx);
8658e93258fSBjoern A. Zeeb 		else
8668e93258fSBjoern A. Zeeb 			rtw89_phy_write32_idx(rtwdev, R_PATH0_TIA_ERR_G1,
8678e93258fSBjoern A. Zeeb 					      B_PATH0_TIA_ERR_G1_SEL, 0,
8688e93258fSBjoern A. Zeeb 					      phy_idx);
8698e93258fSBjoern A. Zeeb 
8708e93258fSBjoern A. Zeeb 		/* Path B */
8718e93258fSBjoern A. Zeeb 		if (!rtwdev->dbcc_en) {
8728e93258fSBjoern A. Zeeb 			rtw8852a_ch_setting(rtwdev, central_ch, RF_PATH_B);
8738e93258fSBjoern A. Zeeb 			if (is_2g)
8748e93258fSBjoern A. Zeeb 				rtw89_phy_write32_idx(rtwdev, R_P1_MODE,
8758e93258fSBjoern A. Zeeb 						      B_P1_MODE_SEL,
8768e93258fSBjoern A. Zeeb 						      1, phy_idx);
8778e93258fSBjoern A. Zeeb 			else
8788e93258fSBjoern A. Zeeb 				rtw89_phy_write32_idx(rtwdev, R_P1_MODE,
8798e93258fSBjoern A. Zeeb 						      B_P1_MODE_SEL,
8808e93258fSBjoern A. Zeeb 						      0, phy_idx);
8818e93258fSBjoern A. Zeeb 		} else {
8828e93258fSBjoern A. Zeeb 			if (is_2g)
8838e93258fSBjoern A. Zeeb 				rtw89_phy_write32_clr(rtwdev, R_2P4G_BAND,
8848e93258fSBjoern A. Zeeb 						      B_2P4G_BAND_SEL);
8858e93258fSBjoern A. Zeeb 			else
8868e93258fSBjoern A. Zeeb 				rtw89_phy_write32_set(rtwdev, R_2P4G_BAND,
8878e93258fSBjoern A. Zeeb 						      B_2P4G_BAND_SEL);
8888e93258fSBjoern A. Zeeb 		}
8898e93258fSBjoern A. Zeeb 		/* SCO compensate FC setting */
8908e93258fSBjoern A. Zeeb 		sco_comp = rtw8852a_sco_mapping(central_ch);
8918e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_INV,
8928e93258fSBjoern A. Zeeb 				      sco_comp, phy_idx);
8938e93258fSBjoern A. Zeeb 	} else {
8948e93258fSBjoern A. Zeeb 		/* Path B */
8958e93258fSBjoern A. Zeeb 		rtw8852a_ch_setting(rtwdev, central_ch, RF_PATH_B);
8968e93258fSBjoern A. Zeeb 		if (is_2g)
8978e93258fSBjoern A. Zeeb 			rtw89_phy_write32_idx(rtwdev, R_P1_MODE,
8988e93258fSBjoern A. Zeeb 					      B_P1_MODE_SEL,
8998e93258fSBjoern A. Zeeb 					      1, phy_idx);
9008e93258fSBjoern A. Zeeb 		else
9018e93258fSBjoern A. Zeeb 			rtw89_phy_write32_idx(rtwdev, R_P1_MODE,
9028e93258fSBjoern A. Zeeb 					      B_P1_MODE_SEL,
9038e93258fSBjoern A. Zeeb 					      0, phy_idx);
9048e93258fSBjoern A. Zeeb 		/* SCO compensate FC setting */
9058e93258fSBjoern A. Zeeb 		sco_comp = rtw8852a_sco_mapping(central_ch);
9068e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_INV,
9078e93258fSBjoern A. Zeeb 				      sco_comp, phy_idx);
9088e93258fSBjoern A. Zeeb 	}
9098e93258fSBjoern A. Zeeb 
9108e93258fSBjoern A. Zeeb 	/* Band edge */
9118e93258fSBjoern A. Zeeb 	if (is_2g)
9128e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_BANDEDGE, B_BANDEDGE_EN, 1,
9138e93258fSBjoern A. Zeeb 				      phy_idx);
9148e93258fSBjoern A. Zeeb 	else
9158e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_BANDEDGE, B_BANDEDGE_EN, 0,
9168e93258fSBjoern A. Zeeb 				      phy_idx);
9178e93258fSBjoern A. Zeeb 
9188e93258fSBjoern A. Zeeb 	/* CCK parameters */
9198e93258fSBjoern A. Zeeb 	if (central_ch == 14) {
9208e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01,
9218e93258fSBjoern A. Zeeb 				       0x3b13ff);
9228e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23,
9238e93258fSBjoern A. Zeeb 				       0x1c42de);
9248e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45,
9258e93258fSBjoern A. Zeeb 				       0xfdb0ad);
9268e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67,
9278e93258fSBjoern A. Zeeb 				       0xf60f6e);
9288e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89,
9298e93258fSBjoern A. Zeeb 				       0xfd8f92);
9308e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB, 0x2d011);
9318e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD, 0x1c02c);
9328e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF,
9338e93258fSBjoern A. Zeeb 				       0xfff00a);
9348e93258fSBjoern A. Zeeb 	} else {
9358e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01,
9368e93258fSBjoern A. Zeeb 				       0x3d23ff);
9378e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23,
9388e93258fSBjoern A. Zeeb 				       0x29b354);
9398e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45, 0xfc1c8);
9408e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67,
9418e93258fSBjoern A. Zeeb 				       0xfdb053);
9428e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89,
9438e93258fSBjoern A. Zeeb 				       0xf86f9a);
9448e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB,
9458e93258fSBjoern A. Zeeb 				       0xfaef92);
9468e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD,
9478e93258fSBjoern A. Zeeb 				       0xfe5fcc);
9488e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF,
9498e93258fSBjoern A. Zeeb 				       0xffdff5);
9508e93258fSBjoern A. Zeeb 	}
9518e93258fSBjoern A. Zeeb }
9528e93258fSBjoern A. Zeeb 
9538e93258fSBjoern A. Zeeb static void rtw8852a_bw_setting(struct rtw89_dev *rtwdev, u8 bw, u8 path)
9548e93258fSBjoern A. Zeeb {
9558e93258fSBjoern A. Zeeb 	u32 val = 0;
9568e93258fSBjoern A. Zeeb 	u32 adc_sel[2] = {0x12d0, 0x32d0};
9578e93258fSBjoern A. Zeeb 	u32 wbadc_sel[2] = {0x12ec, 0x32ec};
9588e93258fSBjoern A. Zeeb 
9598e93258fSBjoern A. Zeeb 	val = rtw89_read_rf(rtwdev, path, RR_CFGCH, RFREG_MASK);
9608e93258fSBjoern A. Zeeb 	if (val == INV_RF_DATA) {
9618e93258fSBjoern A. Zeeb 		rtw89_warn(rtwdev, "Invalid RF_0x18 for Path-%d\n", path);
9628e93258fSBjoern A. Zeeb 		return;
9638e93258fSBjoern A. Zeeb 	}
9648e93258fSBjoern A. Zeeb 	val &= ~(BIT(11) | BIT(10));
9658e93258fSBjoern A. Zeeb 	switch (bw) {
9668e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_5:
9678e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x1);
9688e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x0);
9698e93258fSBjoern A. Zeeb 		val |= (BIT(11) | BIT(10));
9708e93258fSBjoern A. Zeeb 		break;
9718e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_10:
9728e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x2);
9738e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x1);
9748e93258fSBjoern A. Zeeb 		val |= (BIT(11) | BIT(10));
9758e93258fSBjoern A. Zeeb 		break;
9768e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_20:
9778e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0);
9788e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2);
9798e93258fSBjoern A. Zeeb 		val |= (BIT(11) | BIT(10));
9808e93258fSBjoern A. Zeeb 		break;
9818e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_40:
9828e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0);
9838e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2);
9848e93258fSBjoern A. Zeeb 		val |= BIT(11);
9858e93258fSBjoern A. Zeeb 		break;
9868e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_80:
9878e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0);
9888e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2);
9898e93258fSBjoern A. Zeeb 		val |= BIT(10);
9908e93258fSBjoern A. Zeeb 		break;
9918e93258fSBjoern A. Zeeb 	default:
9928e93258fSBjoern A. Zeeb 		rtw89_warn(rtwdev, "Fail to set ADC\n");
9938e93258fSBjoern A. Zeeb 	}
9948e93258fSBjoern A. Zeeb 
9958e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, path, RR_CFGCH, RFREG_MASK, val);
9968e93258fSBjoern A. Zeeb }
9978e93258fSBjoern A. Zeeb 
9988e93258fSBjoern A. Zeeb static void
9998e93258fSBjoern A. Zeeb rtw8852a_ctrl_bw(struct rtw89_dev *rtwdev, u8 pri_ch, u8 bw,
10008e93258fSBjoern A. Zeeb 		 enum rtw89_phy_idx phy_idx)
10018e93258fSBjoern A. Zeeb {
10028e93258fSBjoern A. Zeeb 	/* Switch bandwidth */
10038e93258fSBjoern A. Zeeb 	switch (bw) {
10048e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_5:
10058e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x0,
10068e93258fSBjoern A. Zeeb 				      phy_idx);
10078e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x1,
10088e93258fSBjoern A. Zeeb 				      phy_idx);
10098e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH,
10108e93258fSBjoern A. Zeeb 				      0x0, phy_idx);
10118e93258fSBjoern A. Zeeb 		break;
10128e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_10:
10138e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x0,
10148e93258fSBjoern A. Zeeb 				      phy_idx);
10158e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x2,
10168e93258fSBjoern A. Zeeb 				      phy_idx);
10178e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH,
10188e93258fSBjoern A. Zeeb 				      0x0, phy_idx);
10198e93258fSBjoern A. Zeeb 		break;
10208e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_20:
10218e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x0,
10228e93258fSBjoern A. Zeeb 				      phy_idx);
10238e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x0,
10248e93258fSBjoern A. Zeeb 				      phy_idx);
10258e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH,
10268e93258fSBjoern A. Zeeb 				      0x0, phy_idx);
10278e93258fSBjoern A. Zeeb 		break;
10288e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_40:
10298e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x1,
10308e93258fSBjoern A. Zeeb 				      phy_idx);
10318e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x0,
10328e93258fSBjoern A. Zeeb 				      phy_idx);
10338e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH,
10348e93258fSBjoern A. Zeeb 				      pri_ch,
10358e93258fSBjoern A. Zeeb 				      phy_idx);
10368e93258fSBjoern A. Zeeb 		if (pri_ch == RTW89_SC_20_UPPER)
10378e93258fSBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 1);
10388e93258fSBjoern A. Zeeb 		else
10398e93258fSBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 0);
10408e93258fSBjoern A. Zeeb 		break;
10418e93258fSBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_80:
10428e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW, B_FC0_BW_SET, 0x2,
10438e93258fSBjoern A. Zeeb 				      phy_idx);
10448e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_SBW, 0x0,
10458e93258fSBjoern A. Zeeb 				      phy_idx);
10468e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD, B_CHBW_MOD_PRICH,
10478e93258fSBjoern A. Zeeb 				      pri_ch,
10488e93258fSBjoern A. Zeeb 				      phy_idx);
10498e93258fSBjoern A. Zeeb 		break;
10508e93258fSBjoern A. Zeeb 	default:
10518e93258fSBjoern A. Zeeb 		rtw89_warn(rtwdev, "Fail to switch bw (bw:%d, pri ch:%d)\n", bw,
10528e93258fSBjoern A. Zeeb 			   pri_ch);
10538e93258fSBjoern A. Zeeb 	}
10548e93258fSBjoern A. Zeeb 
10558e93258fSBjoern A. Zeeb 	if (phy_idx == RTW89_PHY_0) {
10568e93258fSBjoern A. Zeeb 		rtw8852a_bw_setting(rtwdev, bw, RF_PATH_A);
10578e93258fSBjoern A. Zeeb 		if (!rtwdev->dbcc_en)
10588e93258fSBjoern A. Zeeb 			rtw8852a_bw_setting(rtwdev, bw, RF_PATH_B);
10598e93258fSBjoern A. Zeeb 	} else {
10608e93258fSBjoern A. Zeeb 		rtw8852a_bw_setting(rtwdev, bw, RF_PATH_B);
10618e93258fSBjoern A. Zeeb 	}
10628e93258fSBjoern A. Zeeb }
10638e93258fSBjoern A. Zeeb 
10648e93258fSBjoern A. Zeeb static void rtw8852a_spur_elimination(struct rtw89_dev *rtwdev, u8 central_ch)
10658e93258fSBjoern A. Zeeb {
10668e93258fSBjoern A. Zeeb 	if (central_ch == 153) {
10678e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, B_P0_NBIIDX_VAL,
10688e93258fSBjoern A. Zeeb 				       0x210);
10698e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, B_P1_NBIIDX_VAL,
10708e93258fSBjoern A. Zeeb 				       0x210);
1071e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_SEG0CSI, B_SEG0CSI_IDX, 0x7c0);
10728e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX,
10738e93258fSBjoern A. Zeeb 				       B_P0_NBIIDX_NOTCH_EN, 0x1);
10748e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX,
10758e93258fSBjoern A. Zeeb 				       B_P1_NBIIDX_NOTCH_EN, 0x1);
10768e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN,
10778e93258fSBjoern A. Zeeb 				       0x1);
10788e93258fSBjoern A. Zeeb 	} else if (central_ch == 151) {
10798e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, B_P0_NBIIDX_VAL,
10808e93258fSBjoern A. Zeeb 				       0x210);
10818e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, B_P1_NBIIDX_VAL,
10828e93258fSBjoern A. Zeeb 				       0x210);
1083e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_SEG0CSI, B_SEG0CSI_IDX, 0x40);
10848e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX,
10858e93258fSBjoern A. Zeeb 				       B_P0_NBIIDX_NOTCH_EN, 0x1);
10868e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX,
10878e93258fSBjoern A. Zeeb 				       B_P1_NBIIDX_NOTCH_EN, 0x1);
10888e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN,
10898e93258fSBjoern A. Zeeb 				       0x1);
10908e93258fSBjoern A. Zeeb 	} else if (central_ch == 155) {
10918e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX, B_P0_NBIIDX_VAL,
10928e93258fSBjoern A. Zeeb 				       0x2d0);
10938e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX, B_P1_NBIIDX_VAL,
10948e93258fSBjoern A. Zeeb 				       0x2d0);
1095e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_SEG0CSI, B_SEG0CSI_IDX, 0x740);
10968e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX,
10978e93258fSBjoern A. Zeeb 				       B_P0_NBIIDX_NOTCH_EN, 0x1);
10988e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX,
10998e93258fSBjoern A. Zeeb 				       B_P1_NBIIDX_NOTCH_EN, 0x1);
11008e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN,
11018e93258fSBjoern A. Zeeb 				       0x1);
11028e93258fSBjoern A. Zeeb 	} else {
11038e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_NBIIDX,
11048e93258fSBjoern A. Zeeb 				       B_P0_NBIIDX_NOTCH_EN, 0x0);
11058e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P1_NBIIDX,
11068e93258fSBjoern A. Zeeb 				       B_P1_NBIIDX_NOTCH_EN, 0x0);
11078e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_SEG0CSI_EN, B_SEG0CSI_EN,
11088e93258fSBjoern A. Zeeb 				       0x0);
11098e93258fSBjoern A. Zeeb 	}
11108e93258fSBjoern A. Zeeb }
11118e93258fSBjoern A. Zeeb 
11128e93258fSBjoern A. Zeeb static void rtw8852a_bb_reset_all(struct rtw89_dev *rtwdev,
11138e93258fSBjoern A. Zeeb 				  enum rtw89_phy_idx phy_idx)
11148e93258fSBjoern A. Zeeb {
11158e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1,
11168e93258fSBjoern A. Zeeb 			      phy_idx);
11178e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0,
11188e93258fSBjoern A. Zeeb 			      phy_idx);
11198e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1,
11208e93258fSBjoern A. Zeeb 			      phy_idx);
11218e93258fSBjoern A. Zeeb }
11228e93258fSBjoern A. Zeeb 
11238e93258fSBjoern A. Zeeb static void rtw8852a_bb_reset_en(struct rtw89_dev *rtwdev,
11248e93258fSBjoern A. Zeeb 				 enum rtw89_phy_idx phy_idx, bool en)
11258e93258fSBjoern A. Zeeb {
11268e93258fSBjoern A. Zeeb 	if (en)
11278e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL,
11288e93258fSBjoern A. Zeeb 				      1,
11298e93258fSBjoern A. Zeeb 				      phy_idx);
11308e93258fSBjoern A. Zeeb 	else
11318e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL,
11328e93258fSBjoern A. Zeeb 				      0,
11338e93258fSBjoern A. Zeeb 				      phy_idx);
11348e93258fSBjoern A. Zeeb }
11358e93258fSBjoern A. Zeeb 
11368e93258fSBjoern A. Zeeb static void rtw8852a_bb_reset(struct rtw89_dev *rtwdev,
11378e93258fSBjoern A. Zeeb 			      enum rtw89_phy_idx phy_idx)
11388e93258fSBjoern A. Zeeb {
11398e93258fSBjoern A. Zeeb 	rtw89_phy_write32_set(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON);
11408e93258fSBjoern A. Zeeb 	rtw89_phy_write32_set(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
11418e93258fSBjoern A. Zeeb 	rtw89_phy_write32_set(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON);
11428e93258fSBjoern A. Zeeb 	rtw89_phy_write32_set(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN);
11438e93258fSBjoern A. Zeeb 	rtw8852a_bb_reset_all(rtwdev, phy_idx);
11448e93258fSBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON);
11458e93258fSBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
11468e93258fSBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON);
11478e93258fSBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN);
11488e93258fSBjoern A. Zeeb }
11498e93258fSBjoern A. Zeeb 
11508e93258fSBjoern A. Zeeb static void rtw8852a_bb_macid_ctrl_init(struct rtw89_dev *rtwdev,
11518e93258fSBjoern A. Zeeb 					enum rtw89_phy_idx phy_idx)
11528e93258fSBjoern A. Zeeb {
11538e93258fSBjoern A. Zeeb 	u32 addr;
11548e93258fSBjoern A. Zeeb 
11558e93258fSBjoern A. Zeeb 	for (addr = R_AX_PWR_MACID_LMT_TABLE0;
11568e93258fSBjoern A. Zeeb 	     addr <= R_AX_PWR_MACID_LMT_TABLE127; addr += 4)
11578e93258fSBjoern A. Zeeb 		rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, 0);
11588e93258fSBjoern A. Zeeb }
11598e93258fSBjoern A. Zeeb 
11608e93258fSBjoern A. Zeeb static void rtw8852a_bb_sethw(struct rtw89_dev *rtwdev)
11618e93258fSBjoern A. Zeeb {
11628e93258fSBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P0_EN_SOUND_WO_NDP, B_P0_EN_SOUND_WO_NDP);
11638e93258fSBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P1_EN_SOUND_WO_NDP, B_P1_EN_SOUND_WO_NDP);
11648e93258fSBjoern A. Zeeb 
11658e93258fSBjoern A. Zeeb 	if (rtwdev->hal.cv <= CHIP_CCV) {
11668e93258fSBjoern A. Zeeb 		rtw89_phy_write32_set(rtwdev, R_RSTB_WATCH_DOG, B_P0_RSTB_WATCH_DOG);
11678e93258fSBjoern A. Zeeb 		rtw89_phy_write32(rtwdev, R_BRK_ASYNC_RST_EN_1, 0x864FA000);
11688e93258fSBjoern A. Zeeb 		rtw89_phy_write32(rtwdev, R_BRK_ASYNC_RST_EN_2, 0x43F);
11698e93258fSBjoern A. Zeeb 		rtw89_phy_write32(rtwdev, R_BRK_ASYNC_RST_EN_3, 0x7FFF);
11708e93258fSBjoern A. Zeeb 		rtw89_phy_write32_set(rtwdev, R_SPOOF_ASYNC_RST, B_SPOOF_ASYNC_RST);
11718e93258fSBjoern A. Zeeb 		rtw89_phy_write32_set(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON);
11728e93258fSBjoern A. Zeeb 		rtw89_phy_write32_set(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON);
11738e93258fSBjoern A. Zeeb 		rtw89_phy_write32_set(rtwdev, R_PLCP_HISTOGRAM, B_STS_PARSING_TIME);
11748e93258fSBjoern A. Zeeb 	}
11758e93258fSBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_CFO_TRK0, B_CFO_TRK_MSK, 0x1f);
11768e93258fSBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_CFO_TRK1, B_CFO_TRK_MSK, 0x0c);
11778e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0x0, RTW89_PHY_0);
11788e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0x0, RTW89_PHY_1);
11798e93258fSBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_NDP_BRK0, B_NDP_RU_BRK);
11808e93258fSBjoern A. Zeeb 	rtw89_phy_write32_set(rtwdev, R_NDP_BRK1, B_NDP_RU_BRK);
11818e93258fSBjoern A. Zeeb 
11828e93258fSBjoern A. Zeeb 	rtw8852a_bb_macid_ctrl_init(rtwdev, RTW89_PHY_0);
11838e93258fSBjoern A. Zeeb }
11848e93258fSBjoern A. Zeeb 
11858e93258fSBjoern A. Zeeb static void rtw8852a_bbrst_for_rfk(struct rtw89_dev *rtwdev,
11868e93258fSBjoern A. Zeeb 				   enum rtw89_phy_idx phy_idx)
11878e93258fSBjoern A. Zeeb {
11888e93258fSBjoern A. Zeeb 	rtw89_phy_write32_set(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
11898e93258fSBjoern A. Zeeb 	rtw89_phy_write32_set(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN);
11908e93258fSBjoern A. Zeeb 	rtw8852a_bb_reset_all(rtwdev, phy_idx);
11918e93258fSBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
11928e93258fSBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN);
11938e93258fSBjoern A. Zeeb 	udelay(1);
11948e93258fSBjoern A. Zeeb }
11958e93258fSBjoern A. Zeeb 
11968e93258fSBjoern A. Zeeb static void rtw8852a_set_channel_bb(struct rtw89_dev *rtwdev,
11978e93258fSBjoern A. Zeeb 				    const struct rtw89_chan *chan,
11988e93258fSBjoern A. Zeeb 				    enum rtw89_phy_idx phy_idx)
11998e93258fSBjoern A. Zeeb {
12008e93258fSBjoern A. Zeeb 	bool cck_en = chan->channel <= 14;
12018e93258fSBjoern A. Zeeb 	u8 pri_ch_idx = chan->pri_ch_idx;
12028e93258fSBjoern A. Zeeb 
12038e93258fSBjoern A. Zeeb 	if (cck_en)
12048e93258fSBjoern A. Zeeb 		rtw8852a_ctrl_sco_cck(rtwdev, chan->channel,
12058e93258fSBjoern A. Zeeb 				      chan->primary_channel,
12068e93258fSBjoern A. Zeeb 				      chan->band_width);
12078e93258fSBjoern A. Zeeb 
12088e93258fSBjoern A. Zeeb 	rtw8852a_ctrl_ch(rtwdev, chan->channel, phy_idx);
12098e93258fSBjoern A. Zeeb 	rtw8852a_ctrl_bw(rtwdev, pri_ch_idx, chan->band_width, phy_idx);
12108e93258fSBjoern A. Zeeb 	if (cck_en) {
12118e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0);
12128e93258fSBjoern A. Zeeb 	} else {
12138e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 1);
12148e93258fSBjoern A. Zeeb 		rtw8852a_bbrst_for_rfk(rtwdev, phy_idx);
12158e93258fSBjoern A. Zeeb 	}
12168e93258fSBjoern A. Zeeb 	rtw8852a_spur_elimination(rtwdev, chan->channel);
12178e93258fSBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_MAC_PIN_SEL, B_CH_IDX_SEG0,
12188e93258fSBjoern A. Zeeb 			       chan->primary_channel);
12198e93258fSBjoern A. Zeeb 	rtw8852a_bb_reset_all(rtwdev, phy_idx);
12208e93258fSBjoern A. Zeeb }
12218e93258fSBjoern A. Zeeb 
12228e93258fSBjoern A. Zeeb static void rtw8852a_set_channel(struct rtw89_dev *rtwdev,
12238e93258fSBjoern A. Zeeb 				 const struct rtw89_chan *chan,
12248e93258fSBjoern A. Zeeb 				 enum rtw89_mac_idx mac_idx,
12258e93258fSBjoern A. Zeeb 				 enum rtw89_phy_idx phy_idx)
12268e93258fSBjoern A. Zeeb {
12278e93258fSBjoern A. Zeeb 	rtw8852a_set_channel_mac(rtwdev, chan, mac_idx);
12288e93258fSBjoern A. Zeeb 	rtw8852a_set_channel_bb(rtwdev, chan, phy_idx);
12298e93258fSBjoern A. Zeeb }
12308e93258fSBjoern A. Zeeb 
12318e93258fSBjoern A. Zeeb static void rtw8852a_dfs_en(struct rtw89_dev *rtwdev, bool en)
12328e93258fSBjoern A. Zeeb {
12338e93258fSBjoern A. Zeeb 	if (en)
12348e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_UPD_P0, B_UPD_P0_EN, 1);
12358e93258fSBjoern A. Zeeb 	else
12368e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_UPD_P0, B_UPD_P0_EN, 0);
12378e93258fSBjoern A. Zeeb }
12388e93258fSBjoern A. Zeeb 
12398e93258fSBjoern A. Zeeb static void rtw8852a_tssi_cont_en(struct rtw89_dev *rtwdev, bool en,
12408e93258fSBjoern A. Zeeb 				  enum rtw89_rf_path path)
12418e93258fSBjoern A. Zeeb {
12428e93258fSBjoern A. Zeeb 	static const u32 tssi_trk[2] = {0x5818, 0x7818};
12438e93258fSBjoern A. Zeeb 	static const u32 ctrl_bbrst[2] = {0x58dc, 0x78dc};
12448e93258fSBjoern A. Zeeb 
12458e93258fSBjoern A. Zeeb 	if (en) {
12468e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, ctrl_bbrst[path], BIT(30), 0x0);
12478e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, tssi_trk[path], BIT(30), 0x0);
12488e93258fSBjoern A. Zeeb 	} else {
12498e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, ctrl_bbrst[path], BIT(30), 0x1);
12508e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, tssi_trk[path], BIT(30), 0x1);
12518e93258fSBjoern A. Zeeb 	}
12528e93258fSBjoern A. Zeeb }
12538e93258fSBjoern A. Zeeb 
12548e93258fSBjoern A. Zeeb static void rtw8852a_tssi_cont_en_phyidx(struct rtw89_dev *rtwdev, bool en,
12558e93258fSBjoern A. Zeeb 					 u8 phy_idx)
12568e93258fSBjoern A. Zeeb {
12578e93258fSBjoern A. Zeeb 	if (!rtwdev->dbcc_en) {
12588e93258fSBjoern A. Zeeb 		rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_A);
12598e93258fSBjoern A. Zeeb 		rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_B);
12608e93258fSBjoern A. Zeeb 	} else {
12618e93258fSBjoern A. Zeeb 		if (phy_idx == RTW89_PHY_0)
12628e93258fSBjoern A. Zeeb 			rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_A);
12638e93258fSBjoern A. Zeeb 		else
12648e93258fSBjoern A. Zeeb 			rtw8852a_tssi_cont_en(rtwdev, en, RF_PATH_B);
12658e93258fSBjoern A. Zeeb 	}
12668e93258fSBjoern A. Zeeb }
12678e93258fSBjoern A. Zeeb 
12688e93258fSBjoern A. Zeeb static void rtw8852a_adc_en(struct rtw89_dev *rtwdev, bool en)
12698e93258fSBjoern A. Zeeb {
12708e93258fSBjoern A. Zeeb 	if (en)
12718e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST,
12728e93258fSBjoern A. Zeeb 				       0x0);
12738e93258fSBjoern A. Zeeb 	else
12748e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST,
12758e93258fSBjoern A. Zeeb 				       0xf);
12768e93258fSBjoern A. Zeeb }
12778e93258fSBjoern A. Zeeb 
12788e93258fSBjoern A. Zeeb static void rtw8852a_set_channel_help(struct rtw89_dev *rtwdev, bool enter,
12798e93258fSBjoern A. Zeeb 				      struct rtw89_channel_help_params *p,
12808e93258fSBjoern A. Zeeb 				      const struct rtw89_chan *chan,
12818e93258fSBjoern A. Zeeb 				      enum rtw89_mac_idx mac_idx,
12828e93258fSBjoern A. Zeeb 				      enum rtw89_phy_idx phy_idx)
12838e93258fSBjoern A. Zeeb {
12848e93258fSBjoern A. Zeeb 	if (enter) {
12858e93258fSBjoern A. Zeeb 		rtw89_chip_stop_sch_tx(rtwdev, mac_idx, &p->tx_en,
12868e93258fSBjoern A. Zeeb 				       RTW89_SCH_TX_SEL_ALL);
12878e93258fSBjoern A. Zeeb 		rtw89_mac_cfg_ppdu_status(rtwdev, mac_idx, false);
12888e93258fSBjoern A. Zeeb 		rtw8852a_dfs_en(rtwdev, false);
12898e93258fSBjoern A. Zeeb 		rtw8852a_tssi_cont_en_phyidx(rtwdev, false, phy_idx);
12908e93258fSBjoern A. Zeeb 		rtw8852a_adc_en(rtwdev, false);
12918e93258fSBjoern A. Zeeb 		fsleep(40);
12928e93258fSBjoern A. Zeeb 		rtw8852a_bb_reset_en(rtwdev, phy_idx, false);
12938e93258fSBjoern A. Zeeb 	} else {
12948e93258fSBjoern A. Zeeb 		rtw89_mac_cfg_ppdu_status(rtwdev, mac_idx, true);
12958e93258fSBjoern A. Zeeb 		rtw8852a_adc_en(rtwdev, true);
12968e93258fSBjoern A. Zeeb 		rtw8852a_dfs_en(rtwdev, true);
12978e93258fSBjoern A. Zeeb 		rtw8852a_tssi_cont_en_phyidx(rtwdev, true, phy_idx);
12988e93258fSBjoern A. Zeeb 		rtw8852a_bb_reset_en(rtwdev, phy_idx, true);
12998e93258fSBjoern A. Zeeb 		rtw89_chip_resume_sch_tx(rtwdev, mac_idx, p->tx_en);
13008e93258fSBjoern A. Zeeb 	}
13018e93258fSBjoern A. Zeeb }
13028e93258fSBjoern A. Zeeb 
13038e93258fSBjoern A. Zeeb static void rtw8852a_fem_setup(struct rtw89_dev *rtwdev)
13048e93258fSBjoern A. Zeeb {
13058e93258fSBjoern A. Zeeb 	struct rtw89_efuse *efuse = &rtwdev->efuse;
13068e93258fSBjoern A. Zeeb 
13078e93258fSBjoern A. Zeeb 	switch (efuse->rfe_type) {
13088e93258fSBjoern A. Zeeb 	case 11:
13098e93258fSBjoern A. Zeeb 	case 12:
13108e93258fSBjoern A. Zeeb 	case 17:
13118e93258fSBjoern A. Zeeb 	case 18:
13128e93258fSBjoern A. Zeeb 	case 51:
13138e93258fSBjoern A. Zeeb 	case 53:
13148e93258fSBjoern A. Zeeb 		rtwdev->fem.epa_2g = true;
13158e93258fSBjoern A. Zeeb 		rtwdev->fem.elna_2g = true;
13168e93258fSBjoern A. Zeeb 		fallthrough;
13178e93258fSBjoern A. Zeeb 	case 9:
13188e93258fSBjoern A. Zeeb 	case 10:
13198e93258fSBjoern A. Zeeb 	case 15:
13208e93258fSBjoern A. Zeeb 	case 16:
13218e93258fSBjoern A. Zeeb 		rtwdev->fem.epa_5g = true;
13228e93258fSBjoern A. Zeeb 		rtwdev->fem.elna_5g = true;
13238e93258fSBjoern A. Zeeb 		break;
13248e93258fSBjoern A. Zeeb 	default:
13258e93258fSBjoern A. Zeeb 		break;
13268e93258fSBjoern A. Zeeb 	}
13278e93258fSBjoern A. Zeeb }
13288e93258fSBjoern A. Zeeb 
13298e93258fSBjoern A. Zeeb static void rtw8852a_rfk_init(struct rtw89_dev *rtwdev)
13308e93258fSBjoern A. Zeeb {
13318e93258fSBjoern A. Zeeb 	rtwdev->is_tssi_mode[RF_PATH_A] = false;
13328e93258fSBjoern A. Zeeb 	rtwdev->is_tssi_mode[RF_PATH_B] = false;
13338e93258fSBjoern A. Zeeb 
13348e93258fSBjoern A. Zeeb 	rtw8852a_rck(rtwdev);
13358e93258fSBjoern A. Zeeb 	rtw8852a_dack(rtwdev);
13368e93258fSBjoern A. Zeeb 	rtw8852a_rx_dck(rtwdev, RTW89_PHY_0, true);
13378e93258fSBjoern A. Zeeb }
13388e93258fSBjoern A. Zeeb 
13398e93258fSBjoern A. Zeeb static void rtw8852a_rfk_channel(struct rtw89_dev *rtwdev)
13408e93258fSBjoern A. Zeeb {
13418e93258fSBjoern A. Zeeb 	enum rtw89_phy_idx phy_idx = RTW89_PHY_0;
13428e93258fSBjoern A. Zeeb 
13438e93258fSBjoern A. Zeeb 	rtw8852a_rx_dck(rtwdev, phy_idx, true);
13448e93258fSBjoern A. Zeeb 	rtw8852a_iqk(rtwdev, phy_idx);
13458e93258fSBjoern A. Zeeb 	rtw8852a_tssi(rtwdev, phy_idx);
13468e93258fSBjoern A. Zeeb 	rtw8852a_dpk(rtwdev, phy_idx);
13478e93258fSBjoern A. Zeeb }
13488e93258fSBjoern A. Zeeb 
13498e93258fSBjoern A. Zeeb static void rtw8852a_rfk_band_changed(struct rtw89_dev *rtwdev,
13508e93258fSBjoern A. Zeeb 				      enum rtw89_phy_idx phy_idx)
13518e93258fSBjoern A. Zeeb {
13528e93258fSBjoern A. Zeeb 	rtw8852a_tssi_scan(rtwdev, phy_idx);
13538e93258fSBjoern A. Zeeb }
13548e93258fSBjoern A. Zeeb 
13558e93258fSBjoern A. Zeeb static void rtw8852a_rfk_scan(struct rtw89_dev *rtwdev, bool start)
13568e93258fSBjoern A. Zeeb {
13578e93258fSBjoern A. Zeeb 	rtw8852a_wifi_scan_notify(rtwdev, start, RTW89_PHY_0);
13588e93258fSBjoern A. Zeeb }
13598e93258fSBjoern A. Zeeb 
13608e93258fSBjoern A. Zeeb static void rtw8852a_rfk_track(struct rtw89_dev *rtwdev)
13618e93258fSBjoern A. Zeeb {
13628e93258fSBjoern A. Zeeb 	rtw8852a_dpk_track(rtwdev);
13638e93258fSBjoern A. Zeeb 	rtw8852a_tssi_track(rtwdev);
13648e93258fSBjoern A. Zeeb }
13658e93258fSBjoern A. Zeeb 
13668e93258fSBjoern A. Zeeb static u32 rtw8852a_bb_cal_txpwr_ref(struct rtw89_dev *rtwdev,
13678e93258fSBjoern A. Zeeb 				     enum rtw89_phy_idx phy_idx, s16 ref)
13688e93258fSBjoern A. Zeeb {
13698e93258fSBjoern A. Zeeb 	s8 ofst_int = 0;
13708e93258fSBjoern A. Zeeb 	u8 base_cw_0db = 0x27;
13718e93258fSBjoern A. Zeeb 	u16 tssi_16dbm_cw = 0x12c;
13728e93258fSBjoern A. Zeeb 	s16 pwr_s10_3 = 0;
13738e93258fSBjoern A. Zeeb 	s16 rf_pwr_cw = 0;
13748e93258fSBjoern A. Zeeb 	u16 bb_pwr_cw = 0;
13758e93258fSBjoern A. Zeeb 	u32 pwr_cw = 0;
13768e93258fSBjoern A. Zeeb 	u32 tssi_ofst_cw = 0;
13778e93258fSBjoern A. Zeeb 
13788e93258fSBjoern A. Zeeb 	pwr_s10_3 = (ref << 1) + (s16)(ofst_int) + (s16)(base_cw_0db << 3);
13798e93258fSBjoern A. Zeeb 	bb_pwr_cw = FIELD_GET(GENMASK(2, 0), pwr_s10_3);
13808e93258fSBjoern A. Zeeb 	rf_pwr_cw = FIELD_GET(GENMASK(8, 3), pwr_s10_3);
13818e93258fSBjoern A. Zeeb 	rf_pwr_cw = clamp_t(s16, rf_pwr_cw, 15, 63);
13828e93258fSBjoern A. Zeeb 	pwr_cw = (rf_pwr_cw << 3) | bb_pwr_cw;
13838e93258fSBjoern A. Zeeb 
13848e93258fSBjoern A. Zeeb 	tssi_ofst_cw = (u32)((s16)tssi_16dbm_cw + (ref << 1) - (16 << 3));
13858e93258fSBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
13868e93258fSBjoern A. Zeeb 		    "[TXPWR] tssi_ofst_cw=%d rf_cw=0x%x bb_cw=0x%x\n",
13878e93258fSBjoern A. Zeeb 		    tssi_ofst_cw, rf_pwr_cw, bb_pwr_cw);
13888e93258fSBjoern A. Zeeb 
13898e93258fSBjoern A. Zeeb 	return (tssi_ofst_cw << 18) | (pwr_cw << 9) | (ref & GENMASK(8, 0));
13908e93258fSBjoern A. Zeeb }
13918e93258fSBjoern A. Zeeb 
13928e93258fSBjoern A. Zeeb static
13938e93258fSBjoern A. Zeeb void rtw8852a_set_txpwr_ul_tb_offset(struct rtw89_dev *rtwdev,
13948e93258fSBjoern A. Zeeb 				     s8 pw_ofst, enum rtw89_mac_idx mac_idx)
13958e93258fSBjoern A. Zeeb {
13968e93258fSBjoern A. Zeeb 	s8 val_1t = 0;
13978e93258fSBjoern A. Zeeb 	s8 val_2t = 0;
13988e93258fSBjoern A. Zeeb 	u32 reg;
13998e93258fSBjoern A. Zeeb 
14008e93258fSBjoern A. Zeeb 	if (pw_ofst < -16 || pw_ofst > 15) {
14018e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[ULTB] Err pwr_offset=%d\n",
14028e93258fSBjoern A. Zeeb 			    pw_ofst);
14038e93258fSBjoern A. Zeeb 		return;
14048e93258fSBjoern A. Zeeb 	}
1405*6d67aabdSBjoern A. Zeeb 	reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_CTRL, mac_idx);
14068e93258fSBjoern A. Zeeb 	rtw89_write32_set(rtwdev, reg, B_AX_PWR_UL_TB_CTRL_EN);
14078e93258fSBjoern A. Zeeb 	val_1t = pw_ofst;
1408*6d67aabdSBjoern A. Zeeb 	reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_1T, mac_idx);
14098e93258fSBjoern A. Zeeb 	rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_1T_MASK, val_1t);
14108e93258fSBjoern A. Zeeb 	val_2t = max(val_1t - 3, -16);
1411*6d67aabdSBjoern A. Zeeb 	reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_2T, mac_idx);
14128e93258fSBjoern A. Zeeb 	rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_2T_MASK, val_2t);
14138e93258fSBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[ULTB] Set TB pwr_offset=(%d, %d)\n",
14148e93258fSBjoern A. Zeeb 		    val_1t, val_2t);
14158e93258fSBjoern A. Zeeb }
14168e93258fSBjoern A. Zeeb 
14178e93258fSBjoern A. Zeeb static void rtw8852a_set_txpwr_ref(struct rtw89_dev *rtwdev,
14188e93258fSBjoern A. Zeeb 				   enum rtw89_phy_idx phy_idx)
14198e93258fSBjoern A. Zeeb {
14208e93258fSBjoern A. Zeeb 	static const u32 addr[RF_PATH_NUM_8852A] = {0x5800, 0x7800};
14218e93258fSBjoern A. Zeeb 	const u32 mask = 0x7FFFFFF;
14228e93258fSBjoern A. Zeeb 	const u8 ofst_ofdm = 0x4;
14238e93258fSBjoern A. Zeeb 	const u8 ofst_cck = 0x8;
14248e93258fSBjoern A. Zeeb 	s16 ref_ofdm = 0;
14258e93258fSBjoern A. Zeeb 	s16 ref_cck = 0;
14268e93258fSBjoern A. Zeeb 	u32 val;
14278e93258fSBjoern A. Zeeb 	u8 i;
14288e93258fSBjoern A. Zeeb 
14298e93258fSBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set txpwr reference\n");
14308e93258fSBjoern A. Zeeb 
14318e93258fSBjoern A. Zeeb 	rtw89_mac_txpwr_write32_mask(rtwdev, phy_idx, R_AX_PWR_RATE_CTRL,
14328e93258fSBjoern A. Zeeb 				     GENMASK(27, 10), 0x0);
14338e93258fSBjoern A. Zeeb 
14348e93258fSBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb ofdm txpwr ref\n");
14358e93258fSBjoern A. Zeeb 	val = rtw8852a_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_ofdm);
14368e93258fSBjoern A. Zeeb 
14378e93258fSBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8852A; i++)
14388e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_ofdm, mask, val,
14398e93258fSBjoern A. Zeeb 				      phy_idx);
14408e93258fSBjoern A. Zeeb 
14418e93258fSBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb cck txpwr ref\n");
14428e93258fSBjoern A. Zeeb 	val = rtw8852a_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_cck);
14438e93258fSBjoern A. Zeeb 
14448e93258fSBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8852A; i++)
14458e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_cck, mask, val,
14468e93258fSBjoern A. Zeeb 				      phy_idx);
14478e93258fSBjoern A. Zeeb }
14488e93258fSBjoern A. Zeeb 
14498e93258fSBjoern A. Zeeb static void rtw8852a_set_txpwr(struct rtw89_dev *rtwdev,
14508e93258fSBjoern A. Zeeb 			       const struct rtw89_chan *chan,
14518e93258fSBjoern A. Zeeb 			       enum rtw89_phy_idx phy_idx)
14528e93258fSBjoern A. Zeeb {
1453e2340276SBjoern A. Zeeb 	rtw89_phy_set_txpwr_byrate(rtwdev, chan, phy_idx);
1454e2340276SBjoern A. Zeeb 	rtw89_phy_set_txpwr_offset(rtwdev, chan, phy_idx);
1455e2340276SBjoern A. Zeeb 	rtw89_phy_set_txpwr_limit(rtwdev, chan, phy_idx);
1456e2340276SBjoern A. Zeeb 	rtw89_phy_set_txpwr_limit_ru(rtwdev, chan, phy_idx);
14578e93258fSBjoern A. Zeeb }
14588e93258fSBjoern A. Zeeb 
14598e93258fSBjoern A. Zeeb static void rtw8852a_set_txpwr_ctrl(struct rtw89_dev *rtwdev,
14608e93258fSBjoern A. Zeeb 				    enum rtw89_phy_idx phy_idx)
14618e93258fSBjoern A. Zeeb {
14628e93258fSBjoern A. Zeeb 	rtw8852a_set_txpwr_ref(rtwdev, phy_idx);
14638e93258fSBjoern A. Zeeb }
14648e93258fSBjoern A. Zeeb 
14658e93258fSBjoern A. Zeeb static int
14668e93258fSBjoern A. Zeeb rtw8852a_init_txpwr_unit(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx)
14678e93258fSBjoern A. Zeeb {
14688e93258fSBjoern A. Zeeb 	int ret;
14698e93258fSBjoern A. Zeeb 
14708e93258fSBjoern A. Zeeb 	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL2, 0x07763333);
14718e93258fSBjoern A. Zeeb 	if (ret)
14728e93258fSBjoern A. Zeeb 		return ret;
14738e93258fSBjoern A. Zeeb 
14748e93258fSBjoern A. Zeeb 	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_COEXT_CTRL, 0x01ebf004);
14758e93258fSBjoern A. Zeeb 	if (ret)
14768e93258fSBjoern A. Zeeb 		return ret;
14778e93258fSBjoern A. Zeeb 
14788e93258fSBjoern A. Zeeb 	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL0, 0x0002f8ff);
14798e93258fSBjoern A. Zeeb 	if (ret)
14808e93258fSBjoern A. Zeeb 		return ret;
14818e93258fSBjoern A. Zeeb 
14828e93258fSBjoern A. Zeeb 	return 0;
14838e93258fSBjoern A. Zeeb }
14848e93258fSBjoern A. Zeeb 
14858e93258fSBjoern A. Zeeb void rtw8852a_bb_set_plcp_tx(struct rtw89_dev *rtwdev)
14868e93258fSBjoern A. Zeeb {
14878e93258fSBjoern A. Zeeb 	u8 i = 0;
14888e93258fSBjoern A. Zeeb 	u32 addr, val;
14898e93258fSBjoern A. Zeeb 
14908e93258fSBjoern A. Zeeb 	for (i = 0; i < ARRAY_SIZE(rtw8852a_pmac_ht20_mcs7_tbl); i++) {
14918e93258fSBjoern A. Zeeb 		addr = rtw8852a_pmac_ht20_mcs7_tbl[i].addr;
14928e93258fSBjoern A. Zeeb 		val = rtw8852a_pmac_ht20_mcs7_tbl[i].data;
14938e93258fSBjoern A. Zeeb 		rtw89_phy_write32(rtwdev, addr, val);
14948e93258fSBjoern A. Zeeb 	}
14958e93258fSBjoern A. Zeeb }
14968e93258fSBjoern A. Zeeb 
14978e93258fSBjoern A. Zeeb static void rtw8852a_stop_pmac_tx(struct rtw89_dev *rtwdev,
14988e93258fSBjoern A. Zeeb 				  struct rtw8852a_bb_pmac_info *tx_info,
14998e93258fSBjoern A. Zeeb 				  enum rtw89_phy_idx idx)
15008e93258fSBjoern A. Zeeb {
15018e93258fSBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC Stop Tx");
15028e93258fSBjoern A. Zeeb 	if (tx_info->mode == CONT_TX)
15038e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_CTX_EN, 0,
15048e93258fSBjoern A. Zeeb 				      idx);
15058e93258fSBjoern A. Zeeb 	else if (tx_info->mode == PKTS_TX)
15068e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_PTX_EN, 0,
15078e93258fSBjoern A. Zeeb 				      idx);
15088e93258fSBjoern A. Zeeb }
15098e93258fSBjoern A. Zeeb 
15108e93258fSBjoern A. Zeeb static void rtw8852a_start_pmac_tx(struct rtw89_dev *rtwdev,
15118e93258fSBjoern A. Zeeb 				   struct rtw8852a_bb_pmac_info *tx_info,
15128e93258fSBjoern A. Zeeb 				   enum rtw89_phy_idx idx)
15138e93258fSBjoern A. Zeeb {
15148e93258fSBjoern A. Zeeb 	enum rtw8852a_pmac_mode mode = tx_info->mode;
15158e93258fSBjoern A. Zeeb 	u32 pkt_cnt = tx_info->tx_cnt;
15168e93258fSBjoern A. Zeeb 	u16 period = tx_info->period;
15178e93258fSBjoern A. Zeeb 
15188e93258fSBjoern A. Zeeb 	if (mode == CONT_TX && !tx_info->is_cck) {
15198e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_CTX_EN, 1,
15208e93258fSBjoern A. Zeeb 				      idx);
15218e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CTx Start");
15228e93258fSBjoern A. Zeeb 	} else if (mode == PKTS_TX) {
15238e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_PTX_EN, 1,
15248e93258fSBjoern A. Zeeb 				      idx);
15258e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD,
15268e93258fSBjoern A. Zeeb 				      B_PMAC_TX_PRD_MSK, period, idx);
15278e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CNT, B_PMAC_TX_CNT_MSK,
15288e93258fSBjoern A. Zeeb 				      pkt_cnt, idx);
15298e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC PTx Start");
15308e93258fSBjoern A. Zeeb 	}
15318e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CTRL, B_PMAC_TXEN_DIS, 1, idx);
15328e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CTRL, B_PMAC_TXEN_DIS, 0, idx);
15338e93258fSBjoern A. Zeeb }
15348e93258fSBjoern A. Zeeb 
15358e93258fSBjoern A. Zeeb void rtw8852a_bb_set_pmac_tx(struct rtw89_dev *rtwdev,
15368e93258fSBjoern A. Zeeb 			     struct rtw8852a_bb_pmac_info *tx_info,
15378e93258fSBjoern A. Zeeb 			     enum rtw89_phy_idx idx)
15388e93258fSBjoern A. Zeeb {
15398e93258fSBjoern A. Zeeb 	const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0);
15408e93258fSBjoern A. Zeeb 
15418e93258fSBjoern A. Zeeb 	if (!tx_info->en_pmac_tx) {
15428e93258fSBjoern A. Zeeb 		rtw8852a_stop_pmac_tx(rtwdev, tx_info, idx);
15438e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 0, idx);
15448e93258fSBjoern A. Zeeb 		if (chan->band_type == RTW89_BAND_2G)
15458e93258fSBjoern A. Zeeb 			rtw89_phy_write32_clr(rtwdev, R_RXCCA, B_RXCCA_DIS);
15468e93258fSBjoern A. Zeeb 		return;
15478e93258fSBjoern A. Zeeb 	}
15488e93258fSBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC Tx Enable");
15498e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_TXEN, 1, idx);
15508e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_RXEN, 1, idx);
15518e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_PMAC_RX_CFG1, B_PMAC_OPT1_MSK, 0x3f,
15528e93258fSBjoern A. Zeeb 			      idx);
15538e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, idx);
15548e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 1, idx);
15558e93258fSBjoern A. Zeeb 	rtw89_phy_write32_set(rtwdev, R_RXCCA, B_RXCCA_DIS);
15568e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, idx);
15578e93258fSBjoern A. Zeeb 	rtw8852a_start_pmac_tx(rtwdev, tx_info, idx);
15588e93258fSBjoern A. Zeeb }
15598e93258fSBjoern A. Zeeb 
15608e93258fSBjoern A. Zeeb void rtw8852a_bb_set_pmac_pkt_tx(struct rtw89_dev *rtwdev, u8 enable,
15618e93258fSBjoern A. Zeeb 				 u16 tx_cnt, u16 period, u16 tx_time,
15628e93258fSBjoern A. Zeeb 				 enum rtw89_phy_idx idx)
15638e93258fSBjoern A. Zeeb {
15648e93258fSBjoern A. Zeeb 	struct rtw8852a_bb_pmac_info tx_info = {0};
15658e93258fSBjoern A. Zeeb 
15668e93258fSBjoern A. Zeeb 	tx_info.en_pmac_tx = enable;
15678e93258fSBjoern A. Zeeb 	tx_info.is_cck = 0;
15688e93258fSBjoern A. Zeeb 	tx_info.mode = PKTS_TX;
15698e93258fSBjoern A. Zeeb 	tx_info.tx_cnt = tx_cnt;
15708e93258fSBjoern A. Zeeb 	tx_info.period = period;
15718e93258fSBjoern A. Zeeb 	tx_info.tx_time = tx_time;
15728e93258fSBjoern A. Zeeb 	rtw8852a_bb_set_pmac_tx(rtwdev, &tx_info, idx);
15738e93258fSBjoern A. Zeeb }
15748e93258fSBjoern A. Zeeb 
15758e93258fSBjoern A. Zeeb void rtw8852a_bb_set_power(struct rtw89_dev *rtwdev, s16 pwr_dbm,
15768e93258fSBjoern A. Zeeb 			   enum rtw89_phy_idx idx)
15778e93258fSBjoern A. Zeeb {
15788e93258fSBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CFG Tx PWR = %d", pwr_dbm);
15798e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_PWR_EN, 1, idx);
15808e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_TXPWR, B_TXPWR_MSK, pwr_dbm, idx);
15818e93258fSBjoern A. Zeeb }
15828e93258fSBjoern A. Zeeb 
15838e93258fSBjoern A. Zeeb void rtw8852a_bb_cfg_tx_path(struct rtw89_dev *rtwdev, u8 tx_path)
15848e93258fSBjoern A. Zeeb {
15858e93258fSBjoern A. Zeeb 	u32 rst_mask0 = 0;
15868e93258fSBjoern A. Zeeb 	u32 rst_mask1 = 0;
15878e93258fSBjoern A. Zeeb 
15888e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 7, RTW89_PHY_0);
15898e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 7, RTW89_PHY_1);
15908e93258fSBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CFG Tx Path = %d", tx_path);
15918e93258fSBjoern A. Zeeb 	if (!rtwdev->dbcc_en) {
15928e93258fSBjoern A. Zeeb 		if (tx_path == RF_PATH_A) {
15938e93258fSBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL,
15948e93258fSBjoern A. Zeeb 					       B_TXPATH_SEL_MSK, 1);
15958e93258fSBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP,
15968e93258fSBjoern A. Zeeb 					       B_TXNSS_MAP_MSK, 0);
15978e93258fSBjoern A. Zeeb 		} else if (tx_path == RF_PATH_B) {
15988e93258fSBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL,
15998e93258fSBjoern A. Zeeb 					       B_TXPATH_SEL_MSK, 2);
16008e93258fSBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP,
16018e93258fSBjoern A. Zeeb 					       B_TXNSS_MAP_MSK, 0);
16028e93258fSBjoern A. Zeeb 		} else if (tx_path == RF_PATH_AB) {
16038e93258fSBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL,
16048e93258fSBjoern A. Zeeb 					       B_TXPATH_SEL_MSK, 3);
16058e93258fSBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP,
16068e93258fSBjoern A. Zeeb 					       B_TXNSS_MAP_MSK, 4);
16078e93258fSBjoern A. Zeeb 		} else {
16088e93258fSBjoern A. Zeeb 			rtw89_debug(rtwdev, RTW89_DBG_TSSI, "Error Tx Path");
16098e93258fSBjoern A. Zeeb 		}
16108e93258fSBjoern A. Zeeb 	} else {
16118e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK,
16128e93258fSBjoern A. Zeeb 				       1);
16138e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK, 2,
16148e93258fSBjoern A. Zeeb 				      RTW89_PHY_1);
16158e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK,
16168e93258fSBjoern A. Zeeb 				       0);
16178e93258fSBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK, 4,
16188e93258fSBjoern A. Zeeb 				      RTW89_PHY_1);
16198e93258fSBjoern A. Zeeb 	}
16208e93258fSBjoern A. Zeeb 	rst_mask0 = B_P0_TXPW_RSTB_MANON | B_P0_TXPW_RSTB_TSSI;
16218e93258fSBjoern A. Zeeb 	rst_mask1 = B_P1_TXPW_RSTB_MANON | B_P1_TXPW_RSTB_TSSI;
16228e93258fSBjoern A. Zeeb 	if (tx_path == RF_PATH_A) {
16238e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 1);
16248e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 3);
16258e93258fSBjoern A. Zeeb 	} else {
16268e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P1_TXPW_RSTB, rst_mask1, 1);
16278e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P1_TXPW_RSTB, rst_mask1, 3);
16288e93258fSBjoern A. Zeeb 	}
16298e93258fSBjoern A. Zeeb }
16308e93258fSBjoern A. Zeeb 
16318e93258fSBjoern A. Zeeb void rtw8852a_bb_tx_mode_switch(struct rtw89_dev *rtwdev,
16328e93258fSBjoern A. Zeeb 				enum rtw89_phy_idx idx, u8 mode)
16338e93258fSBjoern A. Zeeb {
16348e93258fSBjoern A. Zeeb 	if (mode != 0)
16358e93258fSBjoern A. Zeeb 		return;
16368e93258fSBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TSSI, "Tx mode switch");
16378e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_TXEN, 0, idx);
16388e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_RXEN, 0, idx);
16398e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_PMAC_RX_CFG1, B_PMAC_OPT1_MSK, 0, idx);
16408e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_PMAC_RXMOD, B_PMAC_RXMOD_MSK, 0, idx);
16418e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_DPD_EN, 0, idx);
16428e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0, idx);
16438e93258fSBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_PWR_EN, 0, idx);
16448e93258fSBjoern A. Zeeb }
16458e93258fSBjoern A. Zeeb 
1646*6d67aabdSBjoern A. Zeeb static void rtw8852a_ctrl_nbtg_bt_tx(struct rtw89_dev *rtwdev, bool en,
1647*6d67aabdSBjoern A. Zeeb 				     enum rtw89_phy_idx phy_idx)
16488e93258fSBjoern A. Zeeb {
1649*6d67aabdSBjoern A. Zeeb 	rtw89_phy_write_reg3_tbl(rtwdev, en ? &rtw8852a_btc_preagc_en_defs_tbl :
16508e93258fSBjoern A. Zeeb 						 &rtw8852a_btc_preagc_dis_defs_tbl);
16518e93258fSBjoern A. Zeeb }
16528e93258fSBjoern A. Zeeb 
16538e93258fSBjoern A. Zeeb static u8 rtw8852a_get_thermal(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path)
16548e93258fSBjoern A. Zeeb {
16558e93258fSBjoern A. Zeeb 	if (rtwdev->is_tssi_mode[rf_path]) {
16568e93258fSBjoern A. Zeeb 		u32 addr = 0x1c10 + (rf_path << 13);
16578e93258fSBjoern A. Zeeb 
16588e93258fSBjoern A. Zeeb 		return (u8)rtw89_phy_read32_mask(rtwdev, addr, 0x3F000000);
16598e93258fSBjoern A. Zeeb 	}
16608e93258fSBjoern A. Zeeb 
16618e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1);
16628e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x0);
16638e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1);
16648e93258fSBjoern A. Zeeb 
16658e93258fSBjoern A. Zeeb 	fsleep(200);
16668e93258fSBjoern A. Zeeb 
16678e93258fSBjoern A. Zeeb 	return (u8)rtw89_read_rf(rtwdev, rf_path, RR_TM, RR_TM_VAL);
16688e93258fSBjoern A. Zeeb }
16698e93258fSBjoern A. Zeeb 
16708e93258fSBjoern A. Zeeb static void rtw8852a_btc_set_rfe(struct rtw89_dev *rtwdev)
16718e93258fSBjoern A. Zeeb {
1672*6d67aabdSBjoern A. Zeeb 	const struct rtw89_btc_ver *ver = rtwdev->btc.ver;
1673*6d67aabdSBjoern A. Zeeb 	union rtw89_btc_module_info *md = &rtwdev->btc.mdinfo;
16748e93258fSBjoern A. Zeeb 
1675*6d67aabdSBjoern A. Zeeb 	if (ver->fcxinit == 7) {
1676*6d67aabdSBjoern A. Zeeb 		md->md_v7.rfe_type = rtwdev->efuse.rfe_type;
1677*6d67aabdSBjoern A. Zeeb 		md->md_v7.kt_ver = rtwdev->hal.cv;
1678*6d67aabdSBjoern A. Zeeb 		md->md_v7.bt_solo = 0;
1679*6d67aabdSBjoern A. Zeeb 		md->md_v7.switch_type = BTC_SWITCH_INTERNAL;
16808e93258fSBjoern A. Zeeb 
1681*6d67aabdSBjoern A. Zeeb 		if (md->md_v7.rfe_type > 0)
1682*6d67aabdSBjoern A. Zeeb 			md->md_v7.ant.num = (md->md_v7.rfe_type % 2 ? 2 : 3);
16838e93258fSBjoern A. Zeeb 		else
1684*6d67aabdSBjoern A. Zeeb 			md->md_v7.ant.num = 2;
16858e93258fSBjoern A. Zeeb 
1686*6d67aabdSBjoern A. Zeeb 		md->md_v7.ant.diversity = 0;
1687*6d67aabdSBjoern A. Zeeb 		md->md_v7.ant.isolation = 10;
16888e93258fSBjoern A. Zeeb 
1689*6d67aabdSBjoern A. Zeeb 		if (md->md_v7.ant.num == 3) {
1690*6d67aabdSBjoern A. Zeeb 			md->md_v7.ant.type = BTC_ANT_DEDICATED;
1691*6d67aabdSBjoern A. Zeeb 			md->md_v7.bt_pos = BTC_BT_ALONE;
16928e93258fSBjoern A. Zeeb 		} else {
1693*6d67aabdSBjoern A. Zeeb 			md->md_v7.ant.type = BTC_ANT_SHARED;
1694*6d67aabdSBjoern A. Zeeb 			md->md_v7.bt_pos = BTC_BT_BTG;
1695*6d67aabdSBjoern A. Zeeb 		}
1696*6d67aabdSBjoern A. Zeeb 		rtwdev->btc.btg_pos = md->md_v7.ant.btg_pos;
1697*6d67aabdSBjoern A. Zeeb 		rtwdev->btc.ant_type = md->md_v7.ant.type;
1698*6d67aabdSBjoern A. Zeeb 	} else {
1699*6d67aabdSBjoern A. Zeeb 		md->md.rfe_type = rtwdev->efuse.rfe_type;
1700*6d67aabdSBjoern A. Zeeb 		md->md.cv = rtwdev->hal.cv;
1701*6d67aabdSBjoern A. Zeeb 		md->md.bt_solo = 0;
1702*6d67aabdSBjoern A. Zeeb 		md->md.switch_type = BTC_SWITCH_INTERNAL;
1703*6d67aabdSBjoern A. Zeeb 
1704*6d67aabdSBjoern A. Zeeb 		if (md->md.rfe_type > 0)
1705*6d67aabdSBjoern A. Zeeb 			md->md.ant.num = (md->md.rfe_type % 2 ? 2 : 3);
1706*6d67aabdSBjoern A. Zeeb 		else
1707*6d67aabdSBjoern A. Zeeb 			md->md.ant.num = 2;
1708*6d67aabdSBjoern A. Zeeb 
1709*6d67aabdSBjoern A. Zeeb 		md->md.ant.diversity = 0;
1710*6d67aabdSBjoern A. Zeeb 		md->md.ant.isolation = 10;
1711*6d67aabdSBjoern A. Zeeb 
1712*6d67aabdSBjoern A. Zeeb 		if (md->md.ant.num == 3) {
1713*6d67aabdSBjoern A. Zeeb 			md->md.ant.type = BTC_ANT_DEDICATED;
1714*6d67aabdSBjoern A. Zeeb 			md->md.bt_pos = BTC_BT_ALONE;
1715*6d67aabdSBjoern A. Zeeb 		} else {
1716*6d67aabdSBjoern A. Zeeb 			md->md.ant.type = BTC_ANT_SHARED;
1717*6d67aabdSBjoern A. Zeeb 			md->md.bt_pos = BTC_BT_BTG;
1718*6d67aabdSBjoern A. Zeeb 		}
1719*6d67aabdSBjoern A. Zeeb 		rtwdev->btc.btg_pos = md->md.ant.btg_pos;
1720*6d67aabdSBjoern A. Zeeb 		rtwdev->btc.ant_type = md->md.ant.type;
17218e93258fSBjoern A. Zeeb 	}
17228e93258fSBjoern A. Zeeb }
17238e93258fSBjoern A. Zeeb 
17248e93258fSBjoern A. Zeeb static
17258e93258fSBjoern A. Zeeb void rtw8852a_set_trx_mask(struct rtw89_dev *rtwdev, u8 path, u8 group, u32 val)
17268e93258fSBjoern A. Zeeb {
17278e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, path, RR_LUTWE, 0xfffff, 0x20000);
17288e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, path, RR_LUTWA, 0xfffff, group);
17298e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, path, RR_LUTWD0, 0xfffff, val);
17308e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, path, RR_LUTWE, 0xfffff, 0x0);
17318e93258fSBjoern A. Zeeb }
17328e93258fSBjoern A. Zeeb 
1733*6d67aabdSBjoern A. Zeeb static void rtw8852a_ctrl_btg_bt_rx(struct rtw89_dev *rtwdev, bool en,
1734*6d67aabdSBjoern A. Zeeb 				    enum rtw89_phy_idx phy_idx)
17358e93258fSBjoern A. Zeeb {
1736*6d67aabdSBjoern A. Zeeb 	if (en) {
17378e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG, B_PATH0_BTG_SHEN, 0x1);
17388e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH1_BTG, B_PATH1_BTG_SHEN, 0x3);
17398e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0x0);
17408e93258fSBjoern A. Zeeb 	} else {
17418e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG, B_PATH0_BTG_SHEN, 0x0);
17428e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH1_BTG, B_PATH1_BTG_SHEN, 0x0);
17438e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0xf);
17448e93258fSBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P2, 0x4);
17458e93258fSBjoern A. Zeeb 	}
17468e93258fSBjoern A. Zeeb }
17478e93258fSBjoern A. Zeeb 
17488e93258fSBjoern A. Zeeb static void rtw8852a_btc_init_cfg(struct rtw89_dev *rtwdev)
17498e93258fSBjoern A. Zeeb {
17508e93258fSBjoern A. Zeeb 	struct rtw89_btc *btc = &rtwdev->btc;
17518e93258fSBjoern A. Zeeb 	const struct rtw89_chip_info *chip = rtwdev->chip;
17528e93258fSBjoern A. Zeeb 	const struct rtw89_mac_ax_coex coex_params = {
17538e93258fSBjoern A. Zeeb 		.pta_mode = RTW89_MAC_AX_COEX_RTK_MODE,
17548e93258fSBjoern A. Zeeb 		.direction = RTW89_MAC_AX_COEX_INNER,
17558e93258fSBjoern A. Zeeb 	};
17568e93258fSBjoern A. Zeeb 
17578e93258fSBjoern A. Zeeb 	/* PTA init  */
17588e93258fSBjoern A. Zeeb 	rtw89_mac_coex_init(rtwdev, &coex_params);
17598e93258fSBjoern A. Zeeb 
17608e93258fSBjoern A. Zeeb 	/* set WL Tx response = Hi-Pri */
17618e93258fSBjoern A. Zeeb 	chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_TX_RESP, true);
17628e93258fSBjoern A. Zeeb 	chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_BEACON, true);
17638e93258fSBjoern A. Zeeb 
17648e93258fSBjoern A. Zeeb 	/* set rf gnt debug off */
17658e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, RF_PATH_A, RR_WLSEL, 0xfffff, 0x0);
17668e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, RF_PATH_B, RR_WLSEL, 0xfffff, 0x0);
17678e93258fSBjoern A. Zeeb 
17688e93258fSBjoern A. Zeeb 	/* set WL Tx thru in TRX mask table if GNT_WL = 0 && BT_S1 = ss group */
1769*6d67aabdSBjoern A. Zeeb 	if (btc->ant_type == BTC_ANT_SHARED) {
17708e93258fSBjoern A. Zeeb 		rtw8852a_set_trx_mask(rtwdev,
17718e93258fSBjoern A. Zeeb 				      RF_PATH_A, BTC_BT_SS_GROUP, 0x5ff);
17728e93258fSBjoern A. Zeeb 		rtw8852a_set_trx_mask(rtwdev,
17738e93258fSBjoern A. Zeeb 				      RF_PATH_B, BTC_BT_SS_GROUP, 0x5ff);
1774e2340276SBjoern A. Zeeb 		/* set path-A(S0) Tx/Rx no-mask if GNT_WL=0 && BT_S1=tx group */
1775e2340276SBjoern A. Zeeb 		rtw8852a_set_trx_mask(rtwdev,
1776e2340276SBjoern A. Zeeb 				      RF_PATH_A, BTC_BT_TX_GROUP, 0x5ff);
17778e93258fSBjoern A. Zeeb 	} else { /* set WL Tx stb if GNT_WL = 0 && BT_S1 = ss group for 3-ant */
17788e93258fSBjoern A. Zeeb 		rtw8852a_set_trx_mask(rtwdev,
17798e93258fSBjoern A. Zeeb 				      RF_PATH_A, BTC_BT_SS_GROUP, 0x5df);
17808e93258fSBjoern A. Zeeb 		rtw8852a_set_trx_mask(rtwdev,
17818e93258fSBjoern A. Zeeb 				      RF_PATH_B, BTC_BT_SS_GROUP, 0x5df);
17828e93258fSBjoern A. Zeeb 	}
17838e93258fSBjoern A. Zeeb 
17848e93258fSBjoern A. Zeeb 	/* set PTA break table */
17858e93258fSBjoern A. Zeeb 	rtw89_write32(rtwdev, R_BTC_BREAK_TABLE, BTC_BREAK_PARAM);
17868e93258fSBjoern A. Zeeb 
17878e93258fSBjoern A. Zeeb 	 /* enable BT counter 0xda40[16,2] = 2b'11 */
17888e93258fSBjoern A. Zeeb 	rtw89_write32_set(rtwdev,
17898e93258fSBjoern A. Zeeb 			  R_AX_CSR_MODE, B_AX_BT_CNT_RST | B_AX_STATIS_BT_EN);
17908e93258fSBjoern A. Zeeb 	btc->cx.wl.status.map.init_ok = true;
17918e93258fSBjoern A. Zeeb }
17928e93258fSBjoern A. Zeeb 
17938e93258fSBjoern A. Zeeb static
17948e93258fSBjoern A. Zeeb void rtw8852a_btc_set_wl_pri(struct rtw89_dev *rtwdev, u8 map, bool state)
17958e93258fSBjoern A. Zeeb {
17968e93258fSBjoern A. Zeeb 	u32 bitmap = 0;
17978e93258fSBjoern A. Zeeb 	u32 reg = 0;
17988e93258fSBjoern A. Zeeb 
17998e93258fSBjoern A. Zeeb 	switch (map) {
18008e93258fSBjoern A. Zeeb 	case BTC_PRI_MASK_TX_RESP:
18018e93258fSBjoern A. Zeeb 		reg = R_BTC_BT_COEX_MSK_TABLE;
18028e93258fSBjoern A. Zeeb 		bitmap = B_BTC_PRI_MASK_TX_RESP_V1;
18038e93258fSBjoern A. Zeeb 		break;
18048e93258fSBjoern A. Zeeb 	case BTC_PRI_MASK_BEACON:
18058e93258fSBjoern A. Zeeb 		reg = R_AX_WL_PRI_MSK;
18068e93258fSBjoern A. Zeeb 		bitmap = B_AX_PTA_WL_PRI_MASK_BCNQ;
18078e93258fSBjoern A. Zeeb 		break;
18088e93258fSBjoern A. Zeeb 	default:
18098e93258fSBjoern A. Zeeb 		return;
18108e93258fSBjoern A. Zeeb 	}
18118e93258fSBjoern A. Zeeb 
18128e93258fSBjoern A. Zeeb 	if (state)
18138e93258fSBjoern A. Zeeb 		rtw89_write32_set(rtwdev, reg, bitmap);
18148e93258fSBjoern A. Zeeb 	else
18158e93258fSBjoern A. Zeeb 		rtw89_write32_clr(rtwdev, reg, bitmap);
18168e93258fSBjoern A. Zeeb }
18178e93258fSBjoern A. Zeeb 
18188e93258fSBjoern A. Zeeb static inline u32 __btc_ctrl_val_all_time(u32 ctrl)
18198e93258fSBjoern A. Zeeb {
18208e93258fSBjoern A. Zeeb 	return FIELD_GET(GENMASK(15, 0), ctrl);
18218e93258fSBjoern A. Zeeb }
18228e93258fSBjoern A. Zeeb 
18238e93258fSBjoern A. Zeeb static inline u32 __btc_ctrl_rst_all_time(u32 cur)
18248e93258fSBjoern A. Zeeb {
18258e93258fSBjoern A. Zeeb 	return cur & ~B_AX_FORCE_PWR_BY_RATE_EN;
18268e93258fSBjoern A. Zeeb }
18278e93258fSBjoern A. Zeeb 
18288e93258fSBjoern A. Zeeb static inline u32 __btc_ctrl_gen_all_time(u32 cur, u32 val)
18298e93258fSBjoern A. Zeeb {
18308e93258fSBjoern A. Zeeb 	u32 hv = cur & ~B_AX_FORCE_PWR_BY_RATE_VALUE_MASK;
18318e93258fSBjoern A. Zeeb 	u32 lv = val & B_AX_FORCE_PWR_BY_RATE_VALUE_MASK;
18328e93258fSBjoern A. Zeeb 
18338e93258fSBjoern A. Zeeb 	return hv | lv | B_AX_FORCE_PWR_BY_RATE_EN;
18348e93258fSBjoern A. Zeeb }
18358e93258fSBjoern A. Zeeb 
18368e93258fSBjoern A. Zeeb static inline u32 __btc_ctrl_val_gnt_bt(u32 ctrl)
18378e93258fSBjoern A. Zeeb {
18388e93258fSBjoern A. Zeeb 	return FIELD_GET(GENMASK(31, 16), ctrl);
18398e93258fSBjoern A. Zeeb }
18408e93258fSBjoern A. Zeeb 
18418e93258fSBjoern A. Zeeb static inline u32 __btc_ctrl_rst_gnt_bt(u32 cur)
18428e93258fSBjoern A. Zeeb {
18438e93258fSBjoern A. Zeeb 	return cur & ~B_AX_TXAGC_BT_EN;
18448e93258fSBjoern A. Zeeb }
18458e93258fSBjoern A. Zeeb 
18468e93258fSBjoern A. Zeeb static inline u32 __btc_ctrl_gen_gnt_bt(u32 cur, u32 val)
18478e93258fSBjoern A. Zeeb {
18488e93258fSBjoern A. Zeeb 	u32 ov = cur & ~B_AX_TXAGC_BT_MASK;
18498e93258fSBjoern A. Zeeb 	u32 iv = FIELD_PREP(B_AX_TXAGC_BT_MASK, val);
18508e93258fSBjoern A. Zeeb 
18518e93258fSBjoern A. Zeeb 	return ov | iv | B_AX_TXAGC_BT_EN;
18528e93258fSBjoern A. Zeeb }
18538e93258fSBjoern A. Zeeb 
18548e93258fSBjoern A. Zeeb static void
18558e93258fSBjoern A. Zeeb rtw8852a_btc_set_wl_txpwr_ctrl(struct rtw89_dev *rtwdev, u32 txpwr_val)
18568e93258fSBjoern A. Zeeb {
18578e93258fSBjoern A. Zeeb 	const u32 __btc_cr_all_time = R_AX_PWR_RATE_CTRL;
18588e93258fSBjoern A. Zeeb 	const u32 __btc_cr_gnt_bt = R_AX_PWR_COEXT_CTRL;
18598e93258fSBjoern A. Zeeb 
18608e93258fSBjoern A. Zeeb #define __do_clr(_chk) ((_chk) == GENMASK(15, 0))
18618e93258fSBjoern A. Zeeb #define __handle(_case)							\
18628e93258fSBjoern A. Zeeb 	do {								\
18638e93258fSBjoern A. Zeeb 		const u32 _reg = __btc_cr_ ## _case;			\
18648e93258fSBjoern A. Zeeb 		u32 _val = __btc_ctrl_val_ ## _case(txpwr_val);		\
18658e93258fSBjoern A. Zeeb 		u32 _cur, _wrt;						\
18668e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_TXPWR,			\
18678e93258fSBjoern A. Zeeb 			    "btc ctrl %s: 0x%x\n", #_case, _val);	\
18688e93258fSBjoern A. Zeeb 		if (rtw89_mac_txpwr_read32(rtwdev, RTW89_PHY_0, _reg, &_cur))\
18698e93258fSBjoern A. Zeeb 			break;						\
18708e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_TXPWR,			\
18718e93258fSBjoern A. Zeeb 			    "btc ctrl ori 0x%x: 0x%x\n", _reg, _cur);	\
18728e93258fSBjoern A. Zeeb 		_wrt = __do_clr(_val) ?					\
18738e93258fSBjoern A. Zeeb 			__btc_ctrl_rst_ ## _case(_cur) :		\
18748e93258fSBjoern A. Zeeb 			__btc_ctrl_gen_ ## _case(_cur, _val);		\
18758e93258fSBjoern A. Zeeb 		rtw89_mac_txpwr_write32(rtwdev, RTW89_PHY_0, _reg, _wrt);\
18768e93258fSBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_TXPWR,			\
18778e93258fSBjoern A. Zeeb 			    "btc ctrl set 0x%x: 0x%x\n", _reg, _wrt);	\
18788e93258fSBjoern A. Zeeb 	} while (0)
18798e93258fSBjoern A. Zeeb 
18808e93258fSBjoern A. Zeeb 	__handle(all_time);
18818e93258fSBjoern A. Zeeb 	__handle(gnt_bt);
18828e93258fSBjoern A. Zeeb 
18838e93258fSBjoern A. Zeeb #undef __handle
18848e93258fSBjoern A. Zeeb #undef __do_clr
18858e93258fSBjoern A. Zeeb }
18868e93258fSBjoern A. Zeeb 
18878e93258fSBjoern A. Zeeb static
18888e93258fSBjoern A. Zeeb s8 rtw8852a_btc_get_bt_rssi(struct rtw89_dev *rtwdev, s8 val)
18898e93258fSBjoern A. Zeeb {
1890e2340276SBjoern A. Zeeb 	/* +6 for compensate offset */
1891e2340276SBjoern A. Zeeb 	return clamp_t(s8, val + 6, -100, 0) + 100;
18928e93258fSBjoern A. Zeeb }
18938e93258fSBjoern A. Zeeb 
18948e93258fSBjoern A. Zeeb static struct rtw89_btc_rf_trx_para rtw89_btc_8852a_rf_ul[] = {
18958e93258fSBjoern A. Zeeb 	{255, 0, 0, 7}, /* 0 -> original */
18968e93258fSBjoern A. Zeeb 	{255, 2, 0, 7}, /* 1 -> for BT-connected ACI issue && BTG co-rx */
18978e93258fSBjoern A. Zeeb 	{255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */
18988e93258fSBjoern A. Zeeb 	{255, 0, 0, 7}, /* 3- >reserved for shared-antenna */
18998e93258fSBjoern A. Zeeb 	{255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */
19008e93258fSBjoern A. Zeeb 	{255, 0, 0, 7}, /* the below id is for non-shared-antenna free-run */
19018e93258fSBjoern A. Zeeb 	{6, 1, 0, 7},
19028e93258fSBjoern A. Zeeb 	{13, 1, 0, 7},
19038e93258fSBjoern A. Zeeb 	{13, 1, 0, 7}
19048e93258fSBjoern A. Zeeb };
19058e93258fSBjoern A. Zeeb 
19068e93258fSBjoern A. Zeeb static struct rtw89_btc_rf_trx_para rtw89_btc_8852a_rf_dl[] = {
19078e93258fSBjoern A. Zeeb 	{255, 0, 0, 7}, /* 0 -> original */
19088e93258fSBjoern A. Zeeb 	{255, 2, 0, 7}, /* 1 -> reserved for shared-antenna */
19098e93258fSBjoern A. Zeeb 	{255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */
19108e93258fSBjoern A. Zeeb 	{255, 0, 0, 7}, /* 3- >reserved for shared-antenna */
19118e93258fSBjoern A. Zeeb 	{255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */
19128e93258fSBjoern A. Zeeb 	{255, 0, 0, 7}, /* the below id is for non-shared-antenna free-run */
19138e93258fSBjoern A. Zeeb 	{255, 1, 0, 7},
19148e93258fSBjoern A. Zeeb 	{255, 1, 0, 7},
19158e93258fSBjoern A. Zeeb 	{255, 1, 0, 7}
19168e93258fSBjoern A. Zeeb };
19178e93258fSBjoern A. Zeeb 
19188e93258fSBjoern A. Zeeb static const
19198e93258fSBjoern A. Zeeb u8 rtw89_btc_8852a_wl_rssi_thres[BTC_WL_RSSI_THMAX] = {60, 50, 40, 30};
19208e93258fSBjoern A. Zeeb static const
19218e93258fSBjoern A. Zeeb u8 rtw89_btc_8852a_bt_rssi_thres[BTC_BT_RSSI_THMAX] = {40, 36, 31, 28};
19228e93258fSBjoern A. Zeeb 
19238e93258fSBjoern A. Zeeb static struct rtw89_btc_fbtc_mreg rtw89_btc_8852a_mon_reg[] = {
19248e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda24),
19258e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda28),
19268e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda2c),
19278e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda30),
19288e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda4c),
19298e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda10),
19308e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda20),
19318e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda34),
19328e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xcef4),
19338e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0x8424),
19348e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x980),
19358e93258fSBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_BT_MODEM, 4, 0x178),
19368e93258fSBjoern A. Zeeb };
19378e93258fSBjoern A. Zeeb 
19388e93258fSBjoern A. Zeeb static
19398e93258fSBjoern A. Zeeb void rtw8852a_btc_update_bt_cnt(struct rtw89_dev *rtwdev)
19408e93258fSBjoern A. Zeeb {
19418e93258fSBjoern A. Zeeb 	struct rtw89_btc *btc = &rtwdev->btc;
1942e2340276SBjoern A. Zeeb 	const struct rtw89_btc_ver *ver = btc->ver;
19438e93258fSBjoern A. Zeeb 	struct rtw89_btc_cx *cx = &btc->cx;
19448e93258fSBjoern A. Zeeb 	u32 val;
19458e93258fSBjoern A. Zeeb 
1946e2340276SBjoern A. Zeeb 	if (ver->fcxbtcrpt != 1)
1947e2340276SBjoern A. Zeeb 		return;
1948e2340276SBjoern A. Zeeb 
19498e93258fSBjoern A. Zeeb 	val = rtw89_read32(rtwdev, R_AX_BT_STAST_HIGH);
19508e93258fSBjoern A. Zeeb 	cx->cnt_bt[BTC_BCNT_HIPRI_TX] = FIELD_GET(B_AX_STATIS_BT_HI_TX_MASK, val);
19518e93258fSBjoern A. Zeeb 	cx->cnt_bt[BTC_BCNT_HIPRI_RX] = FIELD_GET(B_AX_STATIS_BT_HI_RX_MASK, val);
19528e93258fSBjoern A. Zeeb 
19538e93258fSBjoern A. Zeeb 	val = rtw89_read32(rtwdev, R_AX_BT_STAST_LOW);
19548e93258fSBjoern A. Zeeb 	cx->cnt_bt[BTC_BCNT_LOPRI_TX] = FIELD_GET(B_AX_STATIS_BT_LO_TX_1_MASK, val);
19558e93258fSBjoern A. Zeeb 	cx->cnt_bt[BTC_BCNT_LOPRI_RX] = FIELD_GET(B_AX_STATIS_BT_LO_RX_1_MASK, val);
19568e93258fSBjoern A. Zeeb 
19578e93258fSBjoern A. Zeeb 	/* clock-gate off before reset counter*/
19588e93258fSBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_BTC_CFG, B_AX_DIS_BTC_CLK_G);
19598e93258fSBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_CSR_MODE, B_AX_BT_CNT_RST);
19608e93258fSBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_CSR_MODE, B_AX_BT_CNT_RST);
19618e93258fSBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_BTC_CFG, B_AX_DIS_BTC_CLK_G);
19628e93258fSBjoern A. Zeeb }
19638e93258fSBjoern A. Zeeb 
19648e93258fSBjoern A. Zeeb static
19658e93258fSBjoern A. Zeeb void rtw8852a_btc_wl_s1_standby(struct rtw89_dev *rtwdev, bool state)
19668e93258fSBjoern A. Zeeb {
19678e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x80000);
19688e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x1);
19698e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD1, RFREG_MASK, 0x1);
19708e93258fSBjoern A. Zeeb 
19718e93258fSBjoern A. Zeeb 	/* set WL standby = Rx for GNT_BT_Tx = 1->0 settle issue */
19728e93258fSBjoern A. Zeeb 	if (state)
19738e93258fSBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0,
19748e93258fSBjoern A. Zeeb 			       RFREG_MASK, 0xa2d7c);
19758e93258fSBjoern A. Zeeb 	else
19768e93258fSBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0,
19778e93258fSBjoern A. Zeeb 			       RFREG_MASK, 0xa2020);
19788e93258fSBjoern A. Zeeb 
19798e93258fSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0);
19808e93258fSBjoern A. Zeeb }
19818e93258fSBjoern A. Zeeb 
1982e2340276SBjoern A. Zeeb static void rtw8852a_set_wl_lna2(struct rtw89_dev *rtwdev, u8 level)
1983e2340276SBjoern A. Zeeb {
1984e2340276SBjoern A. Zeeb 	/* level=0 Default:    TIA 1/0= (LNA2,TIAN6) = (7,1)/(5,1) = 21dB/12dB
1985e2340276SBjoern A. Zeeb 	 * level=1 Fix LNA2=5: TIA 1/0= (LNA2,TIAN6) = (5,0)/(5,1) = 18dB/12dB
1986e2340276SBjoern A. Zeeb 	 * To improve BT ACI in co-rx
1987e2340276SBjoern A. Zeeb 	 */
1988e2340276SBjoern A. Zeeb 
1989e2340276SBjoern A. Zeeb 	switch (level) {
1990e2340276SBjoern A. Zeeb 	case 0: /* default */
1991e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x1000);
1992e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x3);
1993e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x17);
1994e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x2);
1995e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x15);
1996e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0);
1997e2340276SBjoern A. Zeeb 		break;
1998e2340276SBjoern A. Zeeb 	case 1: /* Fix LNA2=5  */
1999e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x1000);
2000e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x3);
2001e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x5);
2002e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x2);
2003e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x15);
2004e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0);
2005e2340276SBjoern A. Zeeb 		break;
2006e2340276SBjoern A. Zeeb 	}
2007e2340276SBjoern A. Zeeb }
2008e2340276SBjoern A. Zeeb 
2009e2340276SBjoern A. Zeeb static void rtw8852a_btc_set_wl_rx_gain(struct rtw89_dev *rtwdev, u32 level)
2010e2340276SBjoern A. Zeeb {
2011e2340276SBjoern A. Zeeb 	struct rtw89_btc *btc = &rtwdev->btc;
2012e2340276SBjoern A. Zeeb 
2013e2340276SBjoern A. Zeeb 	switch (level) {
2014e2340276SBjoern A. Zeeb 	case 0: /* original */
2015e2340276SBjoern A. Zeeb 	default:
2016*6d67aabdSBjoern A. Zeeb 		rtw8852a_ctrl_nbtg_bt_tx(rtwdev, false, RTW89_PHY_0);
2017e2340276SBjoern A. Zeeb 		btc->dm.wl_lna2 = 0;
2018e2340276SBjoern A. Zeeb 		break;
2019e2340276SBjoern A. Zeeb 	case 1: /* for FDD free-run */
2020*6d67aabdSBjoern A. Zeeb 		rtw8852a_ctrl_nbtg_bt_tx(rtwdev, true, RTW89_PHY_0);
2021e2340276SBjoern A. Zeeb 		btc->dm.wl_lna2 = 0;
2022e2340276SBjoern A. Zeeb 		break;
2023e2340276SBjoern A. Zeeb 	case 2: /* for BTG Co-Rx*/
2024*6d67aabdSBjoern A. Zeeb 		rtw8852a_ctrl_nbtg_bt_tx(rtwdev, false, RTW89_PHY_0);
2025e2340276SBjoern A. Zeeb 		btc->dm.wl_lna2 = 1;
2026e2340276SBjoern A. Zeeb 		break;
2027e2340276SBjoern A. Zeeb 	}
2028e2340276SBjoern A. Zeeb 
2029e2340276SBjoern A. Zeeb 	rtw8852a_set_wl_lna2(rtwdev, btc->dm.wl_lna2);
2030e2340276SBjoern A. Zeeb }
2031e2340276SBjoern A. Zeeb 
20328e93258fSBjoern A. Zeeb static void rtw8852a_fill_freq_with_ppdu(struct rtw89_dev *rtwdev,
20338e93258fSBjoern A. Zeeb 					 struct rtw89_rx_phy_ppdu *phy_ppdu,
20348e93258fSBjoern A. Zeeb 					 struct ieee80211_rx_status *status)
20358e93258fSBjoern A. Zeeb {
20368e93258fSBjoern A. Zeeb 	u16 chan = phy_ppdu->chan_idx;
20378e93258fSBjoern A. Zeeb 	u8 band;
20388e93258fSBjoern A. Zeeb 
20398e93258fSBjoern A. Zeeb 	if (chan == 0)
20408e93258fSBjoern A. Zeeb 		return;
20418e93258fSBjoern A. Zeeb 
20428e93258fSBjoern A. Zeeb 	band = chan <= 14 ? NL80211_BAND_2GHZ : NL80211_BAND_5GHZ;
20438e93258fSBjoern A. Zeeb 	status->freq = ieee80211_channel_to_frequency(chan, band);
20448e93258fSBjoern A. Zeeb 	status->band = band;
20458e93258fSBjoern A. Zeeb }
20468e93258fSBjoern A. Zeeb 
20478e93258fSBjoern A. Zeeb static void rtw8852a_query_ppdu(struct rtw89_dev *rtwdev,
20488e93258fSBjoern A. Zeeb 				struct rtw89_rx_phy_ppdu *phy_ppdu,
20498e93258fSBjoern A. Zeeb 				struct ieee80211_rx_status *status)
20508e93258fSBjoern A. Zeeb {
20518e93258fSBjoern A. Zeeb 	u8 path;
2052e2340276SBjoern A. Zeeb 	u8 *rx_power = phy_ppdu->rssi;
20538e93258fSBjoern A. Zeeb 
2054e2340276SBjoern A. Zeeb 	status->signal = RTW89_RSSI_RAW_TO_DBM(max(rx_power[RF_PATH_A], rx_power[RF_PATH_B]));
20558e93258fSBjoern A. Zeeb 	for (path = 0; path < rtwdev->chip->rf_path_num; path++) {
20568e93258fSBjoern A. Zeeb 		status->chains |= BIT(path);
2057e2340276SBjoern A. Zeeb 		status->chain_signal[path] = RTW89_RSSI_RAW_TO_DBM(rx_power[path]);
20588e93258fSBjoern A. Zeeb 	}
20598e93258fSBjoern A. Zeeb 	if (phy_ppdu->valid)
20608e93258fSBjoern A. Zeeb 		rtw8852a_fill_freq_with_ppdu(rtwdev, phy_ppdu, status);
20618e93258fSBjoern A. Zeeb }
20628e93258fSBjoern A. Zeeb 
2063e2340276SBjoern A. Zeeb #ifdef CONFIG_PM
2064e2340276SBjoern A. Zeeb static const struct wiphy_wowlan_support rtw_wowlan_stub_8852a = {
2065e2340276SBjoern A. Zeeb 	.flags = WIPHY_WOWLAN_MAGIC_PKT | WIPHY_WOWLAN_DISCONNECT,
2066e2340276SBjoern A. Zeeb 	.n_patterns = RTW89_MAX_PATTERN_NUM,
2067e2340276SBjoern A. Zeeb 	.pattern_max_len = RTW89_MAX_PATTERN_SIZE,
2068e2340276SBjoern A. Zeeb 	.pattern_min_len = 1,
2069e2340276SBjoern A. Zeeb };
2070e2340276SBjoern A. Zeeb #endif
2071e2340276SBjoern A. Zeeb 
20728e93258fSBjoern A. Zeeb static const struct rtw89_chip_ops rtw8852a_chip_ops = {
20738e93258fSBjoern A. Zeeb 	.enable_bb_rf		= rtw89_mac_enable_bb_rf,
20748e93258fSBjoern A. Zeeb 	.disable_bb_rf		= rtw89_mac_disable_bb_rf,
2075*6d67aabdSBjoern A. Zeeb 	.bb_preinit		= NULL,
2076*6d67aabdSBjoern A. Zeeb 	.bb_postinit		= NULL,
20778e93258fSBjoern A. Zeeb 	.bb_reset		= rtw8852a_bb_reset,
20788e93258fSBjoern A. Zeeb 	.bb_sethw		= rtw8852a_bb_sethw,
20798e93258fSBjoern A. Zeeb 	.read_rf		= rtw89_phy_read_rf,
20808e93258fSBjoern A. Zeeb 	.write_rf		= rtw89_phy_write_rf,
20818e93258fSBjoern A. Zeeb 	.set_channel		= rtw8852a_set_channel,
20828e93258fSBjoern A. Zeeb 	.set_channel_help	= rtw8852a_set_channel_help,
20838e93258fSBjoern A. Zeeb 	.read_efuse		= rtw8852a_read_efuse,
20848e93258fSBjoern A. Zeeb 	.read_phycap		= rtw8852a_read_phycap,
20858e93258fSBjoern A. Zeeb 	.fem_setup		= rtw8852a_fem_setup,
2086e2340276SBjoern A. Zeeb 	.rfe_gpio		= NULL,
2087*6d67aabdSBjoern A. Zeeb 	.rfk_hw_init		= NULL,
20888e93258fSBjoern A. Zeeb 	.rfk_init		= rtw8852a_rfk_init,
2089*6d67aabdSBjoern A. Zeeb 	.rfk_init_late		= NULL,
20908e93258fSBjoern A. Zeeb 	.rfk_channel		= rtw8852a_rfk_channel,
20918e93258fSBjoern A. Zeeb 	.rfk_band_changed	= rtw8852a_rfk_band_changed,
20928e93258fSBjoern A. Zeeb 	.rfk_scan		= rtw8852a_rfk_scan,
20938e93258fSBjoern A. Zeeb 	.rfk_track		= rtw8852a_rfk_track,
20948e93258fSBjoern A. Zeeb 	.power_trim		= rtw8852a_power_trim,
20958e93258fSBjoern A. Zeeb 	.set_txpwr		= rtw8852a_set_txpwr,
20968e93258fSBjoern A. Zeeb 	.set_txpwr_ctrl		= rtw8852a_set_txpwr_ctrl,
20978e93258fSBjoern A. Zeeb 	.init_txpwr_unit	= rtw8852a_init_txpwr_unit,
20988e93258fSBjoern A. Zeeb 	.get_thermal		= rtw8852a_get_thermal,
2099*6d67aabdSBjoern A. Zeeb 	.ctrl_btg_bt_rx		= rtw8852a_ctrl_btg_bt_rx,
21008e93258fSBjoern A. Zeeb 	.query_ppdu		= rtw8852a_query_ppdu,
2101*6d67aabdSBjoern A. Zeeb 	.ctrl_nbtg_bt_tx	= rtw8852a_ctrl_nbtg_bt_tx,
21028e93258fSBjoern A. Zeeb 	.cfg_txrx_path		= NULL,
21038e93258fSBjoern A. Zeeb 	.set_txpwr_ul_tb_offset	= rtw8852a_set_txpwr_ul_tb_offset,
21048e93258fSBjoern A. Zeeb 	.pwr_on_func		= NULL,
21058e93258fSBjoern A. Zeeb 	.pwr_off_func		= NULL,
2106e2340276SBjoern A. Zeeb 	.query_rxdesc		= rtw89_core_query_rxdesc,
21078e93258fSBjoern A. Zeeb 	.fill_txdesc		= rtw89_core_fill_txdesc,
21088e93258fSBjoern A. Zeeb 	.fill_txdesc_fwcmd	= rtw89_core_fill_txdesc,
21098e93258fSBjoern A. Zeeb 	.cfg_ctrl_path		= rtw89_mac_cfg_ctrl_path,
21108e93258fSBjoern A. Zeeb 	.mac_cfg_gnt		= rtw89_mac_cfg_gnt,
21118e93258fSBjoern A. Zeeb 	.stop_sch_tx		= rtw89_mac_stop_sch_tx,
21128e93258fSBjoern A. Zeeb 	.resume_sch_tx		= rtw89_mac_resume_sch_tx,
21138e93258fSBjoern A. Zeeb 	.h2c_dctl_sec_cam	= NULL,
2114*6d67aabdSBjoern A. Zeeb 	.h2c_default_cmac_tbl	= rtw89_fw_h2c_default_cmac_tbl,
2115*6d67aabdSBjoern A. Zeeb 	.h2c_assoc_cmac_tbl	= rtw89_fw_h2c_assoc_cmac_tbl,
2116*6d67aabdSBjoern A. Zeeb 	.h2c_ampdu_cmac_tbl	= NULL,
2117*6d67aabdSBjoern A. Zeeb 	.h2c_default_dmac_tbl	= NULL,
2118*6d67aabdSBjoern A. Zeeb 	.h2c_update_beacon	= rtw89_fw_h2c_update_beacon,
2119*6d67aabdSBjoern A. Zeeb 	.h2c_ba_cam		= rtw89_fw_h2c_ba_cam,
21208e93258fSBjoern A. Zeeb 
21218e93258fSBjoern A. Zeeb 	.btc_set_rfe		= rtw8852a_btc_set_rfe,
21228e93258fSBjoern A. Zeeb 	.btc_init_cfg		= rtw8852a_btc_init_cfg,
21238e93258fSBjoern A. Zeeb 	.btc_set_wl_pri		= rtw8852a_btc_set_wl_pri,
21248e93258fSBjoern A. Zeeb 	.btc_set_wl_txpwr_ctrl	= rtw8852a_btc_set_wl_txpwr_ctrl,
21258e93258fSBjoern A. Zeeb 	.btc_get_bt_rssi	= rtw8852a_btc_get_bt_rssi,
21268e93258fSBjoern A. Zeeb 	.btc_update_bt_cnt	= rtw8852a_btc_update_bt_cnt,
21278e93258fSBjoern A. Zeeb 	.btc_wl_s1_standby	= rtw8852a_btc_wl_s1_standby,
2128e2340276SBjoern A. Zeeb 	.btc_set_wl_rx_gain	= rtw8852a_btc_set_wl_rx_gain,
21298e93258fSBjoern A. Zeeb 	.btc_set_policy		= rtw89_btc_set_policy,
21308e93258fSBjoern A. Zeeb };
21318e93258fSBjoern A. Zeeb 
21328e93258fSBjoern A. Zeeb const struct rtw89_chip_info rtw8852a_chip_info = {
21338e93258fSBjoern A. Zeeb 	.chip_id		= RTL8852A,
2134e2340276SBjoern A. Zeeb 	.chip_gen		= RTW89_CHIP_AX,
21358e93258fSBjoern A. Zeeb 	.ops			= &rtw8852a_chip_ops,
2136*6d67aabdSBjoern A. Zeeb 	.mac_def		= &rtw89_mac_gen_ax,
2137*6d67aabdSBjoern A. Zeeb 	.phy_def		= &rtw89_phy_gen_ax,
2138e2340276SBjoern A. Zeeb 	.fw_basename		= RTW8852A_FW_BASENAME,
2139e2340276SBjoern A. Zeeb 	.fw_format_max		= RTW8852A_FW_FORMAT_MAX,
2140e2340276SBjoern A. Zeeb 	.try_ce_fw		= false,
2141*6d67aabdSBjoern A. Zeeb 	.bbmcu_nr		= 0,
2142e2340276SBjoern A. Zeeb 	.needed_fw_elms		= 0,
21438e93258fSBjoern A. Zeeb 	.fifo_size		= 458752,
2144e2340276SBjoern A. Zeeb 	.small_fifo_size	= false,
2145e2340276SBjoern A. Zeeb 	.dle_scc_rsvd_size	= 0,
21468e93258fSBjoern A. Zeeb 	.max_amsdu_limit	= 3500,
21478e93258fSBjoern A. Zeeb 	.dis_2g_40m_ul_ofdma	= true,
21488e93258fSBjoern A. Zeeb 	.rsvd_ple_ofst		= 0x6f800,
21498e93258fSBjoern A. Zeeb 	.hfc_param_ini		= rtw8852a_hfc_param_ini_pcie,
21508e93258fSBjoern A. Zeeb 	.dle_mem		= rtw8852a_dle_mem_pcie,
2151*6d67aabdSBjoern A. Zeeb 	.wde_qempty_acq_grpnum	= 16,
2152*6d67aabdSBjoern A. Zeeb 	.wde_qempty_mgq_grpsel	= 16,
21538e93258fSBjoern A. Zeeb 	.rf_base_addr		= {0xc000, 0xd000},
21548e93258fSBjoern A. Zeeb 	.pwr_on_seq		= pwr_on_seq_8852a,
21558e93258fSBjoern A. Zeeb 	.pwr_off_seq		= pwr_off_seq_8852a,
21568e93258fSBjoern A. Zeeb 	.bb_table		= &rtw89_8852a_phy_bb_table,
21578e93258fSBjoern A. Zeeb 	.bb_gain_table		= NULL,
21588e93258fSBjoern A. Zeeb 	.rf_table		= {&rtw89_8852a_phy_radioa_table,
21598e93258fSBjoern A. Zeeb 				   &rtw89_8852a_phy_radiob_table,},
21608e93258fSBjoern A. Zeeb 	.nctl_table		= &rtw89_8852a_phy_nctl_table,
2161e2340276SBjoern A. Zeeb 	.nctl_post_table	= NULL,
2162e2340276SBjoern A. Zeeb 	.dflt_parms		= &rtw89_8852a_dflt_parms,
2163e2340276SBjoern A. Zeeb 	.rfe_parms_conf		= NULL,
21648e93258fSBjoern A. Zeeb 	.txpwr_factor_rf	= 2,
21658e93258fSBjoern A. Zeeb 	.txpwr_factor_mac	= 1,
21668e93258fSBjoern A. Zeeb 	.dig_table		= &rtw89_8852a_phy_dig_table,
2167e2340276SBjoern A. Zeeb 	.dig_regs		= &rtw8852a_dig_regs,
21688e93258fSBjoern A. Zeeb 	.tssi_dbw_table		= NULL,
2169*6d67aabdSBjoern A. Zeeb 	.support_macid_num	= RTW89_MAX_MAC_ID_NUM,
21708e93258fSBjoern A. Zeeb 	.support_chanctx_num	= 1,
2171*6d67aabdSBjoern A. Zeeb 	.support_rnr		= false,
21728e93258fSBjoern A. Zeeb 	.support_bands		= BIT(NL80211_BAND_2GHZ) |
21738e93258fSBjoern A. Zeeb 				  BIT(NL80211_BAND_5GHZ),
2174*6d67aabdSBjoern A. Zeeb 	.support_bandwidths	= BIT(NL80211_CHAN_WIDTH_20) |
2175*6d67aabdSBjoern A. Zeeb 				  BIT(NL80211_CHAN_WIDTH_40) |
2176*6d67aabdSBjoern A. Zeeb 				  BIT(NL80211_CHAN_WIDTH_80),
2177e2340276SBjoern A. Zeeb 	.support_unii4		= false,
2178*6d67aabdSBjoern A. Zeeb 	.ul_tb_waveform_ctrl	= false,
2179*6d67aabdSBjoern A. Zeeb 	.ul_tb_pwr_diff		= false,
21808e93258fSBjoern A. Zeeb 	.hw_sec_hdr		= false,
21818e93258fSBjoern A. Zeeb 	.rf_path_num		= 2,
21828e93258fSBjoern A. Zeeb 	.tx_nss			= 2,
21838e93258fSBjoern A. Zeeb 	.rx_nss			= 2,
21848e93258fSBjoern A. Zeeb 	.acam_num		= 128,
21858e93258fSBjoern A. Zeeb 	.bcam_num		= 10,
21868e93258fSBjoern A. Zeeb 	.scam_num		= 128,
21878e93258fSBjoern A. Zeeb 	.bacam_num		= 2,
21888e93258fSBjoern A. Zeeb 	.bacam_dynamic_num	= 4,
2189e2340276SBjoern A. Zeeb 	.bacam_ver		= RTW89_BACAM_V0,
2190*6d67aabdSBjoern A. Zeeb 	.ppdu_max_usr		= 4,
21918e93258fSBjoern A. Zeeb 	.sec_ctrl_efuse_size	= 4,
21928e93258fSBjoern A. Zeeb 	.physical_efuse_size	= 1216,
21938e93258fSBjoern A. Zeeb 	.logical_efuse_size	= 1536,
21948e93258fSBjoern A. Zeeb 	.limit_efuse_size	= 1152,
21958e93258fSBjoern A. Zeeb 	.dav_phy_efuse_size	= 0,
21968e93258fSBjoern A. Zeeb 	.dav_log_efuse_size	= 0,
2197*6d67aabdSBjoern A. Zeeb 	.efuse_blocks		= NULL,
21988e93258fSBjoern A. Zeeb 	.phycap_addr		= 0x580,
21998e93258fSBjoern A. Zeeb 	.phycap_size		= 128,
2200e2340276SBjoern A. Zeeb 	.para_ver		= 0x0,
2201e2340276SBjoern A. Zeeb 	.wlcx_desired		= 0x06000000,
2202e2340276SBjoern A. Zeeb 	.btcx_desired		= 0x7,
22038e93258fSBjoern A. Zeeb 	.scbd			= 0x1,
22048e93258fSBjoern A. Zeeb 	.mailbox		= 0x1,
22058e93258fSBjoern A. Zeeb 
22068e93258fSBjoern A. Zeeb 	.afh_guard_ch		= 6,
22078e93258fSBjoern A. Zeeb 	.wl_rssi_thres		= rtw89_btc_8852a_wl_rssi_thres,
22088e93258fSBjoern A. Zeeb 	.bt_rssi_thres		= rtw89_btc_8852a_bt_rssi_thres,
22098e93258fSBjoern A. Zeeb 	.rssi_tol		= 2,
22108e93258fSBjoern A. Zeeb 	.mon_reg_num		= ARRAY_SIZE(rtw89_btc_8852a_mon_reg),
22118e93258fSBjoern A. Zeeb 	.mon_reg		= rtw89_btc_8852a_mon_reg,
22128e93258fSBjoern A. Zeeb 	.rf_para_ulink_num	= ARRAY_SIZE(rtw89_btc_8852a_rf_ul),
22138e93258fSBjoern A. Zeeb 	.rf_para_ulink		= rtw89_btc_8852a_rf_ul,
22148e93258fSBjoern A. Zeeb 	.rf_para_dlink_num	= ARRAY_SIZE(rtw89_btc_8852a_rf_dl),
22158e93258fSBjoern A. Zeeb 	.rf_para_dlink		= rtw89_btc_8852a_rf_dl,
22168e93258fSBjoern A. Zeeb 	.ps_mode_supported	= BIT(RTW89_PS_MODE_RFOFF) |
22178e93258fSBjoern A. Zeeb 				  BIT(RTW89_PS_MODE_CLK_GATED) |
22188e93258fSBjoern A. Zeeb 				  BIT(RTW89_PS_MODE_PWR_GATED),
22198e93258fSBjoern A. Zeeb 	.low_power_hci_modes	= 0,
22208e93258fSBjoern A. Zeeb 	.h2c_cctl_func_id	= H2C_FUNC_MAC_CCTLINFO_UD,
22218e93258fSBjoern A. Zeeb 	.hci_func_en_addr	= R_AX_HCI_FUNC_EN,
22228e93258fSBjoern A. Zeeb 	.h2c_desc_size		= sizeof(struct rtw89_txwd_body),
22238e93258fSBjoern A. Zeeb 	.txwd_body_size		= sizeof(struct rtw89_txwd_body),
2224*6d67aabdSBjoern A. Zeeb 	.txwd_info_size		= sizeof(struct rtw89_txwd_info),
22258e93258fSBjoern A. Zeeb 	.h2c_ctrl_reg		= R_AX_H2CREG_CTRL,
2226e2340276SBjoern A. Zeeb 	.h2c_counter_reg	= {R_AX_UDM1 + 1, B_AX_UDM1_HALMAC_H2C_DEQ_CNT_MASK >> 8},
22278e93258fSBjoern A. Zeeb 	.h2c_regs		= rtw8852a_h2c_regs,
22288e93258fSBjoern A. Zeeb 	.c2h_ctrl_reg		= R_AX_C2HREG_CTRL,
22298e93258fSBjoern A. Zeeb 	.c2h_regs		= rtw8852a_c2h_regs,
2230e2340276SBjoern A. Zeeb 	.c2h_counter_reg	= {R_AX_UDM1 + 1, B_AX_UDM1_HALMAC_C2H_ENQ_CNT_MASK >> 8},
22318e93258fSBjoern A. Zeeb 	.page_regs		= &rtw8852a_page_regs,
2232*6d67aabdSBjoern A. Zeeb 	.wow_reason_reg		= rtw8852a_wow_wakeup_regs,
2233e2340276SBjoern A. Zeeb 	.cfo_src_fd		= false,
2234e2340276SBjoern A. Zeeb 	.cfo_hw_comp            = false,
22358e93258fSBjoern A. Zeeb 	.dcfo_comp		= &rtw8852a_dcfo_comp,
2236e2340276SBjoern A. Zeeb 	.dcfo_comp_sft		= 10,
2237e2340276SBjoern A. Zeeb 	.imr_info		= &rtw8852a_imr_info,
2238*6d67aabdSBjoern A. Zeeb 	.imr_dmac_table		= NULL,
2239*6d67aabdSBjoern A. Zeeb 	.imr_cmac_table		= NULL,
2240e2340276SBjoern A. Zeeb 	.rrsr_cfgs		= &rtw8852a_rrsr_cfgs,
2241*6d67aabdSBjoern A. Zeeb 	.bss_clr_vld		= {R_BSS_CLR_MAP, B_BSS_CLR_MAP_VLD0},
2242e2340276SBjoern A. Zeeb 	.bss_clr_map_reg	= R_BSS_CLR_MAP,
2243e2340276SBjoern A. Zeeb 	.dma_ch_mask		= 0,
2244*6d67aabdSBjoern A. Zeeb 	.edcca_regs		= &rtw8852a_edcca_regs,
2245e2340276SBjoern A. Zeeb #ifdef CONFIG_PM
2246e2340276SBjoern A. Zeeb 	.wowlan_stub		= &rtw_wowlan_stub_8852a,
2247e2340276SBjoern A. Zeeb #endif
2248e2340276SBjoern A. Zeeb 	.xtal_info		= &rtw8852a_xtal_info,
22498e93258fSBjoern A. Zeeb };
22508e93258fSBjoern A. Zeeb EXPORT_SYMBOL(rtw8852a_chip_info);
22518e93258fSBjoern A. Zeeb 
2252e2340276SBjoern A. Zeeb MODULE_FIRMWARE(RTW8852A_MODULE_FIRMWARE);
22538e93258fSBjoern A. Zeeb MODULE_AUTHOR("Realtek Corporation");
22548e93258fSBjoern A. Zeeb MODULE_DESCRIPTION("Realtek 802.11ax wireless 8852A driver");
22558e93258fSBjoern A. Zeeb MODULE_LICENSE("Dual BSD/GPL");
2256