xref: /freebsd/sys/contrib/dev/rtw89/rtw8851b.c (revision 6d67aabd63555ab62a2f2b7f52a75ef100a2fe75)
1e2340276SBjoern A. Zeeb // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2e2340276SBjoern A. Zeeb /* Copyright(c) 2022-2023  Realtek Corporation
3e2340276SBjoern A. Zeeb  */
4e2340276SBjoern A. Zeeb 
5e2340276SBjoern A. Zeeb #include "coex.h"
6e2340276SBjoern A. Zeeb #include "efuse.h"
7e2340276SBjoern A. Zeeb #include "fw.h"
8e2340276SBjoern A. Zeeb #include "mac.h"
9e2340276SBjoern A. Zeeb #include "phy.h"
10e2340276SBjoern A. Zeeb #include "reg.h"
11e2340276SBjoern A. Zeeb #include "rtw8851b.h"
12e2340276SBjoern A. Zeeb #include "rtw8851b_rfk.h"
13e2340276SBjoern A. Zeeb #include "rtw8851b_rfk_table.h"
14e2340276SBjoern A. Zeeb #include "rtw8851b_table.h"
15e2340276SBjoern A. Zeeb #include "txrx.h"
16e2340276SBjoern A. Zeeb #include "util.h"
17e2340276SBjoern A. Zeeb 
18e2340276SBjoern A. Zeeb #define RTW8851B_FW_FORMAT_MAX 0
19e2340276SBjoern A. Zeeb #define RTW8851B_FW_BASENAME "rtw89/rtw8851b_fw"
20e2340276SBjoern A. Zeeb #define RTW8851B_MODULE_FIRMWARE \
21e2340276SBjoern A. Zeeb 	RTW8851B_FW_BASENAME ".bin"
22e2340276SBjoern A. Zeeb 
23e2340276SBjoern A. Zeeb static const struct rtw89_hfc_ch_cfg rtw8851b_hfc_chcfg_pcie[] = {
24e2340276SBjoern A. Zeeb 	{5, 343, grp_0}, /* ACH 0 */
25e2340276SBjoern A. Zeeb 	{5, 343, grp_0}, /* ACH 1 */
26e2340276SBjoern A. Zeeb 	{5, 343, grp_0}, /* ACH 2 */
27e2340276SBjoern A. Zeeb 	{5, 343, grp_0}, /* ACH 3 */
28e2340276SBjoern A. Zeeb 	{0, 0, grp_0}, /* ACH 4 */
29e2340276SBjoern A. Zeeb 	{0, 0, grp_0}, /* ACH 5 */
30e2340276SBjoern A. Zeeb 	{0, 0, grp_0}, /* ACH 6 */
31e2340276SBjoern A. Zeeb 	{0, 0, grp_0}, /* ACH 7 */
32e2340276SBjoern A. Zeeb 	{4, 344, grp_0}, /* B0MGQ */
33e2340276SBjoern A. Zeeb 	{4, 344, grp_0}, /* B0HIQ */
34e2340276SBjoern A. Zeeb 	{0, 0, grp_0}, /* B1MGQ */
35e2340276SBjoern A. Zeeb 	{0, 0, grp_0}, /* B1HIQ */
36e2340276SBjoern A. Zeeb 	{40, 0, 0} /* FWCMDQ */
37e2340276SBjoern A. Zeeb };
38e2340276SBjoern A. Zeeb 
39e2340276SBjoern A. Zeeb static const struct rtw89_hfc_pub_cfg rtw8851b_hfc_pubcfg_pcie = {
40e2340276SBjoern A. Zeeb 	448, /* Group 0 */
41e2340276SBjoern A. Zeeb 	0, /* Group 1 */
42e2340276SBjoern A. Zeeb 	448, /* Public Max */
43e2340276SBjoern A. Zeeb 	0 /* WP threshold */
44e2340276SBjoern A. Zeeb };
45e2340276SBjoern A. Zeeb 
46e2340276SBjoern A. Zeeb static const struct rtw89_hfc_param_ini rtw8851b_hfc_param_ini_pcie[] = {
47e2340276SBjoern A. Zeeb 	[RTW89_QTA_SCC] = {rtw8851b_hfc_chcfg_pcie, &rtw8851b_hfc_pubcfg_pcie,
48e2340276SBjoern A. Zeeb 			   &rtw89_mac_size.hfc_preccfg_pcie, RTW89_HCIFC_POH},
49e2340276SBjoern A. Zeeb 	[RTW89_QTA_DLFW] = {NULL, NULL, &rtw89_mac_size.hfc_preccfg_pcie,
50e2340276SBjoern A. Zeeb 			    RTW89_HCIFC_POH},
51e2340276SBjoern A. Zeeb 	[RTW89_QTA_INVALID] = {NULL},
52e2340276SBjoern A. Zeeb };
53e2340276SBjoern A. Zeeb 
54e2340276SBjoern A. Zeeb static const struct rtw89_dle_mem rtw8851b_dle_mem_pcie[] = {
55e2340276SBjoern A. Zeeb 	[RTW89_QTA_SCC] = {RTW89_QTA_SCC, &rtw89_mac_size.wde_size6,
56e2340276SBjoern A. Zeeb 			   &rtw89_mac_size.ple_size6, &rtw89_mac_size.wde_qt6,
57e2340276SBjoern A. Zeeb 			   &rtw89_mac_size.wde_qt6, &rtw89_mac_size.ple_qt18,
58e2340276SBjoern A. Zeeb 			   &rtw89_mac_size.ple_qt58},
59e2340276SBjoern A. Zeeb 	[RTW89_QTA_WOW] = {RTW89_QTA_WOW, &rtw89_mac_size.wde_size6,
60e2340276SBjoern A. Zeeb 			   &rtw89_mac_size.ple_size6, &rtw89_mac_size.wde_qt6,
61e2340276SBjoern A. Zeeb 			   &rtw89_mac_size.wde_qt6, &rtw89_mac_size.ple_qt18,
62e2340276SBjoern A. Zeeb 			   &rtw89_mac_size.ple_qt_51b_wow},
63e2340276SBjoern A. Zeeb 	[RTW89_QTA_DLFW] = {RTW89_QTA_DLFW, &rtw89_mac_size.wde_size9,
64e2340276SBjoern A. Zeeb 			    &rtw89_mac_size.ple_size8, &rtw89_mac_size.wde_qt4,
65e2340276SBjoern A. Zeeb 			    &rtw89_mac_size.wde_qt4, &rtw89_mac_size.ple_qt13,
66e2340276SBjoern A. Zeeb 			    &rtw89_mac_size.ple_qt13},
67e2340276SBjoern A. Zeeb 	[RTW89_QTA_INVALID] = {RTW89_QTA_INVALID, NULL, NULL, NULL, NULL, NULL,
68e2340276SBjoern A. Zeeb 			       NULL},
69e2340276SBjoern A. Zeeb };
70e2340276SBjoern A. Zeeb 
71e2340276SBjoern A. Zeeb static const struct rtw89_reg3_def rtw8851b_btc_preagc_en_defs[] = {
72e2340276SBjoern A. Zeeb 	{0x46D0, GENMASK(1, 0), 0x3},
73e2340276SBjoern A. Zeeb 	{0x4AD4, GENMASK(31, 0), 0xf},
74e2340276SBjoern A. Zeeb 	{0x4688, GENMASK(23, 16), 0x80},
75e2340276SBjoern A. Zeeb 	{0x4688, GENMASK(31, 24), 0x80},
76e2340276SBjoern A. Zeeb 	{0x4694, GENMASK(7, 0), 0x80},
77e2340276SBjoern A. Zeeb 	{0x4694, GENMASK(15, 8), 0x80},
78e2340276SBjoern A. Zeeb 	{0x4AE4, GENMASK(11, 6), 0x34},
79e2340276SBjoern A. Zeeb 	{0x4AE4, GENMASK(17, 12), 0x0},
80e2340276SBjoern A. Zeeb 	{0x469C, GENMASK(31, 26), 0x34},
81e2340276SBjoern A. Zeeb };
82e2340276SBjoern A. Zeeb 
83e2340276SBjoern A. Zeeb static DECLARE_PHY_REG3_TBL(rtw8851b_btc_preagc_en_defs);
84e2340276SBjoern A. Zeeb 
85e2340276SBjoern A. Zeeb static const struct rtw89_reg3_def rtw8851b_btc_preagc_dis_defs[] = {
86e2340276SBjoern A. Zeeb 	{0x46D0, GENMASK(1, 0), 0x0},
87e2340276SBjoern A. Zeeb 	{0x4AD4, GENMASK(31, 0), 0x60},
88e2340276SBjoern A. Zeeb 	{0x4688, GENMASK(23, 16), 0x10},
89e2340276SBjoern A. Zeeb 	{0x4690, GENMASK(31, 24), 0x2a},
90e2340276SBjoern A. Zeeb 	{0x4694, GENMASK(15, 8), 0x2a},
91e2340276SBjoern A. Zeeb 	{0x4AE4, GENMASK(11, 6), 0x26},
92e2340276SBjoern A. Zeeb 	{0x4AE4, GENMASK(17, 12), 0x1e},
93e2340276SBjoern A. Zeeb 	{0x469C, GENMASK(31, 26), 0x26},
94e2340276SBjoern A. Zeeb };
95e2340276SBjoern A. Zeeb 
96e2340276SBjoern A. Zeeb static DECLARE_PHY_REG3_TBL(rtw8851b_btc_preagc_dis_defs);
97e2340276SBjoern A. Zeeb 
98e2340276SBjoern A. Zeeb static const u32 rtw8851b_h2c_regs[RTW89_H2CREG_MAX] = {
99e2340276SBjoern A. Zeeb 	R_AX_H2CREG_DATA0, R_AX_H2CREG_DATA1,  R_AX_H2CREG_DATA2,
100e2340276SBjoern A. Zeeb 	R_AX_H2CREG_DATA3
101e2340276SBjoern A. Zeeb };
102e2340276SBjoern A. Zeeb 
103e2340276SBjoern A. Zeeb static const u32 rtw8851b_c2h_regs[RTW89_C2HREG_MAX] = {
104e2340276SBjoern A. Zeeb 	R_AX_C2HREG_DATA0, R_AX_C2HREG_DATA1, R_AX_C2HREG_DATA2,
105e2340276SBjoern A. Zeeb 	R_AX_C2HREG_DATA3
106e2340276SBjoern A. Zeeb };
107e2340276SBjoern A. Zeeb 
108*6d67aabdSBjoern A. Zeeb static const u32 rtw8851b_wow_wakeup_regs[RTW89_WOW_REASON_NUM] = {
109*6d67aabdSBjoern A. Zeeb 	R_AX_C2HREG_DATA3 + 3, R_AX_C2HREG_DATA3 + 3,
110*6d67aabdSBjoern A. Zeeb };
111*6d67aabdSBjoern A. Zeeb 
112e2340276SBjoern A. Zeeb static const struct rtw89_page_regs rtw8851b_page_regs = {
113e2340276SBjoern A. Zeeb 	.hci_fc_ctrl	= R_AX_HCI_FC_CTRL,
114e2340276SBjoern A. Zeeb 	.ch_page_ctrl	= R_AX_CH_PAGE_CTRL,
115e2340276SBjoern A. Zeeb 	.ach_page_ctrl	= R_AX_ACH0_PAGE_CTRL,
116e2340276SBjoern A. Zeeb 	.ach_page_info	= R_AX_ACH0_PAGE_INFO,
117e2340276SBjoern A. Zeeb 	.pub_page_info3	= R_AX_PUB_PAGE_INFO3,
118e2340276SBjoern A. Zeeb 	.pub_page_ctrl1	= R_AX_PUB_PAGE_CTRL1,
119e2340276SBjoern A. Zeeb 	.pub_page_ctrl2	= R_AX_PUB_PAGE_CTRL2,
120e2340276SBjoern A. Zeeb 	.pub_page_info1	= R_AX_PUB_PAGE_INFO1,
121e2340276SBjoern A. Zeeb 	.pub_page_info2 = R_AX_PUB_PAGE_INFO2,
122e2340276SBjoern A. Zeeb 	.wp_page_ctrl1	= R_AX_WP_PAGE_CTRL1,
123e2340276SBjoern A. Zeeb 	.wp_page_ctrl2	= R_AX_WP_PAGE_CTRL2,
124e2340276SBjoern A. Zeeb 	.wp_page_info1	= R_AX_WP_PAGE_INFO1,
125e2340276SBjoern A. Zeeb };
126e2340276SBjoern A. Zeeb 
127e2340276SBjoern A. Zeeb static const struct rtw89_reg_def rtw8851b_dcfo_comp = {
128e2340276SBjoern A. Zeeb 	R_DCFO_COMP_S0_V2, B_DCFO_COMP_S0_MSK_V2
129e2340276SBjoern A. Zeeb };
130e2340276SBjoern A. Zeeb 
131e2340276SBjoern A. Zeeb static const struct rtw89_imr_info rtw8851b_imr_info = {
132e2340276SBjoern A. Zeeb 	.wdrls_imr_set		= B_AX_WDRLS_IMR_SET,
133e2340276SBjoern A. Zeeb 	.wsec_imr_reg		= R_AX_SEC_DEBUG,
134e2340276SBjoern A. Zeeb 	.wsec_imr_set		= B_AX_IMR_ERROR,
135e2340276SBjoern A. Zeeb 	.mpdu_tx_imr_set	= 0,
136e2340276SBjoern A. Zeeb 	.mpdu_rx_imr_set	= 0,
137e2340276SBjoern A. Zeeb 	.sta_sch_imr_set	= B_AX_STA_SCHEDULER_IMR_SET,
138e2340276SBjoern A. Zeeb 	.txpktctl_imr_b0_reg	= R_AX_TXPKTCTL_ERR_IMR_ISR,
139e2340276SBjoern A. Zeeb 	.txpktctl_imr_b0_clr	= B_AX_TXPKTCTL_IMR_B0_CLR,
140e2340276SBjoern A. Zeeb 	.txpktctl_imr_b0_set	= B_AX_TXPKTCTL_IMR_B0_SET,
141e2340276SBjoern A. Zeeb 	.txpktctl_imr_b1_reg	= R_AX_TXPKTCTL_ERR_IMR_ISR_B1,
142e2340276SBjoern A. Zeeb 	.txpktctl_imr_b1_clr	= B_AX_TXPKTCTL_IMR_B1_CLR,
143e2340276SBjoern A. Zeeb 	.txpktctl_imr_b1_set	= B_AX_TXPKTCTL_IMR_B1_SET,
144e2340276SBjoern A. Zeeb 	.wde_imr_clr		= B_AX_WDE_IMR_CLR,
145e2340276SBjoern A. Zeeb 	.wde_imr_set		= B_AX_WDE_IMR_SET,
146e2340276SBjoern A. Zeeb 	.ple_imr_clr		= B_AX_PLE_IMR_CLR,
147e2340276SBjoern A. Zeeb 	.ple_imr_set		= B_AX_PLE_IMR_SET,
148e2340276SBjoern A. Zeeb 	.host_disp_imr_clr	= B_AX_HOST_DISP_IMR_CLR,
149e2340276SBjoern A. Zeeb 	.host_disp_imr_set	= B_AX_HOST_DISP_IMR_SET,
150e2340276SBjoern A. Zeeb 	.cpu_disp_imr_clr	= B_AX_CPU_DISP_IMR_CLR,
151e2340276SBjoern A. Zeeb 	.cpu_disp_imr_set	= B_AX_CPU_DISP_IMR_SET,
152e2340276SBjoern A. Zeeb 	.other_disp_imr_clr	= B_AX_OTHER_DISP_IMR_CLR,
153e2340276SBjoern A. Zeeb 	.other_disp_imr_set	= 0,
154e2340276SBjoern A. Zeeb 	.bbrpt_com_err_imr_reg	= R_AX_BBRPT_COM_ERR_IMR_ISR,
155e2340276SBjoern A. Zeeb 	.bbrpt_chinfo_err_imr_reg = R_AX_BBRPT_CHINFO_ERR_IMR_ISR,
156e2340276SBjoern A. Zeeb 	.bbrpt_err_imr_set	= 0,
157e2340276SBjoern A. Zeeb 	.bbrpt_dfs_err_imr_reg	= R_AX_BBRPT_DFS_ERR_IMR_ISR,
158e2340276SBjoern A. Zeeb 	.ptcl_imr_clr		= B_AX_PTCL_IMR_CLR_ALL,
159e2340276SBjoern A. Zeeb 	.ptcl_imr_set		= B_AX_PTCL_IMR_SET,
160e2340276SBjoern A. Zeeb 	.cdma_imr_0_reg		= R_AX_DLE_CTRL,
161e2340276SBjoern A. Zeeb 	.cdma_imr_0_clr		= B_AX_DLE_IMR_CLR,
162e2340276SBjoern A. Zeeb 	.cdma_imr_0_set		= B_AX_DLE_IMR_SET,
163e2340276SBjoern A. Zeeb 	.cdma_imr_1_reg		= 0,
164e2340276SBjoern A. Zeeb 	.cdma_imr_1_clr		= 0,
165e2340276SBjoern A. Zeeb 	.cdma_imr_1_set		= 0,
166e2340276SBjoern A. Zeeb 	.phy_intf_imr_reg	= R_AX_PHYINFO_ERR_IMR,
167e2340276SBjoern A. Zeeb 	.phy_intf_imr_clr	= 0,
168e2340276SBjoern A. Zeeb 	.phy_intf_imr_set	= 0,
169e2340276SBjoern A. Zeeb 	.rmac_imr_reg		= R_AX_RMAC_ERR_ISR,
170e2340276SBjoern A. Zeeb 	.rmac_imr_clr		= B_AX_RMAC_IMR_CLR,
171e2340276SBjoern A. Zeeb 	.rmac_imr_set		= B_AX_RMAC_IMR_SET,
172e2340276SBjoern A. Zeeb 	.tmac_imr_reg		= R_AX_TMAC_ERR_IMR_ISR,
173e2340276SBjoern A. Zeeb 	.tmac_imr_clr		= B_AX_TMAC_IMR_CLR,
174e2340276SBjoern A. Zeeb 	.tmac_imr_set		= B_AX_TMAC_IMR_SET,
175e2340276SBjoern A. Zeeb };
176e2340276SBjoern A. Zeeb 
177e2340276SBjoern A. Zeeb static const struct rtw89_xtal_info rtw8851b_xtal_info = {
178e2340276SBjoern A. Zeeb 	.xcap_reg		= R_AX_XTAL_ON_CTRL3,
179e2340276SBjoern A. Zeeb 	.sc_xo_mask		= B_AX_XTAL_SC_XO_A_BLOCK_MASK,
180e2340276SBjoern A. Zeeb 	.sc_xi_mask		= B_AX_XTAL_SC_XI_A_BLOCK_MASK,
181e2340276SBjoern A. Zeeb };
182e2340276SBjoern A. Zeeb 
183e2340276SBjoern A. Zeeb static const struct rtw89_rrsr_cfgs rtw8851b_rrsr_cfgs = {
184e2340276SBjoern A. Zeeb 	.ref_rate = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_REF_RATE_SEL, 0},
185e2340276SBjoern A. Zeeb 	.rsc = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_RSC_MASK, 2},
186e2340276SBjoern A. Zeeb };
187e2340276SBjoern A. Zeeb 
188e2340276SBjoern A. Zeeb static const struct rtw89_dig_regs rtw8851b_dig_regs = {
189e2340276SBjoern A. Zeeb 	.seg0_pd_reg = R_SEG0R_PD_V1,
190e2340276SBjoern A. Zeeb 	.pd_lower_bound_mask = B_SEG0R_PD_LOWER_BOUND_MSK,
191e2340276SBjoern A. Zeeb 	.pd_spatial_reuse_en = B_SEG0R_PD_SPATIAL_REUSE_EN_MSK_V1,
192*6d67aabdSBjoern A. Zeeb 	.bmode_pd_reg = R_BMODE_PDTH_EN_V1,
193*6d67aabdSBjoern A. Zeeb 	.bmode_cca_rssi_limit_en = B_BMODE_PDTH_LIMIT_EN_MSK_V1,
194*6d67aabdSBjoern A. Zeeb 	.bmode_pd_lower_bound_reg = R_BMODE_PDTH_V1,
195*6d67aabdSBjoern A. Zeeb 	.bmode_rssi_nocca_low_th_mask = B_BMODE_PDTH_LOWER_BOUND_MSK_V1,
196e2340276SBjoern A. Zeeb 	.p0_lna_init = {R_PATH0_LNA_INIT_V1, B_PATH0_LNA_INIT_IDX_MSK},
197e2340276SBjoern A. Zeeb 	.p1_lna_init = {R_PATH1_LNA_INIT_V1, B_PATH1_LNA_INIT_IDX_MSK},
198e2340276SBjoern A. Zeeb 	.p0_tia_init = {R_PATH0_TIA_INIT_V1, B_PATH0_TIA_INIT_IDX_MSK_V1},
199e2340276SBjoern A. Zeeb 	.p1_tia_init = {R_PATH1_TIA_INIT_V1, B_PATH1_TIA_INIT_IDX_MSK_V1},
200e2340276SBjoern A. Zeeb 	.p0_rxb_init = {R_PATH0_RXB_INIT_V1, B_PATH0_RXB_INIT_IDX_MSK_V1},
201e2340276SBjoern A. Zeeb 	.p1_rxb_init = {R_PATH1_RXB_INIT_V1, B_PATH1_RXB_INIT_IDX_MSK_V1},
202e2340276SBjoern A. Zeeb 	.p0_p20_pagcugc_en = {R_PATH0_P20_FOLLOW_BY_PAGCUGC_V2,
203e2340276SBjoern A. Zeeb 			      B_PATH0_P20_FOLLOW_BY_PAGCUGC_EN_MSK},
204e2340276SBjoern A. Zeeb 	.p0_s20_pagcugc_en = {R_PATH0_S20_FOLLOW_BY_PAGCUGC_V2,
205e2340276SBjoern A. Zeeb 			      B_PATH0_S20_FOLLOW_BY_PAGCUGC_EN_MSK},
206e2340276SBjoern A. Zeeb 	.p1_p20_pagcugc_en = {R_PATH1_P20_FOLLOW_BY_PAGCUGC_V2,
207e2340276SBjoern A. Zeeb 			      B_PATH1_P20_FOLLOW_BY_PAGCUGC_EN_MSK},
208e2340276SBjoern A. Zeeb 	.p1_s20_pagcugc_en = {R_PATH1_S20_FOLLOW_BY_PAGCUGC_V2,
209e2340276SBjoern A. Zeeb 			      B_PATH1_S20_FOLLOW_BY_PAGCUGC_EN_MSK},
210e2340276SBjoern A. Zeeb };
211e2340276SBjoern A. Zeeb 
212*6d67aabdSBjoern A. Zeeb static const struct rtw89_edcca_regs rtw8851b_edcca_regs = {
213*6d67aabdSBjoern A. Zeeb 	.edcca_level			= R_SEG0R_EDCCA_LVL_V1,
214*6d67aabdSBjoern A. Zeeb 	.edcca_mask			= B_EDCCA_LVL_MSK0,
215*6d67aabdSBjoern A. Zeeb 	.edcca_p_mask			= B_EDCCA_LVL_MSK1,
216*6d67aabdSBjoern A. Zeeb 	.ppdu_level			= R_SEG0R_EDCCA_LVL_V1,
217*6d67aabdSBjoern A. Zeeb 	.ppdu_mask			= B_EDCCA_LVL_MSK3,
218*6d67aabdSBjoern A. Zeeb 	.rpt_a				= R_EDCCA_RPT_A,
219*6d67aabdSBjoern A. Zeeb 	.rpt_b				= R_EDCCA_RPT_B,
220*6d67aabdSBjoern A. Zeeb 	.rpt_sel			= R_EDCCA_RPT_SEL,
221*6d67aabdSBjoern A. Zeeb 	.rpt_sel_mask			= B_EDCCA_RPT_SEL_MSK,
222*6d67aabdSBjoern A. Zeeb 	.tx_collision_t2r_st		= R_TX_COLLISION_T2R_ST,
223*6d67aabdSBjoern A. Zeeb 	.tx_collision_t2r_st_mask	= B_TX_COLLISION_T2R_ST_M,
224*6d67aabdSBjoern A. Zeeb };
225*6d67aabdSBjoern A. Zeeb 
226e2340276SBjoern A. Zeeb static const struct rtw89_btc_rf_trx_para rtw89_btc_8851b_rf_ul[] = {
227e2340276SBjoern A. Zeeb 	{255, 0, 0, 7}, /* 0 -> original */
228e2340276SBjoern A. Zeeb 	{255, 2, 0, 7}, /* 1 -> for BT-connected ACI issue && BTG co-rx */
229e2340276SBjoern A. Zeeb 	{255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */
230e2340276SBjoern A. Zeeb 	{255, 0, 0, 7}, /* 3- >reserved for shared-antenna */
231e2340276SBjoern A. Zeeb 	{255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */
232e2340276SBjoern A. Zeeb 	{255, 1, 0, 7}, /* the below id is for non-shared-antenna free-run */
233e2340276SBjoern A. Zeeb 	{6, 1, 0, 7},
234e2340276SBjoern A. Zeeb 	{13, 1, 0, 7},
235e2340276SBjoern A. Zeeb 	{13, 1, 0, 7}
236e2340276SBjoern A. Zeeb };
237e2340276SBjoern A. Zeeb 
238e2340276SBjoern A. Zeeb static const struct rtw89_btc_rf_trx_para rtw89_btc_8851b_rf_dl[] = {
239e2340276SBjoern A. Zeeb 	{255, 0, 0, 7}, /* 0 -> original */
240e2340276SBjoern A. Zeeb 	{255, 2, 0, 7}, /* 1 -> reserved for shared-antenna */
241e2340276SBjoern A. Zeeb 	{255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */
242e2340276SBjoern A. Zeeb 	{255, 0, 0, 7}, /* 3- >reserved for shared-antenna */
243e2340276SBjoern A. Zeeb 	{255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */
244e2340276SBjoern A. Zeeb 	{255, 1, 0, 7}, /* the below id is for non-shared-antenna free-run */
245e2340276SBjoern A. Zeeb 	{255, 1, 0, 7},
246e2340276SBjoern A. Zeeb 	{255, 1, 0, 7},
247e2340276SBjoern A. Zeeb 	{255, 1, 0, 7}
248e2340276SBjoern A. Zeeb };
249e2340276SBjoern A. Zeeb 
250e2340276SBjoern A. Zeeb static const struct rtw89_btc_fbtc_mreg rtw89_btc_8851b_mon_reg[] = {
251e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda24),
252e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda28),
253e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda2c),
254e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda30),
255e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda4c),
256e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda10),
257e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda20),
258e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda34),
259e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xcef4),
260e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0x8424),
261e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xd200),
262e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xd220),
263e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x980),
264e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x4738),
265e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x4688),
266e2340276SBjoern A. Zeeb 	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x4694),
267e2340276SBjoern A. Zeeb };
268e2340276SBjoern A. Zeeb 
269e2340276SBjoern A. Zeeb static const u8 rtw89_btc_8851b_wl_rssi_thres[BTC_WL_RSSI_THMAX] = {70, 60, 50, 40};
270e2340276SBjoern A. Zeeb static const u8 rtw89_btc_8851b_bt_rssi_thres[BTC_BT_RSSI_THMAX] = {50, 40, 30, 20};
271e2340276SBjoern A. Zeeb 
272e2340276SBjoern A. Zeeb static int rtw8851b_pwr_on_func(struct rtw89_dev *rtwdev)
273e2340276SBjoern A. Zeeb {
274e2340276SBjoern A. Zeeb 	u32 val32;
275e2340276SBjoern A. Zeeb 	u8 val8;
276e2340276SBjoern A. Zeeb 	u32 ret;
277e2340276SBjoern A. Zeeb 
278e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_AFSM_WLSUS_EN |
279e2340276SBjoern A. Zeeb 						    B_AX_AFSM_PCIE_SUS_EN);
280e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_DIS_WLBT_PDNSUSEN_SOPC);
281e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_WLLPS_CTRL, B_AX_DIS_WLBT_LPSEN_LOPC);
282e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APDM_HPDN);
283e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFM_SWLPS);
284e2340276SBjoern A. Zeeb 
285e2340276SBjoern A. Zeeb 	ret = read_poll_timeout(rtw89_read32, val32, val32 & B_AX_RDY_SYSPWR,
286e2340276SBjoern A. Zeeb 				1000, 20000, false, rtwdev, R_AX_SYS_PW_CTRL);
287e2340276SBjoern A. Zeeb 	if (ret)
288e2340276SBjoern A. Zeeb 		return ret;
289e2340276SBjoern A. Zeeb 
290e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_EN_WLON);
291e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFN_ONMAC);
292e2340276SBjoern A. Zeeb 
293e2340276SBjoern A. Zeeb 	ret = read_poll_timeout(rtw89_read32, val32, !(val32 & B_AX_APFN_ONMAC),
294e2340276SBjoern A. Zeeb 				1000, 20000, false, rtwdev, R_AX_SYS_PW_CTRL);
295e2340276SBjoern A. Zeeb 	if (ret)
296e2340276SBjoern A. Zeeb 		return ret;
297e2340276SBjoern A. Zeeb 
298e2340276SBjoern A. Zeeb 	rtw89_write8_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
299e2340276SBjoern A. Zeeb 	rtw89_write8_clr(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
300e2340276SBjoern A. Zeeb 	rtw89_write8_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
301e2340276SBjoern A. Zeeb 	rtw89_write8_clr(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
302e2340276SBjoern A. Zeeb 
303e2340276SBjoern A. Zeeb 	rtw89_write8_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
304e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL, B_AX_PCIE_CALIB_EN_V1);
305e2340276SBjoern A. Zeeb 
306e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_OFF_WEI,
307e2340276SBjoern A. Zeeb 				      XTAL_SI_OFF_WEI);
308e2340276SBjoern A. Zeeb 	if (ret)
309e2340276SBjoern A. Zeeb 		return ret;
310e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_OFF_EI,
311e2340276SBjoern A. Zeeb 				      XTAL_SI_OFF_EI);
312e2340276SBjoern A. Zeeb 	if (ret)
313e2340276SBjoern A. Zeeb 		return ret;
314e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_RFC2RF);
315e2340276SBjoern A. Zeeb 	if (ret)
316e2340276SBjoern A. Zeeb 		return ret;
317e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_PON_WEI,
318e2340276SBjoern A. Zeeb 				      XTAL_SI_PON_WEI);
319e2340276SBjoern A. Zeeb 	if (ret)
320e2340276SBjoern A. Zeeb 		return ret;
321e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_PON_EI,
322e2340276SBjoern A. Zeeb 				      XTAL_SI_PON_EI);
323e2340276SBjoern A. Zeeb 	if (ret)
324e2340276SBjoern A. Zeeb 		return ret;
325e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_SRAM2RFC);
326e2340276SBjoern A. Zeeb 	if (ret)
327e2340276SBjoern A. Zeeb 		return ret;
328e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_SRAM_CTRL, 0, XTAL_SI_SRAM_DIS);
329e2340276SBjoern A. Zeeb 	if (ret)
330e2340276SBjoern A. Zeeb 		return ret;
331e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_XTAL_XMD_2, 0, XTAL_SI_LDO_LPS);
332e2340276SBjoern A. Zeeb 	if (ret)
333e2340276SBjoern A. Zeeb 		return ret;
334e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_XTAL_XMD_4, 0, XTAL_SI_LPS_CAP);
335e2340276SBjoern A. Zeeb 	if (ret)
336e2340276SBjoern A. Zeeb 		return ret;
337e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_XTAL_DRV, 0, XTAL_SI_DRV_LATCH);
338e2340276SBjoern A. Zeeb 	if (ret)
339e2340276SBjoern A. Zeeb 		return ret;
340e2340276SBjoern A. Zeeb 
341e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_PMC_DBG_CTRL2, B_AX_SYSON_DIS_PMCR_AX_WRMSK);
342e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_SYS_ISO_CTRL, B_AX_ISO_EB2CORE);
343e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_SYS_ISO_CTRL, B_AX_PWC_EV2EF_B15);
344e2340276SBjoern A. Zeeb 
345e2340276SBjoern A. Zeeb 	fsleep(1000);
346e2340276SBjoern A. Zeeb 
347e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_SYS_ISO_CTRL, B_AX_PWC_EV2EF_B14);
348e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_PMC_DBG_CTRL2, B_AX_SYSON_DIS_PMCR_AX_WRMSK);
349e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_GPIO0_16_EECS_EESK_LED1_PULL_LOW_EN,
350e2340276SBjoern A. Zeeb 			  B_AX_GPIO10_PULL_LOW_EN | B_AX_GPIO16_PULL_LOW_EN_V1);
351e2340276SBjoern A. Zeeb 
352e2340276SBjoern A. Zeeb 	if (rtwdev->hal.cv == CHIP_CAV) {
353e2340276SBjoern A. Zeeb 		ret = rtw89_read_efuse_ver(rtwdev, &val8);
354e2340276SBjoern A. Zeeb 		if (!ret)
355e2340276SBjoern A. Zeeb 			rtwdev->hal.cv = val8;
356e2340276SBjoern A. Zeeb 	}
357e2340276SBjoern A. Zeeb 
358e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_WLAN_XTAL_SI_CONFIG,
359e2340276SBjoern A. Zeeb 			  B_AX_XTAL_SI_ADDR_NOT_CHK);
360e2340276SBjoern A. Zeeb 	if (rtwdev->hal.cv != CHIP_CAV) {
361e2340276SBjoern A. Zeeb 		rtw89_write32_set(rtwdev, R_AX_SPSLDO_ON_CTRL1, B_AX_FPWMDELAY);
362e2340276SBjoern A. Zeeb 		rtw89_write32_set(rtwdev, R_AX_SPSANA_ON_CTRL1, B_AX_FPWMDELAY);
363e2340276SBjoern A. Zeeb 	}
364e2340276SBjoern A. Zeeb 
365e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_DMAC_FUNC_EN,
366e2340276SBjoern A. Zeeb 			  B_AX_MAC_FUNC_EN | B_AX_DMAC_FUNC_EN | B_AX_MPDU_PROC_EN |
367e2340276SBjoern A. Zeeb 			  B_AX_WD_RLS_EN | B_AX_DLE_WDE_EN | B_AX_TXPKT_CTRL_EN |
368e2340276SBjoern A. Zeeb 			  B_AX_STA_SCH_EN | B_AX_DLE_PLE_EN | B_AX_PKT_BUF_EN |
369e2340276SBjoern A. Zeeb 			  B_AX_DMAC_TBL_EN | B_AX_PKT_IN_EN | B_AX_DLE_CPUIO_EN |
370e2340276SBjoern A. Zeeb 			  B_AX_DISPATCHER_EN | B_AX_BBRPT_EN | B_AX_MAC_SEC_EN |
371e2340276SBjoern A. Zeeb 			  B_AX_DMACREG_GCKEN);
372e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_CMAC_FUNC_EN,
373e2340276SBjoern A. Zeeb 			  B_AX_CMAC_EN | B_AX_CMAC_TXEN | B_AX_CMAC_RXEN |
374e2340276SBjoern A. Zeeb 			  B_AX_FORCE_CMACREG_GCKEN | B_AX_PHYINTF_EN | B_AX_CMAC_DMA_EN |
375e2340276SBjoern A. Zeeb 			  B_AX_PTCLTOP_EN | B_AX_SCHEDULER_EN | B_AX_TMAC_EN |
376e2340276SBjoern A. Zeeb 			  B_AX_RMAC_EN);
377e2340276SBjoern A. Zeeb 
378e2340276SBjoern A. Zeeb 	rtw89_write32_mask(rtwdev, R_AX_EECS_EESK_FUNC_SEL, B_AX_PINMUX_EESK_FUNC_SEL_MASK,
379e2340276SBjoern A. Zeeb 			   PINMUX_EESK_FUNC_SEL_BT_LOG);
380e2340276SBjoern A. Zeeb 
381e2340276SBjoern A. Zeeb 	return 0;
382e2340276SBjoern A. Zeeb }
383e2340276SBjoern A. Zeeb 
384e2340276SBjoern A. Zeeb static void rtw8851b_patch_swr_pfm2pwm(struct rtw89_dev *rtwdev)
385e2340276SBjoern A. Zeeb {
386e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_SOP_PWMM_DSWR);
387e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_SOP_ASWRM);
388e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_WLLPS_CTRL, B_AX_LPSOP_DSWRM);
389e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_WLLPS_CTRL, B_AX_LPSOP_ASWRM);
390e2340276SBjoern A. Zeeb }
391e2340276SBjoern A. Zeeb 
392e2340276SBjoern A. Zeeb static int rtw8851b_pwr_off_func(struct rtw89_dev *rtwdev)
393e2340276SBjoern A. Zeeb {
394e2340276SBjoern A. Zeeb 	u32 val32;
395e2340276SBjoern A. Zeeb 	u32 ret;
396e2340276SBjoern A. Zeeb 
397e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_RFC2RF,
398e2340276SBjoern A. Zeeb 				      XTAL_SI_RFC2RF);
399e2340276SBjoern A. Zeeb 	if (ret)
400e2340276SBjoern A. Zeeb 		return ret;
401e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_OFF_EI);
402e2340276SBjoern A. Zeeb 	if (ret)
403e2340276SBjoern A. Zeeb 		return ret;
404e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_OFF_WEI);
405e2340276SBjoern A. Zeeb 	if (ret)
406e2340276SBjoern A. Zeeb 		return ret;
407e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, 0, XTAL_SI_RF00);
408e2340276SBjoern A. Zeeb 	if (ret)
409e2340276SBjoern A. Zeeb 		return ret;
410e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_SRAM2RFC,
411e2340276SBjoern A. Zeeb 				      XTAL_SI_SRAM2RFC);
412e2340276SBjoern A. Zeeb 	if (ret)
413e2340276SBjoern A. Zeeb 		return ret;
414e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_PON_EI);
415e2340276SBjoern A. Zeeb 	if (ret)
416e2340276SBjoern A. Zeeb 		return ret;
417e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_PON_WEI);
418e2340276SBjoern A. Zeeb 	if (ret)
419e2340276SBjoern A. Zeeb 		return ret;
420e2340276SBjoern A. Zeeb 
421e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_WLAN_XTAL_SI_CONFIG,
422e2340276SBjoern A. Zeeb 			  B_AX_XTAL_SI_ADDR_NOT_CHK);
423e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_EN_WLON);
424e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
425e2340276SBjoern A. Zeeb 	rtw89_write8_clr(rtwdev, R_AX_SYS_FUNC_EN, B_AX_FEN_BB_GLB_RSTN | B_AX_FEN_BBRSTB);
426e2340276SBjoern A. Zeeb 
427e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFM_OFFMAC);
428e2340276SBjoern A. Zeeb 
429e2340276SBjoern A. Zeeb 	ret = read_poll_timeout(rtw89_read32, val32, !(val32 & B_AX_APFM_OFFMAC),
430e2340276SBjoern A. Zeeb 				1000, 20000, false, rtwdev, R_AX_SYS_PW_CTRL);
431e2340276SBjoern A. Zeeb 	if (ret)
432e2340276SBjoern A. Zeeb 		return ret;
433e2340276SBjoern A. Zeeb 
434e2340276SBjoern A. Zeeb 	rtw89_write32(rtwdev, R_AX_WLLPS_CTRL, SW_LPS_OPTION);
435e2340276SBjoern A. Zeeb 
436e2340276SBjoern A. Zeeb 	if (rtwdev->hal.cv == CHIP_CAV) {
437e2340276SBjoern A. Zeeb 		rtw8851b_patch_swr_pfm2pwm(rtwdev);
438e2340276SBjoern A. Zeeb 	} else {
439e2340276SBjoern A. Zeeb 		rtw89_write32_set(rtwdev, R_AX_SPSLDO_ON_CTRL1, B_AX_FPWMDELAY);
440e2340276SBjoern A. Zeeb 		rtw89_write32_set(rtwdev, R_AX_SPSANA_ON_CTRL1, B_AX_FPWMDELAY);
441e2340276SBjoern A. Zeeb 	}
442e2340276SBjoern A. Zeeb 
443e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFM_SWLPS);
444e2340276SBjoern A. Zeeb 
445e2340276SBjoern A. Zeeb 	return 0;
446e2340276SBjoern A. Zeeb }
447e2340276SBjoern A. Zeeb 
448e2340276SBjoern A. Zeeb static void rtw8851b_efuse_parsing(struct rtw89_efuse *efuse,
449e2340276SBjoern A. Zeeb 				   struct rtw8851b_efuse *map)
450e2340276SBjoern A. Zeeb {
451e2340276SBjoern A. Zeeb 	ether_addr_copy(efuse->addr, map->e.mac_addr);
452e2340276SBjoern A. Zeeb 	efuse->rfe_type = map->rfe_type;
453e2340276SBjoern A. Zeeb 	efuse->xtal_cap = map->xtal_k;
454e2340276SBjoern A. Zeeb }
455e2340276SBjoern A. Zeeb 
456e2340276SBjoern A. Zeeb static void rtw8851b_efuse_parsing_tssi(struct rtw89_dev *rtwdev,
457e2340276SBjoern A. Zeeb 					struct rtw8851b_efuse *map)
458e2340276SBjoern A. Zeeb {
459e2340276SBjoern A. Zeeb 	struct rtw89_tssi_info *tssi = &rtwdev->tssi;
460e2340276SBjoern A. Zeeb 	struct rtw8851b_tssi_offset *ofst[] = {&map->path_a_tssi};
461e2340276SBjoern A. Zeeb 	u8 i, j;
462e2340276SBjoern A. Zeeb 
463e2340276SBjoern A. Zeeb 	tssi->thermal[RF_PATH_A] = map->path_a_therm;
464e2340276SBjoern A. Zeeb 
465e2340276SBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
466e2340276SBjoern A. Zeeb 		memcpy(tssi->tssi_cck[i], ofst[i]->cck_tssi,
467e2340276SBjoern A. Zeeb 		       sizeof(ofst[i]->cck_tssi));
468e2340276SBjoern A. Zeeb 
469e2340276SBjoern A. Zeeb 		for (j = 0; j < TSSI_CCK_CH_GROUP_NUM; j++)
470e2340276SBjoern A. Zeeb 			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
471e2340276SBjoern A. Zeeb 				    "[TSSI][EFUSE] path=%d cck[%d]=0x%x\n",
472e2340276SBjoern A. Zeeb 				    i, j, tssi->tssi_cck[i][j]);
473e2340276SBjoern A. Zeeb 
474e2340276SBjoern A. Zeeb 		memcpy(tssi->tssi_mcs[i], ofst[i]->bw40_tssi,
475e2340276SBjoern A. Zeeb 		       sizeof(ofst[i]->bw40_tssi));
476e2340276SBjoern A. Zeeb 		memcpy(tssi->tssi_mcs[i] + TSSI_MCS_2G_CH_GROUP_NUM,
477e2340276SBjoern A. Zeeb 		       ofst[i]->bw40_1s_tssi_5g, sizeof(ofst[i]->bw40_1s_tssi_5g));
478e2340276SBjoern A. Zeeb 
479e2340276SBjoern A. Zeeb 		for (j = 0; j < TSSI_MCS_CH_GROUP_NUM; j++)
480e2340276SBjoern A. Zeeb 			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
481e2340276SBjoern A. Zeeb 				    "[TSSI][EFUSE] path=%d mcs[%d]=0x%x\n",
482e2340276SBjoern A. Zeeb 				    i, j, tssi->tssi_mcs[i][j]);
483e2340276SBjoern A. Zeeb 	}
484e2340276SBjoern A. Zeeb }
485e2340276SBjoern A. Zeeb 
486e2340276SBjoern A. Zeeb static bool _decode_efuse_gain(u8 data, s8 *high, s8 *low)
487e2340276SBjoern A. Zeeb {
488e2340276SBjoern A. Zeeb 	if (high)
489e2340276SBjoern A. Zeeb 		*high = sign_extend32(u8_get_bits(data, GENMASK(7,  4)), 3);
490e2340276SBjoern A. Zeeb 	if (low)
491e2340276SBjoern A. Zeeb 		*low = sign_extend32(u8_get_bits(data, GENMASK(3,  0)), 3);
492e2340276SBjoern A. Zeeb 
493e2340276SBjoern A. Zeeb 	return data != 0xff;
494e2340276SBjoern A. Zeeb }
495e2340276SBjoern A. Zeeb 
496e2340276SBjoern A. Zeeb static void rtw8851b_efuse_parsing_gain_offset(struct rtw89_dev *rtwdev,
497e2340276SBjoern A. Zeeb 					       struct rtw8851b_efuse *map)
498e2340276SBjoern A. Zeeb {
499e2340276SBjoern A. Zeeb 	struct rtw89_phy_efuse_gain *gain = &rtwdev->efuse_gain;
500e2340276SBjoern A. Zeeb 	bool valid = false;
501e2340276SBjoern A. Zeeb 
502e2340276SBjoern A. Zeeb 	valid |= _decode_efuse_gain(map->rx_gain_2g_cck,
503e2340276SBjoern A. Zeeb 				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_2G_CCK],
504e2340276SBjoern A. Zeeb 				    NULL);
505e2340276SBjoern A. Zeeb 	valid |= _decode_efuse_gain(map->rx_gain_2g_ofdm,
506e2340276SBjoern A. Zeeb 				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_2G_OFDM],
507e2340276SBjoern A. Zeeb 				    NULL);
508e2340276SBjoern A. Zeeb 	valid |= _decode_efuse_gain(map->rx_gain_5g_low,
509e2340276SBjoern A. Zeeb 				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_5G_LOW],
510e2340276SBjoern A. Zeeb 				    NULL);
511e2340276SBjoern A. Zeeb 	valid |= _decode_efuse_gain(map->rx_gain_5g_mid,
512e2340276SBjoern A. Zeeb 				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_5G_MID],
513e2340276SBjoern A. Zeeb 				   NULL);
514e2340276SBjoern A. Zeeb 	valid |= _decode_efuse_gain(map->rx_gain_5g_high,
515e2340276SBjoern A. Zeeb 				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_5G_HIGH],
516e2340276SBjoern A. Zeeb 				    NULL);
517e2340276SBjoern A. Zeeb 
518e2340276SBjoern A. Zeeb 	gain->offset_valid = valid;
519e2340276SBjoern A. Zeeb }
520e2340276SBjoern A. Zeeb 
521*6d67aabdSBjoern A. Zeeb static int rtw8851b_read_efuse(struct rtw89_dev *rtwdev, u8 *log_map,
522*6d67aabdSBjoern A. Zeeb 			       enum rtw89_efuse_block block)
523e2340276SBjoern A. Zeeb {
524e2340276SBjoern A. Zeeb 	struct rtw89_efuse *efuse = &rtwdev->efuse;
525e2340276SBjoern A. Zeeb 	struct rtw8851b_efuse *map;
526e2340276SBjoern A. Zeeb 
527e2340276SBjoern A. Zeeb 	map = (struct rtw8851b_efuse *)log_map;
528e2340276SBjoern A. Zeeb 
529e2340276SBjoern A. Zeeb 	efuse->country_code[0] = map->country_code[0];
530e2340276SBjoern A. Zeeb 	efuse->country_code[1] = map->country_code[1];
531e2340276SBjoern A. Zeeb 	rtw8851b_efuse_parsing_tssi(rtwdev, map);
532e2340276SBjoern A. Zeeb 	rtw8851b_efuse_parsing_gain_offset(rtwdev, map);
533e2340276SBjoern A. Zeeb 
534e2340276SBjoern A. Zeeb 	switch (rtwdev->hci.type) {
535e2340276SBjoern A. Zeeb 	case RTW89_HCI_TYPE_PCIE:
536e2340276SBjoern A. Zeeb 		rtw8851b_efuse_parsing(efuse, map);
537e2340276SBjoern A. Zeeb 		break;
538e2340276SBjoern A. Zeeb 	default:
539e2340276SBjoern A. Zeeb 		return -EOPNOTSUPP;
540e2340276SBjoern A. Zeeb 	}
541e2340276SBjoern A. Zeeb 
542e2340276SBjoern A. Zeeb 	rtw89_info(rtwdev, "chip rfe_type is %d\n", efuse->rfe_type);
543e2340276SBjoern A. Zeeb 
544e2340276SBjoern A. Zeeb 	return 0;
545e2340276SBjoern A. Zeeb }
546e2340276SBjoern A. Zeeb 
547e2340276SBjoern A. Zeeb static void rtw8851b_phycap_parsing_tssi(struct rtw89_dev *rtwdev, u8 *phycap_map)
548e2340276SBjoern A. Zeeb {
549e2340276SBjoern A. Zeeb 	struct rtw89_tssi_info *tssi = &rtwdev->tssi;
550e2340276SBjoern A. Zeeb 	static const u32 tssi_trim_addr[RF_PATH_NUM_8851B] = {0x5D6};
551e2340276SBjoern A. Zeeb 	u32 addr = rtwdev->chip->phycap_addr;
552e2340276SBjoern A. Zeeb 	bool pg = false;
553e2340276SBjoern A. Zeeb 	u32 ofst;
554e2340276SBjoern A. Zeeb 	u8 i, j;
555e2340276SBjoern A. Zeeb 
556e2340276SBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
557e2340276SBjoern A. Zeeb 		for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++) {
558e2340276SBjoern A. Zeeb 			/* addrs are in decreasing order */
559e2340276SBjoern A. Zeeb 			ofst = tssi_trim_addr[i] - addr - j;
560e2340276SBjoern A. Zeeb 			tssi->tssi_trim[i][j] = phycap_map[ofst];
561e2340276SBjoern A. Zeeb 
562e2340276SBjoern A. Zeeb 			if (phycap_map[ofst] != 0xff)
563e2340276SBjoern A. Zeeb 				pg = true;
564e2340276SBjoern A. Zeeb 		}
565e2340276SBjoern A. Zeeb 	}
566e2340276SBjoern A. Zeeb 
567e2340276SBjoern A. Zeeb 	if (!pg) {
568e2340276SBjoern A. Zeeb 		memset(tssi->tssi_trim, 0, sizeof(tssi->tssi_trim));
569e2340276SBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_TSSI,
570e2340276SBjoern A. Zeeb 			    "[TSSI][TRIM] no PG, set all trim info to 0\n");
571e2340276SBjoern A. Zeeb 	}
572e2340276SBjoern A. Zeeb 
573e2340276SBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8851B; i++)
574e2340276SBjoern A. Zeeb 		for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++)
575e2340276SBjoern A. Zeeb 			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
576e2340276SBjoern A. Zeeb 				    "[TSSI] path=%d idx=%d trim=0x%x addr=0x%x\n",
577e2340276SBjoern A. Zeeb 				    i, j, tssi->tssi_trim[i][j],
578e2340276SBjoern A. Zeeb 				    tssi_trim_addr[i] - j);
579e2340276SBjoern A. Zeeb }
580e2340276SBjoern A. Zeeb 
581e2340276SBjoern A. Zeeb static void rtw8851b_phycap_parsing_thermal_trim(struct rtw89_dev *rtwdev,
582e2340276SBjoern A. Zeeb 						 u8 *phycap_map)
583e2340276SBjoern A. Zeeb {
584e2340276SBjoern A. Zeeb 	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
585e2340276SBjoern A. Zeeb 	static const u32 thm_trim_addr[RF_PATH_NUM_8851B] = {0x5DF};
586e2340276SBjoern A. Zeeb 	u32 addr = rtwdev->chip->phycap_addr;
587e2340276SBjoern A. Zeeb 	u8 i;
588e2340276SBjoern A. Zeeb 
589e2340276SBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
590e2340276SBjoern A. Zeeb 		info->thermal_trim[i] = phycap_map[thm_trim_addr[i] - addr];
591e2340276SBjoern A. Zeeb 
592e2340276SBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
593e2340276SBjoern A. Zeeb 			    "[THERMAL][TRIM] path=%d thermal_trim=0x%x\n",
594e2340276SBjoern A. Zeeb 			    i, info->thermal_trim[i]);
595e2340276SBjoern A. Zeeb 
596e2340276SBjoern A. Zeeb 		if (info->thermal_trim[i] != 0xff)
597e2340276SBjoern A. Zeeb 			info->pg_thermal_trim = true;
598e2340276SBjoern A. Zeeb 	}
599e2340276SBjoern A. Zeeb }
600e2340276SBjoern A. Zeeb 
601e2340276SBjoern A. Zeeb static void rtw8851b_thermal_trim(struct rtw89_dev *rtwdev)
602e2340276SBjoern A. Zeeb {
603e2340276SBjoern A. Zeeb #define __thm_setting(raw)				\
604e2340276SBjoern A. Zeeb ({							\
605e2340276SBjoern A. Zeeb 	u8 __v = (raw);					\
606e2340276SBjoern A. Zeeb 	((__v & 0x1) << 3) | ((__v & 0x1f) >> 1);	\
607e2340276SBjoern A. Zeeb })
608e2340276SBjoern A. Zeeb 	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
609e2340276SBjoern A. Zeeb 	u8 i, val;
610e2340276SBjoern A. Zeeb 
611e2340276SBjoern A. Zeeb 	if (!info->pg_thermal_trim) {
612e2340276SBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
613e2340276SBjoern A. Zeeb 			    "[THERMAL][TRIM] no PG, do nothing\n");
614e2340276SBjoern A. Zeeb 
615e2340276SBjoern A. Zeeb 		return;
616e2340276SBjoern A. Zeeb 	}
617e2340276SBjoern A. Zeeb 
618e2340276SBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
619e2340276SBjoern A. Zeeb 		val = __thm_setting(info->thermal_trim[i]);
620e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, i, RR_TM2, RR_TM2_OFF, val);
621e2340276SBjoern A. Zeeb 
622e2340276SBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
623e2340276SBjoern A. Zeeb 			    "[THERMAL][TRIM] path=%d thermal_setting=0x%x\n",
624e2340276SBjoern A. Zeeb 			    i, val);
625e2340276SBjoern A. Zeeb 	}
626e2340276SBjoern A. Zeeb #undef __thm_setting
627e2340276SBjoern A. Zeeb }
628e2340276SBjoern A. Zeeb 
629e2340276SBjoern A. Zeeb static void rtw8851b_phycap_parsing_pa_bias_trim(struct rtw89_dev *rtwdev,
630e2340276SBjoern A. Zeeb 						 u8 *phycap_map)
631e2340276SBjoern A. Zeeb {
632e2340276SBjoern A. Zeeb 	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
633e2340276SBjoern A. Zeeb 	static const u32 pabias_trim_addr[] = {0x5DE};
634e2340276SBjoern A. Zeeb 	u32 addr = rtwdev->chip->phycap_addr;
635e2340276SBjoern A. Zeeb 	u8 i;
636e2340276SBjoern A. Zeeb 
637e2340276SBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
638e2340276SBjoern A. Zeeb 		info->pa_bias_trim[i] = phycap_map[pabias_trim_addr[i] - addr];
639e2340276SBjoern A. Zeeb 
640e2340276SBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
641e2340276SBjoern A. Zeeb 			    "[PA_BIAS][TRIM] path=%d pa_bias_trim=0x%x\n",
642e2340276SBjoern A. Zeeb 			    i, info->pa_bias_trim[i]);
643e2340276SBjoern A. Zeeb 
644e2340276SBjoern A. Zeeb 		if (info->pa_bias_trim[i] != 0xff)
645e2340276SBjoern A. Zeeb 			info->pg_pa_bias_trim = true;
646e2340276SBjoern A. Zeeb 	}
647e2340276SBjoern A. Zeeb }
648e2340276SBjoern A. Zeeb 
649e2340276SBjoern A. Zeeb static void rtw8851b_pa_bias_trim(struct rtw89_dev *rtwdev)
650e2340276SBjoern A. Zeeb {
651e2340276SBjoern A. Zeeb 	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
652e2340276SBjoern A. Zeeb 	u8 pabias_2g, pabias_5g;
653e2340276SBjoern A. Zeeb 	u8 i;
654e2340276SBjoern A. Zeeb 
655e2340276SBjoern A. Zeeb 	if (!info->pg_pa_bias_trim) {
656e2340276SBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
657e2340276SBjoern A. Zeeb 			    "[PA_BIAS][TRIM] no PG, do nothing\n");
658e2340276SBjoern A. Zeeb 
659e2340276SBjoern A. Zeeb 		return;
660e2340276SBjoern A. Zeeb 	}
661e2340276SBjoern A. Zeeb 
662e2340276SBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8851B; i++) {
663e2340276SBjoern A. Zeeb 		pabias_2g = u8_get_bits(info->pa_bias_trim[i], GENMASK(3, 0));
664e2340276SBjoern A. Zeeb 		pabias_5g = u8_get_bits(info->pa_bias_trim[i], GENMASK(7, 4));
665e2340276SBjoern A. Zeeb 
666e2340276SBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_RFK,
667e2340276SBjoern A. Zeeb 			    "[PA_BIAS][TRIM] path=%d 2G=0x%x 5G=0x%x\n",
668e2340276SBjoern A. Zeeb 			    i, pabias_2g, pabias_5g);
669e2340276SBjoern A. Zeeb 
670e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXG, pabias_2g);
671e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXA, pabias_5g);
672e2340276SBjoern A. Zeeb 	}
673e2340276SBjoern A. Zeeb }
674e2340276SBjoern A. Zeeb 
675e2340276SBjoern A. Zeeb static void rtw8851b_phycap_parsing_gain_comp(struct rtw89_dev *rtwdev, u8 *phycap_map)
676e2340276SBjoern A. Zeeb {
677e2340276SBjoern A. Zeeb 	static const u32 comp_addrs[][RTW89_SUBBAND_2GHZ_5GHZ_NR] = {
678e2340276SBjoern A. Zeeb 		{0x5BB, 0x5BA, 0, 0x5B9, 0x5B8},
679e2340276SBjoern A. Zeeb 	};
680e2340276SBjoern A. Zeeb 	struct rtw89_phy_efuse_gain *gain = &rtwdev->efuse_gain;
681e2340276SBjoern A. Zeeb 	u32 phycap_addr = rtwdev->chip->phycap_addr;
682e2340276SBjoern A. Zeeb 	bool valid = false;
683e2340276SBjoern A. Zeeb 	int path, i;
684e2340276SBjoern A. Zeeb 	u8 data;
685e2340276SBjoern A. Zeeb 
686e2340276SBjoern A. Zeeb 	for (path = 0; path < BB_PATH_NUM_8851B; path++)
687e2340276SBjoern A. Zeeb 		for (i = 0; i < RTW89_SUBBAND_2GHZ_5GHZ_NR; i++) {
688e2340276SBjoern A. Zeeb 			if (comp_addrs[path][i] == 0)
689e2340276SBjoern A. Zeeb 				continue;
690e2340276SBjoern A. Zeeb 
691e2340276SBjoern A. Zeeb 			data = phycap_map[comp_addrs[path][i] - phycap_addr];
692e2340276SBjoern A. Zeeb 			valid |= _decode_efuse_gain(data, NULL,
693e2340276SBjoern A. Zeeb 						    &gain->comp[path][i]);
694e2340276SBjoern A. Zeeb 		}
695e2340276SBjoern A. Zeeb 
696e2340276SBjoern A. Zeeb 	gain->comp_valid = valid;
697e2340276SBjoern A. Zeeb }
698e2340276SBjoern A. Zeeb 
699e2340276SBjoern A. Zeeb static int rtw8851b_read_phycap(struct rtw89_dev *rtwdev, u8 *phycap_map)
700e2340276SBjoern A. Zeeb {
701e2340276SBjoern A. Zeeb 	rtw8851b_phycap_parsing_tssi(rtwdev, phycap_map);
702e2340276SBjoern A. Zeeb 	rtw8851b_phycap_parsing_thermal_trim(rtwdev, phycap_map);
703e2340276SBjoern A. Zeeb 	rtw8851b_phycap_parsing_pa_bias_trim(rtwdev, phycap_map);
704e2340276SBjoern A. Zeeb 	rtw8851b_phycap_parsing_gain_comp(rtwdev, phycap_map);
705e2340276SBjoern A. Zeeb 
706e2340276SBjoern A. Zeeb 	return 0;
707e2340276SBjoern A. Zeeb }
708e2340276SBjoern A. Zeeb 
709e2340276SBjoern A. Zeeb static void rtw8851b_set_bb_gpio(struct rtw89_dev *rtwdev, u8 gpio_idx, bool inv,
710e2340276SBjoern A. Zeeb 				 u8 src_sel)
711e2340276SBjoern A. Zeeb {
712e2340276SBjoern A. Zeeb 	u32 addr, mask;
713e2340276SBjoern A. Zeeb 
714e2340276SBjoern A. Zeeb 	if (gpio_idx >= 32)
715e2340276SBjoern A. Zeeb 		return;
716e2340276SBjoern A. Zeeb 
717e2340276SBjoern A. Zeeb 	/* 2 continual 32-bit registers for 32 GPIOs, and each GPIO occupies 2 bits */
718e2340276SBjoern A. Zeeb 	addr = R_RFE_SEL0_A2 + (gpio_idx / 16) * sizeof(u32);
719e2340276SBjoern A. Zeeb 	mask = B_RFE_SEL0_MASK << (gpio_idx % 16) * 2;
720e2340276SBjoern A. Zeeb 
721e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, addr, mask, RF_PATH_A);
722e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_RFE_INV0, BIT(gpio_idx), inv);
723e2340276SBjoern A. Zeeb 
724e2340276SBjoern A. Zeeb 	/* 4 continual 32-bit registers for 32 GPIOs, and each GPIO occupies 4 bits */
725e2340276SBjoern A. Zeeb 	addr = R_RFE_SEL0_BASE + (gpio_idx / 8) * sizeof(u32);
726e2340276SBjoern A. Zeeb 	mask = B_RFE_SEL0_SRC_MASK << (gpio_idx % 8) * 4;
727e2340276SBjoern A. Zeeb 
728e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, addr, mask, src_sel);
729e2340276SBjoern A. Zeeb }
730e2340276SBjoern A. Zeeb 
731e2340276SBjoern A. Zeeb static void rtw8851b_set_mac_gpio(struct rtw89_dev *rtwdev, u8 func)
732e2340276SBjoern A. Zeeb {
733e2340276SBjoern A. Zeeb 	static const struct rtw89_reg3_def func16 = {
734e2340276SBjoern A. Zeeb 		R_AX_GPIO16_23_FUNC_SEL, B_AX_PINMUX_GPIO16_FUNC_SEL_MASK, BIT(3)
735e2340276SBjoern A. Zeeb 	};
736e2340276SBjoern A. Zeeb 	static const struct rtw89_reg3_def func17 = {
737e2340276SBjoern A. Zeeb 		R_AX_GPIO16_23_FUNC_SEL, B_AX_PINMUX_GPIO17_FUNC_SEL_MASK, BIT(7) >> 4,
738e2340276SBjoern A. Zeeb 	};
739e2340276SBjoern A. Zeeb 	const struct rtw89_reg3_def *def;
740e2340276SBjoern A. Zeeb 
741e2340276SBjoern A. Zeeb 	switch (func) {
742e2340276SBjoern A. Zeeb 	case 16:
743e2340276SBjoern A. Zeeb 		def = &func16;
744e2340276SBjoern A. Zeeb 		break;
745e2340276SBjoern A. Zeeb 	case 17:
746e2340276SBjoern A. Zeeb 		def = &func17;
747e2340276SBjoern A. Zeeb 		break;
748e2340276SBjoern A. Zeeb 	default:
749e2340276SBjoern A. Zeeb 		rtw89_warn(rtwdev, "undefined gpio func %d\n", func);
750e2340276SBjoern A. Zeeb 		return;
751e2340276SBjoern A. Zeeb 	}
752e2340276SBjoern A. Zeeb 
753e2340276SBjoern A. Zeeb 	rtw89_write8_mask(rtwdev, def->addr, def->mask, def->data);
754e2340276SBjoern A. Zeeb }
755e2340276SBjoern A. Zeeb 
756e2340276SBjoern A. Zeeb static void rtw8851b_rfe_gpio(struct rtw89_dev *rtwdev)
757e2340276SBjoern A. Zeeb {
758e2340276SBjoern A. Zeeb 	u8 rfe_type = rtwdev->efuse.rfe_type;
759e2340276SBjoern A. Zeeb 
760e2340276SBjoern A. Zeeb 	if (rfe_type > 50)
761e2340276SBjoern A. Zeeb 		return;
762e2340276SBjoern A. Zeeb 
763e2340276SBjoern A. Zeeb 	if (rfe_type % 3 == 2) {
764e2340276SBjoern A. Zeeb 		rtw8851b_set_bb_gpio(rtwdev, 16, true, RFE_SEL0_SRC_ANTSEL_0);
765e2340276SBjoern A. Zeeb 		rtw8851b_set_bb_gpio(rtwdev, 17, false, RFE_SEL0_SRC_ANTSEL_0);
766e2340276SBjoern A. Zeeb 
767e2340276SBjoern A. Zeeb 		rtw8851b_set_mac_gpio(rtwdev, 16);
768e2340276SBjoern A. Zeeb 		rtw8851b_set_mac_gpio(rtwdev, 17);
769e2340276SBjoern A. Zeeb 	}
770e2340276SBjoern A. Zeeb }
771e2340276SBjoern A. Zeeb 
772e2340276SBjoern A. Zeeb static void rtw8851b_power_trim(struct rtw89_dev *rtwdev)
773e2340276SBjoern A. Zeeb {
774e2340276SBjoern A. Zeeb 	rtw8851b_thermal_trim(rtwdev);
775e2340276SBjoern A. Zeeb 	rtw8851b_pa_bias_trim(rtwdev);
776e2340276SBjoern A. Zeeb }
777e2340276SBjoern A. Zeeb 
778e2340276SBjoern A. Zeeb static void rtw8851b_set_channel_mac(struct rtw89_dev *rtwdev,
779e2340276SBjoern A. Zeeb 				     const struct rtw89_chan *chan,
780e2340276SBjoern A. Zeeb 				     u8 mac_idx)
781e2340276SBjoern A. Zeeb {
782*6d67aabdSBjoern A. Zeeb 	u32 sub_carr = rtw89_mac_reg_by_idx(rtwdev, R_AX_TX_SUB_CARRIER_VALUE, mac_idx);
783*6d67aabdSBjoern A. Zeeb 	u32 chk_rate = rtw89_mac_reg_by_idx(rtwdev, R_AX_TXRATE_CHK, mac_idx);
784*6d67aabdSBjoern A. Zeeb 	u32 rf_mod = rtw89_mac_reg_by_idx(rtwdev, R_AX_WMAC_RFMOD, mac_idx);
785e2340276SBjoern A. Zeeb 	u8 txsc20 = 0, txsc40 = 0;
786e2340276SBjoern A. Zeeb 
787e2340276SBjoern A. Zeeb 	switch (chan->band_width) {
788e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_80:
789e2340276SBjoern A. Zeeb 		txsc40 = rtw89_phy_get_txsc(rtwdev, chan, RTW89_CHANNEL_WIDTH_40);
790e2340276SBjoern A. Zeeb 		fallthrough;
791e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_40:
792e2340276SBjoern A. Zeeb 		txsc20 = rtw89_phy_get_txsc(rtwdev, chan, RTW89_CHANNEL_WIDTH_20);
793e2340276SBjoern A. Zeeb 		break;
794e2340276SBjoern A. Zeeb 	default:
795e2340276SBjoern A. Zeeb 		break;
796e2340276SBjoern A. Zeeb 	}
797e2340276SBjoern A. Zeeb 
798e2340276SBjoern A. Zeeb 	switch (chan->band_width) {
799e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_80:
800e2340276SBjoern A. Zeeb 		rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(1));
801e2340276SBjoern A. Zeeb 		rtw89_write32(rtwdev, sub_carr, txsc20 | (txsc40 << 4));
802e2340276SBjoern A. Zeeb 		break;
803e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_40:
804e2340276SBjoern A. Zeeb 		rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(0));
805e2340276SBjoern A. Zeeb 		rtw89_write32(rtwdev, sub_carr, txsc20);
806e2340276SBjoern A. Zeeb 		break;
807e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_20:
808e2340276SBjoern A. Zeeb 		rtw89_write8_clr(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK);
809e2340276SBjoern A. Zeeb 		rtw89_write32(rtwdev, sub_carr, 0);
810e2340276SBjoern A. Zeeb 		break;
811e2340276SBjoern A. Zeeb 	default:
812e2340276SBjoern A. Zeeb 		break;
813e2340276SBjoern A. Zeeb 	}
814e2340276SBjoern A. Zeeb 
815e2340276SBjoern A. Zeeb 	if (chan->channel > 14) {
816e2340276SBjoern A. Zeeb 		rtw89_write8_clr(rtwdev, chk_rate, B_AX_BAND_MODE);
817e2340276SBjoern A. Zeeb 		rtw89_write8_set(rtwdev, chk_rate,
818e2340276SBjoern A. Zeeb 				 B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6);
819e2340276SBjoern A. Zeeb 	} else {
820e2340276SBjoern A. Zeeb 		rtw89_write8_set(rtwdev, chk_rate, B_AX_BAND_MODE);
821e2340276SBjoern A. Zeeb 		rtw89_write8_clr(rtwdev, chk_rate,
822e2340276SBjoern A. Zeeb 				 B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6);
823e2340276SBjoern A. Zeeb 	}
824e2340276SBjoern A. Zeeb }
825e2340276SBjoern A. Zeeb 
826e2340276SBjoern A. Zeeb static const u32 rtw8851b_sco_barker_threshold[14] = {
827e2340276SBjoern A. Zeeb 	0x1cfea, 0x1d0e1, 0x1d1d7, 0x1d2cd, 0x1d3c3, 0x1d4b9, 0x1d5b0, 0x1d6a6,
828e2340276SBjoern A. Zeeb 	0x1d79c, 0x1d892, 0x1d988, 0x1da7f, 0x1db75, 0x1ddc4
829e2340276SBjoern A. Zeeb };
830e2340276SBjoern A. Zeeb 
831e2340276SBjoern A. Zeeb static const u32 rtw8851b_sco_cck_threshold[14] = {
832e2340276SBjoern A. Zeeb 	0x27de3, 0x27f35, 0x28088, 0x281da, 0x2832d, 0x2847f, 0x285d2, 0x28724,
833e2340276SBjoern A. Zeeb 	0x28877, 0x289c9, 0x28b1c, 0x28c6e, 0x28dc1, 0x290ed
834e2340276SBjoern A. Zeeb };
835e2340276SBjoern A. Zeeb 
836e2340276SBjoern A. Zeeb static void rtw8851b_ctrl_sco_cck(struct rtw89_dev *rtwdev, u8 primary_ch)
837e2340276SBjoern A. Zeeb {
838e2340276SBjoern A. Zeeb 	u8 ch_element = primary_ch - 1;
839e2340276SBjoern A. Zeeb 
840e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_RXSCOBC, B_RXSCOBC_TH,
841e2340276SBjoern A. Zeeb 			       rtw8851b_sco_barker_threshold[ch_element]);
842e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_RXSCOCCK, B_RXSCOCCK_TH,
843e2340276SBjoern A. Zeeb 			       rtw8851b_sco_cck_threshold[ch_element]);
844e2340276SBjoern A. Zeeb }
845e2340276SBjoern A. Zeeb 
846e2340276SBjoern A. Zeeb static u8 rtw8851b_sco_mapping(u8 central_ch)
847e2340276SBjoern A. Zeeb {
848e2340276SBjoern A. Zeeb 	if (central_ch == 1)
849e2340276SBjoern A. Zeeb 		return 109;
850e2340276SBjoern A. Zeeb 	else if (central_ch >= 2 && central_ch <= 6)
851e2340276SBjoern A. Zeeb 		return 108;
852e2340276SBjoern A. Zeeb 	else if (central_ch >= 7 && central_ch <= 10)
853e2340276SBjoern A. Zeeb 		return 107;
854e2340276SBjoern A. Zeeb 	else if (central_ch >= 11 && central_ch <= 14)
855e2340276SBjoern A. Zeeb 		return 106;
856e2340276SBjoern A. Zeeb 	else if (central_ch == 36 || central_ch == 38)
857e2340276SBjoern A. Zeeb 		return 51;
858e2340276SBjoern A. Zeeb 	else if (central_ch >= 40 && central_ch <= 58)
859e2340276SBjoern A. Zeeb 		return 50;
860e2340276SBjoern A. Zeeb 	else if (central_ch >= 60 && central_ch <= 64)
861e2340276SBjoern A. Zeeb 		return 49;
862e2340276SBjoern A. Zeeb 	else if (central_ch == 100 || central_ch == 102)
863e2340276SBjoern A. Zeeb 		return 48;
864e2340276SBjoern A. Zeeb 	else if (central_ch >= 104 && central_ch <= 126)
865e2340276SBjoern A. Zeeb 		return 47;
866e2340276SBjoern A. Zeeb 	else if (central_ch >= 128 && central_ch <= 151)
867e2340276SBjoern A. Zeeb 		return 46;
868e2340276SBjoern A. Zeeb 	else if (central_ch >= 153 && central_ch <= 177)
869e2340276SBjoern A. Zeeb 		return 45;
870e2340276SBjoern A. Zeeb 	else
871e2340276SBjoern A. Zeeb 		return 0;
872e2340276SBjoern A. Zeeb }
873e2340276SBjoern A. Zeeb 
874e2340276SBjoern A. Zeeb struct rtw8851b_bb_gain {
875e2340276SBjoern A. Zeeb 	u32 gain_g[BB_PATH_NUM_8851B];
876e2340276SBjoern A. Zeeb 	u32 gain_a[BB_PATH_NUM_8851B];
877e2340276SBjoern A. Zeeb 	u32 gain_mask;
878e2340276SBjoern A. Zeeb };
879e2340276SBjoern A. Zeeb 
880e2340276SBjoern A. Zeeb static const struct rtw8851b_bb_gain bb_gain_lna[LNA_GAIN_NUM] = {
881e2340276SBjoern A. Zeeb 	{ .gain_g = {0x4678}, .gain_a = {0x45DC},
882e2340276SBjoern A. Zeeb 	  .gain_mask = 0x00ff0000 },
883e2340276SBjoern A. Zeeb 	{ .gain_g = {0x4678}, .gain_a = {0x45DC},
884e2340276SBjoern A. Zeeb 	  .gain_mask = 0xff000000 },
885e2340276SBjoern A. Zeeb 	{ .gain_g = {0x467C}, .gain_a = {0x4660},
886e2340276SBjoern A. Zeeb 	  .gain_mask = 0x000000ff },
887e2340276SBjoern A. Zeeb 	{ .gain_g = {0x467C}, .gain_a = {0x4660},
888e2340276SBjoern A. Zeeb 	  .gain_mask = 0x0000ff00 },
889e2340276SBjoern A. Zeeb 	{ .gain_g = {0x467C}, .gain_a = {0x4660},
890e2340276SBjoern A. Zeeb 	  .gain_mask = 0x00ff0000 },
891e2340276SBjoern A. Zeeb 	{ .gain_g = {0x467C}, .gain_a = {0x4660},
892e2340276SBjoern A. Zeeb 	  .gain_mask = 0xff000000 },
893e2340276SBjoern A. Zeeb 	{ .gain_g = {0x4680}, .gain_a = {0x4664},
894e2340276SBjoern A. Zeeb 	  .gain_mask = 0x000000ff },
895e2340276SBjoern A. Zeeb };
896e2340276SBjoern A. Zeeb 
897e2340276SBjoern A. Zeeb static const struct rtw8851b_bb_gain bb_gain_tia[TIA_GAIN_NUM] = {
898e2340276SBjoern A. Zeeb 	{ .gain_g = {0x4680}, .gain_a = {0x4664},
899e2340276SBjoern A. Zeeb 	  .gain_mask = 0x00ff0000 },
900e2340276SBjoern A. Zeeb 	{ .gain_g = {0x4680}, .gain_a = {0x4664},
901e2340276SBjoern A. Zeeb 	  .gain_mask = 0xff000000 },
902e2340276SBjoern A. Zeeb };
903e2340276SBjoern A. Zeeb 
904e2340276SBjoern A. Zeeb static void rtw8851b_set_gain_error(struct rtw89_dev *rtwdev,
905e2340276SBjoern A. Zeeb 				    enum rtw89_subband subband,
906e2340276SBjoern A. Zeeb 				    enum rtw89_rf_path path)
907e2340276SBjoern A. Zeeb {
908*6d67aabdSBjoern A. Zeeb 	const struct rtw89_phy_bb_gain_info *gain = &rtwdev->bb_gain.ax;
909e2340276SBjoern A. Zeeb 	u8 gain_band = rtw89_subband_to_bb_gain_band(subband);
910e2340276SBjoern A. Zeeb 	s32 val;
911e2340276SBjoern A. Zeeb 	u32 reg;
912e2340276SBjoern A. Zeeb 	u32 mask;
913e2340276SBjoern A. Zeeb 	int i;
914e2340276SBjoern A. Zeeb 
915e2340276SBjoern A. Zeeb 	for (i = 0; i < LNA_GAIN_NUM; i++) {
916e2340276SBjoern A. Zeeb 		if (subband == RTW89_CH_2G)
917e2340276SBjoern A. Zeeb 			reg = bb_gain_lna[i].gain_g[path];
918e2340276SBjoern A. Zeeb 		else
919e2340276SBjoern A. Zeeb 			reg = bb_gain_lna[i].gain_a[path];
920e2340276SBjoern A. Zeeb 
921e2340276SBjoern A. Zeeb 		mask = bb_gain_lna[i].gain_mask;
922e2340276SBjoern A. Zeeb 		val = gain->lna_gain[gain_band][path][i];
923e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, reg, mask, val);
924e2340276SBjoern A. Zeeb 	}
925e2340276SBjoern A. Zeeb 
926e2340276SBjoern A. Zeeb 	for (i = 0; i < TIA_GAIN_NUM; i++) {
927e2340276SBjoern A. Zeeb 		if (subband == RTW89_CH_2G)
928e2340276SBjoern A. Zeeb 			reg = bb_gain_tia[i].gain_g[path];
929e2340276SBjoern A. Zeeb 		else
930e2340276SBjoern A. Zeeb 			reg = bb_gain_tia[i].gain_a[path];
931e2340276SBjoern A. Zeeb 
932e2340276SBjoern A. Zeeb 		mask = bb_gain_tia[i].gain_mask;
933e2340276SBjoern A. Zeeb 		val = gain->tia_gain[gain_band][path][i];
934e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, reg, mask, val);
935e2340276SBjoern A. Zeeb 	}
936e2340276SBjoern A. Zeeb }
937e2340276SBjoern A. Zeeb 
938e2340276SBjoern A. Zeeb static void rtw8851b_set_gain_offset(struct rtw89_dev *rtwdev,
939e2340276SBjoern A. Zeeb 				     enum rtw89_subband subband,
940e2340276SBjoern A. Zeeb 				     enum rtw89_phy_idx phy_idx)
941e2340276SBjoern A. Zeeb {
942e2340276SBjoern A. Zeeb 	static const u32 rssi_ofst_addr[] = {R_PATH0_G_TIA1_LNA6_OP1DB_V1};
943e2340276SBjoern A. Zeeb 	static const u32 gain_err_addr[] = {R_P0_AGC_RSVD};
944e2340276SBjoern A. Zeeb 	struct rtw89_phy_efuse_gain *efuse_gain = &rtwdev->efuse_gain;
945e2340276SBjoern A. Zeeb 	enum rtw89_gain_offset gain_ofdm_band;
946e2340276SBjoern A. Zeeb 	s32 offset_ofdm, offset_cck;
947e2340276SBjoern A. Zeeb 	s32 offset_a;
948e2340276SBjoern A. Zeeb 	s32 tmp;
949e2340276SBjoern A. Zeeb 	u8 path;
950e2340276SBjoern A. Zeeb 
951e2340276SBjoern A. Zeeb 	if (!efuse_gain->comp_valid)
952e2340276SBjoern A. Zeeb 		goto next;
953e2340276SBjoern A. Zeeb 
954e2340276SBjoern A. Zeeb 	for (path = RF_PATH_A; path < BB_PATH_NUM_8851B; path++) {
955e2340276SBjoern A. Zeeb 		tmp = efuse_gain->comp[path][subband];
956e2340276SBjoern A. Zeeb 		tmp = clamp_t(s32, tmp << 2, S8_MIN, S8_MAX);
957e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, gain_err_addr[path], MASKBYTE0, tmp);
958e2340276SBjoern A. Zeeb 	}
959e2340276SBjoern A. Zeeb 
960e2340276SBjoern A. Zeeb next:
961e2340276SBjoern A. Zeeb 	if (!efuse_gain->offset_valid)
962e2340276SBjoern A. Zeeb 		return;
963e2340276SBjoern A. Zeeb 
964e2340276SBjoern A. Zeeb 	gain_ofdm_band = rtw89_subband_to_gain_offset_band_of_ofdm(subband);
965e2340276SBjoern A. Zeeb 
966e2340276SBjoern A. Zeeb 	offset_a = -efuse_gain->offset[RF_PATH_A][gain_ofdm_band];
967e2340276SBjoern A. Zeeb 
968e2340276SBjoern A. Zeeb 	tmp = -((offset_a << 2) + (efuse_gain->offset_base[RTW89_PHY_0] >> 2));
969e2340276SBjoern A. Zeeb 	tmp = clamp_t(s32, tmp, S8_MIN, S8_MAX);
970e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, rssi_ofst_addr[RF_PATH_A], B_PATH0_R_G_OFST_MASK, tmp);
971e2340276SBjoern A. Zeeb 
972e2340276SBjoern A. Zeeb 	offset_ofdm = -efuse_gain->offset[RF_PATH_A][gain_ofdm_band];
973e2340276SBjoern A. Zeeb 	offset_cck = -efuse_gain->offset[RF_PATH_A][0];
974e2340276SBjoern A. Zeeb 
975e2340276SBjoern A. Zeeb 	tmp = (offset_ofdm << 4) + efuse_gain->offset_base[RTW89_PHY_0];
976e2340276SBjoern A. Zeeb 	tmp = clamp_t(s32, tmp, S8_MIN, S8_MAX);
977e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_P0_RPL1, B_P0_RPL1_BIAS_MASK, tmp, phy_idx);
978e2340276SBjoern A. Zeeb 
979e2340276SBjoern A. Zeeb 	tmp = (offset_ofdm << 4) + efuse_gain->rssi_base[RTW89_PHY_0];
980e2340276SBjoern A. Zeeb 	tmp = clamp_t(s32, tmp, S8_MIN, S8_MAX);
981e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_P1_RPL1, B_P0_RPL1_BIAS_MASK, tmp, phy_idx);
982e2340276SBjoern A. Zeeb 
983e2340276SBjoern A. Zeeb 	if (subband == RTW89_CH_2G) {
984e2340276SBjoern A. Zeeb 		tmp = (offset_cck << 3) + (efuse_gain->offset_base[RTW89_PHY_0] >> 1);
985e2340276SBjoern A. Zeeb 		tmp = clamp_t(s32, tmp, S8_MIN >> 1, S8_MAX >> 1);
986e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RX_RPL_OFST,
987e2340276SBjoern A. Zeeb 				       B_RX_RPL_OFST_CCK_MASK, tmp);
988e2340276SBjoern A. Zeeb 	}
989e2340276SBjoern A. Zeeb }
990e2340276SBjoern A. Zeeb 
991e2340276SBjoern A. Zeeb static
992e2340276SBjoern A. Zeeb void rtw8851b_set_rxsc_rpl_comp(struct rtw89_dev *rtwdev, enum rtw89_subband subband)
993e2340276SBjoern A. Zeeb {
994*6d67aabdSBjoern A. Zeeb 	const struct rtw89_phy_bb_gain_info *gain = &rtwdev->bb_gain.ax;
995e2340276SBjoern A. Zeeb 	u8 band = rtw89_subband_to_bb_gain_band(subband);
996e2340276SBjoern A. Zeeb 	u32 val;
997e2340276SBjoern A. Zeeb 
998e2340276SBjoern A. Zeeb 	val = u32_encode_bits(gain->rpl_ofst_20[band][RF_PATH_A], B_P0_RPL1_20_MASK) |
999e2340276SBjoern A. Zeeb 	      u32_encode_bits(gain->rpl_ofst_40[band][RF_PATH_A][0], B_P0_RPL1_40_MASK) |
1000e2340276SBjoern A. Zeeb 	      u32_encode_bits(gain->rpl_ofst_40[band][RF_PATH_A][1], B_P0_RPL1_41_MASK);
1001e2340276SBjoern A. Zeeb 	val >>= B_P0_RPL1_SHIFT;
1002e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_P0_RPL1, B_P0_RPL1_MASK, val);
1003e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_P1_RPL1, B_P0_RPL1_MASK, val);
1004e2340276SBjoern A. Zeeb 
1005e2340276SBjoern A. Zeeb 	val = u32_encode_bits(gain->rpl_ofst_40[band][RF_PATH_A][2], B_P0_RTL2_42_MASK) |
1006e2340276SBjoern A. Zeeb 	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][0], B_P0_RTL2_80_MASK) |
1007e2340276SBjoern A. Zeeb 	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][1], B_P0_RTL2_81_MASK) |
1008e2340276SBjoern A. Zeeb 	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][10], B_P0_RTL2_8A_MASK);
1009e2340276SBjoern A. Zeeb 	rtw89_phy_write32(rtwdev, R_P0_RPL2, val);
1010e2340276SBjoern A. Zeeb 	rtw89_phy_write32(rtwdev, R_P1_RPL2, val);
1011e2340276SBjoern A. Zeeb 
1012e2340276SBjoern A. Zeeb 	val = u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][2], B_P0_RTL3_82_MASK) |
1013e2340276SBjoern A. Zeeb 	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][3], B_P0_RTL3_83_MASK) |
1014e2340276SBjoern A. Zeeb 	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][4], B_P0_RTL3_84_MASK) |
1015e2340276SBjoern A. Zeeb 	      u32_encode_bits(gain->rpl_ofst_80[band][RF_PATH_A][9], B_P0_RTL3_89_MASK);
1016e2340276SBjoern A. Zeeb 	rtw89_phy_write32(rtwdev, R_P0_RPL3, val);
1017e2340276SBjoern A. Zeeb 	rtw89_phy_write32(rtwdev, R_P1_RPL3, val);
1018e2340276SBjoern A. Zeeb }
1019e2340276SBjoern A. Zeeb 
1020e2340276SBjoern A. Zeeb static void rtw8851b_ctrl_ch(struct rtw89_dev *rtwdev,
1021e2340276SBjoern A. Zeeb 			     const struct rtw89_chan *chan,
1022e2340276SBjoern A. Zeeb 			     enum rtw89_phy_idx phy_idx)
1023e2340276SBjoern A. Zeeb {
1024e2340276SBjoern A. Zeeb 	u8 subband = chan->subband_type;
1025e2340276SBjoern A. Zeeb 	u8 central_ch = chan->channel;
1026e2340276SBjoern A. Zeeb 	bool is_2g = central_ch <= 14;
1027e2340276SBjoern A. Zeeb 	u8 sco_comp;
1028e2340276SBjoern A. Zeeb 
1029e2340276SBjoern A. Zeeb 	if (is_2g)
1030e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_PATH0_BAND_SEL_V1,
1031e2340276SBjoern A. Zeeb 				      B_PATH0_BAND_SEL_MSK_V1, 1, phy_idx);
1032e2340276SBjoern A. Zeeb 	else
1033e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_PATH0_BAND_SEL_V1,
1034e2340276SBjoern A. Zeeb 				      B_PATH0_BAND_SEL_MSK_V1, 0, phy_idx);
1035e2340276SBjoern A. Zeeb 	/* SCO compensate FC setting */
1036e2340276SBjoern A. Zeeb 	sco_comp = rtw8851b_sco_mapping(central_ch);
1037e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_INV, sco_comp, phy_idx);
1038e2340276SBjoern A. Zeeb 
1039e2340276SBjoern A. Zeeb 	if (chan->band_type == RTW89_BAND_6G)
1040e2340276SBjoern A. Zeeb 		return;
1041e2340276SBjoern A. Zeeb 
1042e2340276SBjoern A. Zeeb 	/* CCK parameters */
1043e2340276SBjoern A. Zeeb 	if (central_ch == 14) {
1044e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01, 0x3b13ff);
1045e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23, 0x1c42de);
1046e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45, 0xfdb0ad);
1047e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67, 0xf60f6e);
1048e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89, 0xfd8f92);
1049e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB, 0x2d011);
1050e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD, 0x1c02c);
1051e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF, 0xfff00a);
1052e2340276SBjoern A. Zeeb 	} else {
1053e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01, 0x3d23ff);
1054e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23, 0x29b354);
1055e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45, 0xfc1c8);
1056e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67, 0xfdb053);
1057e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89, 0xf86f9a);
1058e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB, 0xfaef92);
1059e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD, 0xfe5fcc);
1060e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF, 0xffdff5);
1061e2340276SBjoern A. Zeeb 	}
1062e2340276SBjoern A. Zeeb 
1063e2340276SBjoern A. Zeeb 	rtw8851b_set_gain_error(rtwdev, subband, RF_PATH_A);
1064e2340276SBjoern A. Zeeb 	rtw8851b_set_gain_offset(rtwdev, subband, phy_idx);
1065e2340276SBjoern A. Zeeb 	rtw8851b_set_rxsc_rpl_comp(rtwdev, subband);
1066e2340276SBjoern A. Zeeb }
1067e2340276SBjoern A. Zeeb 
1068e2340276SBjoern A. Zeeb static void rtw8851b_bw_setting(struct rtw89_dev *rtwdev, u8 bw)
1069e2340276SBjoern A. Zeeb {
1070e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_P0_CFCH_BW0, B_P0_CFCH_CTL, 0x8);
1071e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_P0_CFCH_BW0, B_P0_CFCH_EN, 0x2);
1072e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_P0_CFCH_BW0, B_P0_CFCH_BW0, 0x2);
1073e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_P0_CFCH_BW1, B_P0_CFCH_BW1, 0x4);
1074e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_DRCK, B_DRCK_MUL, 0xf);
1075e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_ADCMOD, B_ADCMOD_LP, 0xa);
1076e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_P0_RXCK, B_P0_RXCK_ADJ, 0x92);
1077e2340276SBjoern A. Zeeb 
1078e2340276SBjoern A. Zeeb 	switch (bw) {
1079e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_5:
1080e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_DCIM, B_DCIM_FR, 0x1);
1081e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_WDADC, B_WDADC_SEL, 0x0);
1082e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_ADDCK0D, B_ADDCK_DS, 0x1);
1083e2340276SBjoern A. Zeeb 		break;
1084e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_10:
1085e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_DCIM, B_DCIM_FR, 0x1);
1086e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_WDADC, B_WDADC_SEL, 0x1);
1087e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_ADDCK0D, B_ADDCK_DS, 0x0);
1088e2340276SBjoern A. Zeeb 		break;
1089e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_20:
1090e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_DCIM, B_DCIM_FR, 0x2);
1091e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_WDADC, B_WDADC_SEL, 0x2);
1092e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_ADDCK0D, B_ADDCK_DS, 0x0);
1093e2340276SBjoern A. Zeeb 		break;
1094e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_40:
1095e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_DCIM, B_DCIM_FR, 0x2);
1096e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_WDADC, B_WDADC_SEL, 0x2);
1097e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_ADDCK0D, B_ADDCK_DS, 0x0);
1098e2340276SBjoern A. Zeeb 		break;
1099e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_80:
1100e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_DCIM, B_DCIM_FR, 0x0);
1101e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_WDADC, B_WDADC_SEL, 0x2);
1102e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_ADDCK0D, B_ADDCK_DS, 0x0);
1103e2340276SBjoern A. Zeeb 		break;
1104e2340276SBjoern A. Zeeb 	default:
1105e2340276SBjoern A. Zeeb 		rtw89_warn(rtwdev, "Fail to set ADC\n");
1106e2340276SBjoern A. Zeeb 	}
1107e2340276SBjoern A. Zeeb }
1108e2340276SBjoern A. Zeeb 
1109e2340276SBjoern A. Zeeb static void rtw8851b_ctrl_bw(struct rtw89_dev *rtwdev, u8 pri_ch, u8 bw,
1110e2340276SBjoern A. Zeeb 			     enum rtw89_phy_idx phy_idx)
1111e2340276SBjoern A. Zeeb {
1112e2340276SBjoern A. Zeeb 	switch (bw) {
1113e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_5:
1114e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x0, phy_idx);
1115e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x1, phy_idx);
1116e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH, 0x0, phy_idx);
1117e2340276SBjoern A. Zeeb 		break;
1118e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_10:
1119e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x0, phy_idx);
1120e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x2, phy_idx);
1121e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH, 0x0, phy_idx);
1122e2340276SBjoern A. Zeeb 		break;
1123e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_20:
1124e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x0, phy_idx);
1125e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x0, phy_idx);
1126e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH, 0x0, phy_idx);
1127e2340276SBjoern A. Zeeb 		break;
1128e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_40:
1129e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x1, phy_idx);
1130e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x0, phy_idx);
1131e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH,
1132e2340276SBjoern A. Zeeb 				      pri_ch, phy_idx);
1133e2340276SBjoern A. Zeeb 		/* CCK primary channel */
1134e2340276SBjoern A. Zeeb 		if (pri_ch == RTW89_SC_20_UPPER)
1135e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 1);
1136e2340276SBjoern A. Zeeb 		else
1137e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 0);
1138e2340276SBjoern A. Zeeb 
1139e2340276SBjoern A. Zeeb 		break;
1140e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_80:
1141e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x2, phy_idx);
1142e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x0, phy_idx);
1143e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH,
1144e2340276SBjoern A. Zeeb 				      pri_ch, phy_idx);
1145e2340276SBjoern A. Zeeb 		break;
1146e2340276SBjoern A. Zeeb 	default:
1147e2340276SBjoern A. Zeeb 		rtw89_warn(rtwdev, "Fail to switch bw (bw:%d, pri ch:%d)\n", bw,
1148e2340276SBjoern A. Zeeb 			   pri_ch);
1149e2340276SBjoern A. Zeeb 	}
1150e2340276SBjoern A. Zeeb 
1151e2340276SBjoern A. Zeeb 	rtw8851b_bw_setting(rtwdev, bw);
1152e2340276SBjoern A. Zeeb }
1153e2340276SBjoern A. Zeeb 
1154e2340276SBjoern A. Zeeb static void rtw8851b_ctrl_cck_en(struct rtw89_dev *rtwdev, bool cck_en)
1155e2340276SBjoern A. Zeeb {
1156e2340276SBjoern A. Zeeb 	if (cck_en) {
1157e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0);
1158e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PD_ARBITER_OFF,
1159e2340276SBjoern A. Zeeb 				       B_PD_ARBITER_OFF, 0);
1160e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_UPD_CLK_ADC, B_ENABLE_CCK, 1);
1161e2340276SBjoern A. Zeeb 	} else {
1162e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 1);
1163e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PD_ARBITER_OFF,
1164e2340276SBjoern A. Zeeb 				       B_PD_ARBITER_OFF, 1);
1165e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_UPD_CLK_ADC, B_ENABLE_CCK, 0);
1166e2340276SBjoern A. Zeeb 	}
1167e2340276SBjoern A. Zeeb }
1168e2340276SBjoern A. Zeeb 
1169e2340276SBjoern A. Zeeb static u32 rtw8851b_spur_freq(struct rtw89_dev *rtwdev,
1170e2340276SBjoern A. Zeeb 			      const struct rtw89_chan *chan)
1171e2340276SBjoern A. Zeeb {
1172e2340276SBjoern A. Zeeb 	u8 center_chan = chan->channel;
1173e2340276SBjoern A. Zeeb 
1174e2340276SBjoern A. Zeeb 	switch (chan->band_type) {
1175e2340276SBjoern A. Zeeb 	case RTW89_BAND_5G:
1176e2340276SBjoern A. Zeeb 		if (center_chan == 151 || center_chan == 153 ||
1177e2340276SBjoern A. Zeeb 		    center_chan == 155 || center_chan == 163)
1178e2340276SBjoern A. Zeeb 			return 5760;
1179e2340276SBjoern A. Zeeb 		else if (center_chan == 54 || center_chan == 58)
1180e2340276SBjoern A. Zeeb 			return 5280;
1181e2340276SBjoern A. Zeeb 		break;
1182e2340276SBjoern A. Zeeb 	default:
1183e2340276SBjoern A. Zeeb 		break;
1184e2340276SBjoern A. Zeeb 	}
1185e2340276SBjoern A. Zeeb 
1186e2340276SBjoern A. Zeeb 	return 0;
1187e2340276SBjoern A. Zeeb }
1188e2340276SBjoern A. Zeeb 
1189e2340276SBjoern A. Zeeb #define CARRIER_SPACING_312_5 312500 /* 312.5 kHz */
1190e2340276SBjoern A. Zeeb #define CARRIER_SPACING_78_125 78125 /* 78.125 kHz */
1191e2340276SBjoern A. Zeeb #define MAX_TONE_NUM 2048
1192e2340276SBjoern A. Zeeb 
1193e2340276SBjoern A. Zeeb static void rtw8851b_set_csi_tone_idx(struct rtw89_dev *rtwdev,
1194e2340276SBjoern A. Zeeb 				      const struct rtw89_chan *chan,
1195e2340276SBjoern A. Zeeb 				      enum rtw89_phy_idx phy_idx)
1196e2340276SBjoern A. Zeeb {
1197e2340276SBjoern A. Zeeb 	u32 spur_freq;
1198e2340276SBjoern A. Zeeb 	s32 freq_diff, csi_idx, csi_tone_idx;
1199e2340276SBjoern A. Zeeb 
1200e2340276SBjoern A. Zeeb 	spur_freq = rtw8851b_spur_freq(rtwdev, chan);
1201e2340276SBjoern A. Zeeb 	if (spur_freq == 0) {
1202e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_SEG0CSI_EN_V1, B_SEG0CSI_EN,
1203e2340276SBjoern A. Zeeb 				      0, phy_idx);
1204e2340276SBjoern A. Zeeb 		return;
1205e2340276SBjoern A. Zeeb 	}
1206e2340276SBjoern A. Zeeb 
1207e2340276SBjoern A. Zeeb 	freq_diff = (spur_freq - chan->freq) * 1000000;
1208e2340276SBjoern A. Zeeb 	csi_idx = s32_div_u32_round_closest(freq_diff, CARRIER_SPACING_78_125);
1209e2340276SBjoern A. Zeeb 	s32_div_u32_round_down(csi_idx, MAX_TONE_NUM, &csi_tone_idx);
1210e2340276SBjoern A. Zeeb 
1211e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_SEG0CSI_V1, B_SEG0CSI_IDX,
1212e2340276SBjoern A. Zeeb 			      csi_tone_idx, phy_idx);
1213e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_SEG0CSI_EN_V1, B_SEG0CSI_EN, 1, phy_idx);
1214e2340276SBjoern A. Zeeb }
1215e2340276SBjoern A. Zeeb 
1216e2340276SBjoern A. Zeeb static const struct rtw89_nbi_reg_def rtw8851b_nbi_reg_def = {
1217e2340276SBjoern A. Zeeb 	.notch1_idx = {0x46E4, 0xFF},
1218e2340276SBjoern A. Zeeb 	.notch1_frac_idx = {0x46E4, 0xC00},
1219e2340276SBjoern A. Zeeb 	.notch1_en = {0x46E4, 0x1000},
1220e2340276SBjoern A. Zeeb 	.notch2_idx = {0x47A4, 0xFF},
1221e2340276SBjoern A. Zeeb 	.notch2_frac_idx = {0x47A4, 0xC00},
1222e2340276SBjoern A. Zeeb 	.notch2_en = {0x47A4, 0x1000},
1223e2340276SBjoern A. Zeeb };
1224e2340276SBjoern A. Zeeb 
1225e2340276SBjoern A. Zeeb static void rtw8851b_set_nbi_tone_idx(struct rtw89_dev *rtwdev,
1226e2340276SBjoern A. Zeeb 				      const struct rtw89_chan *chan)
1227e2340276SBjoern A. Zeeb {
1228e2340276SBjoern A. Zeeb 	const struct rtw89_nbi_reg_def *nbi = &rtw8851b_nbi_reg_def;
1229e2340276SBjoern A. Zeeb 	s32 nbi_frac_idx, nbi_frac_tone_idx;
1230e2340276SBjoern A. Zeeb 	s32 nbi_idx, nbi_tone_idx;
1231e2340276SBjoern A. Zeeb 	bool notch2_chk = false;
1232e2340276SBjoern A. Zeeb 	u32 spur_freq, fc;
1233e2340276SBjoern A. Zeeb 	s32 freq_diff;
1234e2340276SBjoern A. Zeeb 
1235e2340276SBjoern A. Zeeb 	spur_freq = rtw8851b_spur_freq(rtwdev, chan);
1236e2340276SBjoern A. Zeeb 	if (spur_freq == 0) {
1237e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch1_en.addr,
1238e2340276SBjoern A. Zeeb 				       nbi->notch1_en.mask, 0);
1239e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch2_en.addr,
1240e2340276SBjoern A. Zeeb 				       nbi->notch2_en.mask, 0);
1241e2340276SBjoern A. Zeeb 		return;
1242e2340276SBjoern A. Zeeb 	}
1243e2340276SBjoern A. Zeeb 
1244e2340276SBjoern A. Zeeb 	fc = chan->freq;
1245e2340276SBjoern A. Zeeb 	if (chan->band_width == RTW89_CHANNEL_WIDTH_160) {
1246e2340276SBjoern A. Zeeb 		fc = (spur_freq > fc) ? fc + 40 : fc - 40;
1247e2340276SBjoern A. Zeeb 		if ((fc > spur_freq &&
1248e2340276SBjoern A. Zeeb 		     chan->channel < chan->primary_channel) ||
1249e2340276SBjoern A. Zeeb 		    (fc < spur_freq &&
1250e2340276SBjoern A. Zeeb 		     chan->channel > chan->primary_channel))
1251e2340276SBjoern A. Zeeb 			notch2_chk = true;
1252e2340276SBjoern A. Zeeb 	}
1253e2340276SBjoern A. Zeeb 
1254e2340276SBjoern A. Zeeb 	freq_diff = (spur_freq - fc) * 1000000;
1255e2340276SBjoern A. Zeeb 	nbi_idx = s32_div_u32_round_down(freq_diff, CARRIER_SPACING_312_5,
1256e2340276SBjoern A. Zeeb 					 &nbi_frac_idx);
1257e2340276SBjoern A. Zeeb 
1258e2340276SBjoern A. Zeeb 	if (chan->band_width == RTW89_CHANNEL_WIDTH_20) {
1259e2340276SBjoern A. Zeeb 		s32_div_u32_round_down(nbi_idx + 32, 64, &nbi_tone_idx);
1260e2340276SBjoern A. Zeeb 	} else {
1261e2340276SBjoern A. Zeeb 		u16 tone_para = (chan->band_width == RTW89_CHANNEL_WIDTH_40) ?
1262e2340276SBjoern A. Zeeb 				128 : 256;
1263e2340276SBjoern A. Zeeb 
1264e2340276SBjoern A. Zeeb 		s32_div_u32_round_down(nbi_idx, tone_para, &nbi_tone_idx);
1265e2340276SBjoern A. Zeeb 	}
1266e2340276SBjoern A. Zeeb 	nbi_frac_tone_idx = s32_div_u32_round_closest(nbi_frac_idx,
1267e2340276SBjoern A. Zeeb 						      CARRIER_SPACING_78_125);
1268e2340276SBjoern A. Zeeb 
1269e2340276SBjoern A. Zeeb 	if (chan->band_width == RTW89_CHANNEL_WIDTH_160 && notch2_chk) {
1270e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch2_idx.addr,
1271e2340276SBjoern A. Zeeb 				       nbi->notch2_idx.mask, nbi_tone_idx);
1272e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch2_frac_idx.addr,
1273e2340276SBjoern A. Zeeb 				       nbi->notch2_frac_idx.mask, nbi_frac_tone_idx);
1274e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch2_en.addr,
1275e2340276SBjoern A. Zeeb 				       nbi->notch2_en.mask, 0);
1276e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch2_en.addr,
1277e2340276SBjoern A. Zeeb 				       nbi->notch2_en.mask, 1);
1278e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch1_en.addr,
1279e2340276SBjoern A. Zeeb 				       nbi->notch1_en.mask, 0);
1280e2340276SBjoern A. Zeeb 	} else {
1281e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch1_idx.addr,
1282e2340276SBjoern A. Zeeb 				       nbi->notch1_idx.mask, nbi_tone_idx);
1283e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch1_frac_idx.addr,
1284e2340276SBjoern A. Zeeb 				       nbi->notch1_frac_idx.mask, nbi_frac_tone_idx);
1285e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch1_en.addr,
1286e2340276SBjoern A. Zeeb 				       nbi->notch1_en.mask, 0);
1287e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch1_en.addr,
1288e2340276SBjoern A. Zeeb 				       nbi->notch1_en.mask, 1);
1289e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, nbi->notch2_en.addr,
1290e2340276SBjoern A. Zeeb 				       nbi->notch2_en.mask, 0);
1291e2340276SBjoern A. Zeeb 	}
1292e2340276SBjoern A. Zeeb }
1293e2340276SBjoern A. Zeeb 
1294e2340276SBjoern A. Zeeb static void rtw8851b_set_cfr(struct rtw89_dev *rtwdev, const struct rtw89_chan *chan)
1295e2340276SBjoern A. Zeeb {
1296e2340276SBjoern A. Zeeb 	if (chan->band_type == RTW89_BAND_2G &&
1297e2340276SBjoern A. Zeeb 	    chan->band_width == RTW89_CHANNEL_WIDTH_20 &&
1298e2340276SBjoern A. Zeeb 	    (chan->channel == 1 || chan->channel == 13)) {
1299e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_CFR,
1300e2340276SBjoern A. Zeeb 				       B_PATH0_TX_CFR_LGC0, 0xf8);
1301e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_CFR,
1302e2340276SBjoern A. Zeeb 				       B_PATH0_TX_CFR_LGC1, 0x120);
1303e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_POLAR_CLIPPING,
1304e2340276SBjoern A. Zeeb 				       B_PATH0_TX_POLAR_CLIPPING_LGC0, 0x0);
1305e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_POLAR_CLIPPING,
1306e2340276SBjoern A. Zeeb 				       B_PATH0_TX_POLAR_CLIPPING_LGC1, 0x3);
1307e2340276SBjoern A. Zeeb 	} else {
1308e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_CFR,
1309e2340276SBjoern A. Zeeb 				       B_PATH0_TX_CFR_LGC0, 0x120);
1310e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_CFR,
1311e2340276SBjoern A. Zeeb 				       B_PATH0_TX_CFR_LGC1, 0x3ff);
1312e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_POLAR_CLIPPING,
1313e2340276SBjoern A. Zeeb 				       B_PATH0_TX_POLAR_CLIPPING_LGC0, 0x3);
1314e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_TX_POLAR_CLIPPING,
1315e2340276SBjoern A. Zeeb 				       B_PATH0_TX_POLAR_CLIPPING_LGC1, 0x7);
1316e2340276SBjoern A. Zeeb 	}
1317e2340276SBjoern A. Zeeb }
1318e2340276SBjoern A. Zeeb 
1319e2340276SBjoern A. Zeeb static void rtw8851b_5m_mask(struct rtw89_dev *rtwdev, const struct rtw89_chan *chan,
1320e2340276SBjoern A. Zeeb 			     enum rtw89_phy_idx phy_idx)
1321e2340276SBjoern A. Zeeb {
1322e2340276SBjoern A. Zeeb 	u8 pri_ch = chan->pri_ch_idx;
1323e2340276SBjoern A. Zeeb 	bool mask_5m_low;
1324e2340276SBjoern A. Zeeb 	bool mask_5m_en;
1325e2340276SBjoern A. Zeeb 
1326e2340276SBjoern A. Zeeb 	switch (chan->band_width) {
1327e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_40:
1328e2340276SBjoern A. Zeeb 		/* Prich=1: Mask 5M High, Prich=2: Mask 5M Low */
1329e2340276SBjoern A. Zeeb 		mask_5m_en = true;
1330e2340276SBjoern A. Zeeb 		mask_5m_low = pri_ch == RTW89_SC_20_LOWER;
1331e2340276SBjoern A. Zeeb 		break;
1332e2340276SBjoern A. Zeeb 	case RTW89_CHANNEL_WIDTH_80:
1333e2340276SBjoern A. Zeeb 		/* Prich=3: Mask 5M High, Prich=4: Mask 5M Low, Else: Disable */
1334e2340276SBjoern A. Zeeb 		mask_5m_en = pri_ch == RTW89_SC_20_UPMOST ||
1335e2340276SBjoern A. Zeeb 			     pri_ch == RTW89_SC_20_LOWEST;
1336e2340276SBjoern A. Zeeb 		mask_5m_low = pri_ch == RTW89_SC_20_LOWEST;
1337e2340276SBjoern A. Zeeb 		break;
1338e2340276SBjoern A. Zeeb 	default:
1339e2340276SBjoern A. Zeeb 		mask_5m_en = false;
1340e2340276SBjoern A. Zeeb 		break;
1341e2340276SBjoern A. Zeeb 	}
1342e2340276SBjoern A. Zeeb 
1343e2340276SBjoern A. Zeeb 	if (!mask_5m_en) {
1344e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_EN, 0x0);
1345e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_ASSIGN_SBD_OPT_V1,
1346e2340276SBjoern A. Zeeb 				      B_ASSIGN_SBD_OPT_EN_V1, 0x0, phy_idx);
1347e2340276SBjoern A. Zeeb 		return;
1348e2340276SBjoern A. Zeeb 	}
1349e2340276SBjoern A. Zeeb 
1350e2340276SBjoern A. Zeeb 	if (mask_5m_low) {
1351e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_TH, 0x5);
1352e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_EN, 0x1);
1353e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB2, 0x0);
1354e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB0, 0x1);
1355e2340276SBjoern A. Zeeb 	} else {
1356e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_TH, 0x5);
1357e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_EN, 0x1);
1358e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB2, 0x1);
1359e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB0, 0x0);
1360e2340276SBjoern A. Zeeb 	}
1361e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_ASSIGN_SBD_OPT_V1,
1362e2340276SBjoern A. Zeeb 			      B_ASSIGN_SBD_OPT_EN_V1, 0x1, phy_idx);
1363e2340276SBjoern A. Zeeb }
1364e2340276SBjoern A. Zeeb 
1365e2340276SBjoern A. Zeeb static void rtw8851b_bb_reset_all(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx)
1366e2340276SBjoern A. Zeeb {
1367e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS, B_S0_HW_SI_DIS_W_R_TRIG, 0x7, phy_idx);
1368e2340276SBjoern A. Zeeb 	fsleep(1);
1369e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, phy_idx);
1370e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, phy_idx);
1371e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS, B_S0_HW_SI_DIS_W_R_TRIG, 0x0, phy_idx);
1372e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, phy_idx);
1373e2340276SBjoern A. Zeeb }
1374e2340276SBjoern A. Zeeb 
1375e2340276SBjoern A. Zeeb static void rtw8851b_bb_reset_en(struct rtw89_dev *rtwdev, enum rtw89_band band,
1376e2340276SBjoern A. Zeeb 				 enum rtw89_phy_idx phy_idx, bool en)
1377e2340276SBjoern A. Zeeb {
1378e2340276SBjoern A. Zeeb 	if (en) {
1379e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS,
1380e2340276SBjoern A. Zeeb 				      B_S0_HW_SI_DIS_W_R_TRIG, 0x0, phy_idx);
1381e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, phy_idx);
1382e2340276SBjoern A. Zeeb 		if (band == RTW89_BAND_2G)
1383e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0x0);
1384e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 0x0);
1385e2340276SBjoern A. Zeeb 	} else {
1386e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0x1);
1387e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 0x1);
1388e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS,
1389e2340276SBjoern A. Zeeb 				      B_S0_HW_SI_DIS_W_R_TRIG, 0x7, phy_idx);
1390e2340276SBjoern A. Zeeb 		fsleep(1);
1391e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, phy_idx);
1392e2340276SBjoern A. Zeeb 	}
1393e2340276SBjoern A. Zeeb }
1394e2340276SBjoern A. Zeeb 
1395e2340276SBjoern A. Zeeb static void rtw8851b_bb_reset(struct rtw89_dev *rtwdev,
1396e2340276SBjoern A. Zeeb 			      enum rtw89_phy_idx phy_idx)
1397e2340276SBjoern A. Zeeb {
1398e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB,
1399e2340276SBjoern A. Zeeb 			       B_P0_TXPW_RSTB_MANON | B_P0_TXPW_RSTB_TSSI, 0x1);
1400e2340276SBjoern A. Zeeb 	rtw89_phy_write32_set(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
1401e2340276SBjoern A. Zeeb 	rtw8851b_bb_reset_all(rtwdev, phy_idx);
1402e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB,
1403e2340276SBjoern A. Zeeb 			       B_P0_TXPW_RSTB_MANON | B_P0_TXPW_RSTB_TSSI, 0x3);
1404e2340276SBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
1405e2340276SBjoern A. Zeeb }
1406e2340276SBjoern A. Zeeb 
1407e2340276SBjoern A. Zeeb static
1408e2340276SBjoern A. Zeeb void rtw8851b_bb_gpio_trsw(struct rtw89_dev *rtwdev, enum rtw89_rf_path path,
1409e2340276SBjoern A. Zeeb 			   u8 tx_path_en, u8 trsw_tx,
1410e2340276SBjoern A. Zeeb 			   u8 trsw_rx, u8 trsw_a, u8 trsw_b)
1411e2340276SBjoern A. Zeeb {
1412e2340276SBjoern A. Zeeb 	u32 mask_ofst = 16;
1413e2340276SBjoern A. Zeeb 	u32 val;
1414e2340276SBjoern A. Zeeb 
1415e2340276SBjoern A. Zeeb 	if (path != RF_PATH_A)
1416e2340276SBjoern A. Zeeb 		return;
1417e2340276SBjoern A. Zeeb 
1418e2340276SBjoern A. Zeeb 	mask_ofst += (tx_path_en * 4 + trsw_tx * 2 + trsw_rx) * 2;
1419e2340276SBjoern A. Zeeb 	val = u32_encode_bits(trsw_a, B_P0_TRSW_A) |
1420e2340276SBjoern A. Zeeb 	      u32_encode_bits(trsw_b, B_P0_TRSW_B);
1421e2340276SBjoern A. Zeeb 
1422e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_P0_TRSW,
1423e2340276SBjoern A. Zeeb 			       (B_P0_TRSW_A | B_P0_TRSW_B) << mask_ofst, val);
1424e2340276SBjoern A. Zeeb }
1425e2340276SBjoern A. Zeeb 
1426e2340276SBjoern A. Zeeb static void rtw8851b_bb_gpio_init(struct rtw89_dev *rtwdev)
1427e2340276SBjoern A. Zeeb {
1428e2340276SBjoern A. Zeeb 	rtw89_phy_write32_set(rtwdev, R_P0_TRSW, B_P0_TRSW_A);
1429e2340276SBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P0_TRSW, B_P0_TRSW_X);
1430e2340276SBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P0_TRSW, B_P0_TRSW_SO_A2);
1431e2340276SBjoern A. Zeeb 	rtw89_phy_write32(rtwdev, R_RFE_SEL0_BASE, 0x77777777);
1432e2340276SBjoern A. Zeeb 	rtw89_phy_write32(rtwdev, R_RFE_SEL32_BASE, 0x77777777);
1433e2340276SBjoern A. Zeeb 
1434e2340276SBjoern A. Zeeb 	rtw89_phy_write32(rtwdev, R_RFE_E_A2, 0xffffffff);
1435e2340276SBjoern A. Zeeb 	rtw89_phy_write32(rtwdev, R_RFE_O_SEL_A2, 0);
1436e2340276SBjoern A. Zeeb 	rtw89_phy_write32(rtwdev, R_RFE_SEL0_A2, 0);
1437e2340276SBjoern A. Zeeb 	rtw89_phy_write32(rtwdev, R_RFE_SEL32_A2, 0);
1438e2340276SBjoern A. Zeeb 
1439e2340276SBjoern A. Zeeb 	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 0, 0, 0, 0, 1);
1440e2340276SBjoern A. Zeeb 	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 0, 0, 1, 1, 0);
1441e2340276SBjoern A. Zeeb 	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 0, 1, 0, 1, 0);
1442e2340276SBjoern A. Zeeb 	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 0, 1, 1, 1, 0);
1443e2340276SBjoern A. Zeeb 	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 1, 0, 0, 0, 1);
1444e2340276SBjoern A. Zeeb 	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 1, 0, 1, 1, 0);
1445e2340276SBjoern A. Zeeb 	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 1, 1, 0, 1, 0);
1446e2340276SBjoern A. Zeeb 	rtw8851b_bb_gpio_trsw(rtwdev, RF_PATH_A, 1, 1, 1, 1, 0);
1447e2340276SBjoern A. Zeeb }
1448e2340276SBjoern A. Zeeb 
1449e2340276SBjoern A. Zeeb static void rtw8851b_bb_macid_ctrl_init(struct rtw89_dev *rtwdev,
1450e2340276SBjoern A. Zeeb 					enum rtw89_phy_idx phy_idx)
1451e2340276SBjoern A. Zeeb {
1452e2340276SBjoern A. Zeeb 	u32 addr;
1453e2340276SBjoern A. Zeeb 
1454e2340276SBjoern A. Zeeb 	for (addr = R_AX_PWR_MACID_LMT_TABLE0;
1455e2340276SBjoern A. Zeeb 	     addr <= R_AX_PWR_MACID_LMT_TABLE127; addr += 4)
1456e2340276SBjoern A. Zeeb 		rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, 0);
1457e2340276SBjoern A. Zeeb }
1458e2340276SBjoern A. Zeeb 
1459e2340276SBjoern A. Zeeb static void rtw8851b_bb_sethw(struct rtw89_dev *rtwdev)
1460e2340276SBjoern A. Zeeb {
1461e2340276SBjoern A. Zeeb 	struct rtw89_phy_efuse_gain *gain = &rtwdev->efuse_gain;
1462e2340276SBjoern A. Zeeb 
1463e2340276SBjoern A. Zeeb 	rtw89_phy_write32_clr(rtwdev, R_P0_EN_SOUND_WO_NDP, B_P0_EN_SOUND_WO_NDP);
1464e2340276SBjoern A. Zeeb 
1465e2340276SBjoern A. Zeeb 	rtw8851b_bb_macid_ctrl_init(rtwdev, RTW89_PHY_0);
1466e2340276SBjoern A. Zeeb 	rtw8851b_bb_gpio_init(rtwdev);
1467e2340276SBjoern A. Zeeb 
1468e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_PWR_NORM_FORCE1, B_AX_FORCE_NTX_VALUE);
1469e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_PWR_NORM_FORCE1, B_AX_FORCE_NTX_EN);
1470e2340276SBjoern A. Zeeb 
1471e2340276SBjoern A. Zeeb 	/* read these registers after loading BB parameters */
1472e2340276SBjoern A. Zeeb 	gain->offset_base[RTW89_PHY_0] =
1473e2340276SBjoern A. Zeeb 		rtw89_phy_read32_mask(rtwdev, R_P0_RPL1, B_P0_RPL1_BIAS_MASK);
1474e2340276SBjoern A. Zeeb 	gain->rssi_base[RTW89_PHY_0] =
1475e2340276SBjoern A. Zeeb 		rtw89_phy_read32_mask(rtwdev, R_P1_RPL1, B_P0_RPL1_BIAS_MASK);
1476e2340276SBjoern A. Zeeb }
1477e2340276SBjoern A. Zeeb 
1478e2340276SBjoern A. Zeeb static void rtw8851b_set_channel_bb(struct rtw89_dev *rtwdev, const struct rtw89_chan *chan,
1479e2340276SBjoern A. Zeeb 				    enum rtw89_phy_idx phy_idx)
1480e2340276SBjoern A. Zeeb {
1481e2340276SBjoern A. Zeeb 	u8 band = chan->band_type, chan_idx;
1482e2340276SBjoern A. Zeeb 	bool cck_en = chan->channel <= 14;
1483e2340276SBjoern A. Zeeb 	u8 pri_ch_idx = chan->pri_ch_idx;
1484e2340276SBjoern A. Zeeb 
1485e2340276SBjoern A. Zeeb 	if (cck_en)
1486e2340276SBjoern A. Zeeb 		rtw8851b_ctrl_sco_cck(rtwdev,  chan->primary_channel);
1487e2340276SBjoern A. Zeeb 
1488e2340276SBjoern A. Zeeb 	rtw8851b_ctrl_ch(rtwdev, chan, phy_idx);
1489e2340276SBjoern A. Zeeb 	rtw8851b_ctrl_bw(rtwdev, pri_ch_idx, chan->band_width, phy_idx);
1490e2340276SBjoern A. Zeeb 	rtw8851b_ctrl_cck_en(rtwdev, cck_en);
1491e2340276SBjoern A. Zeeb 	rtw8851b_set_nbi_tone_idx(rtwdev, chan);
1492e2340276SBjoern A. Zeeb 	rtw8851b_set_csi_tone_idx(rtwdev, chan, phy_idx);
1493e2340276SBjoern A. Zeeb 
1494e2340276SBjoern A. Zeeb 	if (chan->band_type == RTW89_BAND_5G) {
1495e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_BT_SHARE_V1,
1496e2340276SBjoern A. Zeeb 				       B_PATH0_BT_SHARE_V1, 0x0);
1497e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG_PATH_V1,
1498e2340276SBjoern A. Zeeb 				       B_PATH0_BTG_PATH_V1, 0x0);
1499e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_BT_SHARE, 0x0);
1500e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_BT_SEG0, 0x0);
1501e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_BT_DYN_DC_EST_EN_V1,
1502e2340276SBjoern A. Zeeb 				       B_BT_DYN_DC_EST_EN_MSK, 0x0);
1503e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_GNT_BT_WGT_EN, B_GNT_BT_WGT_EN, 0x0);
1504e2340276SBjoern A. Zeeb 	}
1505e2340276SBjoern A. Zeeb 
1506e2340276SBjoern A. Zeeb 	chan_idx = rtw89_encode_chan_idx(rtwdev, chan->primary_channel, band);
1507e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_MAC_PIN_SEL, B_CH_IDX_SEG0, chan_idx);
1508e2340276SBjoern A. Zeeb 	rtw8851b_5m_mask(rtwdev, chan, phy_idx);
1509e2340276SBjoern A. Zeeb 	rtw8851b_set_cfr(rtwdev, chan);
1510e2340276SBjoern A. Zeeb 	rtw8851b_bb_reset_all(rtwdev, phy_idx);
1511e2340276SBjoern A. Zeeb }
1512e2340276SBjoern A. Zeeb 
1513e2340276SBjoern A. Zeeb static void rtw8851b_set_channel(struct rtw89_dev *rtwdev,
1514e2340276SBjoern A. Zeeb 				 const struct rtw89_chan *chan,
1515e2340276SBjoern A. Zeeb 				 enum rtw89_mac_idx mac_idx,
1516e2340276SBjoern A. Zeeb 				 enum rtw89_phy_idx phy_idx)
1517e2340276SBjoern A. Zeeb {
1518e2340276SBjoern A. Zeeb 	rtw8851b_set_channel_mac(rtwdev, chan, mac_idx);
1519e2340276SBjoern A. Zeeb 	rtw8851b_set_channel_bb(rtwdev, chan, phy_idx);
1520e2340276SBjoern A. Zeeb 	rtw8851b_set_channel_rf(rtwdev, chan, phy_idx);
1521e2340276SBjoern A. Zeeb }
1522e2340276SBjoern A. Zeeb 
1523e2340276SBjoern A. Zeeb static void rtw8851b_tssi_cont_en(struct rtw89_dev *rtwdev, bool en,
1524e2340276SBjoern A. Zeeb 				  enum rtw89_rf_path path)
1525e2340276SBjoern A. Zeeb {
1526e2340276SBjoern A. Zeeb 	if (en) {
1527e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON, 0x0);
1528e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN, 0x0);
1529e2340276SBjoern A. Zeeb 	} else {
1530e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON, 0x1);
1531e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN, 0x1);
1532e2340276SBjoern A. Zeeb 	}
1533e2340276SBjoern A. Zeeb }
1534e2340276SBjoern A. Zeeb 
1535e2340276SBjoern A. Zeeb static void rtw8851b_tssi_cont_en_phyidx(struct rtw89_dev *rtwdev, bool en,
1536e2340276SBjoern A. Zeeb 					 u8 phy_idx)
1537e2340276SBjoern A. Zeeb {
1538e2340276SBjoern A. Zeeb 	rtw8851b_tssi_cont_en(rtwdev, en, RF_PATH_A);
1539e2340276SBjoern A. Zeeb }
1540e2340276SBjoern A. Zeeb 
1541e2340276SBjoern A. Zeeb static void rtw8851b_adc_en(struct rtw89_dev *rtwdev, bool en)
1542e2340276SBjoern A. Zeeb {
1543e2340276SBjoern A. Zeeb 	if (en)
1544e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST, 0x0);
1545e2340276SBjoern A. Zeeb 	else
1546e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST, 0xf);
1547e2340276SBjoern A. Zeeb }
1548e2340276SBjoern A. Zeeb 
1549e2340276SBjoern A. Zeeb static void rtw8851b_set_channel_help(struct rtw89_dev *rtwdev, bool enter,
1550e2340276SBjoern A. Zeeb 				      struct rtw89_channel_help_params *p,
1551e2340276SBjoern A. Zeeb 				      const struct rtw89_chan *chan,
1552e2340276SBjoern A. Zeeb 				      enum rtw89_mac_idx mac_idx,
1553e2340276SBjoern A. Zeeb 				      enum rtw89_phy_idx phy_idx)
1554e2340276SBjoern A. Zeeb {
1555e2340276SBjoern A. Zeeb 	if (enter) {
1556e2340276SBjoern A. Zeeb 		rtw89_chip_stop_sch_tx(rtwdev, RTW89_MAC_0, &p->tx_en, RTW89_SCH_TX_SEL_ALL);
1557e2340276SBjoern A. Zeeb 		rtw89_mac_cfg_ppdu_status(rtwdev, RTW89_MAC_0, false);
1558e2340276SBjoern A. Zeeb 		rtw8851b_tssi_cont_en_phyidx(rtwdev, false, RTW89_PHY_0);
1559e2340276SBjoern A. Zeeb 		rtw8851b_adc_en(rtwdev, false);
1560e2340276SBjoern A. Zeeb 		fsleep(40);
1561e2340276SBjoern A. Zeeb 		rtw8851b_bb_reset_en(rtwdev, chan->band_type, phy_idx, false);
1562e2340276SBjoern A. Zeeb 	} else {
1563e2340276SBjoern A. Zeeb 		rtw89_mac_cfg_ppdu_status(rtwdev, RTW89_MAC_0, true);
1564e2340276SBjoern A. Zeeb 		rtw8851b_adc_en(rtwdev, true);
1565e2340276SBjoern A. Zeeb 		rtw8851b_tssi_cont_en_phyidx(rtwdev, true, RTW89_PHY_0);
1566e2340276SBjoern A. Zeeb 		rtw8851b_bb_reset_en(rtwdev, chan->band_type, phy_idx, true);
1567e2340276SBjoern A. Zeeb 		rtw89_chip_resume_sch_tx(rtwdev, RTW89_MAC_0, p->tx_en);
1568e2340276SBjoern A. Zeeb 	}
1569e2340276SBjoern A. Zeeb }
1570e2340276SBjoern A. Zeeb 
1571e2340276SBjoern A. Zeeb static void rtw8851b_rfk_init(struct rtw89_dev *rtwdev)
1572e2340276SBjoern A. Zeeb {
1573e2340276SBjoern A. Zeeb 	rtwdev->is_tssi_mode[RF_PATH_A] = false;
1574e2340276SBjoern A. Zeeb 	rtwdev->is_tssi_mode[RF_PATH_B] = false;
1575e2340276SBjoern A. Zeeb 	rtw8851b_lck_init(rtwdev);
1576e2340276SBjoern A. Zeeb 
1577e2340276SBjoern A. Zeeb 	rtw8851b_dpk_init(rtwdev);
1578e2340276SBjoern A. Zeeb 	rtw8851b_aack(rtwdev);
1579e2340276SBjoern A. Zeeb 	rtw8851b_rck(rtwdev);
1580e2340276SBjoern A. Zeeb 	rtw8851b_dack(rtwdev);
1581e2340276SBjoern A. Zeeb 	rtw8851b_rx_dck(rtwdev, RTW89_PHY_0);
1582e2340276SBjoern A. Zeeb }
1583e2340276SBjoern A. Zeeb 
1584e2340276SBjoern A. Zeeb static void rtw8851b_rfk_channel(struct rtw89_dev *rtwdev)
1585e2340276SBjoern A. Zeeb {
1586e2340276SBjoern A. Zeeb 	enum rtw89_phy_idx phy_idx = RTW89_PHY_0;
1587e2340276SBjoern A. Zeeb 
1588e2340276SBjoern A. Zeeb 	rtw8851b_rx_dck(rtwdev, phy_idx);
1589e2340276SBjoern A. Zeeb 	rtw8851b_iqk(rtwdev, phy_idx);
1590e2340276SBjoern A. Zeeb 	rtw8851b_tssi(rtwdev, phy_idx, true);
1591e2340276SBjoern A. Zeeb 	rtw8851b_dpk(rtwdev, phy_idx);
1592e2340276SBjoern A. Zeeb }
1593e2340276SBjoern A. Zeeb 
1594e2340276SBjoern A. Zeeb static void rtw8851b_rfk_band_changed(struct rtw89_dev *rtwdev,
1595e2340276SBjoern A. Zeeb 				      enum rtw89_phy_idx phy_idx)
1596e2340276SBjoern A. Zeeb {
1597e2340276SBjoern A. Zeeb 	rtw8851b_tssi_scan(rtwdev, phy_idx);
1598e2340276SBjoern A. Zeeb }
1599e2340276SBjoern A. Zeeb 
1600e2340276SBjoern A. Zeeb static void rtw8851b_rfk_scan(struct rtw89_dev *rtwdev, bool start)
1601e2340276SBjoern A. Zeeb {
1602e2340276SBjoern A. Zeeb 	rtw8851b_wifi_scan_notify(rtwdev, start, RTW89_PHY_0);
1603e2340276SBjoern A. Zeeb }
1604e2340276SBjoern A. Zeeb 
1605e2340276SBjoern A. Zeeb static void rtw8851b_rfk_track(struct rtw89_dev *rtwdev)
1606e2340276SBjoern A. Zeeb {
1607e2340276SBjoern A. Zeeb 	rtw8851b_dpk_track(rtwdev);
1608e2340276SBjoern A. Zeeb 	rtw8851b_lck_track(rtwdev);
1609e2340276SBjoern A. Zeeb }
1610e2340276SBjoern A. Zeeb 
1611e2340276SBjoern A. Zeeb static u32 rtw8851b_bb_cal_txpwr_ref(struct rtw89_dev *rtwdev,
1612e2340276SBjoern A. Zeeb 				     enum rtw89_phy_idx phy_idx, s16 ref)
1613e2340276SBjoern A. Zeeb {
1614e2340276SBjoern A. Zeeb 	const u16 tssi_16dbm_cw = 0x12c;
1615e2340276SBjoern A. Zeeb 	const u8 base_cw_0db = 0x27;
1616e2340276SBjoern A. Zeeb 	const s8 ofst_int = 0;
1617e2340276SBjoern A. Zeeb 	s16 pwr_s10_3;
1618e2340276SBjoern A. Zeeb 	s16 rf_pwr_cw;
1619e2340276SBjoern A. Zeeb 	u16 bb_pwr_cw;
1620e2340276SBjoern A. Zeeb 	u32 pwr_cw;
1621e2340276SBjoern A. Zeeb 	u32 tssi_ofst_cw;
1622e2340276SBjoern A. Zeeb 
1623e2340276SBjoern A. Zeeb 	pwr_s10_3 = (ref << 1) + (s16)(ofst_int) + (s16)(base_cw_0db << 3);
1624e2340276SBjoern A. Zeeb 	bb_pwr_cw = u16_get_bits(pwr_s10_3, GENMASK(2, 0));
1625e2340276SBjoern A. Zeeb 	rf_pwr_cw = u16_get_bits(pwr_s10_3, GENMASK(8, 3));
1626e2340276SBjoern A. Zeeb 	rf_pwr_cw = clamp_t(s16, rf_pwr_cw, 15, 63);
1627e2340276SBjoern A. Zeeb 	pwr_cw = (rf_pwr_cw << 3) | bb_pwr_cw;
1628e2340276SBjoern A. Zeeb 
1629e2340276SBjoern A. Zeeb 	tssi_ofst_cw = (u32)((s16)tssi_16dbm_cw + (ref << 1) - (16 << 3));
1630e2340276SBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
1631e2340276SBjoern A. Zeeb 		    "[TXPWR] tssi_ofst_cw=%d rf_cw=0x%x bb_cw=0x%x\n",
1632e2340276SBjoern A. Zeeb 		    tssi_ofst_cw, rf_pwr_cw, bb_pwr_cw);
1633e2340276SBjoern A. Zeeb 
1634e2340276SBjoern A. Zeeb 	return u32_encode_bits(tssi_ofst_cw, B_DPD_TSSI_CW) |
1635e2340276SBjoern A. Zeeb 	       u32_encode_bits(pwr_cw, B_DPD_PWR_CW) |
1636e2340276SBjoern A. Zeeb 	       u32_encode_bits(ref, B_DPD_REF);
1637e2340276SBjoern A. Zeeb }
1638e2340276SBjoern A. Zeeb 
1639e2340276SBjoern A. Zeeb static void rtw8851b_set_txpwr_ref(struct rtw89_dev *rtwdev,
1640e2340276SBjoern A. Zeeb 				   enum rtw89_phy_idx phy_idx)
1641e2340276SBjoern A. Zeeb {
1642e2340276SBjoern A. Zeeb 	static const u32 addr[RF_PATH_NUM_8851B] = {0x5800};
1643e2340276SBjoern A. Zeeb 	const u32 mask = B_DPD_TSSI_CW | B_DPD_PWR_CW | B_DPD_REF;
1644e2340276SBjoern A. Zeeb 	const u8 ofst_ofdm = 0x4;
1645e2340276SBjoern A. Zeeb 	const u8 ofst_cck = 0x8;
1646e2340276SBjoern A. Zeeb 	const s16 ref_ofdm = 0;
1647e2340276SBjoern A. Zeeb 	const s16 ref_cck = 0;
1648e2340276SBjoern A. Zeeb 	u32 val;
1649e2340276SBjoern A. Zeeb 	u8 i;
1650e2340276SBjoern A. Zeeb 
1651e2340276SBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set txpwr reference\n");
1652e2340276SBjoern A. Zeeb 
1653e2340276SBjoern A. Zeeb 	rtw89_mac_txpwr_write32_mask(rtwdev, phy_idx, R_AX_PWR_RATE_CTRL,
1654e2340276SBjoern A. Zeeb 				     B_AX_PWR_REF, 0x0);
1655e2340276SBjoern A. Zeeb 
1656e2340276SBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb ofdm txpwr ref\n");
1657e2340276SBjoern A. Zeeb 	val = rtw8851b_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_ofdm);
1658e2340276SBjoern A. Zeeb 
1659e2340276SBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8851B; i++)
1660e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_ofdm, mask, val,
1661e2340276SBjoern A. Zeeb 				      phy_idx);
1662e2340276SBjoern A. Zeeb 
1663e2340276SBjoern A. Zeeb 	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb cck txpwr ref\n");
1664e2340276SBjoern A. Zeeb 	val = rtw8851b_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_cck);
1665e2340276SBjoern A. Zeeb 
1666e2340276SBjoern A. Zeeb 	for (i = 0; i < RF_PATH_NUM_8851B; i++)
1667e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_cck, mask, val,
1668e2340276SBjoern A. Zeeb 				      phy_idx);
1669e2340276SBjoern A. Zeeb }
1670e2340276SBjoern A. Zeeb 
1671e2340276SBjoern A. Zeeb static void rtw8851b_bb_set_tx_shape_dfir(struct rtw89_dev *rtwdev,
1672e2340276SBjoern A. Zeeb 					  const struct rtw89_chan *chan,
1673e2340276SBjoern A. Zeeb 					  u8 tx_shape_idx,
1674e2340276SBjoern A. Zeeb 					  enum rtw89_phy_idx phy_idx)
1675e2340276SBjoern A. Zeeb {
1676e2340276SBjoern A. Zeeb #define __DFIR_CFG_ADDR(i) (R_TXFIR0 + ((i) << 2))
1677e2340276SBjoern A. Zeeb #define __DFIR_CFG_MASK 0xffffffff
1678e2340276SBjoern A. Zeeb #define __DFIR_CFG_NR 8
1679e2340276SBjoern A. Zeeb #if defined(__linux__)
1680e2340276SBjoern A. Zeeb #define __DECL_DFIR_PARAM(_name, _val...) \
1681e2340276SBjoern A. Zeeb 	static const u32 param_ ## _name[] = {_val}; \
1682e2340276SBjoern A. Zeeb 	static_assert(ARRAY_SIZE(param_ ## _name) == __DFIR_CFG_NR)
1683e2340276SBjoern A. Zeeb #elif defined(__FreeBSD__)
1684e2340276SBjoern A. Zeeb #define __DECL_DFIR_PARAM(_name, _val...) \
1685e2340276SBjoern A. Zeeb 	static const u32 param_ ## _name[] = {_val}; \
1686e2340276SBjoern A. Zeeb 	rtw89_static_assert(ARRAY_SIZE(param_ ## _name) == __DFIR_CFG_NR)
1687e2340276SBjoern A. Zeeb #endif
1688e2340276SBjoern A. Zeeb 
1689e2340276SBjoern A. Zeeb 	__DECL_DFIR_PARAM(flat,
1690e2340276SBjoern A. Zeeb 			  0x023D23FF, 0x0029B354, 0x000FC1C8, 0x00FDB053,
1691e2340276SBjoern A. Zeeb 			  0x00F86F9A, 0x06FAEF92, 0x00FE5FCC, 0x00FFDFF5);
1692e2340276SBjoern A. Zeeb 	__DECL_DFIR_PARAM(sharp,
1693e2340276SBjoern A. Zeeb 			  0x023D83FF, 0x002C636A, 0x0013F204, 0x00008090,
1694e2340276SBjoern A. Zeeb 			  0x00F87FB0, 0x06F99F83, 0x00FDBFBA, 0x00003FF5);
1695e2340276SBjoern A. Zeeb 	__DECL_DFIR_PARAM(sharp_14,
1696e2340276SBjoern A. Zeeb 			  0x023B13FF, 0x001C42DE, 0x00FDB0AD, 0x00F60F6E,
1697e2340276SBjoern A. Zeeb 			  0x00FD8F92, 0x0602D011, 0x0001C02C, 0x00FFF00A);
1698e2340276SBjoern A. Zeeb 	u8 ch = chan->channel;
1699e2340276SBjoern A. Zeeb 	const u32 *param;
1700e2340276SBjoern A. Zeeb 	u32 addr;
1701e2340276SBjoern A. Zeeb 	int i;
1702e2340276SBjoern A. Zeeb 
1703e2340276SBjoern A. Zeeb 	if (ch > 14) {
1704e2340276SBjoern A. Zeeb 		rtw89_warn(rtwdev,
1705e2340276SBjoern A. Zeeb 			   "set tx shape dfir by unknown ch: %d on 2G\n", ch);
1706e2340276SBjoern A. Zeeb 		return;
1707e2340276SBjoern A. Zeeb 	}
1708e2340276SBjoern A. Zeeb 
1709e2340276SBjoern A. Zeeb 	if (ch == 14)
1710e2340276SBjoern A. Zeeb 		param = param_sharp_14;
1711e2340276SBjoern A. Zeeb 	else
1712e2340276SBjoern A. Zeeb 		param = tx_shape_idx == 0 ? param_flat : param_sharp;
1713e2340276SBjoern A. Zeeb 
1714e2340276SBjoern A. Zeeb 	for (i = 0; i < __DFIR_CFG_NR; i++) {
1715e2340276SBjoern A. Zeeb 		addr = __DFIR_CFG_ADDR(i);
1716e2340276SBjoern A. Zeeb 		rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
1717e2340276SBjoern A. Zeeb 			    "set tx shape dfir: 0x%x: 0x%x\n", addr, param[i]);
1718e2340276SBjoern A. Zeeb 		rtw89_phy_write32_idx(rtwdev, addr, __DFIR_CFG_MASK, param[i],
1719e2340276SBjoern A. Zeeb 				      phy_idx);
1720e2340276SBjoern A. Zeeb 	}
1721e2340276SBjoern A. Zeeb 
1722e2340276SBjoern A. Zeeb #undef __DECL_DFIR_PARAM
1723e2340276SBjoern A. Zeeb #undef __DFIR_CFG_NR
1724e2340276SBjoern A. Zeeb #undef __DFIR_CFG_MASK
1725e2340276SBjoern A. Zeeb #undef __DECL_CFG_ADDR
1726e2340276SBjoern A. Zeeb }
1727e2340276SBjoern A. Zeeb 
1728e2340276SBjoern A. Zeeb static void rtw8851b_set_tx_shape(struct rtw89_dev *rtwdev,
1729e2340276SBjoern A. Zeeb 				  const struct rtw89_chan *chan,
1730e2340276SBjoern A. Zeeb 				  enum rtw89_phy_idx phy_idx)
1731e2340276SBjoern A. Zeeb {
1732*6d67aabdSBjoern A. Zeeb 	const struct rtw89_rfe_parms *rfe_parms = rtwdev->rfe_parms;
1733e2340276SBjoern A. Zeeb 	u8 band = chan->band_type;
1734e2340276SBjoern A. Zeeb 	u8 regd = rtw89_regd_get(rtwdev, band);
1735*6d67aabdSBjoern A. Zeeb 	u8 tx_shape_cck = (*rfe_parms->tx_shape.lmt)[band][RTW89_RS_CCK][regd];
1736*6d67aabdSBjoern A. Zeeb 	u8 tx_shape_ofdm = (*rfe_parms->tx_shape.lmt)[band][RTW89_RS_OFDM][regd];
1737e2340276SBjoern A. Zeeb 
1738e2340276SBjoern A. Zeeb 	if (band == RTW89_BAND_2G)
1739e2340276SBjoern A. Zeeb 		rtw8851b_bb_set_tx_shape_dfir(rtwdev, chan, tx_shape_cck, phy_idx);
1740e2340276SBjoern A. Zeeb 
1741e2340276SBjoern A. Zeeb 	rtw89_phy_write32_mask(rtwdev, R_DCFO_OPT, B_TXSHAPE_TRIANGULAR_CFG,
1742e2340276SBjoern A. Zeeb 			       tx_shape_ofdm);
1743e2340276SBjoern A. Zeeb }
1744e2340276SBjoern A. Zeeb 
1745e2340276SBjoern A. Zeeb static void rtw8851b_set_txpwr(struct rtw89_dev *rtwdev,
1746e2340276SBjoern A. Zeeb 			       const struct rtw89_chan *chan,
1747e2340276SBjoern A. Zeeb 			       enum rtw89_phy_idx phy_idx)
1748e2340276SBjoern A. Zeeb {
1749e2340276SBjoern A. Zeeb 	rtw89_phy_set_txpwr_byrate(rtwdev, chan, phy_idx);
1750e2340276SBjoern A. Zeeb 	rtw89_phy_set_txpwr_offset(rtwdev, chan, phy_idx);
1751e2340276SBjoern A. Zeeb 	rtw8851b_set_tx_shape(rtwdev, chan, phy_idx);
1752e2340276SBjoern A. Zeeb 	rtw89_phy_set_txpwr_limit(rtwdev, chan, phy_idx);
1753e2340276SBjoern A. Zeeb 	rtw89_phy_set_txpwr_limit_ru(rtwdev, chan, phy_idx);
1754e2340276SBjoern A. Zeeb }
1755e2340276SBjoern A. Zeeb 
1756e2340276SBjoern A. Zeeb static void rtw8851b_set_txpwr_ctrl(struct rtw89_dev *rtwdev,
1757e2340276SBjoern A. Zeeb 				    enum rtw89_phy_idx phy_idx)
1758e2340276SBjoern A. Zeeb {
1759e2340276SBjoern A. Zeeb 	rtw8851b_set_txpwr_ref(rtwdev, phy_idx);
1760e2340276SBjoern A. Zeeb }
1761e2340276SBjoern A. Zeeb 
1762e2340276SBjoern A. Zeeb static
1763e2340276SBjoern A. Zeeb void rtw8851b_set_txpwr_ul_tb_offset(struct rtw89_dev *rtwdev,
1764e2340276SBjoern A. Zeeb 				     s8 pw_ofst, enum rtw89_mac_idx mac_idx)
1765e2340276SBjoern A. Zeeb {
1766e2340276SBjoern A. Zeeb 	u32 reg;
1767e2340276SBjoern A. Zeeb 
1768e2340276SBjoern A. Zeeb 	if (pw_ofst < -16 || pw_ofst > 15) {
1769e2340276SBjoern A. Zeeb 		rtw89_warn(rtwdev, "[ULTB] Err pwr_offset=%d\n", pw_ofst);
1770e2340276SBjoern A. Zeeb 		return;
1771e2340276SBjoern A. Zeeb 	}
1772e2340276SBjoern A. Zeeb 
1773*6d67aabdSBjoern A. Zeeb 	reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_CTRL, mac_idx);
1774e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, reg, B_AX_PWR_UL_TB_CTRL_EN);
1775e2340276SBjoern A. Zeeb 
1776*6d67aabdSBjoern A. Zeeb 	reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_1T, mac_idx);
1777e2340276SBjoern A. Zeeb 	rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_1T_MASK, pw_ofst);
1778e2340276SBjoern A. Zeeb 
1779e2340276SBjoern A. Zeeb 	pw_ofst = max_t(s8, pw_ofst - 3, -16);
1780*6d67aabdSBjoern A. Zeeb 	reg = rtw89_mac_reg_by_idx(rtwdev, R_AX_PWR_UL_TB_2T, mac_idx);
1781e2340276SBjoern A. Zeeb 	rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_2T_MASK, pw_ofst);
1782e2340276SBjoern A. Zeeb }
1783e2340276SBjoern A. Zeeb 
1784e2340276SBjoern A. Zeeb static int
1785e2340276SBjoern A. Zeeb rtw8851b_init_txpwr_unit(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx)
1786e2340276SBjoern A. Zeeb {
1787e2340276SBjoern A. Zeeb 	int ret;
1788e2340276SBjoern A. Zeeb 
1789e2340276SBjoern A. Zeeb 	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL2, 0x07763333);
1790e2340276SBjoern A. Zeeb 	if (ret)
1791e2340276SBjoern A. Zeeb 		return ret;
1792e2340276SBjoern A. Zeeb 
1793e2340276SBjoern A. Zeeb 	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_COEXT_CTRL, 0x01ebf000);
1794e2340276SBjoern A. Zeeb 	if (ret)
1795e2340276SBjoern A. Zeeb 		return ret;
1796e2340276SBjoern A. Zeeb 
1797e2340276SBjoern A. Zeeb 	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL0, 0x0002f8ff);
1798e2340276SBjoern A. Zeeb 	if (ret)
1799e2340276SBjoern A. Zeeb 		return ret;
1800e2340276SBjoern A. Zeeb 
1801e2340276SBjoern A. Zeeb 	rtw8851b_set_txpwr_ul_tb_offset(rtwdev, 0, phy_idx == RTW89_PHY_1 ?
1802e2340276SBjoern A. Zeeb 						   RTW89_MAC_1 : RTW89_MAC_0);
1803e2340276SBjoern A. Zeeb 
1804e2340276SBjoern A. Zeeb 	return 0;
1805e2340276SBjoern A. Zeeb }
1806e2340276SBjoern A. Zeeb 
1807*6d67aabdSBjoern A. Zeeb static void rtw8851b_ctrl_nbtg_bt_tx(struct rtw89_dev *rtwdev, bool en,
1808*6d67aabdSBjoern A. Zeeb 				     enum rtw89_phy_idx phy_idx)
1809e2340276SBjoern A. Zeeb {
1810e2340276SBjoern A. Zeeb 	const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0);
1811e2340276SBjoern A. Zeeb 
1812*6d67aabdSBjoern A. Zeeb 	rtw89_phy_write_reg3_tbl(rtwdev, en ? &rtw8851b_btc_preagc_en_defs_tbl :
1813e2340276SBjoern A. Zeeb 						 &rtw8851b_btc_preagc_dis_defs_tbl);
1814e2340276SBjoern A. Zeeb 
1815*6d67aabdSBjoern A. Zeeb 	if (!en) {
1816e2340276SBjoern A. Zeeb 		if (chan->band_type == RTW89_BAND_2G) {
1817e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_LNA6_OP1DB_V1,
1818e2340276SBjoern A. Zeeb 					       B_PATH0_G_LNA6_OP1DB_V1, 0x20);
1819e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_TIA0_LNA6_OP1DB_V1,
1820e2340276SBjoern A. Zeeb 					       B_PATH0_G_TIA0_LNA6_OP1DB_V1, 0x30);
1821e2340276SBjoern A. Zeeb 		} else {
1822e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_LNA6_OP1DB_V1,
1823e2340276SBjoern A. Zeeb 					       B_PATH0_G_LNA6_OP1DB_V1, 0x1a);
1824e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_TIA0_LNA6_OP1DB_V1,
1825e2340276SBjoern A. Zeeb 					       B_PATH0_G_TIA0_LNA6_OP1DB_V1, 0x2a);
1826e2340276SBjoern A. Zeeb 		}
1827e2340276SBjoern A. Zeeb 	}
1828e2340276SBjoern A. Zeeb }
1829e2340276SBjoern A. Zeeb 
1830*6d67aabdSBjoern A. Zeeb static void rtw8851b_ctrl_btg_bt_rx(struct rtw89_dev *rtwdev, bool en,
1831*6d67aabdSBjoern A. Zeeb 				    enum rtw89_phy_idx phy_idx)
1832e2340276SBjoern A. Zeeb {
1833e2340276SBjoern A. Zeeb 	const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0);
1834e2340276SBjoern A. Zeeb 
1835*6d67aabdSBjoern A. Zeeb 	if (en) {
1836e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_BT_SHARE_V1,
1837e2340276SBjoern A. Zeeb 				       B_PATH0_BT_SHARE_V1, 0x1);
1838e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG_PATH_V1,
1839e2340276SBjoern A. Zeeb 				       B_PATH0_BTG_PATH_V1, 0x1);
1840e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_G_LNA6_OP1DB_V1,
1841e2340276SBjoern A. Zeeb 				       B_PATH0_G_LNA6_OP1DB_V1, 0x20);
1842e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_G_TIA0_LNA6_OP1DB_V1,
1843e2340276SBjoern A. Zeeb 				       B_PATH0_G_TIA0_LNA6_OP1DB_V1, 0x30);
1844e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0x0);
1845e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_BT_SHARE, 0x1);
1846e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_BT_SEG0, 0x1);
1847e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_BT_DYN_DC_EST_EN_V1,
1848e2340276SBjoern A. Zeeb 				       B_BT_DYN_DC_EST_EN_MSK, 0x1);
1849e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_GNT_BT_WGT_EN, B_GNT_BT_WGT_EN, 0x1);
1850e2340276SBjoern A. Zeeb 	} else {
1851e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_BT_SHARE_V1,
1852e2340276SBjoern A. Zeeb 				       B_PATH0_BT_SHARE_V1, 0x0);
1853e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG_PATH_V1,
1854e2340276SBjoern A. Zeeb 				       B_PATH0_BTG_PATH_V1, 0x0);
1855e2340276SBjoern A. Zeeb 		if (chan->band_type == RTW89_BAND_2G) {
1856e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_LNA6_OP1DB_V1,
1857e2340276SBjoern A. Zeeb 					       B_PATH0_G_LNA6_OP1DB_V1, 0x80);
1858e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_TIA0_LNA6_OP1DB_V1,
1859e2340276SBjoern A. Zeeb 					       B_PATH0_G_TIA0_LNA6_OP1DB_V1, 0x80);
1860e2340276SBjoern A. Zeeb 		} else {
1861e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_LNA6_OP1DB_V1,
1862e2340276SBjoern A. Zeeb 					       B_PATH0_G_LNA6_OP1DB_V1, 0x1a);
1863e2340276SBjoern A. Zeeb 			rtw89_phy_write32_mask(rtwdev, R_PATH0_G_TIA0_LNA6_OP1DB_V1,
1864e2340276SBjoern A. Zeeb 					       B_PATH0_G_TIA0_LNA6_OP1DB_V1, 0x2a);
1865e2340276SBjoern A. Zeeb 		}
1866e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0xc);
1867e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_BT_SHARE, 0x0);
1868e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_BT_SEG0, 0x0);
1869e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_BT_DYN_DC_EST_EN_V1,
1870e2340276SBjoern A. Zeeb 				       B_BT_DYN_DC_EST_EN_MSK, 0x1);
1871e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_GNT_BT_WGT_EN, B_GNT_BT_WGT_EN, 0x0);
1872e2340276SBjoern A. Zeeb 	}
1873e2340276SBjoern A. Zeeb }
1874e2340276SBjoern A. Zeeb 
1875e2340276SBjoern A. Zeeb static void rtw8851b_bb_ctrl_rx_path(struct rtw89_dev *rtwdev,
1876e2340276SBjoern A. Zeeb 				     enum rtw89_rf_path_bit rx_path)
1877e2340276SBjoern A. Zeeb {
1878e2340276SBjoern A. Zeeb 	const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0);
1879e2340276SBjoern A. Zeeb 	u32 rst_mask0;
1880e2340276SBjoern A. Zeeb 
1881e2340276SBjoern A. Zeeb 	if (rx_path == RF_A) {
1882e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_ANT_RX_SEG0, 1);
1883e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_1RCCA_SEG0, 1);
1884e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_1RCCA_SEG1, 1);
1885e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXHT_MCS_LIMIT, B_RXHT_MCS_LIMIT, 0);
1886e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXVHT_MCS_LIMIT, B_RXVHT_MCS_LIMIT, 0);
1887e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_USER_MAX, 4);
1888e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_MAX_NSS, 0);
1889e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHETB_MAX_NSS, 0);
1890e2340276SBjoern A. Zeeb 	}
1891e2340276SBjoern A. Zeeb 
1892e2340276SBjoern A. Zeeb 	rtw8851b_set_gain_offset(rtwdev, chan->subband_type, RTW89_PHY_0);
1893e2340276SBjoern A. Zeeb 
1894e2340276SBjoern A. Zeeb 	rst_mask0 = B_P0_TXPW_RSTB_MANON | B_P0_TXPW_RSTB_TSSI;
1895e2340276SBjoern A. Zeeb 	if (rx_path == RF_A) {
1896e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 1);
1897e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 3);
1898e2340276SBjoern A. Zeeb 	}
1899e2340276SBjoern A. Zeeb }
1900e2340276SBjoern A. Zeeb 
1901e2340276SBjoern A. Zeeb static void rtw8851b_bb_cfg_txrx_path(struct rtw89_dev *rtwdev)
1902e2340276SBjoern A. Zeeb {
1903e2340276SBjoern A. Zeeb 	rtw8851b_bb_ctrl_rx_path(rtwdev, RF_A);
1904e2340276SBjoern A. Zeeb 
1905e2340276SBjoern A. Zeeb 	if (rtwdev->hal.rx_nss == 1) {
1906e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXHT_MCS_LIMIT, B_RXHT_MCS_LIMIT, 0);
1907e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXVHT_MCS_LIMIT, B_RXVHT_MCS_LIMIT, 0);
1908e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_MAX_NSS, 0);
1909e2340276SBjoern A. Zeeb 		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHETB_MAX_NSS, 0);
1910e2340276SBjoern A. Zeeb 	}
1911e2340276SBjoern A. Zeeb 
1912e2340276SBjoern A. Zeeb 	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0x0, RTW89_PHY_0);
1913e2340276SBjoern A. Zeeb }
1914e2340276SBjoern A. Zeeb 
1915e2340276SBjoern A. Zeeb static u8 rtw8851b_get_thermal(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path)
1916e2340276SBjoern A. Zeeb {
1917e2340276SBjoern A. Zeeb 	if (rtwdev->is_tssi_mode[rf_path]) {
1918e2340276SBjoern A. Zeeb 		u32 addr = R_TSSI_THER + (rf_path << 13);
1919e2340276SBjoern A. Zeeb 
1920e2340276SBjoern A. Zeeb 		return rtw89_phy_read32_mask(rtwdev, addr, B_TSSI_THER);
1921e2340276SBjoern A. Zeeb 	}
1922e2340276SBjoern A. Zeeb 
1923e2340276SBjoern A. Zeeb 	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1);
1924e2340276SBjoern A. Zeeb 	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x0);
1925e2340276SBjoern A. Zeeb 	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1);
1926e2340276SBjoern A. Zeeb 
1927e2340276SBjoern A. Zeeb 	fsleep(200);
1928e2340276SBjoern A. Zeeb 
1929e2340276SBjoern A. Zeeb 	return rtw89_read_rf(rtwdev, rf_path, RR_TM, RR_TM_VAL);
1930e2340276SBjoern A. Zeeb }
1931e2340276SBjoern A. Zeeb 
1932e2340276SBjoern A. Zeeb static void rtw8851b_btc_set_rfe(struct rtw89_dev *rtwdev)
1933e2340276SBjoern A. Zeeb {
1934*6d67aabdSBjoern A. Zeeb 	const struct rtw89_btc_ver *ver = rtwdev->btc.ver;
1935*6d67aabdSBjoern A. Zeeb 	union rtw89_btc_module_info *md = &rtwdev->btc.mdinfo;
1936e2340276SBjoern A. Zeeb 
1937*6d67aabdSBjoern A. Zeeb 	if  (ver->fcxinit == 7) {
1938*6d67aabdSBjoern A. Zeeb 		md->md_v7.rfe_type = rtwdev->efuse.rfe_type;
1939*6d67aabdSBjoern A. Zeeb 		md->md_v7.kt_ver = rtwdev->hal.cv;
1940*6d67aabdSBjoern A. Zeeb 		md->md_v7.bt_solo = 0;
1941*6d67aabdSBjoern A. Zeeb 		md->md_v7.switch_type = BTC_SWITCH_INTERNAL;
1942*6d67aabdSBjoern A. Zeeb 		md->md_v7.ant.isolation = 10;
1943*6d67aabdSBjoern A. Zeeb 		md->md_v7.kt_ver_adie = rtwdev->hal.acv;
1944e2340276SBjoern A. Zeeb 
1945*6d67aabdSBjoern A. Zeeb 		if (md->md_v7.rfe_type == 0)
1946e2340276SBjoern A. Zeeb 			return;
1947e2340276SBjoern A. Zeeb 
1948e2340276SBjoern A. Zeeb 		/* rfe_type 3*n+1: 1-Ant(shared),
1949e2340276SBjoern A. Zeeb 		 *	    3*n+2: 2-Ant+Div(non-shared),
1950e2340276SBjoern A. Zeeb 		 *	    3*n+3: 2-Ant+no-Div(non-shared)
1951e2340276SBjoern A. Zeeb 		 */
1952*6d67aabdSBjoern A. Zeeb 		md->md_v7.ant.num = (md->md_v7.rfe_type % 3 == 1) ? 1 : 2;
1953e2340276SBjoern A. Zeeb 		/* WL-1ss at S0, btg at s0 (On 1 WL RF) */
1954*6d67aabdSBjoern A. Zeeb 		md->md_v7.ant.single_pos = RF_PATH_A;
1955*6d67aabdSBjoern A. Zeeb 		md->md_v7.ant.btg_pos = RF_PATH_A;
1956*6d67aabdSBjoern A. Zeeb 		md->md_v7.ant.stream_cnt = 1;
1957e2340276SBjoern A. Zeeb 
1958*6d67aabdSBjoern A. Zeeb 		if (md->md_v7.ant.num == 1) {
1959*6d67aabdSBjoern A. Zeeb 			md->md_v7.ant.type = BTC_ANT_SHARED;
1960*6d67aabdSBjoern A. Zeeb 			md->md_v7.bt_pos = BTC_BT_BTG;
1961*6d67aabdSBjoern A. Zeeb 			md->md_v7.wa_type = 1;
1962*6d67aabdSBjoern A. Zeeb 			md->md_v7.ant.diversity = 0;
1963e2340276SBjoern A. Zeeb 		} else { /* ant.num == 2 */
1964*6d67aabdSBjoern A. Zeeb 			md->md_v7.ant.type = BTC_ANT_DEDICATED;
1965*6d67aabdSBjoern A. Zeeb 			md->md_v7.bt_pos = BTC_BT_ALONE;
1966*6d67aabdSBjoern A. Zeeb 			md->md_v7.switch_type = BTC_SWITCH_EXTERNAL;
1967*6d67aabdSBjoern A. Zeeb 			md->md_v7.wa_type = 0;
1968*6d67aabdSBjoern A. Zeeb 			if (md->md_v7.rfe_type % 3 == 2)
1969*6d67aabdSBjoern A. Zeeb 				md->md_v7.ant.diversity = 1;
1970*6d67aabdSBjoern A. Zeeb 		}
1971*6d67aabdSBjoern A. Zeeb 		rtwdev->btc.btg_pos = md->md_v7.ant.btg_pos;
1972*6d67aabdSBjoern A. Zeeb 		rtwdev->btc.ant_type = md->md_v7.ant.type;
1973*6d67aabdSBjoern A. Zeeb 	} else {
1974*6d67aabdSBjoern A. Zeeb 		md->md.rfe_type = rtwdev->efuse.rfe_type;
1975*6d67aabdSBjoern A. Zeeb 		md->md.cv = rtwdev->hal.cv;
1976*6d67aabdSBjoern A. Zeeb 		md->md.bt_solo = 0;
1977*6d67aabdSBjoern A. Zeeb 		md->md.switch_type = BTC_SWITCH_INTERNAL;
1978*6d67aabdSBjoern A. Zeeb 		md->md.ant.isolation = 10;
1979*6d67aabdSBjoern A. Zeeb 		md->md.kt_ver_adie = rtwdev->hal.acv;
1980*6d67aabdSBjoern A. Zeeb 
1981*6d67aabdSBjoern A. Zeeb 		if (md->md.rfe_type == 0)
1982*6d67aabdSBjoern A. Zeeb 			return;
1983*6d67aabdSBjoern A. Zeeb 
1984*6d67aabdSBjoern A. Zeeb 		/* rfe_type 3*n+1: 1-Ant(shared),
1985*6d67aabdSBjoern A. Zeeb 		 *	    3*n+2: 2-Ant+Div(non-shared),
1986*6d67aabdSBjoern A. Zeeb 		 *	    3*n+3: 2-Ant+no-Div(non-shared)
1987*6d67aabdSBjoern A. Zeeb 		 */
1988*6d67aabdSBjoern A. Zeeb 		md->md.ant.num = (md->md.rfe_type % 3 == 1) ? 1 : 2;
1989*6d67aabdSBjoern A. Zeeb 		/* WL-1ss at S0, btg at s0 (On 1 WL RF) */
1990*6d67aabdSBjoern A. Zeeb 		md->md.ant.single_pos = RF_PATH_A;
1991*6d67aabdSBjoern A. Zeeb 		md->md.ant.btg_pos = RF_PATH_A;
1992*6d67aabdSBjoern A. Zeeb 		md->md.ant.stream_cnt = 1;
1993*6d67aabdSBjoern A. Zeeb 
1994*6d67aabdSBjoern A. Zeeb 		if (md->md.ant.num == 1) {
1995*6d67aabdSBjoern A. Zeeb 			md->md.ant.type = BTC_ANT_SHARED;
1996*6d67aabdSBjoern A. Zeeb 			md->md.bt_pos = BTC_BT_BTG;
1997*6d67aabdSBjoern A. Zeeb 			md->md.wa_type = 1;
1998*6d67aabdSBjoern A. Zeeb 			md->md.ant.diversity = 0;
1999*6d67aabdSBjoern A. Zeeb 		} else { /* ant.num == 2 */
2000*6d67aabdSBjoern A. Zeeb 			md->md.ant.type = BTC_ANT_DEDICATED;
2001*6d67aabdSBjoern A. Zeeb 			md->md.bt_pos = BTC_BT_ALONE;
2002*6d67aabdSBjoern A. Zeeb 			md->md.switch_type = BTC_SWITCH_EXTERNAL;
2003*6d67aabdSBjoern A. Zeeb 			md->md.wa_type = 0;
2004*6d67aabdSBjoern A. Zeeb 			if (md->md.rfe_type % 3 == 2)
2005*6d67aabdSBjoern A. Zeeb 				md->md.ant.diversity = 1;
2006*6d67aabdSBjoern A. Zeeb 		}
2007*6d67aabdSBjoern A. Zeeb 		rtwdev->btc.btg_pos = md->md.ant.btg_pos;
2008*6d67aabdSBjoern A. Zeeb 		rtwdev->btc.ant_type = md->md.ant.type;
2009e2340276SBjoern A. Zeeb 	}
2010e2340276SBjoern A. Zeeb }
2011e2340276SBjoern A. Zeeb 
2012e2340276SBjoern A. Zeeb static
2013e2340276SBjoern A. Zeeb void rtw8851b_set_trx_mask(struct rtw89_dev *rtwdev, u8 path, u8 group, u32 val)
2014e2340276SBjoern A. Zeeb {
2015e2340276SBjoern A. Zeeb 	if (group > BTC_BT_SS_GROUP)
2016e2340276SBjoern A. Zeeb 		group--; /* Tx-group=1, Rx-group=2 */
2017e2340276SBjoern A. Zeeb 
2018*6d67aabdSBjoern A. Zeeb 	if (rtwdev->btc.ant_type == BTC_ANT_SHARED) /* 1-Ant */
2019e2340276SBjoern A. Zeeb 		group += 3;
2020e2340276SBjoern A. Zeeb 
2021e2340276SBjoern A. Zeeb 	rtw89_write_rf(rtwdev, path, RR_LUTWA, RFREG_MASK, group);
2022e2340276SBjoern A. Zeeb 	rtw89_write_rf(rtwdev, path, RR_LUTWD0, RFREG_MASK, val);
2023e2340276SBjoern A. Zeeb }
2024e2340276SBjoern A. Zeeb 
2025e2340276SBjoern A. Zeeb static void rtw8851b_btc_init_cfg(struct rtw89_dev *rtwdev)
2026e2340276SBjoern A. Zeeb {
2027e2340276SBjoern A. Zeeb 	static const struct rtw89_mac_ax_coex coex_params = {
2028e2340276SBjoern A. Zeeb 		.pta_mode = RTW89_MAC_AX_COEX_RTK_MODE,
2029e2340276SBjoern A. Zeeb 		.direction = RTW89_MAC_AX_COEX_INNER,
2030e2340276SBjoern A. Zeeb 	};
2031e2340276SBjoern A. Zeeb 	const struct rtw89_chip_info *chip = rtwdev->chip;
2032e2340276SBjoern A. Zeeb 	struct rtw89_btc *btc = &rtwdev->btc;
2033*6d67aabdSBjoern A. Zeeb 	union rtw89_btc_module_info *md = &btc->mdinfo;
2034*6d67aabdSBjoern A. Zeeb 	const struct rtw89_btc_ver *ver = btc->ver;
2035*6d67aabdSBjoern A. Zeeb 	u8 path, path_min, path_max, str_cnt, ant_sing_pos;
2036e2340276SBjoern A. Zeeb 
2037e2340276SBjoern A. Zeeb 	/* PTA init  */
2038e2340276SBjoern A. Zeeb 	rtw89_mac_coex_init(rtwdev, &coex_params);
2039e2340276SBjoern A. Zeeb 
2040e2340276SBjoern A. Zeeb 	/* set WL Tx response = Hi-Pri */
2041e2340276SBjoern A. Zeeb 	chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_TX_RESP, true);
2042e2340276SBjoern A. Zeeb 	chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_BEACON, true);
2043e2340276SBjoern A. Zeeb 
2044*6d67aabdSBjoern A. Zeeb 	if (ver->fcxinit == 7) {
2045*6d67aabdSBjoern A. Zeeb 		str_cnt = md->md_v7.ant.stream_cnt;
2046*6d67aabdSBjoern A. Zeeb 		ant_sing_pos = md->md_v7.ant.single_pos;
2047*6d67aabdSBjoern A. Zeeb 	} else {
2048*6d67aabdSBjoern A. Zeeb 		str_cnt = md->md.ant.stream_cnt;
2049*6d67aabdSBjoern A. Zeeb 		ant_sing_pos = md->md.ant.single_pos;
2050*6d67aabdSBjoern A. Zeeb 	}
2051*6d67aabdSBjoern A. Zeeb 
2052e2340276SBjoern A. Zeeb 	/* for 1-Ant && 1-ss case: only 1-path */
2053*6d67aabdSBjoern A. Zeeb 	if (str_cnt == 1) {
2054*6d67aabdSBjoern A. Zeeb 		path_min = ant_sing_pos;
2055e2340276SBjoern A. Zeeb 		path_max = path_min;
2056e2340276SBjoern A. Zeeb 	} else {
2057e2340276SBjoern A. Zeeb 		path_min = RF_PATH_A;
2058e2340276SBjoern A. Zeeb 		path_max = RF_PATH_B;
2059e2340276SBjoern A. Zeeb 	}
2060e2340276SBjoern A. Zeeb 
2061e2340276SBjoern A. Zeeb 	for (path = path_min; path <= path_max; path++) {
2062e2340276SBjoern A. Zeeb 		/* set rf gnt-debug off */
2063e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, path, RR_WLSEL, RFREG_MASK, 0x0);
2064e2340276SBjoern A. Zeeb 
2065e2340276SBjoern A. Zeeb 		/* set DEBUG_LUT_RFMODE_MASK = 1 to start trx-mask-setup */
2066e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, path, RR_LUTWE, RFREG_MASK, BIT(17));
2067e2340276SBjoern A. Zeeb 
2068e2340276SBjoern A. Zeeb 		/* if GNT_WL=0 && BT=SS_group --> WL Tx/Rx = THRU  */
2069e2340276SBjoern A. Zeeb 		rtw8851b_set_trx_mask(rtwdev, path, BTC_BT_SS_GROUP, 0x5ff);
2070e2340276SBjoern A. Zeeb 
2071e2340276SBjoern A. Zeeb 		/* if GNT_WL=0 && BT=Rx_group --> WL-Rx = THRU + WL-Tx = MASK */
2072e2340276SBjoern A. Zeeb 		rtw8851b_set_trx_mask(rtwdev, path, BTC_BT_RX_GROUP, 0x5df);
2073e2340276SBjoern A. Zeeb 
2074e2340276SBjoern A. Zeeb 		/* if GNT_WL = 0 && BT = Tx_group -->
2075e2340276SBjoern A. Zeeb 		 * Shared-Ant && BTG-path:WL mask(0x55f), others:WL THRU(0x5ff)
2076e2340276SBjoern A. Zeeb 		 */
2077*6d67aabdSBjoern A. Zeeb 		if (btc->ant_type == BTC_ANT_SHARED && btc->btg_pos == path)
2078e2340276SBjoern A. Zeeb 			rtw8851b_set_trx_mask(rtwdev, path, BTC_BT_TX_GROUP, 0x55f);
2079e2340276SBjoern A. Zeeb 		else
2080e2340276SBjoern A. Zeeb 			rtw8851b_set_trx_mask(rtwdev, path, BTC_BT_TX_GROUP, 0x5ff);
2081e2340276SBjoern A. Zeeb 
2082e2340276SBjoern A. Zeeb 		/* set DEBUG_LUT_RFMODE_MASK = 0 to stop trx-mask-setup */
2083e2340276SBjoern A. Zeeb 		rtw89_write_rf(rtwdev, path, RR_LUTWE, RFREG_MASK, 0);
2084e2340276SBjoern A. Zeeb 	}
2085e2340276SBjoern A. Zeeb 
2086e2340276SBjoern A. Zeeb 	/* set PTA break table */
2087e2340276SBjoern A. Zeeb 	rtw89_write32(rtwdev, R_BTC_BREAK_TABLE, BTC_BREAK_PARAM);
2088e2340276SBjoern A. Zeeb 
2089e2340276SBjoern A. Zeeb 	/* enable BT counter 0xda40[16,2] = 2b'11 */
2090e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_CSR_MODE, B_AX_BT_CNT_RST | B_AX_STATIS_BT_EN);
2091e2340276SBjoern A. Zeeb 
2092e2340276SBjoern A. Zeeb 	btc->cx.wl.status.map.init_ok = true;
2093e2340276SBjoern A. Zeeb }
2094e2340276SBjoern A. Zeeb 
2095e2340276SBjoern A. Zeeb static
2096e2340276SBjoern A. Zeeb void rtw8851b_btc_set_wl_pri(struct rtw89_dev *rtwdev, u8 map, bool state)
2097e2340276SBjoern A. Zeeb {
2098e2340276SBjoern A. Zeeb 	u32 bitmap;
2099e2340276SBjoern A. Zeeb 	u32 reg;
2100e2340276SBjoern A. Zeeb 
2101e2340276SBjoern A. Zeeb 	switch (map) {
2102e2340276SBjoern A. Zeeb 	case BTC_PRI_MASK_TX_RESP:
2103e2340276SBjoern A. Zeeb 		reg = R_BTC_BT_COEX_MSK_TABLE;
2104e2340276SBjoern A. Zeeb 		bitmap = B_BTC_PRI_MASK_TX_RESP_V1;
2105e2340276SBjoern A. Zeeb 		break;
2106e2340276SBjoern A. Zeeb 	case BTC_PRI_MASK_BEACON:
2107e2340276SBjoern A. Zeeb 		reg = R_AX_WL_PRI_MSK;
2108e2340276SBjoern A. Zeeb 		bitmap = B_AX_PTA_WL_PRI_MASK_BCNQ;
2109e2340276SBjoern A. Zeeb 		break;
2110e2340276SBjoern A. Zeeb 	case BTC_PRI_MASK_RX_CCK:
2111e2340276SBjoern A. Zeeb 		reg = R_BTC_BT_COEX_MSK_TABLE;
2112e2340276SBjoern A. Zeeb 		bitmap = B_BTC_PRI_MASK_RXCCK_V1;
2113e2340276SBjoern A. Zeeb 		break;
2114e2340276SBjoern A. Zeeb 	default:
2115e2340276SBjoern A. Zeeb 		return;
2116e2340276SBjoern A. Zeeb 	}
2117e2340276SBjoern A. Zeeb 
2118e2340276SBjoern A. Zeeb 	if (state)
2119e2340276SBjoern A. Zeeb 		rtw89_write32_set(rtwdev, reg, bitmap);
2120e2340276SBjoern A. Zeeb 	else
2121e2340276SBjoern A. Zeeb 		rtw89_write32_clr(rtwdev, reg, bitmap);
2122e2340276SBjoern A. Zeeb }
2123e2340276SBjoern A. Zeeb 
2124e2340276SBjoern A. Zeeb union rtw8851b_btc_wl_txpwr_ctrl {
2125e2340276SBjoern A. Zeeb 	u32 txpwr_val;
2126e2340276SBjoern A. Zeeb 	struct {
2127e2340276SBjoern A. Zeeb 		union {
2128e2340276SBjoern A. Zeeb 			u16 ctrl_all_time;
2129e2340276SBjoern A. Zeeb 			struct {
2130e2340276SBjoern A. Zeeb 				s16 data:9;
2131e2340276SBjoern A. Zeeb 				u16 rsvd:6;
2132e2340276SBjoern A. Zeeb 				u16 flag:1;
2133e2340276SBjoern A. Zeeb 			} all_time;
2134e2340276SBjoern A. Zeeb 		};
2135e2340276SBjoern A. Zeeb 		union {
2136e2340276SBjoern A. Zeeb 			u16 ctrl_gnt_bt;
2137e2340276SBjoern A. Zeeb 			struct {
2138e2340276SBjoern A. Zeeb 				s16 data:9;
2139e2340276SBjoern A. Zeeb 				u16 rsvd:7;
2140e2340276SBjoern A. Zeeb 			} gnt_bt;
2141e2340276SBjoern A. Zeeb 		};
2142e2340276SBjoern A. Zeeb 	};
2143e2340276SBjoern A. Zeeb } __packed;
2144e2340276SBjoern A. Zeeb 
2145e2340276SBjoern A. Zeeb static void
2146e2340276SBjoern A. Zeeb rtw8851b_btc_set_wl_txpwr_ctrl(struct rtw89_dev *rtwdev, u32 txpwr_val)
2147e2340276SBjoern A. Zeeb {
2148e2340276SBjoern A. Zeeb 	union rtw8851b_btc_wl_txpwr_ctrl arg = { .txpwr_val = txpwr_val };
2149e2340276SBjoern A. Zeeb 	s32 val;
2150e2340276SBjoern A. Zeeb 
2151e2340276SBjoern A. Zeeb #define __write_ctrl(_reg, _msk, _val, _en, _cond)		\
2152e2340276SBjoern A. Zeeb do {								\
2153e2340276SBjoern A. Zeeb 	u32 _wrt = FIELD_PREP(_msk, _val);			\
2154e2340276SBjoern A. Zeeb 	BUILD_BUG_ON(!!(_msk & _en));				\
2155e2340276SBjoern A. Zeeb 	if (_cond)						\
2156e2340276SBjoern A. Zeeb 		_wrt |= _en;					\
2157e2340276SBjoern A. Zeeb 	else							\
2158e2340276SBjoern A. Zeeb 		_wrt &= ~_en;					\
2159e2340276SBjoern A. Zeeb 	rtw89_mac_txpwr_write32_mask(rtwdev, RTW89_PHY_0, _reg,	\
2160e2340276SBjoern A. Zeeb 				     _msk | _en, _wrt);		\
2161e2340276SBjoern A. Zeeb } while (0)
2162e2340276SBjoern A. Zeeb 
2163e2340276SBjoern A. Zeeb 	switch (arg.ctrl_all_time) {
2164e2340276SBjoern A. Zeeb 	case 0xffff:
2165e2340276SBjoern A. Zeeb 		val = 0;
2166e2340276SBjoern A. Zeeb 		break;
2167e2340276SBjoern A. Zeeb 	default:
2168e2340276SBjoern A. Zeeb 		val = arg.all_time.data;
2169e2340276SBjoern A. Zeeb 		break;
2170e2340276SBjoern A. Zeeb 	}
2171e2340276SBjoern A. Zeeb 
2172e2340276SBjoern A. Zeeb 	__write_ctrl(R_AX_PWR_RATE_CTRL, B_AX_FORCE_PWR_BY_RATE_VALUE_MASK,
2173e2340276SBjoern A. Zeeb 		     val, B_AX_FORCE_PWR_BY_RATE_EN,
2174e2340276SBjoern A. Zeeb 		     arg.ctrl_all_time != 0xffff);
2175e2340276SBjoern A. Zeeb 
2176e2340276SBjoern A. Zeeb 	switch (arg.ctrl_gnt_bt) {
2177e2340276SBjoern A. Zeeb 	case 0xffff:
2178e2340276SBjoern A. Zeeb 		val = 0;
2179e2340276SBjoern A. Zeeb 		break;
2180e2340276SBjoern A. Zeeb 	default:
2181e2340276SBjoern A. Zeeb 		val = arg.gnt_bt.data;
2182e2340276SBjoern A. Zeeb 		break;
2183e2340276SBjoern A. Zeeb 	}
2184e2340276SBjoern A. Zeeb 
2185e2340276SBjoern A. Zeeb 	__write_ctrl(R_AX_PWR_COEXT_CTRL, B_AX_TXAGC_BT_MASK, val,
2186e2340276SBjoern A. Zeeb 		     B_AX_TXAGC_BT_EN, arg.ctrl_gnt_bt != 0xffff);
2187e2340276SBjoern A. Zeeb 
2188e2340276SBjoern A. Zeeb #undef __write_ctrl
2189e2340276SBjoern A. Zeeb }
2190e2340276SBjoern A. Zeeb 
2191e2340276SBjoern A. Zeeb static
2192e2340276SBjoern A. Zeeb s8 rtw8851b_btc_get_bt_rssi(struct rtw89_dev *rtwdev, s8 val)
2193e2340276SBjoern A. Zeeb {
2194e2340276SBjoern A. Zeeb 	val = clamp_t(s8, val, -100, 0) + 100;
2195e2340276SBjoern A. Zeeb 	val = min(val + 6, 100); /* compensate offset */
2196e2340276SBjoern A. Zeeb 
2197e2340276SBjoern A. Zeeb 	return val;
2198e2340276SBjoern A. Zeeb }
2199e2340276SBjoern A. Zeeb 
2200e2340276SBjoern A. Zeeb static
2201e2340276SBjoern A. Zeeb void rtw8851b_btc_update_bt_cnt(struct rtw89_dev *rtwdev)
2202e2340276SBjoern A. Zeeb {
2203e2340276SBjoern A. Zeeb 	/* Feature move to firmware */
2204e2340276SBjoern A. Zeeb }
2205e2340276SBjoern A. Zeeb 
2206e2340276SBjoern A. Zeeb static void rtw8851b_btc_wl_s1_standby(struct rtw89_dev *rtwdev, bool state)
2207e2340276SBjoern A. Zeeb {
2208e2340276SBjoern A. Zeeb 	struct rtw89_btc *btc = &rtwdev->btc;
2209e2340276SBjoern A. Zeeb 
2210*6d67aabdSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, btc->btg_pos, RR_LUTWE, RFREG_MASK, 0x80000);
2211*6d67aabdSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, btc->btg_pos, RR_LUTWA, RFREG_MASK, 0x1);
2212*6d67aabdSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, btc->btg_pos, RR_LUTWD1, RFREG_MASK, 0x110);
2213e2340276SBjoern A. Zeeb 
2214e2340276SBjoern A. Zeeb 	/* set WL standby = Rx for GNT_BT_Tx = 1->0 settle issue */
2215e2340276SBjoern A. Zeeb 	if (state)
2216*6d67aabdSBjoern A. Zeeb 		rtw89_write_rf(rtwdev, btc->btg_pos, RR_LUTWD0, RFREG_MASK, 0x179c);
2217e2340276SBjoern A. Zeeb 	else
2218*6d67aabdSBjoern A. Zeeb 		rtw89_write_rf(rtwdev, btc->btg_pos, RR_LUTWD0, RFREG_MASK, 0x208);
2219e2340276SBjoern A. Zeeb 
2220*6d67aabdSBjoern A. Zeeb 	rtw89_write_rf(rtwdev, btc->btg_pos, RR_LUTWE, RFREG_MASK, 0x0);
2221e2340276SBjoern A. Zeeb }
2222e2340276SBjoern A. Zeeb 
2223e2340276SBjoern A. Zeeb #define LNA2_51B_MA 0x700
2224e2340276SBjoern A. Zeeb 
2225e2340276SBjoern A. Zeeb static const struct rtw89_reg2_def btc_8851b_rf_0[] = {{0x2, 0x0}};
2226e2340276SBjoern A. Zeeb static const struct rtw89_reg2_def btc_8851b_rf_1[] = {{0x2, 0x1}};
2227e2340276SBjoern A. Zeeb 
2228e2340276SBjoern A. Zeeb static void rtw8851b_btc_set_wl_rx_gain(struct rtw89_dev *rtwdev, u32 level)
2229e2340276SBjoern A. Zeeb {
2230e2340276SBjoern A. Zeeb 	/* To improve BT ACI in co-rx
2231e2340276SBjoern A. Zeeb 	 * level=0 Default: TIA 1/0= (LNA2,TIAN6) = (7,1)/(5,1) = 21dB/12dB
2232e2340276SBjoern A. Zeeb 	 * level=1 Fix LNA2=5: TIA 1/0= (LNA2,TIAN6) = (5,0)/(5,1) = 18dB/12dB
2233e2340276SBjoern A. Zeeb 	 */
2234e2340276SBjoern A. Zeeb 	struct rtw89_btc *btc = &rtwdev->btc;
2235e2340276SBjoern A. Zeeb 	const struct rtw89_reg2_def *rf;
2236e2340276SBjoern A. Zeeb 	u32 n, i, val;
2237e2340276SBjoern A. Zeeb 
2238e2340276SBjoern A. Zeeb 	switch (level) {
2239e2340276SBjoern A. Zeeb 	case 0: /* original */
2240e2340276SBjoern A. Zeeb 	default:
2241e2340276SBjoern A. Zeeb 		btc->dm.wl_lna2 = 0;
2242e2340276SBjoern A. Zeeb 		break;
2243e2340276SBjoern A. Zeeb 	case 1: /* for FDD free-run */
2244e2340276SBjoern A. Zeeb 		btc->dm.wl_lna2 = 0;
2245e2340276SBjoern A. Zeeb 		break;
2246e2340276SBjoern A. Zeeb 	case 2: /* for BTG Co-Rx*/
2247e2340276SBjoern A. Zeeb 		btc->dm.wl_lna2 = 1;
2248e2340276SBjoern A. Zeeb 		break;
2249e2340276SBjoern A. Zeeb 	}
2250e2340276SBjoern A. Zeeb 
2251e2340276SBjoern A. Zeeb 	if (btc->dm.wl_lna2 == 0) {
2252e2340276SBjoern A. Zeeb 		rf = btc_8851b_rf_0;
2253e2340276SBjoern A. Zeeb 		n = ARRAY_SIZE(btc_8851b_rf_0);
2254e2340276SBjoern A. Zeeb 	} else {
2255e2340276SBjoern A. Zeeb 		rf = btc_8851b_rf_1;
2256e2340276SBjoern A. Zeeb 		n = ARRAY_SIZE(btc_8851b_rf_1);
2257e2340276SBjoern A. Zeeb 	}
2258e2340276SBjoern A. Zeeb 
2259e2340276SBjoern A. Zeeb 	for (i = 0; i < n; i++, rf++) {
2260e2340276SBjoern A. Zeeb 		val = rf->data;
2261e2340276SBjoern A. Zeeb 		/* bit[10] = 1 if non-shared-ant for 8851b */
2262*6d67aabdSBjoern A. Zeeb 		if (btc->ant_type == BTC_ANT_DEDICATED)
2263e2340276SBjoern A. Zeeb 			val |= 0x4;
2264e2340276SBjoern A. Zeeb 
2265*6d67aabdSBjoern A. Zeeb 		rtw89_write_rf(rtwdev, btc->btg_pos, rf->addr, LNA2_51B_MA, val);
2266e2340276SBjoern A. Zeeb 	}
2267e2340276SBjoern A. Zeeb }
2268e2340276SBjoern A. Zeeb 
2269e2340276SBjoern A. Zeeb static void rtw8851b_fill_freq_with_ppdu(struct rtw89_dev *rtwdev,
2270e2340276SBjoern A. Zeeb 					 struct rtw89_rx_phy_ppdu *phy_ppdu,
2271e2340276SBjoern A. Zeeb 					 struct ieee80211_rx_status *status)
2272e2340276SBjoern A. Zeeb {
2273e2340276SBjoern A. Zeeb 	u16 chan = phy_ppdu->chan_idx;
2274e2340276SBjoern A. Zeeb 	enum nl80211_band band;
2275e2340276SBjoern A. Zeeb 	u8 ch;
2276e2340276SBjoern A. Zeeb 
2277e2340276SBjoern A. Zeeb 	if (chan == 0)
2278e2340276SBjoern A. Zeeb 		return;
2279e2340276SBjoern A. Zeeb 
2280e2340276SBjoern A. Zeeb 	rtw89_decode_chan_idx(rtwdev, chan, &ch, &band);
2281e2340276SBjoern A. Zeeb 	status->freq = ieee80211_channel_to_frequency(ch, band);
2282e2340276SBjoern A. Zeeb 	status->band = band;
2283e2340276SBjoern A. Zeeb }
2284e2340276SBjoern A. Zeeb 
2285e2340276SBjoern A. Zeeb static void rtw8851b_query_ppdu(struct rtw89_dev *rtwdev,
2286e2340276SBjoern A. Zeeb 				struct rtw89_rx_phy_ppdu *phy_ppdu,
2287e2340276SBjoern A. Zeeb 				struct ieee80211_rx_status *status)
2288e2340276SBjoern A. Zeeb {
2289e2340276SBjoern A. Zeeb 	u8 path;
2290e2340276SBjoern A. Zeeb 	u8 *rx_power = phy_ppdu->rssi;
2291e2340276SBjoern A. Zeeb 
2292e2340276SBjoern A. Zeeb 	status->signal = RTW89_RSSI_RAW_TO_DBM(rx_power[RF_PATH_A]);
2293e2340276SBjoern A. Zeeb 
2294e2340276SBjoern A. Zeeb 	for (path = 0; path < rtwdev->chip->rf_path_num; path++) {
2295e2340276SBjoern A. Zeeb 		status->chains |= BIT(path);
2296e2340276SBjoern A. Zeeb 		status->chain_signal[path] = RTW89_RSSI_RAW_TO_DBM(rx_power[path]);
2297e2340276SBjoern A. Zeeb 	}
2298e2340276SBjoern A. Zeeb 	if (phy_ppdu->valid)
2299e2340276SBjoern A. Zeeb 		rtw8851b_fill_freq_with_ppdu(rtwdev, phy_ppdu, status);
2300e2340276SBjoern A. Zeeb }
2301e2340276SBjoern A. Zeeb 
2302e2340276SBjoern A. Zeeb static int rtw8851b_mac_enable_bb_rf(struct rtw89_dev *rtwdev)
2303e2340276SBjoern A. Zeeb {
2304e2340276SBjoern A. Zeeb 	int ret;
2305e2340276SBjoern A. Zeeb 
2306e2340276SBjoern A. Zeeb 	rtw89_write8_set(rtwdev, R_AX_SYS_FUNC_EN,
2307e2340276SBjoern A. Zeeb 			 B_AX_FEN_BBRSTB | B_AX_FEN_BB_GLB_RSTN);
2308e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
2309e2340276SBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
2310e2340276SBjoern A. Zeeb 	rtw89_write32_set(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
2311e2340276SBjoern A. Zeeb 
2312e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, 0xC7,
2313e2340276SBjoern A. Zeeb 				      FULL_BIT_MASK);
2314e2340276SBjoern A. Zeeb 	if (ret)
2315e2340276SBjoern A. Zeeb 		return ret;
2316e2340276SBjoern A. Zeeb 
2317e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S1, 0xC7,
2318e2340276SBjoern A. Zeeb 				      FULL_BIT_MASK);
2319e2340276SBjoern A. Zeeb 	if (ret)
2320e2340276SBjoern A. Zeeb 		return ret;
2321e2340276SBjoern A. Zeeb 
2322e2340276SBjoern A. Zeeb 	rtw89_write8(rtwdev, R_AX_PHYREG_SET, PHYREG_SET_XYN_CYCLE);
2323e2340276SBjoern A. Zeeb 
2324e2340276SBjoern A. Zeeb 	return 0;
2325e2340276SBjoern A. Zeeb }
2326e2340276SBjoern A. Zeeb 
2327e2340276SBjoern A. Zeeb static int rtw8851b_mac_disable_bb_rf(struct rtw89_dev *rtwdev)
2328e2340276SBjoern A. Zeeb {
2329e2340276SBjoern A. Zeeb 	u8 wl_rfc_s0;
2330e2340276SBjoern A. Zeeb 	u8 wl_rfc_s1;
2331e2340276SBjoern A. Zeeb 	int ret;
2332e2340276SBjoern A. Zeeb 
2333*6d67aabdSBjoern A. Zeeb 	rtw89_write32_clr(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
2334e2340276SBjoern A. Zeeb 	rtw89_write8_clr(rtwdev, R_AX_SYS_FUNC_EN,
2335e2340276SBjoern A. Zeeb 			 B_AX_FEN_BBRSTB | B_AX_FEN_BB_GLB_RSTN);
2336e2340276SBjoern A. Zeeb 
2337e2340276SBjoern A. Zeeb 	ret = rtw89_mac_read_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, &wl_rfc_s0);
2338e2340276SBjoern A. Zeeb 	if (ret)
2339e2340276SBjoern A. Zeeb 		return ret;
2340e2340276SBjoern A. Zeeb 	wl_rfc_s0 &= ~XTAL_SI_RF00S_EN;
2341e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, wl_rfc_s0,
2342e2340276SBjoern A. Zeeb 				      FULL_BIT_MASK);
2343e2340276SBjoern A. Zeeb 	if (ret)
2344e2340276SBjoern A. Zeeb 		return ret;
2345e2340276SBjoern A. Zeeb 
2346e2340276SBjoern A. Zeeb 	ret = rtw89_mac_read_xtal_si(rtwdev, XTAL_SI_WL_RFC_S1, &wl_rfc_s1);
2347e2340276SBjoern A. Zeeb 	if (ret)
2348e2340276SBjoern A. Zeeb 		return ret;
2349e2340276SBjoern A. Zeeb 	wl_rfc_s1 &= ~XTAL_SI_RF10S_EN;
2350e2340276SBjoern A. Zeeb 	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S1, wl_rfc_s1,
2351e2340276SBjoern A. Zeeb 				      FULL_BIT_MASK);
2352e2340276SBjoern A. Zeeb 	return ret;
2353e2340276SBjoern A. Zeeb }
2354e2340276SBjoern A. Zeeb 
2355e2340276SBjoern A. Zeeb static const struct rtw89_chip_ops rtw8851b_chip_ops = {
2356e2340276SBjoern A. Zeeb 	.enable_bb_rf		= rtw8851b_mac_enable_bb_rf,
2357e2340276SBjoern A. Zeeb 	.disable_bb_rf		= rtw8851b_mac_disable_bb_rf,
2358*6d67aabdSBjoern A. Zeeb 	.bb_preinit		= NULL,
2359*6d67aabdSBjoern A. Zeeb 	.bb_postinit		= NULL,
2360e2340276SBjoern A. Zeeb 	.bb_reset		= rtw8851b_bb_reset,
2361e2340276SBjoern A. Zeeb 	.bb_sethw		= rtw8851b_bb_sethw,
2362e2340276SBjoern A. Zeeb 	.read_rf		= rtw89_phy_read_rf_v1,
2363e2340276SBjoern A. Zeeb 	.write_rf		= rtw89_phy_write_rf_v1,
2364e2340276SBjoern A. Zeeb 	.set_channel		= rtw8851b_set_channel,
2365e2340276SBjoern A. Zeeb 	.set_channel_help	= rtw8851b_set_channel_help,
2366e2340276SBjoern A. Zeeb 	.read_efuse		= rtw8851b_read_efuse,
2367e2340276SBjoern A. Zeeb 	.read_phycap		= rtw8851b_read_phycap,
2368e2340276SBjoern A. Zeeb 	.fem_setup		= NULL,
2369e2340276SBjoern A. Zeeb 	.rfe_gpio		= rtw8851b_rfe_gpio,
2370*6d67aabdSBjoern A. Zeeb 	.rfk_hw_init		= NULL,
2371e2340276SBjoern A. Zeeb 	.rfk_init		= rtw8851b_rfk_init,
2372*6d67aabdSBjoern A. Zeeb 	.rfk_init_late		= NULL,
2373e2340276SBjoern A. Zeeb 	.rfk_channel		= rtw8851b_rfk_channel,
2374e2340276SBjoern A. Zeeb 	.rfk_band_changed	= rtw8851b_rfk_band_changed,
2375e2340276SBjoern A. Zeeb 	.rfk_scan		= rtw8851b_rfk_scan,
2376e2340276SBjoern A. Zeeb 	.rfk_track		= rtw8851b_rfk_track,
2377e2340276SBjoern A. Zeeb 	.power_trim		= rtw8851b_power_trim,
2378e2340276SBjoern A. Zeeb 	.set_txpwr		= rtw8851b_set_txpwr,
2379e2340276SBjoern A. Zeeb 	.set_txpwr_ctrl		= rtw8851b_set_txpwr_ctrl,
2380e2340276SBjoern A. Zeeb 	.init_txpwr_unit	= rtw8851b_init_txpwr_unit,
2381e2340276SBjoern A. Zeeb 	.get_thermal		= rtw8851b_get_thermal,
2382*6d67aabdSBjoern A. Zeeb 	.ctrl_btg_bt_rx		= rtw8851b_ctrl_btg_bt_rx,
2383e2340276SBjoern A. Zeeb 	.query_ppdu		= rtw8851b_query_ppdu,
2384*6d67aabdSBjoern A. Zeeb 	.ctrl_nbtg_bt_tx	= rtw8851b_ctrl_nbtg_bt_tx,
2385e2340276SBjoern A. Zeeb 	.cfg_txrx_path		= rtw8851b_bb_cfg_txrx_path,
2386e2340276SBjoern A. Zeeb 	.set_txpwr_ul_tb_offset	= rtw8851b_set_txpwr_ul_tb_offset,
2387e2340276SBjoern A. Zeeb 	.pwr_on_func		= rtw8851b_pwr_on_func,
2388e2340276SBjoern A. Zeeb 	.pwr_off_func		= rtw8851b_pwr_off_func,
2389e2340276SBjoern A. Zeeb 	.query_rxdesc		= rtw89_core_query_rxdesc,
2390e2340276SBjoern A. Zeeb 	.fill_txdesc		= rtw89_core_fill_txdesc,
2391e2340276SBjoern A. Zeeb 	.fill_txdesc_fwcmd	= rtw89_core_fill_txdesc,
2392e2340276SBjoern A. Zeeb 	.cfg_ctrl_path		= rtw89_mac_cfg_ctrl_path,
2393e2340276SBjoern A. Zeeb 	.mac_cfg_gnt		= rtw89_mac_cfg_gnt,
2394e2340276SBjoern A. Zeeb 	.stop_sch_tx		= rtw89_mac_stop_sch_tx,
2395e2340276SBjoern A. Zeeb 	.resume_sch_tx		= rtw89_mac_resume_sch_tx,
2396e2340276SBjoern A. Zeeb 	.h2c_dctl_sec_cam	= NULL,
2397*6d67aabdSBjoern A. Zeeb 	.h2c_default_cmac_tbl	= rtw89_fw_h2c_default_cmac_tbl,
2398*6d67aabdSBjoern A. Zeeb 	.h2c_assoc_cmac_tbl	= rtw89_fw_h2c_assoc_cmac_tbl,
2399*6d67aabdSBjoern A. Zeeb 	.h2c_ampdu_cmac_tbl	= NULL,
2400*6d67aabdSBjoern A. Zeeb 	.h2c_default_dmac_tbl	= NULL,
2401*6d67aabdSBjoern A. Zeeb 	.h2c_update_beacon	= rtw89_fw_h2c_update_beacon,
2402*6d67aabdSBjoern A. Zeeb 	.h2c_ba_cam		= rtw89_fw_h2c_ba_cam,
2403e2340276SBjoern A. Zeeb 
2404e2340276SBjoern A. Zeeb 	.btc_set_rfe		= rtw8851b_btc_set_rfe,
2405e2340276SBjoern A. Zeeb 	.btc_init_cfg		= rtw8851b_btc_init_cfg,
2406e2340276SBjoern A. Zeeb 	.btc_set_wl_pri		= rtw8851b_btc_set_wl_pri,
2407e2340276SBjoern A. Zeeb 	.btc_set_wl_txpwr_ctrl	= rtw8851b_btc_set_wl_txpwr_ctrl,
2408e2340276SBjoern A. Zeeb 	.btc_get_bt_rssi	= rtw8851b_btc_get_bt_rssi,
2409e2340276SBjoern A. Zeeb 	.btc_update_bt_cnt	= rtw8851b_btc_update_bt_cnt,
2410e2340276SBjoern A. Zeeb 	.btc_wl_s1_standby	= rtw8851b_btc_wl_s1_standby,
2411e2340276SBjoern A. Zeeb 	.btc_set_wl_rx_gain	= rtw8851b_btc_set_wl_rx_gain,
2412e2340276SBjoern A. Zeeb 	.btc_set_policy		= rtw89_btc_set_policy_v1,
2413e2340276SBjoern A. Zeeb };
2414e2340276SBjoern A. Zeeb 
2415e2340276SBjoern A. Zeeb #ifdef CONFIG_PM
2416e2340276SBjoern A. Zeeb static const struct wiphy_wowlan_support rtw_wowlan_stub_8851b = {
2417e2340276SBjoern A. Zeeb 	.flags = WIPHY_WOWLAN_MAGIC_PKT | WIPHY_WOWLAN_DISCONNECT,
2418e2340276SBjoern A. Zeeb 	.n_patterns = RTW89_MAX_PATTERN_NUM,
2419e2340276SBjoern A. Zeeb 	.pattern_max_len = RTW89_MAX_PATTERN_SIZE,
2420e2340276SBjoern A. Zeeb 	.pattern_min_len = 1,
2421e2340276SBjoern A. Zeeb };
2422e2340276SBjoern A. Zeeb #endif
2423e2340276SBjoern A. Zeeb 
2424e2340276SBjoern A. Zeeb const struct rtw89_chip_info rtw8851b_chip_info = {
2425e2340276SBjoern A. Zeeb 	.chip_id		= RTL8851B,
2426e2340276SBjoern A. Zeeb 	.chip_gen		= RTW89_CHIP_AX,
2427e2340276SBjoern A. Zeeb 	.ops			= &rtw8851b_chip_ops,
2428*6d67aabdSBjoern A. Zeeb 	.mac_def		= &rtw89_mac_gen_ax,
2429*6d67aabdSBjoern A. Zeeb 	.phy_def		= &rtw89_phy_gen_ax,
2430e2340276SBjoern A. Zeeb 	.fw_basename		= RTW8851B_FW_BASENAME,
2431e2340276SBjoern A. Zeeb 	.fw_format_max		= RTW8851B_FW_FORMAT_MAX,
2432e2340276SBjoern A. Zeeb 	.try_ce_fw		= true,
2433*6d67aabdSBjoern A. Zeeb 	.bbmcu_nr		= 0,
2434e2340276SBjoern A. Zeeb 	.needed_fw_elms		= 0,
2435e2340276SBjoern A. Zeeb 	.fifo_size		= 196608,
2436e2340276SBjoern A. Zeeb 	.small_fifo_size	= true,
2437e2340276SBjoern A. Zeeb 	.dle_scc_rsvd_size	= 98304,
2438e2340276SBjoern A. Zeeb 	.max_amsdu_limit	= 3500,
2439e2340276SBjoern A. Zeeb 	.dis_2g_40m_ul_ofdma	= true,
2440e2340276SBjoern A. Zeeb 	.rsvd_ple_ofst		= 0x2f800,
2441e2340276SBjoern A. Zeeb 	.hfc_param_ini		= rtw8851b_hfc_param_ini_pcie,
2442e2340276SBjoern A. Zeeb 	.dle_mem		= rtw8851b_dle_mem_pcie,
2443*6d67aabdSBjoern A. Zeeb 	.wde_qempty_acq_grpnum	= 4,
2444*6d67aabdSBjoern A. Zeeb 	.wde_qempty_mgq_grpsel	= 4,
2445e2340276SBjoern A. Zeeb 	.rf_base_addr		= {0xe000},
2446e2340276SBjoern A. Zeeb 	.pwr_on_seq		= NULL,
2447e2340276SBjoern A. Zeeb 	.pwr_off_seq		= NULL,
2448e2340276SBjoern A. Zeeb 	.bb_table		= &rtw89_8851b_phy_bb_table,
2449e2340276SBjoern A. Zeeb 	.bb_gain_table		= &rtw89_8851b_phy_bb_gain_table,
2450e2340276SBjoern A. Zeeb 	.rf_table		= {&rtw89_8851b_phy_radioa_table,},
2451e2340276SBjoern A. Zeeb 	.nctl_table		= &rtw89_8851b_phy_nctl_table,
2452e2340276SBjoern A. Zeeb 	.nctl_post_table	= &rtw8851b_nctl_post_defs_tbl,
2453e2340276SBjoern A. Zeeb 	.dflt_parms		= &rtw89_8851b_dflt_parms,
2454e2340276SBjoern A. Zeeb 	.rfe_parms_conf		= rtw89_8851b_rfe_parms_conf,
2455e2340276SBjoern A. Zeeb 	.txpwr_factor_rf	= 2,
2456e2340276SBjoern A. Zeeb 	.txpwr_factor_mac	= 1,
2457e2340276SBjoern A. Zeeb 	.dig_table		= NULL,
2458e2340276SBjoern A. Zeeb 	.dig_regs		= &rtw8851b_dig_regs,
2459e2340276SBjoern A. Zeeb 	.tssi_dbw_table		= NULL,
2460*6d67aabdSBjoern A. Zeeb 	.support_macid_num	= RTW89_MAX_MAC_ID_NUM,
2461e2340276SBjoern A. Zeeb 	.support_chanctx_num	= 0,
2462*6d67aabdSBjoern A. Zeeb 	.support_rnr		= false,
2463e2340276SBjoern A. Zeeb 	.support_bands		= BIT(NL80211_BAND_2GHZ) |
2464e2340276SBjoern A. Zeeb 				  BIT(NL80211_BAND_5GHZ),
2465*6d67aabdSBjoern A. Zeeb 	.support_bandwidths	= BIT(NL80211_CHAN_WIDTH_20) |
2466*6d67aabdSBjoern A. Zeeb 				  BIT(NL80211_CHAN_WIDTH_40) |
2467*6d67aabdSBjoern A. Zeeb 				  BIT(NL80211_CHAN_WIDTH_80),
2468e2340276SBjoern A. Zeeb 	.support_unii4		= true,
2469*6d67aabdSBjoern A. Zeeb 	.ul_tb_waveform_ctrl	= true,
2470*6d67aabdSBjoern A. Zeeb 	.ul_tb_pwr_diff		= false,
2471e2340276SBjoern A. Zeeb 	.hw_sec_hdr		= false,
2472e2340276SBjoern A. Zeeb 	.rf_path_num		= 1,
2473e2340276SBjoern A. Zeeb 	.tx_nss			= 1,
2474e2340276SBjoern A. Zeeb 	.rx_nss			= 1,
2475e2340276SBjoern A. Zeeb 	.acam_num		= 32,
2476e2340276SBjoern A. Zeeb 	.bcam_num		= 20,
2477e2340276SBjoern A. Zeeb 	.scam_num		= 128,
2478e2340276SBjoern A. Zeeb 	.bacam_num		= 2,
2479e2340276SBjoern A. Zeeb 	.bacam_dynamic_num	= 4,
2480e2340276SBjoern A. Zeeb 	.bacam_ver		= RTW89_BACAM_V0,
2481*6d67aabdSBjoern A. Zeeb 	.ppdu_max_usr		= 4,
2482e2340276SBjoern A. Zeeb 	.sec_ctrl_efuse_size	= 4,
2483e2340276SBjoern A. Zeeb 	.physical_efuse_size	= 1216,
2484e2340276SBjoern A. Zeeb 	.logical_efuse_size	= 2048,
2485e2340276SBjoern A. Zeeb 	.limit_efuse_size	= 1280,
2486e2340276SBjoern A. Zeeb 	.dav_phy_efuse_size	= 0,
2487e2340276SBjoern A. Zeeb 	.dav_log_efuse_size	= 0,
2488*6d67aabdSBjoern A. Zeeb 	.efuse_blocks		= NULL,
2489e2340276SBjoern A. Zeeb 	.phycap_addr		= 0x580,
2490e2340276SBjoern A. Zeeb 	.phycap_size		= 128,
2491e2340276SBjoern A. Zeeb 	.para_ver		= 0,
2492e2340276SBjoern A. Zeeb 	.wlcx_desired		= 0x06000000,
2493e2340276SBjoern A. Zeeb 	.btcx_desired		= 0x7,
2494e2340276SBjoern A. Zeeb 	.scbd			= 0x1,
2495e2340276SBjoern A. Zeeb 	.mailbox		= 0x1,
2496e2340276SBjoern A. Zeeb 
2497e2340276SBjoern A. Zeeb 	.afh_guard_ch		= 6,
2498e2340276SBjoern A. Zeeb 	.wl_rssi_thres		= rtw89_btc_8851b_wl_rssi_thres,
2499e2340276SBjoern A. Zeeb 	.bt_rssi_thres		= rtw89_btc_8851b_bt_rssi_thres,
2500e2340276SBjoern A. Zeeb 	.rssi_tol		= 2,
2501e2340276SBjoern A. Zeeb 	.mon_reg_num		= ARRAY_SIZE(rtw89_btc_8851b_mon_reg),
2502e2340276SBjoern A. Zeeb 	.mon_reg		= rtw89_btc_8851b_mon_reg,
2503e2340276SBjoern A. Zeeb 	.rf_para_ulink_num	= ARRAY_SIZE(rtw89_btc_8851b_rf_ul),
2504e2340276SBjoern A. Zeeb 	.rf_para_ulink		= rtw89_btc_8851b_rf_ul,
2505e2340276SBjoern A. Zeeb 	.rf_para_dlink_num	= ARRAY_SIZE(rtw89_btc_8851b_rf_dl),
2506e2340276SBjoern A. Zeeb 	.rf_para_dlink		= rtw89_btc_8851b_rf_dl,
2507e2340276SBjoern A. Zeeb 	.ps_mode_supported	= BIT(RTW89_PS_MODE_RFOFF) |
2508e2340276SBjoern A. Zeeb 				  BIT(RTW89_PS_MODE_CLK_GATED),
2509e2340276SBjoern A. Zeeb 	.low_power_hci_modes	= 0,
2510e2340276SBjoern A. Zeeb 	.h2c_cctl_func_id	= H2C_FUNC_MAC_CCTLINFO_UD,
2511e2340276SBjoern A. Zeeb 	.hci_func_en_addr	= R_AX_HCI_FUNC_EN,
2512e2340276SBjoern A. Zeeb 	.h2c_desc_size		= sizeof(struct rtw89_txwd_body),
2513e2340276SBjoern A. Zeeb 	.txwd_body_size		= sizeof(struct rtw89_txwd_body),
2514*6d67aabdSBjoern A. Zeeb 	.txwd_info_size		= sizeof(struct rtw89_txwd_info),
2515e2340276SBjoern A. Zeeb 	.h2c_ctrl_reg		= R_AX_H2CREG_CTRL,
2516e2340276SBjoern A. Zeeb 	.h2c_counter_reg	= {R_AX_UDM1 + 1, B_AX_UDM1_HALMAC_H2C_DEQ_CNT_MASK >> 8},
2517e2340276SBjoern A. Zeeb 	.h2c_regs		= rtw8851b_h2c_regs,
2518e2340276SBjoern A. Zeeb 	.c2h_ctrl_reg		= R_AX_C2HREG_CTRL,
2519e2340276SBjoern A. Zeeb 	.c2h_counter_reg	= {R_AX_UDM1 + 1, B_AX_UDM1_HALMAC_C2H_ENQ_CNT_MASK >> 8},
2520e2340276SBjoern A. Zeeb 	.c2h_regs		= rtw8851b_c2h_regs,
2521e2340276SBjoern A. Zeeb 	.page_regs		= &rtw8851b_page_regs,
2522*6d67aabdSBjoern A. Zeeb 	.wow_reason_reg		= rtw8851b_wow_wakeup_regs,
2523e2340276SBjoern A. Zeeb 	.cfo_src_fd		= true,
2524e2340276SBjoern A. Zeeb 	.cfo_hw_comp		= true,
2525e2340276SBjoern A. Zeeb 	.dcfo_comp		= &rtw8851b_dcfo_comp,
2526e2340276SBjoern A. Zeeb 	.dcfo_comp_sft		= 12,
2527e2340276SBjoern A. Zeeb 	.imr_info		= &rtw8851b_imr_info,
2528*6d67aabdSBjoern A. Zeeb 	.imr_dmac_table		= NULL,
2529*6d67aabdSBjoern A. Zeeb 	.imr_cmac_table		= NULL,
2530e2340276SBjoern A. Zeeb 	.rrsr_cfgs		= &rtw8851b_rrsr_cfgs,
2531*6d67aabdSBjoern A. Zeeb 	.bss_clr_vld		= {R_BSS_CLR_MAP_V1, B_BSS_CLR_MAP_VLD0},
2532e2340276SBjoern A. Zeeb 	.bss_clr_map_reg	= R_BSS_CLR_MAP_V1,
2533e2340276SBjoern A. Zeeb 	.dma_ch_mask		= BIT(RTW89_DMA_ACH4) | BIT(RTW89_DMA_ACH5) |
2534e2340276SBjoern A. Zeeb 				  BIT(RTW89_DMA_ACH6) | BIT(RTW89_DMA_ACH7) |
2535e2340276SBjoern A. Zeeb 				  BIT(RTW89_DMA_B1MG) | BIT(RTW89_DMA_B1HI),
2536*6d67aabdSBjoern A. Zeeb 	.edcca_regs		= &rtw8851b_edcca_regs,
2537e2340276SBjoern A. Zeeb #ifdef CONFIG_PM
2538e2340276SBjoern A. Zeeb 	.wowlan_stub		= &rtw_wowlan_stub_8851b,
2539e2340276SBjoern A. Zeeb #endif
2540e2340276SBjoern A. Zeeb 	.xtal_info		= &rtw8851b_xtal_info,
2541e2340276SBjoern A. Zeeb };
2542e2340276SBjoern A. Zeeb EXPORT_SYMBOL(rtw8851b_chip_info);
2543e2340276SBjoern A. Zeeb 
2544e2340276SBjoern A. Zeeb MODULE_FIRMWARE(RTW8851B_MODULE_FIRMWARE);
2545e2340276SBjoern A. Zeeb MODULE_AUTHOR("Realtek Corporation");
2546e2340276SBjoern A. Zeeb MODULE_DESCRIPTION("Realtek 802.11ax wireless 8851B driver");
2547e2340276SBjoern A. Zeeb MODULE_LICENSE("Dual BSD/GPL");
2548