xref: /freebsd/sys/contrib/dev/rtw89/reg.h (revision a466cc55373fc3cf86837f09da729535b57e69a1)
1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2 /* Copyright(c) 2019-2020  Realtek Corporation
3  */
4 
5 #ifndef __RTW89_REG_H__
6 #define __RTW89_REG_H__
7 
8 #define R_AX_SYS_WL_EFUSE_CTRL 0x000A
9 #define B_AX_AUTOLOAD_SUS BIT(5)
10 
11 #define R_AX_SYS_ISO_CTRL 0x0000
12 #define B_AX_PWC_EV2EF_MASK GENMASK(15, 14)
13 #define B_AX_PWC_EV2EF_B15 BIT(15)
14 #define B_AX_PWC_EV2EF_B14 BIT(14)
15 #define B_AX_ISO_EB2CORE BIT(8)
16 
17 #define R_AX_SYS_FUNC_EN 0x0002
18 #define B_AX_FEN_BB_GLB_RSTN BIT(1)
19 #define B_AX_FEN_BBRSTB BIT(0)
20 
21 #define R_AX_SYS_PW_CTRL 0x0004
22 #define B_AX_XTAL_OFF_A_DIE BIT(22)
23 #define B_AX_DIS_WLBT_PDNSUSEN_SOPC BIT(18)
24 #define B_AX_RDY_SYSPWR BIT(17)
25 #define B_AX_EN_WLON BIT(16)
26 #define B_AX_APDM_HPDN BIT(15)
27 #define B_AX_PSUS_OFF_CAPC_EN BIT(14)
28 #define B_AX_AFSM_PCIE_SUS_EN BIT(12)
29 #define B_AX_AFSM_WLSUS_EN BIT(11)
30 #define B_AX_APFM_SWLPS BIT(10)
31 #define B_AX_APFM_OFFMAC BIT(9)
32 #define B_AX_APFN_ONMAC BIT(8)
33 
34 #define R_AX_SYS_CLK_CTRL 0x0008
35 #define B_AX_CPU_CLK_EN BIT(14)
36 
37 #define R_AX_SYS_ADIE_PAD_PWR_CTRL 0x0018
38 #define B_AX_SYM_PADPDN_WL_PTA_1P3 BIT(6)
39 #define B_AX_SYM_PADPDN_WL_RFC_1P3 BIT(5)
40 
41 #define R_AX_RSV_CTRL 0x001C
42 #define B_AX_R_DIS_PRST BIT(6)
43 #define B_AX_WLOCK_1C_BIT6 BIT(5)
44 
45 #define R_AX_EFUSE_CTRL_1 0x0038
46 #define B_AX_EF_PGPD_MASK GENMASK(30, 28)
47 #define B_AX_EF_RDT BIT(27)
48 #define B_AX_EF_VDDQST_MASK GENMASK(26, 24)
49 #define B_AX_EF_PGTS_MASK GENMASK(23, 20)
50 #define B_AX_EF_PD_DIS BIT(11)
51 #define B_AX_EF_POR BIT(10)
52 #define B_AX_EF_CELL_SEL_MASK GENMASK(9, 8)
53 
54 #define R_AX_SPSLDO_ON_CTRL0 0x0200
55 #define B_AX_OCP_L1_MASK GENMASK(15, 13)
56 
57 #define R_AX_EFUSE_CTRL 0x0030
58 #define B_AX_EF_MODE_SEL_MASK GENMASK(31, 30)
59 #define B_AX_EF_RDY BIT(29)
60 #define B_AX_EF_COMP_RESULT BIT(28)
61 #define B_AX_EF_ADDR_MASK GENMASK(26, 16)
62 #define B_AX_EF_DATA_MASK GENMASK(15, 0)
63 
64 #define R_AX_EFUSE_CTRL_1_V1 0x0038
65 #define B_AX_EF_ENT BIT(31)
66 #define B_AX_EF_BURST BIT(19)
67 #define B_AX_EF_TEST_SEL_MASK GENMASK(18, 16)
68 #define B_AX_EF_TROW_EN BIT(15)
69 #define B_AX_EF_ERR_FLAG BIT(14)
70 #define B_AX_EF_DSB_EN BIT(11)
71 #define B_AX_PCIE_CALIB_EN_V1 BIT(12)
72 #define B_AX_WDT_WAKE_PCIE_EN BIT(10)
73 #define B_AX_WDT_WAKE_USB_EN BIT(9)
74 
75 #define R_AX_GPIO_MUXCFG 0x0040
76 #define B_AX_BOOT_MODE BIT(19)
77 #define B_AX_WL_EECS_EXT_32K_SEL BIT(18)
78 #define B_AX_WL_SEC_BONDING_OPT_STS BIT(17)
79 #define B_AX_SECSIC_SEL BIT(16)
80 #define B_AX_ENHTP BIT(14)
81 #define B_AX_BT_AOD_GPIO3 BIT(13)
82 #define B_AX_ENSIC BIT(12)
83 #define B_AX_SIC_SWRST BIT(11)
84 #define B_AX_PO_WIFI_PTA_PINS BIT(10)
85 #define B_AX_PO_BT_PTA_PINS BIT(9)
86 #define B_AX_ENUARTTX BIT(8)
87 #define B_AX_BTMODE_MASK GENMASK(7, 6)
88 #define MAC_AX_BT_MODE_0_3 0
89 #define MAC_AX_BT_MODE_2 2
90 #define MAC_AX_RTK_MODE 0
91 #define MAC_AX_CSR_MODE 1
92 #define B_AX_ENBT BIT(5)
93 #define B_AX_EROM_EN BIT(4)
94 #define B_AX_ENUARTRX BIT(2)
95 #define B_AX_GPIOSEL_MASK GENMASK(1, 0)
96 
97 #define R_AX_DBG_CTRL 0x0058
98 #define B_AX_DBG_SEL1_4BIT GENMASK(31, 30)
99 #define B_AX_DBG_SEL1_16BIT BIT(27)
100 #define B_AX_DBG_SEL1 GENMASK(23, 16)
101 #define B_AX_DBG_SEL0_4BIT GENMASK(15, 14)
102 #define B_AX_DBG_SEL0_16BIT BIT(11)
103 #define B_AX_DBG_SEL0 GENMASK(7, 0)
104 
105 #define R_AX_SYS_SDIO_CTRL 0x0070
106 #define B_AX_PCIE_DIS_L2_CTRL_LDO_HCI BIT(15)
107 #define B_AX_PCIE_DIS_WLSUS_AFT_PDN BIT(14)
108 #define B_AX_PCIE_FORCE_PWR_NGAT BIT(13)
109 #define B_AX_PCIE_CALIB_EN_V1 BIT(12)
110 #define B_AX_PCIE_AUXCLK_GATE BIT(11)
111 #define B_AX_LTE_MUX_CTRL_PATH BIT(26)
112 
113 #define R_AX_HCI_OPT_CTRL 0x0074
114 #define BIT_WAKE_CTRL BIT(5)
115 
116 #define R_AX_HCI_BG_CTRL 0x0078
117 #define B_AX_IBX_EN_VALUE BIT(15)
118 #define B_AX_IB_EN_VALUE BIT(14)
119 #define B_AX_FORCED_IB_EN BIT(4)
120 #define B_AX_EN_REGBG BIT(3)
121 #define B_AX_R_AX_BG_LPF BIT(2)
122 #define B_AX_R_AX_BG GENMASK(1, 0)
123 
124 #define R_AX_PLATFORM_ENABLE 0x0088
125 #define B_AX_AXIDMA_EN BIT(3)
126 #define B_AX_WCPU_EN BIT(1)
127 #define B_AX_PLATFORM_EN BIT(0)
128 
129 #define R_AX_WLLPS_CTRL 0x0090
130 #define B_AX_DIS_WLBT_LPSEN_LOPC BIT(1)
131 
132 #define R_AX_SCOREBOARD  0x00AC
133 #define B_AX_TOGGLE BIT(31)
134 #define B_MAC_AX_SB_FW_MASK GENMASK(30, 24)
135 #define B_MAC_AX_SB_DRV_MASK GENMASK(23, 0)
136 #define B_MAC_AX_BTGS1_NOTIFY BIT(0)
137 #define MAC_AX_NOTIFY_TP_MAJOR 0x81
138 #define MAC_AX_NOTIFY_PWR_MAJOR 0x80
139 
140 #define R_AX_DBG_PORT_SEL 0x00C0
141 #define B_AX_DEBUG_ST_MASK GENMASK(31, 0)
142 
143 #define R_AX_PMC_DBG_CTRL2 0x00CC
144 #define B_AX_SYSON_DIS_PMCR_AX_WRMSK BIT(2)
145 
146 #define R_AX_PCIE_MIO_INTF 0x00E4
147 #define B_AX_PCIE_MIO_ADDR_PAGE_V1_MASK GENMASK(20, 16)
148 #define B_AX_PCIE_MIO_BYIOREG BIT(13)
149 #define B_AX_PCIE_MIO_RE BIT(12)
150 #define B_AX_PCIE_MIO_WE_MASK GENMASK(11, 8)
151 #define MIO_WRITE_BYTE_ALL 0xF
152 #define B_AX_PCIE_MIO_ADDR_MASK GENMASK(7, 0)
153 #define MIO_ADDR_PAGE_MASK GENMASK(12, 8)
154 
155 #define R_AX_PCIE_MIO_INTD 0x00E8
156 #define B_AX_PCIE_MIO_DATA_MASK GENMASK(31, 0)
157 
158 #define R_AX_SYS_CFG1 0x00F0
159 #define B_AX_CHIP_VER_MASK GENMASK(15, 12)
160 
161 #define R_AX_SYS_STATUS1 0x00F4
162 #define B_AX_SEL_0XC0_MASK GENMASK(17, 16)
163 #define B_AX_PAD_HCI_SEL_V2_MASK GENMASK(5, 3)
164 #define MAC_AX_HCI_SEL_SDIO_UART 0
165 #define MAC_AX_HCI_SEL_MULTI_USB 1
166 #define MAC_AX_HCI_SEL_PCIE_UART 2
167 #define MAC_AX_HCI_SEL_PCIE_USB 3
168 #define MAC_AX_HCI_SEL_MULTI_SDIO 4
169 
170 #define R_AX_HALT_H2C_CTRL 0x0160
171 #define R_AX_HALT_H2C 0x0168
172 #define B_AX_HALT_H2C_TRIGGER BIT(0)
173 #define R_AX_HALT_C2H_CTRL 0x0164
174 #define R_AX_HALT_C2H 0x016C
175 
176 #define R_AX_WCPU_FW_CTRL 0x01E0
177 #define B_AX_WCPU_FWDL_STS_MASK GENMASK(7, 5)
178 #define B_AX_FWDL_PATH_RDY BIT(2)
179 #define B_AX_H2C_PATH_RDY BIT(1)
180 #define B_AX_WCPU_FWDL_EN BIT(0)
181 
182 #define R_AX_RPWM 0x01E4
183 #define R_AX_PCIE_HRPWM 0x10C0
184 #define PS_RPWM_TOGGLE BIT(15)
185 #define PS_RPWM_ACK BIT(14)
186 #define PS_RPWM_SEQ_NUM GENMASK(13, 12)
187 #define PS_RPWM_NOTIFY_WAKE BIT(8)
188 #define PS_RPWM_STATE 0x7
189 #define RPWM_SEQ_NUM_MAX 3
190 #define PS_CPWM_SEQ_NUM GENMASK(13, 12)
191 #define PS_CPWM_RSP_SEQ_NUM GENMASK(9, 8)
192 #define PS_CPWM_STATE GENMASK(2, 0)
193 #define CPWM_SEQ_NUM_MAX 3
194 
195 #define R_AX_BOOT_REASON 0x01E6
196 #define B_AX_BOOT_REASON_MASK GENMASK(2, 0)
197 
198 #define R_AX_LDM 0x01E8
199 #define B_AX_EN_32K BIT(31)
200 
201 #define R_AX_UDM0 0x01F0
202 #define R_AX_UDM1 0x01F4
203 #define R_AX_UDM2 0x01F8
204 #define R_AX_UDM3 0x01FC
205 
206 #define R_AX_LDO_AON_CTRL0 0x0218
207 #define B_AX_PD_REGU_L BIT(16)
208 
209 #define R_AX_WLAN_XTAL_SI_CTRL 0x0270
210 #define B_AX_WL_XTAL_SI_CMD_POLL BIT(31)
211 #define B_AX_BT_XTAL_SI_ERR_FLAG BIT(30)
212 #define B_AX_WL_XTAL_GNT BIT(29)
213 #define B_AX_BT_XTAL_GNT BIT(28)
214 #define B_AX_WL_XTAL_SI_MODE_MASK GENMASK(25, 24)
215 #define XTAL_SI_NORMAL_WRITE 0x00
216 #define XTAL_SI_NORMAL_READ 0x01
217 #define B_AX_WL_XTAL_SI_BITMASK_MASK GENMASK(23, 16)
218 #define B_AX_WL_XTAL_SI_DATA_MASK GENMASK(15, 8)
219 #define B_AX_WL_XTAL_SI_ADDR_MASK GENMASK(7, 0)
220 
221 #define R_AX_XTAL_ON_CTRL0 0x0280
222 #define B_AX_XTAL_SC_LPS BIT(31)
223 #define B_AX_XTAL_SC_XO_MASK GENMASK(23, 17)
224 #define B_AX_XTAL_SC_XI_MASK GENMASK(16, 10)
225 #define B_AX_XTAL_SC_MASK GENMASK(6, 0)
226 
227 #define R_AX_GPIO0_7_FUNC_SEL 0x02D0
228 
229 #define R_AX_GPIO0_15_EECS_EESK_LED1_PULL_LOW_EN 0x02E4
230 #define B_AX_LED1_PULL_LOW_EN BIT(18)
231 #define B_AX_EESK_PULL_LOW_EN BIT(17)
232 #define B_AX_EECS_PULL_LOW_EN BIT(16)
233 
234 #define R_AX_WLRF_CTRL 0x02F0
235 #define B_AX_AFC_AFEDIG BIT(17)
236 #define B_AX_WLRF1_CTRL_7 BIT(15)
237 #define B_AX_WLRF1_CTRL_1 BIT(9)
238 #define B_AX_WLRF_CTRL_7 BIT(7)
239 #define B_AX_WLRF_CTRL_1 BIT(1)
240 
241 #define R_AX_IC_PWR_STATE 0x03F0
242 #define B_AX_WHOLE_SYS_PWR_STE_MASK GENMASK(25, 16)
243 #define B_AX_WLMAC_PWR_STE_MASK GENMASK(9, 8)
244 #define B_AX_UART_HCISYS_PWR_STE_MASK GENMASK(7, 6)
245 #define B_AX_SDIO_HCISYS_PWR_STE_MASK GENMASK(5, 4)
246 #define B_AX_USB_HCISYS_PWR_STE_MASK GENMASK(3, 2)
247 #define B_AX_PCIE_HCISYS_PWR_STE_MASK GENMASK(1, 0)
248 
249 #define R_AX_AFE_OFF_CTRL1 0x0444
250 #define B_AX_S1_LDO_VSEL_F_MASK GENMASK(25, 24)
251 #define B_AX_S1_LDO2PWRCUT_F BIT(23)
252 #define B_AX_S0_LDO_VSEL_F_MASK GENMASK(22, 21)
253 
254 #define R_AX_FILTER_MODEL_ADDR 0x0C04
255 
256 #define R_AX_HAXI_INIT_CFG1 0x1000
257 #define B_AX_WD_ITVL_IDLE_V1_MASK GENMASK(31, 28)
258 #define B_AX_WD_ITVL_ACT_V1_MASK GENMASK(27, 24)
259 #define B_AX_DMA_MODE_MASK GENMASK(19, 18)
260 #define DMA_MOD_PCIE_1B 0x0
261 #define DMA_MOD_PCIE_4B 0x1
262 #define DMA_MOD_USB 0x2
263 #define DMA_MOD_SDIO 0x3
264 #define B_AX_STOP_AXI_MST BIT(17)
265 #define B_AX_HAXI_RST_KEEP_REG BIT(16)
266 #define B_AX_RXHCI_EN_V1 BIT(15)
267 #define B_AX_RXBD_MODE_V1 BIT(14)
268 #define B_AX_HAXI_MAX_RXDMA_MASK GENMASK(9, 8)
269 #define B_AX_TXHCI_EN_V1 BIT(7)
270 #define B_AX_FLUSH_AXI_MST BIT(4)
271 #define B_AX_RST_BDRAM BIT(3)
272 #define B_AX_HAXI_MAX_TXDMA_MASK GENMASK(1, 0)
273 
274 #define R_AX_HAXI_DMA_STOP1 0x1010
275 #define B_AX_STOP_WPDMA BIT(19)
276 #define B_AX_STOP_CH12 BIT(18)
277 #define B_AX_STOP_CH9 BIT(17)
278 #define B_AX_STOP_CH8 BIT(16)
279 #define B_AX_STOP_ACH7 BIT(15)
280 #define B_AX_STOP_ACH6 BIT(14)
281 #define B_AX_STOP_ACH5 BIT(13)
282 #define B_AX_STOP_ACH4 BIT(12)
283 #define B_AX_STOP_ACH3 BIT(11)
284 #define B_AX_STOP_ACH2 BIT(10)
285 #define B_AX_STOP_ACH1 BIT(9)
286 #define B_AX_STOP_ACH0 BIT(8)
287 
288 #define R_AX_HAXI_DMA_BUSY1 0x101C
289 #define B_AX_HAXIIO_BUSY BIT(20)
290 #define B_AX_WPDMA_BUSY BIT(19)
291 #define B_AX_CH12_BUSY BIT(18)
292 #define B_AX_CH9_BUSY BIT(17)
293 #define B_AX_CH8_BUSY BIT(16)
294 #define B_AX_ACH7_BUSY BIT(15)
295 #define B_AX_ACH6_BUSY BIT(14)
296 #define B_AX_ACH5_BUSY BIT(13)
297 #define B_AX_ACH4_BUSY BIT(12)
298 #define B_AX_ACH3_BUSY BIT(11)
299 #define B_AX_ACH2_BUSY BIT(10)
300 #define B_AX_ACH1_BUSY BIT(9)
301 #define B_AX_ACH0_BUSY BIT(8)
302 
303 #define R_AX_PCIE_DBG_CTRL 0x11C0
304 #define B_AX_DBG_DUMMY_MASK GENMASK(23, 16)
305 #define B_AX_DBG_SEL_MASK GENMASK(15, 13)
306 #define B_AX_PCIE_DBG_SEL BIT(12)
307 #define B_AX_MRD_TIMEOUT_EN BIT(10)
308 #define B_AX_ASFF_FULL_NO_STK BIT(1)
309 #define B_AX_EN_STUCK_DBG BIT(0)
310 
311 #define R_AX_HAXI_DMA_STOP2 0x11C0
312 #define B_AX_STOP_CH11 BIT(1)
313 #define B_AX_STOP_CH10 BIT(0)
314 
315 #define R_AX_HAXI_DMA_BUSY2 0x11C8
316 #define B_AX_CH11_BUSY BIT(1)
317 #define B_AX_CH10_BUSY BIT(0)
318 
319 #define R_AX_HAXI_DMA_BUSY3 0x1208
320 #define B_AX_RPQ_BUSY BIT(1)
321 #define B_AX_RXQ_BUSY BIT(0)
322 
323 #define R_AX_LTR_DEC_CTRL 0x1600
324 #define B_AX_LTR_IDX_DRV_VLD BIT(16)
325 #define B_AX_LTR_CURR_IDX_DRV_MASK GENMASK(15, 14)
326 #define B_AX_LTR_IDX_FW_VLD BIT(13)
327 #define B_AX_LTR_CURR_IDX_FW_MASK GENMASK(12, 11)
328 #define B_AX_LTR_IDX_HW_VLD BIT(10)
329 #define B_AX_LTR_CURR_IDX_HW_MASK GENMASK(9, 8)
330 #define B_AX_LTR_REQ_DRV BIT(7)
331 #define B_AX_LTR_IDX_DRV_MASK GENMASK(6, 5)
332 #define PCIE_LTR_IDX_IDLE 3
333 #define B_AX_LTR_DRV_DEC_EN BIT(4)
334 #define B_AX_LTR_FW_DEC_EN BIT(3)
335 #define B_AX_LTR_HW_DEC_EN BIT(2)
336 #define B_AX_LTR_SPACE_IDX_V1_MASK GENMASK(1, 0)
337 #define LTR_EN_BITS (B_AX_LTR_HW_DEC_EN | B_AX_LTR_FW_DEC_EN | B_AX_LTR_DRV_DEC_EN)
338 
339 #define R_AX_LTR_LATENCY_IDX0 0x1604
340 #define R_AX_LTR_LATENCY_IDX1 0x1608
341 #define R_AX_LTR_LATENCY_IDX2 0x160C
342 #define R_AX_LTR_LATENCY_IDX3 0x1610
343 
344 #define R_AX_HCI_FC_CTRL_V1 0x1700
345 #define R_AX_CH_PAGE_CTRL_V1 0x1704
346 
347 #define R_AX_ACH0_PAGE_CTRL_V1 0x1710
348 #define R_AX_ACH1_PAGE_CTRL_V1 0x1714
349 #define R_AX_ACH2_PAGE_CTRL_V1 0x1718
350 #define R_AX_ACH3_PAGE_CTRL_V1 0x171C
351 #define R_AX_ACH4_PAGE_CTRL_V1 0x1720
352 #define R_AX_ACH5_PAGE_CTRL_V1 0x1724
353 #define R_AX_ACH6_PAGE_CTRL_V1 0x1728
354 #define R_AX_ACH7_PAGE_CTRL_V1 0x172C
355 #define R_AX_CH8_PAGE_CTRL_V1 0x1730
356 #define R_AX_CH9_PAGE_CTRL_V1 0x1734
357 #define R_AX_CH10_PAGE_CTRL_V1 0x1738
358 #define R_AX_CH11_PAGE_CTRL_V1 0x173C
359 
360 #define R_AX_ACH0_PAGE_INFO_V1 0x1750
361 #define R_AX_ACH1_PAGE_INFO_V1 0x1754
362 #define R_AX_ACH2_PAGE_INFO_V1 0x1758
363 #define R_AX_ACH3_PAGE_INFO_V1 0x175C
364 #define R_AX_ACH4_PAGE_INFO_V1 0x1760
365 #define R_AX_ACH5_PAGE_INFO_V1 0x1764
366 #define R_AX_ACH6_PAGE_INFO_V1 0x1768
367 #define R_AX_ACH7_PAGE_INFO_V1 0x176C
368 #define R_AX_CH8_PAGE_INFO_V1 0x1770
369 #define R_AX_CH9_PAGE_INFO_V1 0x1774
370 #define R_AX_CH10_PAGE_INFO_V1 0x1778
371 #define R_AX_CH11_PAGE_INFO_V1 0x177C
372 #define R_AX_CH12_PAGE_INFO_V1 0x1780
373 
374 #define R_AX_PUB_PAGE_INFO3_V1 0x178C
375 #define R_AX_PUB_PAGE_CTRL1_V1 0x1790
376 #define R_AX_PUB_PAGE_CTRL2_V1 0x1794
377 #define R_AX_PUB_PAGE_INFO1_V1 0x1798
378 #define R_AX_PUB_PAGE_INFO2_V1 0x179C
379 #define R_AX_WP_PAGE_CTRL1_V1 0x17A0
380 #define R_AX_WP_PAGE_CTRL2_V1 0x17A4
381 #define R_AX_WP_PAGE_INFO1_V1 0x17A8
382 
383 #define R_AX_H2CREG_DATA0_V1 0x7140
384 #define R_AX_H2CREG_DATA1_V1 0x7144
385 #define R_AX_H2CREG_DATA2_V1 0x7148
386 #define R_AX_H2CREG_DATA3_V1 0x714C
387 #define R_AX_C2HREG_DATA0_V1 0x7150
388 #define R_AX_C2HREG_DATA1_V1 0x7154
389 #define R_AX_C2HREG_DATA2_V1 0x7158
390 #define R_AX_C2HREG_DATA3_V1 0x715C
391 #define R_AX_H2CREG_CTRL_V1 0x7160
392 #define R_AX_C2HREG_CTRL_V1 0x7164
393 
394 #define R_AX_HCI_FUNC_EN_V1 0x7880
395 
396 #define R_AX_PHYREG_SET 0x8040
397 #define PHYREG_SET_ALL_CYCLE 0x8
398 
399 #define R_AX_HD0IMR 0x8110
400 #define B_AX_WDT_PTFM_INT_EN BIT(5)
401 #define B_AX_CPWM_INT_EN BIT(2)
402 #define B_AX_GT3_INT_EN BIT(1)
403 #define B_AX_C2H_INT_EN BIT(0)
404 #define R_AX_HD0ISR 0x8114
405 #define B_AX_C2H_INT BIT(0)
406 
407 #define R_AX_H2CREG_DATA0 0x8140
408 #define R_AX_H2CREG_DATA1 0x8144
409 #define R_AX_H2CREG_DATA2 0x8148
410 #define R_AX_H2CREG_DATA3 0x814C
411 #define R_AX_C2HREG_DATA0 0x8150
412 #define R_AX_C2HREG_DATA1 0x8154
413 #define R_AX_C2HREG_DATA2 0x8158
414 #define R_AX_C2HREG_DATA3 0x815C
415 #define R_AX_H2CREG_CTRL 0x8160
416 #define B_AX_H2CREG_TRIGGER BIT(0)
417 #define R_AX_C2HREG_CTRL 0x8164
418 #define B_AX_C2HREG_TRIGGER BIT(0)
419 #define R_AX_CPWM 0x8170
420 
421 #define R_AX_HCI_FUNC_EN 0x8380
422 #define B_AX_HCI_RXDMA_EN BIT(1)
423 #define B_AX_HCI_TXDMA_EN BIT(0)
424 
425 #define R_AX_BOOT_DBG 0x83F0
426 
427 #define R_AX_DMAC_FUNC_EN 0x8400
428 #define B_AX_DMAC_CRPRT BIT(31)
429 #define B_AX_MAC_FUNC_EN BIT(30)
430 #define B_AX_DMAC_FUNC_EN BIT(29)
431 #define B_AX_MPDU_PROC_EN BIT(28)
432 #define B_AX_WD_RLS_EN BIT(27)
433 #define B_AX_DLE_WDE_EN BIT(26)
434 #define B_AX_TXPKT_CTRL_EN BIT(25)
435 #define B_AX_STA_SCH_EN BIT(24)
436 #define B_AX_DLE_PLE_EN BIT(23)
437 #define B_AX_PKT_BUF_EN BIT(22)
438 #define B_AX_DMAC_TBL_EN BIT(21)
439 #define B_AX_PKT_IN_EN BIT(20)
440 #define B_AX_DLE_CPUIO_EN BIT(19)
441 #define B_AX_DISPATCHER_EN BIT(18)
442 #define B_AX_BBRPT_EN BIT(17)
443 #define B_AX_MAC_SEC_EN BIT(16)
444 #define B_AX_MAC_UN_EN BIT(15)
445 #define B_AX_H_AXIDMA_EN BIT(14)
446 
447 #define R_AX_DMAC_CLK_EN 0x8404
448 #define B_AX_WD_RLS_CLK_EN BIT(27)
449 #define B_AX_DLE_WDE_CLK_EN BIT(26)
450 #define B_AX_TXPKT_CTRL_CLK_EN BIT(25)
451 #define B_AX_STA_SCH_CLK_EN BIT(24)
452 #define B_AX_DLE_PLE_CLK_EN BIT(23)
453 #define B_AX_PKT_IN_CLK_EN BIT(20)
454 #define B_AX_DLE_CPUIO_CLK_EN BIT(19)
455 #define B_AX_DISPATCHER_CLK_EN BIT(18)
456 #define B_AX_BBRPT_CLK_EN BIT(17)
457 #define B_AX_MAC_SEC_CLK_EN BIT(16)
458 
459 #define PCI_LTR_IDLE_TIMER_1US 0
460 #define PCI_LTR_IDLE_TIMER_10US 1
461 #define PCI_LTR_IDLE_TIMER_100US 2
462 #define PCI_LTR_IDLE_TIMER_200US 3
463 #define PCI_LTR_IDLE_TIMER_400US 4
464 #define PCI_LTR_IDLE_TIMER_800US 5
465 #define PCI_LTR_IDLE_TIMER_1_6MS 6
466 #define PCI_LTR_IDLE_TIMER_3_2MS 7
467 #define PCI_LTR_IDLE_TIMER_R_ERR 0xFD
468 #define PCI_LTR_IDLE_TIMER_DEF 0xFE
469 #define PCI_LTR_IDLE_TIMER_IGNORE 0xFF
470 
471 #define PCI_LTR_SPC_10US 0
472 #define PCI_LTR_SPC_100US 1
473 #define PCI_LTR_SPC_500US 2
474 #define PCI_LTR_SPC_1MS 3
475 #define PCI_LTR_SPC_R_ERR 0xFD
476 #define PCI_LTR_SPC_DEF 0xFE
477 #define PCI_LTR_SPC_IGNORE 0xFF
478 
479 #define R_AX_LTR_CTRL_0 0x8410
480 #define B_AX_LTR_SPACE_IDX_MASK GENMASK(13, 12)
481 #define B_AX_LTR_IDLE_TIMER_IDX_MASK GENMASK(10, 8)
482 #define B_AX_APP_LTR_ACT BIT(5)
483 #define B_AX_APP_LTR_IDLE BIT(4)
484 #define B_AX_LTR_EN BIT(1)
485 #define B_AX_LTR_WD_NOEMP_CHK_V1 BIT(1)
486 #define B_AX_LTR_HW_EN BIT(0)
487 
488 #define R_AX_LTR_CTRL_1 0x8414
489 #define B_AX_LTR_RX1_TH_MASK GENMASK(27, 16)
490 #define B_AX_LTR_RX0_TH_MASK GENMASK(11, 0)
491 
492 #define R_AX_LTR_IDLE_LATENCY 0x8418
493 
494 #define R_AX_LTR_ACTIVE_LATENCY 0x841C
495 
496 #define R_AX_SER_DBG_INFO 0x8424
497 #define B_AX_L0_TO_L1_EVENT_MASK GENMASK(31, 28)
498 
499 #define R_AX_DLE_EMPTY0 0x8430
500 #define B_AX_PLE_EMPTY_QTA_DMAC_CPUIO BIT(26)
501 #define B_AX_PLE_EMPTY_QTA_DMAC_MPDU_TX BIT(25)
502 #define B_AX_PLE_EMPTY_QTA_DMAC_WLAN_CPU BIT(24)
503 #define B_AX_PLE_EMPTY_QTA_DMAC_H2C BIT(23)
504 #define B_AX_PLE_EMPTY_QTA_DMAC_B1_TXPL BIT(22)
505 #define B_AX_PLE_EMPTY_QTA_DMAC_B0_TXPL BIT(21)
506 #define B_AX_WDE_EMPTY_QTA_DMAC_CPUIO BIT(20)
507 #define B_AX_WDE_EMPTY_QTA_DMAC_PKTIN BIT(19)
508 #define B_AX_WDE_EMPTY_QTA_DMAC_DATA_CPU BIT(18)
509 #define B_AX_WDE_EMPTY_QTA_DMAC_WLAN_CPU BIT(17)
510 #define B_AX_WDE_EMPTY_QTA_DMAC_HIF BIT(16)
511 #define B_AX_WDE_EMPTY_QUE_DMAC_PKTIN BIT(10)
512 #define B_AX_PLE_EMPTY_QUE_DMAC_SEC_TX BIT(9)
513 #define B_AX_PLE_EMPTY_QUE_DMAC_MPDU_TX BIT(8)
514 #define B_AX_WDE_EMPTY_QUE_OTHERS BIT(7)
515 #define B_AX_WDE_EMPTY_QUE_CMAC0_WMM1 BIT(4)
516 #define B_AX_WDE_EMPTY_QUE_CMAC0_WMM0 BIT(3)
517 #define B_AX_WDE_EMPTY_QUE_CMAC1_MBH BIT(2)
518 #define B_AX_WDE_EMPTY_QUE_CMAC0_MBH BIT(1)
519 #define B_AX_WDE_EMPTY_QUE_CMAC0_ALL_AC BIT(0)
520 
521 #define R_AX_DMAC_ERR_IMR 0x8520
522 #define B_AX_DLE_CPUIO_ERR_INT_EN BIT(10)
523 #define B_AX_APB_BRIDGE_ERR_INT_EN BIT(9)
524 #define B_AX_DISPATCH_ERR_INT_EN BIT(8)
525 #define B_AX_PKTIN_ERR_INT_EN BIT(7)
526 #define B_AX_PLE_DLE_ERR_INT_EN BIT(6)
527 #define B_AX_TXPKTCTRL_ERR_INT_EN BIT(5)
528 #define B_AX_WDE_DLE_ERR_INT_EN BIT(4)
529 #define B_AX_STA_SCHEDULER_ERR_INT_EN BIT(3)
530 #define B_AX_MPDU_ERR_INT_EN BIT(2)
531 #define B_AX_WSEC_ERR_INT_EN BIT(1)
532 #define B_AX_WDRLS_ERR_INT_EN BIT(0)
533 #define DMAC_ERR_IMR_EN GENMASK(31, 0)
534 #define DMAC_ERR_IMR_DIS 0
535 
536 #define R_AX_DMAC_ERR_ISR 0x8524
537 #define B_AX_DLE_CPUIO_ERR_FLAG BIT(10)
538 #define B_AX_APB_BRIDGE_ERR_FLAG BIT(9)
539 #define B_AX_DISPATCH_ERR_FLAG BIT(8)
540 #define B_AX_PKTIN_ERR_FLAG BIT(7)
541 #define B_AX_PLE_DLE_ERR_FLAG BIT(6)
542 #define B_AX_TXPKTCTRL_ERR_FLAG BIT(5)
543 #define B_AX_WDE_DLE_ERR_FLAG BIT(4)
544 #define B_AX_STA_SCHEDULER_ERR_FLAG BIT(3)
545 #define B_AX_MPDU_ERR_FLAG BIT(2)
546 #define B_AX_WSEC_ERR_FLAG BIT(1)
547 #define B_AX_WDRLS_ERR_FLAG BIT(0)
548 
549 #define R_AX_DISPATCHER_GLOBAL_SETTING_0 0x8800
550 #define B_AX_PL_PAGE_128B_SEL BIT(9)
551 #define B_AX_WD_PAGE_64B_SEL BIT(8)
552 #define R_AX_OTHER_DISPATCHER_ERR_ISR 0x8804
553 #define R_AX_HOST_DISPATCHER_ERR_ISR 0x8808
554 #define R_AX_CPU_DISPATCHER_ERR_ISR 0x880C
555 #define R_AX_TX_ADDRESS_INFO_MODE_SETTING 0x8810
556 #define B_AX_HOST_ADDR_INFO_8B_SEL BIT(0)
557 
558 #define R_AX_HOST_DISPATCHER_ERR_IMR 0x8850
559 #define B_AX_HDT_RX_WRITE_UNDERFLOW_INT_EN BIT(31)
560 #define B_AX_HDT_RX_WRITE_OVERFLOW_INT_EN BIT(30)
561 #define B_AX_HDT_CHKSUM_FSM_ERR_INT_EN BIT(29)
562 #define B_AX_HDT_SHIFT_DMA_CFG_ERR_INT_EN BIT(28)
563 #define B_AX_HDT_DMA_PROCESS_ERR_INT_EN BIT(27)
564 #define B_AX_HDT_TOTAL_LEN_ERR_INT_EN BIT(26)
565 #define B_AX_HDT_SHIFT_EN_ERR_INT_EN BIT(25)
566 #define B_AX_HDT_RXAGG_CFG_ERR_INT_EN BIT(24)
567 #define B_AX_HDT_OUTPUT_ERR_INT_EN BIT(21)
568 #define B_AX_HDT_RES_ERR_INT_EN BIT(20)
569 #define B_AX_HDT_BURST_NUM_ERR_INT_EN BIT(19)
570 #define B_AX_HDT_NULLPKT_ERR_INT_EN BIT(18)
571 #define B_AX_HDT_FLOW_CTRL_ERR_INT_EN BIT(17)
572 #define B_AX_HDT_PLD_CMD_UNDERFLOW_INT_EN BIT(16)
573 #define B_AX_HDT_PLD_CMD_OVERLOW_INT_EN BIT(15)
574 #define B_AX_HDT_TX_WRITE_UNDERFLOW_INT_EN BIT(14)
575 #define B_AX_HDT_TX_WRITE_OVERFLOW_INT_EN BIT(13)
576 #define B_AX_HDT_TCP_CHK_ERR_INT_EN BIT(12)
577 #define B_AX_HDT_TXPKTSIZE_ERR_INT_EN BIT(11)
578 #define B_AX_HDT_PRE_COST_ERR_INT_EN BIT(10)
579 #define B_AX_HDT_WD_CHK_ERR_INT_EN BIT(9)
580 #define B_AX_HDT_CHANNEL_DMA_ERR_INT_EN BIT(8)
581 #define B_AX_HDT_OFFSET_UNMATCH_INT_EN BIT(7)
582 #define B_AX_HDT_PAYLOAD_UNDERFLOW_INT_EN BIT(6)
583 #define B_AX_HDT_PAYLOAD_OVERFLOW_INT_EN BIT(5)
584 #define B_AX_HDT_PERMU_UNDERFLOW_INT_EN BIT(4)
585 #define B_AX_HDT_PERMU_OVERFLOW_INT_EN BIT(3)
586 #define B_AX_HDT_PKT_FAIL_DBG_INT_EN BIT(2)
587 #define B_AX_HDT_CHANNEL_ID_ERR_INT_EN BIT(1)
588 #define B_AX_HDT_CHANNEL_DIFF_ERR_INT_EN BIT(0)
589 #define B_AX_HOST_DISP_IMR_CLR (B_AX_HDT_CHANNEL_DIFF_ERR_INT_EN | \
590 				B_AX_HDT_CHANNEL_ID_ERR_INT_EN | \
591 				B_AX_HDT_PKT_FAIL_DBG_INT_EN | \
592 				B_AX_HDT_PERMU_OVERFLOW_INT_EN | \
593 				B_AX_HDT_PERMU_UNDERFLOW_INT_EN | \
594 				B_AX_HDT_PAYLOAD_OVERFLOW_INT_EN | \
595 				B_AX_HDT_PAYLOAD_UNDERFLOW_INT_EN | \
596 				B_AX_HDT_OFFSET_UNMATCH_INT_EN | \
597 				B_AX_HDT_CHANNEL_DMA_ERR_INT_EN | \
598 				B_AX_HDT_WD_CHK_ERR_INT_EN | \
599 				B_AX_HDT_PRE_COST_ERR_INT_EN | \
600 				B_AX_HDT_TXPKTSIZE_ERR_INT_EN | \
601 				B_AX_HDT_TCP_CHK_ERR_INT_EN | \
602 				B_AX_HDT_TX_WRITE_OVERFLOW_INT_EN | \
603 				B_AX_HDT_TX_WRITE_UNDERFLOW_INT_EN | \
604 				B_AX_HDT_PLD_CMD_OVERLOW_INT_EN | \
605 				B_AX_HDT_PLD_CMD_UNDERFLOW_INT_EN | \
606 				B_AX_HDT_FLOW_CTRL_ERR_INT_EN | \
607 				B_AX_HDT_NULLPKT_ERR_INT_EN | \
608 				B_AX_HDT_BURST_NUM_ERR_INT_EN | \
609 				B_AX_HDT_RXAGG_CFG_ERR_INT_EN | \
610 				B_AX_HDT_SHIFT_EN_ERR_INT_EN | \
611 				B_AX_HDT_TOTAL_LEN_ERR_INT_EN | \
612 				B_AX_HDT_DMA_PROCESS_ERR_INT_EN | \
613 				B_AX_HDT_SHIFT_DMA_CFG_ERR_INT_EN | \
614 				B_AX_HDT_CHKSUM_FSM_ERR_INT_EN | \
615 				B_AX_HDT_RX_WRITE_OVERFLOW_INT_EN | \
616 				B_AX_HDT_RX_WRITE_UNDERFLOW_INT_EN)
617 #define B_AX_HOST_DISP_IMR_SET (B_AX_HDT_CHANNEL_DIFF_ERR_INT_EN | \
618 				B_AX_HDT_PAYLOAD_OVERFLOW_INT_EN | \
619 				B_AX_HDT_PAYLOAD_UNDERFLOW_INT_EN | \
620 				B_AX_HDT_CHANNEL_DMA_ERR_INT_EN | \
621 				B_AX_HDT_TOTAL_LEN_ERR_INT_EN | \
622 				B_AX_HDT_DMA_PROCESS_ERR_INT_EN)
623 
624 #define B_AX_HR_WRFF_UNDERFLOW_ERR_INT_EN BIT(31)
625 #define B_AX_HR_WRFF_OVERFLOW_ERR_INT_EN BIT(30)
626 #define B_AX_HR_CHKSUM_FSM_ERR_INT_EN BIT(29)
627 #define B_AX_HR_SHIFT_DMA_CFG_ERR_INT_EN BIT(28)
628 #define B_AX_HR_DMA_PROCESS_ERR_INT_EN BIT(27)
629 #define B_AX_HR_TOTAL_LEN_UNDER_ERR_INT_EN BIT(26)
630 #define B_AX_HR_SHIFT_EN_ERR_INT_EN BIT(25)
631 #define B_AX_HR_AGG_CFG_ERR_INT_EN BIT(24)
632 #define B_AX_HR_DMA_RD_CNT_DEQ_ERR_INT_EN BIT(23)
633 #define B_AX_HR_PLD_LEN_ZERO_ERR_INT_EN BIT(22)
634 #define B_AX_HT_ILL_CH_ERR_INT_EN BIT(20)
635 #define B_AX_HT_ADDR_INFO_LEN_ERR_INT_EN BIT(18)
636 #define B_AX_HT_WD_LEN_OVER_ERR_INT_EN BIT(17)
637 #define B_AX_HT_PLD_CMD_UNDERFLOW_ERR_INT_EN BIT(16)
638 #define B_AX_HT_PLD_CMD_OVERFLOW_ERR_INT_EN BIT(15)
639 #define B_AX_HT_WRFF_UNDERFLOW_ERR_INT_EN BIT(14)
640 #define B_AX_HT_WRFF_OVERFLOW_ERR_INT_EN BIT(13)
641 #define B_AX_HT_CHKSUM_FSM_ERR_INT_EN BIT(12)
642 #define B_AX_HT_TXPKTSIZE_ERR_INT_EN BIT(11)
643 #define B_AX_HT_PRE_SUB_ERR_INT_EN BIT(10)
644 #define B_AX_HT_WD_CHKSUM_ERR_INT_EN BIT(9)
645 #define B_AX_HT_CHANNEL_DMA_ERR_INT_EN BIT(8)
646 #define B_AX_HT_OFFSET_UNMATCH_ERR_INT_EN BIT(7)
647 #define B_AX_HT_PAYLOAD_UNDER_ERR_INT_EN BIT(6)
648 #define B_AX_HT_PAYLOAD_OVER_ERR_INT_EN BIT(5)
649 #define B_AX_HT_PERMU_FF_UNDERFLOW_ERR_INT_EN BIT(4)
650 #define B_AX_HT_PERMU_FF_OVERFLOW_ERR_INT_EN BIT(3)
651 #define B_AX_HT_PKT_FAIL_ERR_INT_EN BIT(2)
652 #define B_AX_HT_CH_ID_ERR_INT_EN BIT(1)
653 #define B_AX_HT_EP_CH_DIFF_ERR_INT_EN BIT(0)
654 #define B_AX_HOST_DISP_IMR_CLR_V1 (B_AX_HT_EP_CH_DIFF_ERR_INT_EN | \
655 				   B_AX_HT_CH_ID_ERR_INT_EN | \
656 				   B_AX_HT_PKT_FAIL_ERR_INT_EN | \
657 				   B_AX_HT_PERMU_FF_OVERFLOW_ERR_INT_EN | \
658 				   B_AX_HT_PERMU_FF_UNDERFLOW_ERR_INT_EN | \
659 				   B_AX_HT_PAYLOAD_OVER_ERR_INT_EN | \
660 				   B_AX_HT_PAYLOAD_UNDER_ERR_INT_EN | \
661 				   B_AX_HT_OFFSET_UNMATCH_ERR_INT_EN | \
662 				   B_AX_HT_CHANNEL_DMA_ERR_INT_EN | \
663 				   B_AX_HT_WD_CHKSUM_ERR_INT_EN | \
664 				   B_AX_HT_PRE_SUB_ERR_INT_EN | \
665 				   B_AX_HT_TXPKTSIZE_ERR_INT_EN | \
666 				   B_AX_HT_CHKSUM_FSM_ERR_INT_EN | \
667 				   B_AX_HT_WRFF_OVERFLOW_ERR_INT_EN | \
668 				   B_AX_HT_WRFF_UNDERFLOW_ERR_INT_EN | \
669 				   B_AX_HT_PLD_CMD_OVERFLOW_ERR_INT_EN | \
670 				   B_AX_HT_PLD_CMD_UNDERFLOW_ERR_INT_EN | \
671 				   B_AX_HT_WD_LEN_OVER_ERR_INT_EN | \
672 				   B_AX_HT_ADDR_INFO_LEN_ERR_INT_EN | \
673 				   B_AX_HT_ILL_CH_ERR_INT_EN | \
674 				   B_AX_HR_PLD_LEN_ZERO_ERR_INT_EN | \
675 				   B_AX_HR_DMA_RD_CNT_DEQ_ERR_INT_EN | \
676 				   B_AX_HR_AGG_CFG_ERR_INT_EN | \
677 				   B_AX_HR_SHIFT_EN_ERR_INT_EN | \
678 				   B_AX_HR_TOTAL_LEN_UNDER_ERR_INT_EN | \
679 				   B_AX_HR_DMA_PROCESS_ERR_INT_EN | \
680 				   B_AX_HR_SHIFT_DMA_CFG_ERR_INT_EN | \
681 				   B_AX_HR_CHKSUM_FSM_ERR_INT_EN | \
682 				   B_AX_HR_WRFF_OVERFLOW_ERR_INT_EN | \
683 				   B_AX_HR_WRFF_UNDERFLOW_ERR_INT_EN)
684 #define B_AX_HOST_DISP_IMR_SET_V1 (B_AX_HT_PAYLOAD_OVER_ERR_INT_EN | \
685 				   B_AX_HT_PAYLOAD_UNDER_ERR_INT_EN | \
686 				   B_AX_HT_ILL_CH_ERR_INT_EN | \
687 				   B_AX_HR_TOTAL_LEN_UNDER_ERR_INT_EN | \
688 				   B_AX_HR_DMA_PROCESS_ERR_INT_EN)
689 
690 #define R_AX_CPU_DISPATCHER_ERR_IMR 0x8854
691 #define B_AX_CPU_RX_WRITE_UNDERFLOW_INT_EN BIT(31)
692 #define B_AX_CPU_RX_WRITE_OVERFLOW_INT_EN BIT(30)
693 #define B_AX_CPU_CHKSUM_FSM_ERR_INT_EN BIT(29)
694 #define B_AX_CPU_SHIFT_DMA_CFG_ERR_INT_EN BIT(28)
695 #define B_AX_CPU_DMA_PROCESS_ERR_INT_EN BIT(27)
696 #define B_AX_CPU_TOTAL_LEN_ERR_INT_EN BIT(26)
697 #define B_AX_CPU_SHIFT_EN_ERR_INT_EN BIT(25)
698 #define B_AX_CPU_RXAGG_CFG_ERR_INT_EN BIT(24)
699 #define B_AX_CPU_OUTPUT_ERR_INT_EN BIT(20)
700 #define B_AX_CPU_RESP_ERR_INT_EN BIT(19)
701 #define B_AX_CPU_BURST_NUM_ERR_INT_EN BIT(18)
702 #define B_AX_CPU_NULLPKT_ERR_INT_EN BIT(17)
703 #define B_AX_CPU_FLOW_CTRL_ERR_INT_EN BIT(16)
704 #define B_AX_CPU_F2P_SEQ_ERR_INT_EN BIT(15)
705 #define B_AX_CPU_F2P_QSEL_ERR_INT_EN BIT(14)
706 #define B_AX_CPU_PLD_CMD_UNDERFLOW_INT_EN BIT(13)
707 #define B_AX_CPU_PLD_CMD_OVERLOW_INT_EN BIT(12)
708 #define B_AX_CPU_PRE_COST_ERR_INT_EN BIT(11)
709 #define B_AX_CPU_WD_CHK_ERR_INT_EN BIT(10)
710 #define B_AX_CPU_CHANNEL_DMA_ERR_INT_EN BIT(9)
711 #define B_AX_CPU_OFFSET_UNMATCH_INT_EN BIT(8)
712 #define B_AX_CPU_PAYLOAD_CHKSUM_ERR_INT_EN BIT(7)
713 #define B_AX_CPU_PAYLOAD_UNDERFLOW_INT_EN BIT(6)
714 #define B_AX_CPU_PAYLOAD_OVERFLOW_INT_EN BIT(5)
715 #define B_AX_CPU_PERMU_UNDERFLOW_INT_EN BIT(4)
716 #define B_AX_CPU_PERMU_OVERFLOW_INT_EN BIT(3)
717 #define B_AX_CPU_CHANNEL_ID_ERR_INT_EN BIT(2)
718 #define B_AX_CPU_PKT_FAIL_DBG_INT_EN BIT(1)
719 #define B_AX_CPU_CHANNEL_DIFF_ERR_INT_EN BIT(0)
720 #define B_AX_CPU_DISP_IMR_CLR (B_AX_CPU_CHANNEL_DIFF_ERR_INT_EN | \
721 			       B_AX_CPU_PKT_FAIL_DBG_INT_EN | \
722 			       B_AX_CPU_CHANNEL_ID_ERR_INT_EN | \
723 			       B_AX_CPU_PERMU_OVERFLOW_INT_EN | \
724 			       B_AX_CPU_PERMU_UNDERFLOW_INT_EN | \
725 			       B_AX_CPU_PAYLOAD_OVERFLOW_INT_EN | \
726 			       B_AX_CPU_PAYLOAD_UNDERFLOW_INT_EN | \
727 			       B_AX_CPU_PAYLOAD_CHKSUM_ERR_INT_EN | \
728 			       B_AX_CPU_OFFSET_UNMATCH_INT_EN | \
729 			       B_AX_CPU_CHANNEL_DMA_ERR_INT_EN | \
730 			       B_AX_CPU_WD_CHK_ERR_INT_EN | \
731 			       B_AX_CPU_PRE_COST_ERR_INT_EN | \
732 			       B_AX_CPU_PLD_CMD_OVERLOW_INT_EN | \
733 			       B_AX_CPU_PLD_CMD_UNDERFLOW_INT_EN | \
734 			       B_AX_CPU_F2P_QSEL_ERR_INT_EN | \
735 			       B_AX_CPU_F2P_SEQ_ERR_INT_EN | \
736 			       B_AX_CPU_FLOW_CTRL_ERR_INT_EN | \
737 			       B_AX_CPU_NULLPKT_ERR_INT_EN | \
738 			       B_AX_CPU_BURST_NUM_ERR_INT_EN | \
739 			       B_AX_CPU_RXAGG_CFG_ERR_INT_EN | \
740 			       B_AX_CPU_SHIFT_EN_ERR_INT_EN | \
741 			       B_AX_CPU_TOTAL_LEN_ERR_INT_EN | \
742 			       B_AX_CPU_DMA_PROCESS_ERR_INT_EN | \
743 			       B_AX_CPU_SHIFT_DMA_CFG_ERR_INT_EN | \
744 			       B_AX_CPU_CHKSUM_FSM_ERR_INT_EN | \
745 			       B_AX_CPU_RX_WRITE_OVERFLOW_INT_EN | \
746 			       B_AX_CPU_RX_WRITE_UNDERFLOW_INT_EN)
747 #define B_AX_CPU_DISP_IMR_SET (B_AX_CPU_PKT_FAIL_DBG_INT_EN | \
748 			       B_AX_CPU_PAYLOAD_OVERFLOW_INT_EN | \
749 			       B_AX_CPU_PAYLOAD_UNDERFLOW_INT_EN | \
750 			       B_AX_CPU_TOTAL_LEN_ERR_INT_EN)
751 
752 #define B_AX_CR_PLD_LEN_ERR_INT_EN BIT(30)
753 #define B_AX_CR_WRFF_UNDERFLOW_ERR_INT_EN BIT(29)
754 #define B_AX_CR_WRFF_OVERFLOW_ERR_INT_EN BIT(28)
755 #define B_AX_CR_SHIFT_DMA_CFG_ERR_INT_EN BIT(27)
756 #define B_AX_CR_DMA_PROCESS_ERR_INT_EN BIT(26)
757 #define B_AX_CR_TOTAL_LEN_UNDER_ERR_INT_EN BIT(25)
758 #define B_AX_CR_SHIFT_EN_ERR_INT_EN BIT(24)
759 #define B_AX_REUSE_FIFO_B_UNDER_ERR_INT_EN BIT(22)
760 #define B_AX_REUSE_FIFO_B_OVER_ERR_INT_EN BIT(21)
761 #define B_AX_REUSE_FIFO_A_UNDER_ERR_INT_EN BIT(20)
762 #define B_AX_REUSE_FIFO_A_OVER_ERR_INT_EN BIT(19)
763 #define B_AX_CT_ADDR_INFO_LEN_MISS_ERR_INT_EN BIT(17)
764 #define B_AX_CT_WD_LEN_OVER_ERR_INT_EN BIT(16)
765 #define B_AX_CT_F2P_SEQ_ERR_INT_EN BIT(15)
766 #define B_AX_CT_F2P_QSEL_ERR_INT_EN BIT(14)
767 #define B_AX_CT_PLD_CMD_UNDERFLOW_ERR_INT_EN BIT(13)
768 #define B_AX_CT_PLD_CMD_OVERFLOW_ERR_INT_EN BIT(12)
769 #define B_AX_CT_PRE_SUB_ERR_INT_EN BIT(11)
770 #define B_AX_CT_WD_CHKSUM_ERR_INT_EN BIT(10)
771 #define B_AX_CT_CHANNEL_DMA_ERR_INT_EN BIT(9)
772 #define B_AX_CT_OFFSET_UNMATCH_ERR_INT_EN BIT(8)
773 #define B_AX_CT_PAYLOAD_CHKSUM_ERR_INT_EN BIT(7)
774 #define B_AX_CT_PAYLOAD_UNDER_ERR_INT_EN BIT(6)
775 #define B_AX_CT_PAYLOAD_OVER_ERR_INT_EN BIT(5)
776 #define B_AX_CT_PERMU_FF_UNDERFLOW_ERR_INT_EN BIT(4)
777 #define B_AX_CT_PERMU_FF_OVERFLOW_ERR_INT_EN BIT(3)
778 #define B_AX_CT_CH_ID_ERR_INT_EN BIT(2)
779 #define B_AX_CT_EP_CH_DIFF_ERR_INT_EN BIT(0)
780 #define B_AX_CPU_DISP_IMR_CLR_V1 (B_AX_CT_EP_CH_DIFF_ERR_INT_EN | \
781 				  B_AX_CT_CH_ID_ERR_INT_EN | \
782 				  B_AX_CT_PERMU_FF_OVERFLOW_ERR_INT_EN | \
783 				  B_AX_CT_PERMU_FF_UNDERFLOW_ERR_INT_EN | \
784 				  B_AX_CT_PAYLOAD_OVER_ERR_INT_EN | \
785 				  B_AX_CT_PAYLOAD_UNDER_ERR_INT_EN | \
786 				  B_AX_CT_PAYLOAD_CHKSUM_ERR_INT_EN | \
787 				  B_AX_CT_OFFSET_UNMATCH_ERR_INT_EN | \
788 				  B_AX_CT_CHANNEL_DMA_ERR_INT_EN | \
789 				  B_AX_CT_WD_CHKSUM_ERR_INT_EN | \
790 				  B_AX_CT_PRE_SUB_ERR_INT_EN | \
791 				  B_AX_CT_PLD_CMD_OVERFLOW_ERR_INT_EN | \
792 				  B_AX_CT_PLD_CMD_UNDERFLOW_ERR_INT_EN | \
793 				  B_AX_CT_F2P_QSEL_ERR_INT_EN | \
794 				  B_AX_CT_F2P_SEQ_ERR_INT_EN | \
795 				  B_AX_CT_WD_LEN_OVER_ERR_INT_EN | \
796 				  B_AX_CT_ADDR_INFO_LEN_MISS_ERR_INT_EN | \
797 				  B_AX_REUSE_FIFO_A_OVER_ERR_INT_EN | \
798 				  B_AX_REUSE_FIFO_A_UNDER_ERR_INT_EN | \
799 				  B_AX_REUSE_FIFO_B_OVER_ERR_INT_EN | \
800 				  B_AX_REUSE_FIFO_B_UNDER_ERR_INT_EN | \
801 				  B_AX_CR_SHIFT_EN_ERR_INT_EN | \
802 				  B_AX_CR_TOTAL_LEN_UNDER_ERR_INT_EN | \
803 				  B_AX_CR_DMA_PROCESS_ERR_INT_EN | \
804 				  B_AX_CR_SHIFT_DMA_CFG_ERR_INT_EN | \
805 				  B_AX_CR_WRFF_OVERFLOW_ERR_INT_EN | \
806 				  B_AX_CR_WRFF_UNDERFLOW_ERR_INT_EN | \
807 				  B_AX_CR_PLD_LEN_ERR_INT_EN)
808 #define B_AX_CPU_DISP_IMR_SET_V1 (B_AX_CT_PAYLOAD_OVER_ERR_INT_EN | \
809 				  B_AX_CT_PAYLOAD_UNDER_ERR_INT_EN | \
810 				  B_AX_CR_TOTAL_LEN_UNDER_ERR_INT_EN | \
811 				  B_AX_CR_DMA_PROCESS_ERR_INT_EN | \
812 				  B_AX_CR_WRFF_OVERFLOW_ERR_INT_EN | \
813 				  B_AX_CR_WRFF_UNDERFLOW_ERR_INT_EN)
814 
815 #define R_AX_OTHER_DISPATCHER_ERR_IMR 0x8858
816 #define B_AX_OTHER_STF_WROQT_UNDERFLOW_INT_EN BIT(29)
817 #define B_AX_OTHER_STF_WROQT_OVERFLOW_INT_EN BIT(28)
818 #define B_AX_OTHER_STF_WRFF_UNDERFLOW_INT_EN BIT(27)
819 #define B_AX_OTHER_STF_WRFF_OVERFLOW_INT_EN BIT(26)
820 #define B_AX_OTHER_STF_CMD_UNDERFLOW_INT_EN BIT(25)
821 #define B_AX_OTHER_STF_CMD_OVERFLOW_INT_EN BIT(24)
822 #define B_AX_HOST_ADDR_INFO_LEN_ZERO_ERR_INT_EN BIT(17)
823 #define B_AX_CPU_ADDR_INFO_LEN_ZERO_ERR_INT_EN BIT(16)
824 #define B_AX_PLE_OUTPUT_ERR_INT_EN BIT(12)
825 #define B_AX_PLE_RESP_ERR_INT_EN BIT(11)
826 #define B_AX_PLE_BURST_NUM_ERR_INT_EN BIT(10)
827 #define B_AX_PLE_NULL_PKT_ERR_INT_EN BIT(9)
828 #define B_AX_PLE_FLOW_CTRL_ERR_INT_EN BIT(8)
829 #define B_AX_WDE_OUTPUT_ERR_INT_EN BIT(4)
830 #define B_AX_WDE_RESP_ERR_INT_EN BIT(3)
831 #define B_AX_WDE_BURST_NUM_ERR_INT_EN BIT(2)
832 #define B_AX_WDE_NULL_PKT_ERR_INT_EN BIT(1)
833 #define B_AX_WDE_FLOW_CTRL_ERR_INT_EN BIT(0)
834 #define B_AX_OTHER_DISP_IMR_CLR (B_AX_OTHER_STF_WROQT_UNDERFLOW_INT_EN | \
835 				 B_AX_OTHER_STF_WROQT_OVERFLOW_INT_EN | \
836 				 B_AX_OTHER_STF_WRFF_UNDERFLOW_INT_EN | \
837 				 B_AX_OTHER_STF_WRFF_OVERFLOW_INT_EN | \
838 				 B_AX_OTHER_STF_CMD_UNDERFLOW_INT_EN | \
839 				 B_AX_OTHER_STF_CMD_OVERFLOW_INT_EN | \
840 				 B_AX_HOST_ADDR_INFO_LEN_ZERO_ERR_INT_EN | \
841 				 B_AX_CPU_ADDR_INFO_LEN_ZERO_ERR_INT_EN | \
842 				 B_AX_PLE_OUTPUT_ERR_INT_EN | \
843 				 B_AX_PLE_RESP_ERR_INT_EN | \
844 				 B_AX_PLE_BURST_NUM_ERR_INT_EN | \
845 				 B_AX_PLE_NULL_PKT_ERR_INT_EN | \
846 				 B_AX_PLE_FLOW_CTRL_ERR_INT_EN | \
847 				 B_AX_WDE_OUTPUT_ERR_INT_EN | \
848 				 B_AX_WDE_RESP_ERR_INT_EN | \
849 				 B_AX_WDE_BURST_NUM_ERR_INT_EN | \
850 				 B_AX_WDE_NULL_PKT_ERR_INT_EN | \
851 				 B_AX_WDE_FLOW_CTRL_ERR_INT_EN)
852 
853 #define B_AX_REUSE_SIZE_ERR_INT_EN BIT(31)
854 #define B_AX_REUSE_EN_ERR_INT_EN BIT(30)
855 #define B_AX_STF_OQT_UNDERFLOW_ERR_INT_EN BIT(29)
856 #define B_AX_STF_OQT_OVERFLOW_ERR_INT_EN BIT(28)
857 #define B_AX_STF_WRFF_UNDERFLOW_ERR_INT_EN BIT(27)
858 #define B_AX_STF_WRFF_OVERFLOW_ERR_INT_EN BIT(26)
859 #define B_AX_STF_CMD_UNDERFLOW_ERR_INT_EN BIT(25)
860 #define B_AX_STF_CMD_OVERFLOW_ERR_INT_EN BIT(24)
861 #define B_AX_REUSE_SIZE_ZERO_ERR_INT_EN BIT(23)
862 #define B_AX_REUSE_PKT_CNT_ERR_INT_EN BIT(22)
863 #define B_AX_CDT_PTR_TIMEOUT_ERR_INT_EN BIT(21)
864 #define B_AX_CDT_HCI_TIMEOUT_ERR_INT_EN BIT(20)
865 #define B_AX_HDT_PTR_TIMEOUT_ERR_INT_EN BIT(19)
866 #define B_AX_HDT_HCI_TIMEOUT_ERR_INT_EN BIT(18)
867 #define B_AX_CDT_ADDR_INFO_LEN_ERR_INT_EN BIT(17)
868 #define B_AX_HDT_ADDR_INFO_LEN_ERR_INT_EN BIT(16)
869 #define B_AX_CDR_DMA_TIMEOUT_ERR_INT_EN BIT(15)
870 #define B_AX_CDR_RX_TIMEOUT_ERR_INT_EN BIT(14)
871 #define B_AX_PLE_RESPOSE_ERR_INT_EN BIT(11)
872 #define B_AX_HDR_DMA_TIMEOUT_ERR_INT_EN BIT(7)
873 #define B_AX_HDR_RX_TIMEOUT_ERR_INT_EN BIT(6)
874 #define B_AX_WDE_RESPONSE_ERR_INT_EN BIT(3)
875 #define B_AX_OTHER_DISP_IMR_CLR_V1 (B_AX_CT_EP_CH_DIFF_ERR_INT_EN | \
876 				    B_AX_WDE_FLOW_CTRL_ERR_INT_EN | \
877 				    B_AX_WDE_NULL_PKT_ERR_INT_EN | \
878 				    B_AX_WDE_BURST_NUM_ERR_INT_EN | \
879 				    B_AX_WDE_RESPONSE_ERR_INT_EN | \
880 				    B_AX_WDE_OUTPUT_ERR_INT_EN | \
881 				    B_AX_HDR_RX_TIMEOUT_ERR_INT_EN | \
882 				    B_AX_HDR_DMA_TIMEOUT_ERR_INT_EN | \
883 				    B_AX_PLE_FLOW_CTRL_ERR_INT_EN | \
884 				    B_AX_PLE_NULL_PKT_ERR_INT_EN | \
885 				    B_AX_PLE_BURST_NUM_ERR_INT_EN | \
886 				    B_AX_PLE_RESPOSE_ERR_INT_EN | \
887 				    B_AX_PLE_OUTPUT_ERR_INT_EN | \
888 				    B_AX_CDR_RX_TIMEOUT_ERR_INT_EN | \
889 				    B_AX_CDR_DMA_TIMEOUT_ERR_INT_EN | \
890 				    B_AX_HDT_ADDR_INFO_LEN_ERR_INT_EN | \
891 				    B_AX_CDT_ADDR_INFO_LEN_ERR_INT_EN | \
892 				    B_AX_HDT_HCI_TIMEOUT_ERR_INT_EN | \
893 				    B_AX_HDT_PTR_TIMEOUT_ERR_INT_EN | \
894 				    B_AX_CDT_HCI_TIMEOUT_ERR_INT_EN | \
895 				    B_AX_CDT_PTR_TIMEOUT_ERR_INT_EN | \
896 				    B_AX_REUSE_PKT_CNT_ERR_INT_EN | \
897 				    B_AX_REUSE_SIZE_ZERO_ERR_INT_EN | \
898 				    B_AX_STF_CMD_OVERFLOW_ERR_INT_EN | \
899 				    B_AX_STF_CMD_UNDERFLOW_ERR_INT_EN | \
900 				    B_AX_STF_WRFF_OVERFLOW_ERR_INT_EN | \
901 				    B_AX_STF_WRFF_UNDERFLOW_ERR_INT_EN | \
902 				    B_AX_STF_OQT_OVERFLOW_ERR_INT_EN | \
903 				    B_AX_STF_OQT_UNDERFLOW_ERR_INT_EN | \
904 				    B_AX_REUSE_EN_ERR_INT_EN | \
905 				    B_AX_REUSE_SIZE_ERR_INT_EN)
906 #define B_AX_OTHER_DISP_IMR_SET_V1 (B_AX_CDR_RX_TIMEOUT_ERR_INT_EN | \
907 				    B_AX_CDR_DMA_TIMEOUT_ERR_INT_EN | \
908 				    B_AX_HDT_HCI_TIMEOUT_ERR_INT_EN | \
909 				    B_AX_HDT_PTR_TIMEOUT_ERR_INT_EN | \
910 				    B_AX_CDT_HCI_TIMEOUT_ERR_INT_EN | \
911 				    B_AX_CDT_PTR_TIMEOUT_ERR_INT_EN | \
912 				    B_AX_STF_OQT_OVERFLOW_ERR_INT_EN | \
913 				    B_AX_STF_OQT_UNDERFLOW_ERR_INT_EN)
914 
915 #define R_AX_HCI_FC_CTRL 0x8A00
916 #define B_AX_HCI_FC_CH12_FULL_COND_MASK GENMASK(11, 10)
917 #define B_AX_HCI_FC_WP_CH811_FULL_COND_MASK GENMASK(9, 8)
918 #define B_AX_HCI_FC_WP_CH07_FULL_COND_MASK GENMASK(7, 6)
919 #define B_AX_HCI_FC_WD_FULL_COND_MASK GENMASK(5, 4)
920 #define B_AX_HCI_FC_CH12_EN BIT(3)
921 #define B_AX_HCI_FC_MODE_MASK GENMASK(2, 1)
922 #define B_AX_HCI_FC_EN BIT(0)
923 
924 #define R_AX_CH_PAGE_CTRL 0x8A04
925 #define B_AX_PREC_PAGE_CH12_MASK GENMASK(24, 16)
926 #define B_AX_PREC_PAGE_CH011_MASK GENMASK(8, 0)
927 
928 #define B_AX_MAX_PG_MASK GENMASK(28, 16)
929 #define B_AX_MIN_PG_MASK GENMASK(12, 0)
930 #define B_AX_GRP BIT(31)
931 #define R_AX_ACH0_PAGE_CTRL 0x8A10
932 #define R_AX_ACH1_PAGE_CTRL 0x8A14
933 #define R_AX_ACH2_PAGE_CTRL 0x8A18
934 #define R_AX_ACH3_PAGE_CTRL 0x8A1C
935 #define R_AX_ACH4_PAGE_CTRL 0x8A20
936 #define R_AX_ACH5_PAGE_CTRL 0x8A24
937 #define R_AX_ACH6_PAGE_CTRL 0x8A28
938 #define R_AX_ACH7_PAGE_CTRL 0x8A2C
939 #define R_AX_CH8_PAGE_CTRL 0x8A30
940 #define R_AX_CH9_PAGE_CTRL 0x8A34
941 #define R_AX_CH10_PAGE_CTRL 0x8A38
942 #define R_AX_CH11_PAGE_CTRL 0x8A3C
943 
944 #define B_AX_AVAL_PG_MASK GENMASK(27, 16)
945 #define B_AX_USE_PG_MASK GENMASK(12, 0)
946 #define R_AX_ACH0_PAGE_INFO 0x8A50
947 #define R_AX_ACH1_PAGE_INFO 0x8A54
948 #define R_AX_ACH2_PAGE_INFO 0x8A58
949 #define R_AX_ACH3_PAGE_INFO 0x8A5C
950 #define R_AX_ACH4_PAGE_INFO 0x8A60
951 #define R_AX_ACH5_PAGE_INFO 0x8A64
952 #define R_AX_ACH6_PAGE_INFO 0x8A68
953 #define R_AX_ACH7_PAGE_INFO 0x8A6C
954 #define R_AX_CH8_PAGE_INFO 0x8A70
955 #define R_AX_CH9_PAGE_INFO 0x8A74
956 #define R_AX_CH10_PAGE_INFO 0x8A78
957 #define R_AX_CH11_PAGE_INFO 0x8A7C
958 #define R_AX_CH12_PAGE_INFO 0x8A80
959 
960 #define R_AX_PUB_PAGE_INFO3 0x8A8C
961 #define B_AX_G1_AVAL_PG_MASK GENMASK(28, 16)
962 #define B_AX_G0_AVAL_PG_MASK GENMASK(12, 0)
963 
964 #define R_AX_PUB_PAGE_CTRL1 0x8A90
965 #define B_AX_PUBPG_G1_MASK GENMASK(28, 16)
966 #define B_AX_PUBPG_G0_MASK GENMASK(12, 0)
967 
968 #define R_AX_PUB_PAGE_CTRL2 0x8A94
969 #define B_AX_PUBPG_ALL_MASK GENMASK(12, 0)
970 
971 #define R_AX_PUB_PAGE_INFO1 0x8A98
972 #define B_AX_G1_USE_PG_MASK GENMASK(28, 16)
973 #define B_AX_G0_USE_PG_MASK GENMASK(12, 0)
974 
975 #define R_AX_PUB_PAGE_INFO2 0x8A9C
976 #define B_AX_PUB_AVAL_PG_MASK GENMASK(12, 0)
977 
978 #define R_AX_WP_PAGE_CTRL1 0x8AA0
979 #define B_AX_PREC_PAGE_WP_CH811_MASK GENMASK(24, 16)
980 #define B_AX_PREC_PAGE_WP_CH07_MASK GENMASK(8, 0)
981 
982 #define R_AX_WP_PAGE_CTRL2 0x8AA4
983 #define B_AX_WP_THRD_MASK GENMASK(12, 0)
984 
985 #define R_AX_WP_PAGE_INFO1 0x8AA8
986 #define B_AX_WP_AVAL_PG_MASK GENMASK(28, 16)
987 
988 #define R_AX_WDE_PKTBUF_CFG 0x8C08
989 #define B_AX_WDE_START_BOUND_MASK GENMASK(13, 8)
990 #define B_AX_WDE_PAGE_SEL_MASK GENMASK(1, 0)
991 #define B_AX_WDE_FREE_PAGE_NUM_MASK GENMASK(28, 16)
992 
993 #define R_AX_WDE_ERRFLAG_MSG 0x8C30
994 #define B_AX_WDE_ERR_FLAG_MSG_MASK GENMASK(31, 0)
995 
996 #define R_AX_WDE_ERR_FLAG_CFG 0x8C34
997 
998 #define R_AX_WDE_ERR_IMR 0x8C38
999 #define B_AX_WDE_DATCHN_RRDY_ERR_INT_EN BIT(27)
1000 #define B_AX_WDE_DATCHN_FRZTO_ERR_INT_EN BIT(26)
1001 #define B_AX_WDE_DATCHN_NULLPG_ERR_INT_EN BIT(25)
1002 #define B_AX_WDE_DATCHN_ARBT_ERR_INT_EN BIT(24)
1003 #define B_AX_WDE_QUEMGN_FRZTO_ERR_INT_EN BIT(19)
1004 #define B_AX_WDE_NXTPKTLL_AD_ERR_INT_EN BIT(18)
1005 #define B_AX_WDE_PREPKTLLT_AD_ERR_INT_EN BIT(17)
1006 #define B_AX_WDE_ENQ_PKTCNT_NVAL_ERR_INT_EN BIT(16)
1007 #define B_AX_WDE_ENQ_PKTCNT_OVRF_ERR_INT_EN BIT(15)
1008 #define B_AX_WDE_QUE_SRCQUEID_ERR_INT_EN BIT(14)
1009 #define B_AX_WDE_QUE_DSTQUEID_ERR_INT_EN BIT(13)
1010 #define B_AX_WDE_QUE_CMDTYPE_ERR_INT_EN BIT(12)
1011 #define B_AX_WDE_BUFMGN_FRZTO_ERR_INT_EN BIT(7)
1012 #define B_AX_WDE_GETNPG_PGOFST_ERR_INT_EN BIT(6)
1013 #define B_AX_WDE_GETNPG_STRPG_ERR_INT_EN BIT(5)
1014 #define B_AX_WDE_BUFREQ_SRCHTAILPG_ERR_INT_EN BIT(4)
1015 #define B_AX_WDE_BUFRTN_SIZE_ERR_INT_EN BIT(3)
1016 #define B_AX_WDE_BUFRTN_INVLD_PKTID_ERR_INT_EN BIT(2)
1017 #define B_AX_WDE_BUFREQ_UNAVAL_ERR_INT_EN BIT(1)
1018 #define B_AX_WDE_BUFREQ_QTAID_ERR_INT_EN BIT(0)
1019 #define B_AX_WDE_IMR_CLR (B_AX_WDE_BUFREQ_QTAID_ERR_INT_EN | \
1020 			  B_AX_WDE_BUFREQ_UNAVAL_ERR_INT_EN | \
1021 			  B_AX_WDE_BUFRTN_INVLD_PKTID_ERR_INT_EN | \
1022 			  B_AX_WDE_BUFRTN_SIZE_ERR_INT_EN | \
1023 			  B_AX_WDE_BUFREQ_SRCHTAILPG_ERR_INT_EN | \
1024 			  B_AX_WDE_GETNPG_STRPG_ERR_INT_EN | \
1025 			  B_AX_WDE_GETNPG_PGOFST_ERR_INT_EN | \
1026 			  B_AX_WDE_BUFMGN_FRZTO_ERR_INT_EN | \
1027 			  B_AX_WDE_QUE_CMDTYPE_ERR_INT_EN | \
1028 			  B_AX_WDE_QUE_DSTQUEID_ERR_INT_EN | \
1029 			  B_AX_WDE_QUE_SRCQUEID_ERR_INT_EN | \
1030 			  B_AX_WDE_ENQ_PKTCNT_OVRF_ERR_INT_EN | \
1031 			  B_AX_WDE_ENQ_PKTCNT_NVAL_ERR_INT_EN | \
1032 			  B_AX_WDE_PREPKTLLT_AD_ERR_INT_EN | \
1033 			  B_AX_WDE_NXTPKTLL_AD_ERR_INT_EN | \
1034 			  B_AX_WDE_QUEMGN_FRZTO_ERR_INT_EN | \
1035 			  B_AX_WDE_DATCHN_ARBT_ERR_INT_EN | \
1036 			  B_AX_WDE_DATCHN_NULLPG_ERR_INT_EN | \
1037 			  B_AX_WDE_DATCHN_FRZTO_ERR_INT_EN)
1038 #define B_AX_WDE_IMR_SET (B_AX_WDE_BUFREQ_QTAID_ERR_INT_EN | \
1039 			  B_AX_WDE_BUFREQ_UNAVAL_ERR_INT_EN | \
1040 			  B_AX_WDE_BUFRTN_INVLD_PKTID_ERR_INT_EN | \
1041 			  B_AX_WDE_BUFRTN_SIZE_ERR_INT_EN | \
1042 			  B_AX_WDE_BUFREQ_SRCHTAILPG_ERR_INT_EN | \
1043 			  B_AX_WDE_GETNPG_STRPG_ERR_INT_EN | \
1044 			  B_AX_WDE_GETNPG_PGOFST_ERR_INT_EN | \
1045 			  B_AX_WDE_BUFMGN_FRZTO_ERR_INT_EN | \
1046 			  B_AX_WDE_QUE_CMDTYPE_ERR_INT_EN | \
1047 			  B_AX_WDE_QUE_DSTQUEID_ERR_INT_EN | \
1048 			  B_AX_WDE_QUE_SRCQUEID_ERR_INT_EN | \
1049 			  B_AX_WDE_ENQ_PKTCNT_OVRF_ERR_INT_EN | \
1050 			  B_AX_WDE_ENQ_PKTCNT_NVAL_ERR_INT_EN | \
1051 			  B_AX_WDE_PREPKTLLT_AD_ERR_INT_EN | \
1052 			  B_AX_WDE_NXTPKTLL_AD_ERR_INT_EN | \
1053 			  B_AX_WDE_QUEMGN_FRZTO_ERR_INT_EN | \
1054 			  B_AX_WDE_DATCHN_ARBT_ERR_INT_EN | \
1055 			  B_AX_WDE_DATCHN_NULLPG_ERR_INT_EN | \
1056 			  B_AX_WDE_DATCHN_FRZTO_ERR_INT_EN)
1057 
1058 #define B_AX_WDE_DATCHN_CAMREQ_ERR_INT_EN BIT(29)
1059 #define B_AX_WDE_DATCHN_ADRERR_ERR_INT_EN BIT(28)
1060 #define B_AX_WDE_DATCHN_RRDY_ERR_INT_EN BIT(27)
1061 #define B_AX_WDE_DATCHN_FRZTO_ERR_INT_EN BIT(26)
1062 #define B_AX_WDE_DATCHN_NULLPG_ERR_INT_EN BIT(25)
1063 #define B_AX_WDE_DATCHN_ARBT_ERR_INT_EN BIT(24)
1064 #define B_AX_WDE_QUEMGN_FRZTO_ERR_INT_EN BIT(19)
1065 #define B_AX_WDE_NXTPKTLL_AD_ERR_INT_EN BIT(18)
1066 #define B_AX_WDE_PREPKTLLT_AD_ERR_INT_EN BIT(17)
1067 #define B_AX_WDE_ENQ_PKTCNT_NVAL_ERR_INT_EN BIT(16)
1068 #define B_AX_WDE_ENQ_PKTCNT_OVRF_ERR_INT_EN BIT(15)
1069 #define B_AX_WDE_QUE_SRCQUEID_ERR_INT_EN BIT(14)
1070 #define B_AX_WDE_BUFMGN_FRZTO_ERR_INT_EN_V1 BIT(9)
1071 #define B_AX_WDE_GETNPG_PGOFST_ERR_INT_EN_V1 BIT(8)
1072 #define B_AX_WDE_GETNPG_STRPG_ERR_INT_EN_V1 BIT(7)
1073 #define B_AX_WDE_BUFREQ_SRCHTAILPG_ERR_INT_EN_V1 BIT(6)
1074 #define B_AX_WDE_BUFRTN_SIZE_ERR_INT_EN_V1 BIT(5)
1075 #define B_AX_WDE_BUFRTN_INVLD_PKTID_ERR_INT_EN_V1 BIT(4)
1076 #define B_AX_WDE_BUFREQ_UNAVAL_ERR_INT_EN_V1 BIT(3)
1077 #define B_AX_WDE_BUFREQ_SIZELMT_INT_EN BIT(2)
1078 #define B_AX_WDE_BUFREQ_SIZE0_INT_EN BIT(1)
1079 #define B_AX_WDE_IMR_CLR_V1 (B_AX_WDE_BUFREQ_QTAID_ERR_INT_EN | \
1080 			     B_AX_WDE_BUFREQ_SIZE0_INT_EN | \
1081 			     B_AX_WDE_BUFREQ_SIZELMT_INT_EN | \
1082 			     B_AX_WDE_BUFREQ_UNAVAL_ERR_INT_EN_V1 | \
1083 			     B_AX_WDE_BUFRTN_INVLD_PKTID_ERR_INT_EN_V1 | \
1084 			     B_AX_WDE_BUFRTN_SIZE_ERR_INT_EN_V1 | \
1085 			     B_AX_WDE_BUFREQ_SRCHTAILPG_ERR_INT_EN_V1 | \
1086 			     B_AX_WDE_GETNPG_STRPG_ERR_INT_EN_V1 | \
1087 			     B_AX_WDE_GETNPG_PGOFST_ERR_INT_EN_V1 | \
1088 			     B_AX_WDE_BUFMGN_FRZTO_ERR_INT_EN_V1 | \
1089 			     B_AX_WDE_QUE_CMDTYPE_ERR_INT_EN | \
1090 			     B_AX_WDE_QUE_DSTQUEID_ERR_INT_EN | \
1091 			     B_AX_WDE_QUE_SRCQUEID_ERR_INT_EN | \
1092 			     B_AX_WDE_ENQ_PKTCNT_OVRF_ERR_INT_EN | \
1093 			     B_AX_WDE_ENQ_PKTCNT_NVAL_ERR_INT_EN | \
1094 			     B_AX_WDE_PREPKTLLT_AD_ERR_INT_EN | \
1095 			     B_AX_WDE_NXTPKTLL_AD_ERR_INT_EN | \
1096 			     B_AX_WDE_QUEMGN_FRZTO_ERR_INT_EN | \
1097 			     B_AX_WDE_DATCHN_ARBT_ERR_INT_EN | \
1098 			     B_AX_WDE_DATCHN_NULLPG_ERR_INT_EN | \
1099 			     B_AX_WDE_DATCHN_FRZTO_ERR_INT_EN | \
1100 			     B_AX_WDE_DATCHN_RRDY_ERR_INT_EN | \
1101 			     B_AX_WDE_DATCHN_ADRERR_ERR_INT_EN | \
1102 			     B_AX_WDE_DATCHN_CAMREQ_ERR_INT_EN)
1103 #define B_AX_WDE_IMR_SET_V1 (B_AX_WDE_BUFREQ_QTAID_ERR_INT_EN | \
1104 			     B_AX_WDE_BUFREQ_SIZE0_INT_EN | \
1105 			     B_AX_WDE_BUFREQ_SIZELMT_INT_EN | \
1106 			     B_AX_WDE_BUFREQ_UNAVAL_ERR_INT_EN_V1 | \
1107 			     B_AX_WDE_BUFRTN_INVLD_PKTID_ERR_INT_EN_V1 | \
1108 			     B_AX_WDE_BUFRTN_SIZE_ERR_INT_EN_V1 | \
1109 			     B_AX_WDE_BUFREQ_SRCHTAILPG_ERR_INT_EN_V1 | \
1110 			     B_AX_WDE_GETNPG_STRPG_ERR_INT_EN_V1 | \
1111 			     B_AX_WDE_GETNPG_PGOFST_ERR_INT_EN_V1 | \
1112 			     B_AX_WDE_BUFMGN_FRZTO_ERR_INT_EN_V1 | \
1113 			     B_AX_WDE_QUE_CMDTYPE_ERR_INT_EN | \
1114 			     B_AX_WDE_QUE_DSTQUEID_ERR_INT_EN | \
1115 			     B_AX_WDE_QUE_SRCQUEID_ERR_INT_EN | \
1116 			     B_AX_WDE_ENQ_PKTCNT_OVRF_ERR_INT_EN | \
1117 			     B_AX_WDE_ENQ_PKTCNT_NVAL_ERR_INT_EN | \
1118 			     B_AX_WDE_PREPKTLLT_AD_ERR_INT_EN | \
1119 			     B_AX_WDE_NXTPKTLL_AD_ERR_INT_EN | \
1120 			     B_AX_WDE_QUEMGN_FRZTO_ERR_INT_EN | \
1121 			     B_AX_WDE_DATCHN_ARBT_ERR_INT_EN | \
1122 			     B_AX_WDE_DATCHN_NULLPG_ERR_INT_EN | \
1123 			     B_AX_WDE_DATCHN_FRZTO_ERR_INT_EN | \
1124 			     B_AX_WDE_DATCHN_RRDY_ERR_INT_EN | \
1125 			     B_AX_WDE_DATCHN_ADRERR_ERR_INT_EN | \
1126 			     B_AX_WDE_DATCHN_CAMREQ_ERR_INT_EN)
1127 
1128 #define R_AX_WDE_ERR_ISR 0x8C3C
1129 #define B_AX_WDE_DATCHN_RRDY_ERR BIT(27)
1130 #define B_AX_WDE_DATCHN_FRZTO_ERR BIT(26)
1131 #define B_AX_WDE_DATCHN_NULLPG_ERR BIT(25)
1132 #define B_AX_WDE_DATCHN_ARBT_ERR BIT(24)
1133 #define B_AX_WDE_QUEMGN_FRZTO_ERR BIT(19)
1134 #define B_AX_WDE_NXTPKTLL_AD_ERR BIT(18)
1135 #define B_AX_WDE_PREPKTLLT_AD_ERR BIT(17)
1136 #define B_AX_WDE_ENQ_PKTCNT_NVAL_ERR BIT(16)
1137 #define B_AX_WDE_ENQ_PKTCNT_OVRF_ERR BIT(15)
1138 #define B_AX_WDE_QUE_SRCQUEID_ERR BIT(14)
1139 #define B_AX_WDE_QUE_DSTQUEID_ERR BIT(13)
1140 #define B_AX_WDE_QUE_CMDTYPE_ERR BIT(12)
1141 #define B_AX_WDE_BUFMGN_FRZTO_ERR BIT(7)
1142 #define B_AX_WDE_GETNPG_PGOFST_ERR BIT(6)
1143 #define B_AX_WDE_GETNPG_STRPG_ERR BIT(5)
1144 #define B_AX_WDE_BUFREQ_SRCHTAILPG_ERR BIT(4)
1145 #define B_AX_WDE_BUFRTN_SIZE_ERR BIT(3)
1146 #define B_AX_WDE_BUFRTN_INVLD_PKTID_ERR BIT(2)
1147 #define B_AX_WDE_BUFREQ_UNAVAL_ERR BIT(1)
1148 #define B_AX_WDE_BUFREQ_QTAID_ERR BIT(0)
1149 
1150 #define B_AX_WDE_MAX_SIZE_MASK GENMASK(27, 16)
1151 #define B_AX_WDE_MIN_SIZE_MASK GENMASK(11, 0)
1152 #define R_AX_WDE_QTA0_CFG 0x8C40
1153 #define R_AX_WDE_QTA1_CFG 0x8C44
1154 #define R_AX_WDE_QTA2_CFG 0x8C48
1155 #define R_AX_WDE_QTA3_CFG 0x8C4C
1156 #define R_AX_WDE_QTA4_CFG 0x8C50
1157 
1158 #define B_AX_DLE_PUB_PGNUM GENMASK(12, 0)
1159 #define B_AX_DLE_FREE_HEADPG GENMASK(11, 0)
1160 #define B_AX_DLE_FREE_TAILPG GENMASK(27, 16)
1161 #define B_AX_DLE_USE_PGNUM GENMASK(27, 16)
1162 #define B_AX_DLE_RSV_PGNUM GENMASK(11, 0)
1163 #define B_AX_DLE_QEMPTY_GRP GENMASK(31, 0)
1164 
1165 #define R_AX_WDE_INI_STATUS 0x8D00
1166 #define B_AX_WDE_Q_MGN_INI_RDY BIT(1)
1167 #define B_AX_WDE_BUF_MGN_INI_RDY BIT(0)
1168 #define WDE_MGN_INI_RDY (B_AX_WDE_Q_MGN_INI_RDY | B_AX_WDE_BUF_MGN_INI_RDY)
1169 #define R_AX_WDE_DBG_FUN_INTF_CTL 0x8D10
1170 #define B_AX_WDE_DFI_ACTIVE BIT(31)
1171 #define B_AX_WDE_DFI_TRGSEL_MASK GENMASK(19, 16)
1172 #define B_AX_WDE_DFI_ADDR_MASK GENMASK(15, 0)
1173 #define R_AX_WDE_DBG_FUN_INTF_DATA 0x8D14
1174 #define B_AX_WDE_DFI_DATA_MASK GENMASK(31, 0)
1175 
1176 #define R_AX_PLE_PKTBUF_CFG 0x9008
1177 #define B_AX_PLE_START_BOUND_MASK GENMASK(13, 8)
1178 #define B_AX_PLE_PAGE_SEL_MASK GENMASK(1, 0)
1179 #define B_AX_PLE_FREE_PAGE_NUM_MASK GENMASK(28, 16)
1180 #define R_AX_PLE_ERR_FLAG_CFG 0x9034
1181 
1182 #define R_AX_PLE_ERR_IMR 0x9038
1183 #define B_AX_PLE_DATCHN_RRDY_ERR_INT_EN BIT(27)
1184 #define B_AX_PLE_DATCHN_FRZTO_ERR_INT_EN BIT(26)
1185 #define B_AX_PLE_DATCHN_NULLPG_ERR_INT_EN BIT(25)
1186 #define B_AX_PLE_DATCHN_ARBT_ERR_INT_EN BIT(24)
1187 #define B_AX_PLE_QUEMGN_FRZTO_ERR_INT_EN BIT(19)
1188 #define B_AX_PLE_NXTPKTLL_AD_ERR_INT_EN BIT(18)
1189 #define B_AX_PLE_PREPKTLLT_AD_ERR_INT_EN BIT(17)
1190 #define B_AX_PLE_ENQ_PKTCNT_NVAL_ERR_INT_EN BIT(16)
1191 #define B_AX_PLE_ENQ_PKTCNT_OVRF_ERR_INT_EN BIT(15)
1192 #define B_AX_PLE_QUE_SRCQUEID_ERR_INT_EN BIT(14)
1193 #define B_AX_PLE_QUE_DSTQUEID_ERR_INT_EN BIT(13)
1194 #define B_AX_PLE_QUE_CMDTYPE_ERR_INT_EN BIT(12)
1195 #define B_AX_PLE_BUFMGN_FRZTO_ERR_INT_EN BIT(7)
1196 #define B_AX_PLE_GETNPG_PGOFST_ERR_INT_EN BIT(6)
1197 #define B_AX_PLE_GETNPG_STRPG_ERR_INT_EN BIT(5)
1198 #define B_AX_PLE_BUFREQ_SRCHTAILPG_ERR_INT_EN BIT(4)
1199 #define B_AX_PLE_BUFRTN_SIZE_ERR_INT_EN BIT(3)
1200 #define B_AX_PLE_BUFRTN_INVLD_PKTID_ERR_INT_EN BIT(2)
1201 #define B_AX_PLE_BUFREQ_UNAVAL_ERR_INT_EN BIT(1)
1202 #define B_AX_PLE_BUFREQ_QTAID_ERR_INT_EN BIT(0)
1203 #define B_AX_PLE_IMR_CLR (B_AX_PLE_BUFREQ_QTAID_ERR_INT_EN | \
1204 			  B_AX_PLE_BUFREQ_UNAVAL_ERR_INT_EN | \
1205 			  B_AX_PLE_BUFRTN_INVLD_PKTID_ERR_INT_EN | \
1206 			  B_AX_PLE_BUFRTN_SIZE_ERR_INT_EN | \
1207 			  B_AX_PLE_BUFREQ_SRCHTAILPG_ERR_INT_EN | \
1208 			  B_AX_PLE_GETNPG_STRPG_ERR_INT_EN | \
1209 			  B_AX_PLE_GETNPG_PGOFST_ERR_INT_EN | \
1210 			  B_AX_PLE_BUFMGN_FRZTO_ERR_INT_EN | \
1211 			  B_AX_PLE_QUE_CMDTYPE_ERR_INT_EN | \
1212 			  B_AX_PLE_QUE_DSTQUEID_ERR_INT_EN | \
1213 			  B_AX_PLE_QUE_SRCQUEID_ERR_INT_EN | \
1214 			  B_AX_PLE_ENQ_PKTCNT_OVRF_ERR_INT_EN | \
1215 			  B_AX_PLE_ENQ_PKTCNT_NVAL_ERR_INT_EN | \
1216 			  B_AX_PLE_PREPKTLLT_AD_ERR_INT_EN | \
1217 			  B_AX_PLE_NXTPKTLL_AD_ERR_INT_EN | \
1218 			  B_AX_PLE_QUEMGN_FRZTO_ERR_INT_EN | \
1219 			  B_AX_PLE_DATCHN_ARBT_ERR_INT_EN | \
1220 			  B_AX_PLE_DATCHN_NULLPG_ERR_INT_EN | \
1221 			  B_AX_PLE_DATCHN_FRZTO_ERR_INT_EN)
1222 #define B_AX_PLE_IMR_SET (B_AX_PLE_BUFREQ_QTAID_ERR_INT_EN | \
1223 			  B_AX_PLE_BUFREQ_UNAVAL_ERR_INT_EN | \
1224 			  B_AX_PLE_BUFRTN_INVLD_PKTID_ERR_INT_EN | \
1225 			  B_AX_PLE_BUFRTN_SIZE_ERR_INT_EN | \
1226 			  B_AX_PLE_BUFREQ_SRCHTAILPG_ERR_INT_EN | \
1227 			  B_AX_PLE_GETNPG_PGOFST_ERR_INT_EN | \
1228 			  B_AX_PLE_BUFMGN_FRZTO_ERR_INT_EN | \
1229 			  B_AX_PLE_QUE_CMDTYPE_ERR_INT_EN | \
1230 			  B_AX_PLE_QUE_DSTQUEID_ERR_INT_EN | \
1231 			  B_AX_PLE_QUE_SRCQUEID_ERR_INT_EN | \
1232 			  B_AX_PLE_ENQ_PKTCNT_OVRF_ERR_INT_EN | \
1233 			  B_AX_PLE_ENQ_PKTCNT_NVAL_ERR_INT_EN | \
1234 			  B_AX_PLE_PREPKTLLT_AD_ERR_INT_EN | \
1235 			  B_AX_PLE_NXTPKTLL_AD_ERR_INT_EN | \
1236 			  B_AX_PLE_QUEMGN_FRZTO_ERR_INT_EN | \
1237 			  B_AX_PLE_DATCHN_ARBT_ERR_INT_EN | \
1238 			  B_AX_PLE_DATCHN_NULLPG_ERR_INT_EN | \
1239 			  B_AX_PLE_DATCHN_FRZTO_ERR_INT_EN)
1240 
1241 #define B_AX_PLE_DATCHN_CAMREQ_ERR_INT_EN BIT(29)
1242 #define B_AX_PLE_DATCHN_ADRERR_ERR_INT_EN BIT(28)
1243 #define B_AX_PLE_BUFMGN_FRZTO_ERR_INT_EN_V1 BIT(9)
1244 #define B_AX_PLE_GETNPG_PGOFST_ERR_INT_EN_V1 BIT(8)
1245 #define B_AX_PLE_GETNPG_STRPG_ERR_INT_EN_V1 BIT(7)
1246 #define B_AX_PLE_BUFREQ_SRCHTAILPG_ERR_INT_EN_V1 BIT(6)
1247 #define B_AX_PLE_BUFRTN_SIZE_ERR_INT_EN_V1 BIT(5)
1248 #define B_AX_PLE_BUFRTN_INVLD_PKTID_ERR_INT_EN_V1 BIT(4)
1249 #define B_AX_PLE_BUFREQ_UNAVAL_ERR_INT_EN_V1 BIT(3)
1250 #define B_AX_PLE_BUFREQ_SIZELMT_INT_EN BIT(2)
1251 #define B_AX_PLE_BUFREQ_SIZE0_INT_EN BIT(1)
1252 #define B_AX_PLE_IMR_CLR_V1 (B_AX_PLE_BUFREQ_QTAID_ERR_INT_EN | \
1253 			     B_AX_PLE_BUFREQ_SIZE0_INT_EN | \
1254 			     B_AX_PLE_BUFREQ_SIZELMT_INT_EN | \
1255 			     B_AX_PLE_BUFREQ_UNAVAL_ERR_INT_EN_V1 | \
1256 			     B_AX_PLE_BUFRTN_INVLD_PKTID_ERR_INT_EN_V1 | \
1257 			     B_AX_PLE_BUFRTN_SIZE_ERR_INT_EN_V1 | \
1258 			     B_AX_PLE_BUFREQ_SRCHTAILPG_ERR_INT_EN_V1 | \
1259 			     B_AX_PLE_GETNPG_STRPG_ERR_INT_EN_V1 | \
1260 			     B_AX_PLE_GETNPG_PGOFST_ERR_INT_EN_V1 | \
1261 			     B_AX_PLE_BUFMGN_FRZTO_ERR_INT_EN_V1 | \
1262 			     B_AX_PLE_QUE_CMDTYPE_ERR_INT_EN | \
1263 			     B_AX_PLE_QUE_DSTQUEID_ERR_INT_EN | \
1264 			     B_AX_PLE_QUE_SRCQUEID_ERR_INT_EN | \
1265 			     B_AX_PLE_ENQ_PKTCNT_OVRF_ERR_INT_EN | \
1266 			     B_AX_PLE_ENQ_PKTCNT_NVAL_ERR_INT_EN | \
1267 			     B_AX_PLE_PREPKTLLT_AD_ERR_INT_EN | \
1268 			     B_AX_PLE_NXTPKTLL_AD_ERR_INT_EN | \
1269 			     B_AX_PLE_QUEMGN_FRZTO_ERR_INT_EN | \
1270 			     B_AX_PLE_DATCHN_ARBT_ERR_INT_EN | \
1271 			     B_AX_PLE_DATCHN_NULLPG_ERR_INT_EN | \
1272 			     B_AX_PLE_DATCHN_FRZTO_ERR_INT_EN | \
1273 			     B_AX_PLE_DATCHN_RRDY_ERR_INT_EN | \
1274 			     B_AX_PLE_DATCHN_ADRERR_ERR_INT_EN | \
1275 			     B_AX_PLE_DATCHN_CAMREQ_ERR_INT_EN)
1276 #define B_AX_PLE_IMR_SET_V1 (B_AX_PLE_BUFREQ_QTAID_ERR_INT_EN | \
1277 			     B_AX_PLE_BUFREQ_SIZE0_INT_EN | \
1278 			     B_AX_PLE_BUFREQ_SIZELMT_INT_EN | \
1279 			     B_AX_PLE_BUFREQ_UNAVAL_ERR_INT_EN_V1 | \
1280 			     B_AX_PLE_BUFRTN_INVLD_PKTID_ERR_INT_EN_V1 | \
1281 			     B_AX_PLE_BUFRTN_SIZE_ERR_INT_EN_V1 | \
1282 			     B_AX_PLE_BUFREQ_SRCHTAILPG_ERR_INT_EN_V1 | \
1283 			     B_AX_PLE_GETNPG_STRPG_ERR_INT_EN_V1 | \
1284 			     B_AX_PLE_GETNPG_PGOFST_ERR_INT_EN_V1 | \
1285 			     B_AX_PLE_BUFMGN_FRZTO_ERR_INT_EN_V1 | \
1286 			     B_AX_PLE_QUE_CMDTYPE_ERR_INT_EN | \
1287 			     B_AX_PLE_QUE_DSTQUEID_ERR_INT_EN | \
1288 			     B_AX_PLE_QUE_SRCQUEID_ERR_INT_EN | \
1289 			     B_AX_PLE_ENQ_PKTCNT_OVRF_ERR_INT_EN | \
1290 			     B_AX_PLE_ENQ_PKTCNT_NVAL_ERR_INT_EN | \
1291 			     B_AX_PLE_PREPKTLLT_AD_ERR_INT_EN | \
1292 			     B_AX_PLE_NXTPKTLL_AD_ERR_INT_EN | \
1293 			     B_AX_PLE_QUEMGN_FRZTO_ERR_INT_EN | \
1294 			     B_AX_PLE_DATCHN_ARBT_ERR_INT_EN | \
1295 			     B_AX_PLE_DATCHN_NULLPG_ERR_INT_EN | \
1296 			     B_AX_PLE_DATCHN_FRZTO_ERR_INT_EN | \
1297 			     B_AX_PLE_DATCHN_RRDY_ERR_INT_EN | \
1298 			     B_AX_PLE_DATCHN_ADRERR_ERR_INT_EN | \
1299 			     B_AX_PLE_DATCHN_CAMREQ_ERR_INT_EN)
1300 
1301 #define R_AX_PLE_ERR_FLAG_ISR 0x903C
1302 #define B_AX_PLE_MAX_SIZE_MASK GENMASK(27, 16)
1303 #define B_AX_PLE_MIN_SIZE_MASK GENMASK(11, 0)
1304 #define R_AX_PLE_QTA0_CFG 0x9040
1305 #define R_AX_PLE_QTA1_CFG 0x9044
1306 #define R_AX_PLE_QTA2_CFG 0x9048
1307 #define R_AX_PLE_QTA3_CFG 0x904C
1308 #define R_AX_PLE_QTA4_CFG 0x9050
1309 #define R_AX_PLE_QTA5_CFG 0x9054
1310 #define R_AX_PLE_QTA6_CFG 0x9058
1311 #define B_AX_PLE_Q6_MAX_SIZE_MASK GENMASK(27, 16)
1312 #define B_AX_PLE_Q6_MIN_SIZE_MASK GENMASK(11, 0)
1313 #define R_AX_PLE_QTA7_CFG 0x905C
1314 #define R_AX_PLE_QTA8_CFG 0x9060
1315 #define R_AX_PLE_QTA9_CFG 0x9064
1316 #define R_AX_PLE_QTA10_CFG 0x9068
1317 #define R_AX_PLE_QTA11_CFG 0x906C
1318 
1319 #define R_AX_PLE_INI_STATUS 0x9100
1320 #define B_AX_PLE_Q_MGN_INI_RDY BIT(1)
1321 #define B_AX_PLE_BUF_MGN_INI_RDY BIT(0)
1322 #define PLE_MGN_INI_RDY (B_AX_PLE_Q_MGN_INI_RDY | B_AX_PLE_BUF_MGN_INI_RDY)
1323 #define R_AX_PLE_DBG_FUN_INTF_CTL 0x9110
1324 #define B_AX_PLE_DFI_ACTIVE BIT(31)
1325 #define B_AX_PLE_DFI_TRGSEL_MASK GENMASK(19, 16)
1326 #define B_AX_PLE_DFI_ADDR_MASK GENMASK(15, 0)
1327 #define R_AX_PLE_DBG_FUN_INTF_DATA 0x9114
1328 #define B_AX_PLE_DFI_DATA_MASK GENMASK(31, 0)
1329 
1330 #define R_AX_WDRLS_CFG 0x9408
1331 #define B_AX_RLSRPT_BUFREQ_TO_MASK GENMASK(15, 8)
1332 #define B_AX_WDRLS_MODE_MASK GENMASK(1, 0)
1333 
1334 #define R_AX_RLSRPT0_CFG0 0x9410
1335 #define B_AX_RLSRPT0_FLTR_MAP_MASK GENMASK(27, 24)
1336 #define B_AX_RLSRPT0_PKTTYPE_MASK GENMASK(19, 16)
1337 #define B_AX_RLSRPT0_PID_MASK GENMASK(10, 8)
1338 #define B_AX_RLSRPT0_QID_MASK GENMASK(5, 0)
1339 
1340 #define R_AX_RLSRPT0_CFG1 0x9414
1341 #define B_AX_RLSRPT0_TO_MASK GENMASK(23, 16)
1342 #define B_AX_RLSRPT0_AGGNUM_MASK GENMASK(7, 0)
1343 
1344 #define R_AX_WDRLS_ERR_IMR 0x9430
1345 #define B_AX_WDRLS_RPT1_FRZTO_ERR_INT_EN BIT(13)
1346 #define B_AX_WDRLS_RPT1_AGGNUM0_ERR_INT_EN BIT(12)
1347 #define B_AX_WDRLS_RPT0_FRZTO_ERR_INT_EN BIT(9)
1348 #define B_AX_WDRLS_RPT0_AGGNUM0_ERR_INT_EN BIT(8)
1349 #define B_AX_WDRLS_PLEBREQ_PKTID_ISNULL_ERR_INT_EN BIT(5)
1350 #define B_AX_WDRLS_PLEBREQ_TO_ERR_INT_EN BIT(4)
1351 #define B_AX_WDRLS_CTL_FRZTO_ERR_INT_EN BIT(2)
1352 #define B_AX_WDRLS_CTL_PLPKTID_ISNULL_ERR_INT_EN BIT(1)
1353 #define B_AX_WDRLS_CTL_WDPKTID_ISNULL_ERR_INT_EN BIT(0)
1354 #define B_AX_WDRLS_IMR_EN_CLR (B_AX_WDRLS_CTL_WDPKTID_ISNULL_ERR_INT_EN | \
1355 			       B_AX_WDRLS_CTL_PLPKTID_ISNULL_ERR_INT_EN | \
1356 			       B_AX_WDRLS_CTL_FRZTO_ERR_INT_EN | \
1357 			       B_AX_WDRLS_PLEBREQ_TO_ERR_INT_EN | \
1358 			       B_AX_WDRLS_PLEBREQ_PKTID_ISNULL_ERR_INT_EN | \
1359 			       B_AX_WDRLS_RPT0_AGGNUM0_ERR_INT_EN | \
1360 			       B_AX_WDRLS_RPT0_FRZTO_ERR_INT_EN | \
1361 			       B_AX_WDRLS_RPT1_AGGNUM0_ERR_INT_EN | \
1362 			       B_AX_WDRLS_RPT1_FRZTO_ERR_INT_EN)
1363 #define B_AX_WDRLS_IMR_SET (B_AX_WDRLS_CTL_WDPKTID_ISNULL_ERR_INT_EN | \
1364 			    B_AX_WDRLS_CTL_PLPKTID_ISNULL_ERR_INT_EN | \
1365 			    B_AX_WDRLS_CTL_FRZTO_ERR_INT_EN | \
1366 			    B_AX_WDRLS_PLEBREQ_PKTID_ISNULL_ERR_INT_EN | \
1367 			    B_AX_WDRLS_RPT0_AGGNUM0_ERR_INT_EN | \
1368 			    B_AX_WDRLS_RPT0_FRZTO_ERR_INT_EN | \
1369 			    B_AX_WDRLS_RPT1_AGGNUM0_ERR_INT_EN | \
1370 			    B_AX_WDRLS_RPT1_FRZTO_ERR_INT_EN)
1371 #define B_AX_WDRLS_IMR_SET_V1 (B_AX_WDRLS_CTL_WDPKTID_ISNULL_ERR_INT_EN | \
1372 			      B_AX_WDRLS_CTL_PLPKTID_ISNULL_ERR_INT_EN | \
1373 			      B_AX_WDRLS_CTL_FRZTO_ERR_INT_EN | \
1374 			      B_AX_WDRLS_PLEBREQ_TO_ERR_INT_EN | \
1375 			      B_AX_WDRLS_PLEBREQ_PKTID_ISNULL_ERR_INT_EN | \
1376 			      B_AX_WDRLS_RPT0_AGGNUM0_ERR_INT_EN | \
1377 			      B_AX_WDRLS_RPT0_FRZTO_ERR_INT_EN | \
1378 			      B_AX_WDRLS_RPT1_AGGNUM0_ERR_INT_EN | \
1379 			      B_AX_WDRLS_RPT1_FRZTO_ERR_INT_EN)
1380 
1381 #define R_AX_WDRLS_ERR_ISR 0x9434
1382 
1383 #define R_AX_BBRPT_COM_ERR_IMR 0x9608
1384 #define B_AX_BBRPT_COM_HANG_EN BIT(1)
1385 #define B_AX_BBRPT_COM_NULL_PLPKTID_ERR_INT_EN BIT(0)
1386 
1387 #define R_AX_BBRPT_COM_ERR_IMR_ISR 0x960C
1388 #define B_AX_BBRPT_COM_NULL_PLPKTID_ERR BIT(16)
1389 #define B_AX_BBRPT_COM_NULL_PLPKTID_ERR_INT_EN BIT(0)
1390 
1391 #define R_AX_BBRPT_CHINFO_ERR_IMR 0x9628
1392 #define B_AX_BBPRT_CHIF_TO_ERR_INT_EN BIT(7)
1393 #define B_AX_BBPRT_CHIF_NULL_ERR_INT_EN BIT(6)
1394 #define B_AX_BBPRT_CHIF_LEFT2_ERR_INT_EN BIT(5)
1395 #define B_AX_BBPRT_CHIF_LEFT1_ERR_INT_EN BIT(4)
1396 #define B_AX_BBPRT_CHIF_HDRL_ERR_INT_EN BIT(3)
1397 #define B_AX_BBPRT_CHIF_BOVF_ERR_INT_EN BIT(2)
1398 #define B_AX_BBPRT_CHIF_OVF_ERR_INT_EN BIT(1)
1399 #define B_AX_BBPRT_CHIF_BB_TO_ERR_INT_EN BIT(0)
1400 #define R_AX_BBRPT_CHINFO_IMR_SET_V1 (B_AX_BBPRT_CHIF_BB_TO_ERR_INT_EN | \
1401 				      B_AX_BBPRT_CHIF_OVF_ERR_INT_EN | \
1402 				      B_AX_BBPRT_CHIF_BOVF_ERR_INT_EN | \
1403 				      B_AX_BBPRT_CHIF_HDRL_ERR_INT_EN | \
1404 				      B_AX_BBPRT_CHIF_LEFT1_ERR_INT_EN | \
1405 				      B_AX_BBPRT_CHIF_LEFT2_ERR_INT_EN | \
1406 				      B_AX_BBPRT_CHIF_NULL_ERR_INT_EN | \
1407 				      B_AX_BBPRT_CHIF_TO_ERR_INT_EN)
1408 
1409 #define R_AX_BBRPT_CHINFO_ERR_IMR_ISR 0x962C
1410 #define B_AX_BBPRT_CHIF_TO_ERR BIT(23)
1411 #define B_AX_BBPRT_CHIF_NULL_ERR BIT(22)
1412 #define B_AX_BBPRT_CHIF_LEFT2_ERR BIT(21)
1413 #define B_AX_BBPRT_CHIF_LEFT1_ERR BIT(20)
1414 #define B_AX_BBPRT_CHIF_HDRL_ERR BIT(19)
1415 #define B_AX_BBPRT_CHIF_BOVF_ERR BIT(18)
1416 #define B_AX_BBPRT_CHIF_OVF_ERR BIT(17)
1417 #define B_AX_BBPRT_CHIF_BB_TO_ERR BIT(16)
1418 #define B_AX_BBPRT_CHIF_TO_ERR_INT_EN BIT(7)
1419 #define B_AX_BBPRT_CHIF_NULL_ERR_INT_EN BIT(6)
1420 #define B_AX_BBPRT_CHIF_LEFT2_ERR_INT_EN BIT(5)
1421 #define B_AX_BBPRT_CHIF_LEFT1_ERR_INT_EN BIT(4)
1422 #define B_AX_BBPRT_CHIF_HDRL_ERR_INT_EN BIT(3)
1423 #define B_AX_BBPRT_CHIF_BOVF_ERR_INT_EN BIT(2)
1424 #define B_AX_BBPRT_CHIF_OVF_ERR_INT_EN BIT(1)
1425 #define B_AX_BBPRT_CHIF_BB_TO_ERR_INT_EN BIT(0)
1426 #define B_AX_BBRPT_CHINFO_IMR_CLR (B_AX_BBPRT_CHIF_BB_TO_ERR_INT_EN | \
1427 				   B_AX_BBPRT_CHIF_OVF_ERR_INT_EN | \
1428 				   B_AX_BBPRT_CHIF_BOVF_ERR_INT_EN | \
1429 				   B_AX_BBPRT_CHIF_HDRL_ERR_INT_EN | \
1430 				   B_AX_BBPRT_CHIF_LEFT1_ERR_INT_EN | \
1431 				   B_AX_BBPRT_CHIF_LEFT2_ERR_INT_EN | \
1432 				   B_AX_BBPRT_CHIF_NULL_ERR_INT_EN | \
1433 				   B_AX_BBPRT_CHIF_TO_ERR_INT_EN)
1434 
1435 #define R_AX_BBRPT_DFS_ERR_IMR 0x9638
1436 #define B_AX_BBRPT_DFS_TO_ERR_INT_EN BIT(0)
1437 
1438 #define R_AX_BBRPT_DFS_ERR_IMR_ISR 0x963C
1439 #define B_AX_BBRPT_DFS_TO_ERR BIT(16)
1440 #define B_AX_BBRPT_DFS_TO_ERR_INT_EN BIT(0)
1441 
1442 #define R_AX_LA_ERRFLAG 0x966C
1443 #define B_AX_LA_ISR_DATA_LOSS_ERR BIT(16)
1444 #define B_AX_LA_IMR_DATA_LOSS_ERR BIT(0)
1445 
1446 #define R_AX_WD_BUF_REQ 0x9800
1447 #define R_AX_PL_BUF_REQ 0x9820
1448 #define B_AX_WD_BUF_REQ_EXEC BIT(31)
1449 #define B_AX_WD_BUF_REQ_QUOTA_ID_MASK GENMASK(23, 16)
1450 #define B_AX_WD_BUF_REQ_LEN_MASK GENMASK(15, 0)
1451 
1452 #define R_AX_WD_BUF_STATUS 0x9804
1453 #define R_AX_PL_BUF_STATUS 0x9824
1454 #define B_AX_WD_BUF_STAT_DONE BIT(31)
1455 #define B_AX_WD_BUF_STAT_PKTID_MASK GENMASK(11, 0)
1456 
1457 #define R_AX_WD_CPUQ_OP_0 0x9810
1458 #define R_AX_PL_CPUQ_OP_0 0x9830
1459 #define B_AX_WD_CPUQ_OP_EXEC BIT(31)
1460 #define B_AX_CPUQ_OP_CMD_TYPE_MASK GENMASK(27, 24)
1461 #define B_AX_CPUQ_OP_MACID_MASK GENMASK(23, 16)
1462 #define B_AX_CPUQ_OP_PKTNUM_MASK GENMASK(7, 0)
1463 
1464 #define R_AX_WD_CPUQ_OP_1 0x9814
1465 #define R_AX_PL_CPUQ_OP_1 0x9834
1466 #define B_AX_CPUQ_OP_SRC_PID_MASK GENMASK(24, 22)
1467 #define B_AX_CPUQ_OP_SRC_QID_MASK GENMASK(21, 16)
1468 #define B_AX_CPUQ_OP_DST_PID_MASK GENMASK(8, 6)
1469 #define B_AX_CPUQ_OP_DST_QID_MASK GENMASK(5, 0)
1470 
1471 #define R_AX_WD_CPUQ_OP_2 0x9818
1472 #define R_AX_PL_CPUQ_OP_2 0x9838
1473 #define B_AX_WD_CPUQ_OP_STRT_PKTID_MASK GENMASK(27, 16)
1474 #define B_AX_WD_CPUQ_OP_END_PKTID_MASK GENMASK(11, 0)
1475 
1476 #define R_AX_WD_CPUQ_OP_STATUS 0x981C
1477 #define R_AX_PL_CPUQ_OP_STATUS 0x983C
1478 #define B_AX_WD_CPUQ_OP_STAT_DONE BIT(31)
1479 #define B_AX_WD_CPUQ_OP_PKTID_MASK GENMASK(11, 0)
1480 
1481 #define R_AX_CPUIO_ERR_IMR 0x9840
1482 #define B_AX_PLEQUE_OP_ERR_INT_EN BIT(12)
1483 #define B_AX_PLEBUF_OP_ERR_INT_EN BIT(8)
1484 #define B_AX_WDEQUE_OP_ERR_INT_EN BIT(4)
1485 #define B_AX_WDEBUF_OP_ERR_INT_EN BIT(0)
1486 #define B_AX_CPUIO_IMR_CLR (B_AX_WDEBUF_OP_ERR_INT_EN | \
1487 			    B_AX_WDEQUE_OP_ERR_INT_EN | \
1488 			    B_AX_PLEBUF_OP_ERR_INT_EN | \
1489 			    B_AX_PLEQUE_OP_ERR_INT_EN)
1490 #define B_AX_CPUIO_IMR_SET (B_AX_WDEBUF_OP_ERR_INT_EN | \
1491 			    B_AX_WDEQUE_OP_ERR_INT_EN | \
1492 			    B_AX_PLEBUF_OP_ERR_INT_EN | \
1493 			    B_AX_PLEQUE_OP_ERR_INT_EN)
1494 
1495 #define R_AX_CPUIO_ERR_ISR 0x9844
1496 
1497 #define R_AX_SEC_ERR_IMR_ISR 0x991C
1498 
1499 #define R_AX_PKTIN_SETTING 0x9A00
1500 #define B_AX_WD_ADDR_INFO_LENGTH BIT(1)
1501 
1502 #define R_AX_PKTIN_ERR_IMR 0x9A20
1503 #define B_AX_PKTIN_GETPKTID_ERR_INT_EN BIT(0)
1504 
1505 #define R_AX_PKTIN_ERR_ISR 0x9A24
1506 
1507 #define R_AX_MPDU_TX_ERR_ISR 0x9BF0
1508 #define R_AX_MPDU_TX_ERR_IMR 0x9BF4
1509 #define B_AX_TX_KSRCH_ERR_EN BIT(9)
1510 #define B_AX_TX_NW_TYPE_ERR_EN BIT(8)
1511 #define B_AX_TX_LLC_PRE_ERR_EN BIT(7)
1512 #define B_AX_TX_ETH_TYPE_ERR_EN BIT(6)
1513 #define B_AX_TX_HDR3_SIZE_ERR_INT_EN BIT(5)
1514 #define B_AX_TX_OFFSET_ERR_INT_EN BIT(4)
1515 #define B_AX_TX_MPDU_SIZE_ZERO_INT_EN BIT(3)
1516 #define B_AX_TX_NXT_ERRPKTID_INT_EN BIT(2)
1517 #define B_AX_TX_GET_ERRPKTID_INT_EN BIT(1)
1518 #define B_AX_MPDU_TX_IMR_SET_V1 (B_AX_TX_GET_ERRPKTID_INT_EN | \
1519 				 B_AX_TX_NXT_ERRPKTID_INT_EN | \
1520 				 B_AX_TX_MPDU_SIZE_ZERO_INT_EN | \
1521 				 B_AX_TX_HDR3_SIZE_ERR_INT_EN | \
1522 				 B_AX_TX_ETH_TYPE_ERR_EN | \
1523 				 B_AX_TX_NW_TYPE_ERR_EN | \
1524 				 B_AX_TX_KSRCH_ERR_EN)
1525 
1526 #define R_AX_MPDU_PROC 0x9C00
1527 #define B_AX_A_ICV_ERR BIT(1)
1528 #define B_AX_APPEND_FCS BIT(0)
1529 
1530 #define R_AX_ACTION_FWD0 0x9C04
1531 #define TRXCFG_MPDU_PROC_ACT_FRWD 0x02A95A95
1532 
1533 #define R_AX_TF_FWD 0x9C14
1534 #define TRXCFG_MPDU_PROC_TF_FRWD 0x0000AA55
1535 
1536 #define R_AX_HW_RPT_FWD 0x9C18
1537 #define B_AX_FWD_PPDU_STAT_MASK GENMASK(1, 0)
1538 #define RTW89_PRPT_DEST_HOST 1
1539 #define RTW89_PRPT_DEST_WLCPU 2
1540 
1541 #define R_AX_CUT_AMSDU_CTRL 0x9C40
1542 #define TRXCFG_MPDU_PROC_CUT_CTRL	0x010E05F0
1543 
1544 #define R_AX_MPDU_RX_ERR_ISR 0x9CF0
1545 #define R_AX_MPDU_RX_ERR_IMR 0x9CF4
1546 #define B_AX_RPT_ERR_INT_EN BIT(3)
1547 #define B_AX_MHDRLEN_ERR_INT_EN BIT(1)
1548 #define B_AX_GETPKTID_ERR_INT_EN BIT(0)
1549 #define B_AX_MPDU_RX_IMR_SET_V1 B_AX_RPT_ERR_INT_EN
1550 
1551 #define R_AX_SEC_ENG_CTRL 0x9D00
1552 #define B_AX_TX_PARTIAL_MODE BIT(11)
1553 #define B_AX_CLK_EN_CGCMP BIT(10)
1554 #define B_AX_CLK_EN_WAPI BIT(9)
1555 #define B_AX_CLK_EN_WEP_TKIP BIT(8)
1556 #define B_AX_BMC_MGNT_DEC BIT(5)
1557 #define B_AX_UC_MGNT_DEC BIT(4)
1558 #define B_AX_MC_DEC BIT(3)
1559 #define B_AX_BC_DEC BIT(2)
1560 #define B_AX_SEC_RX_DEC BIT(1)
1561 #define B_AX_SEC_TX_ENC BIT(0)
1562 
1563 #define R_AX_SEC_MPDU_PROC 0x9D04
1564 #define B_AX_APPEND_ICV BIT(1)
1565 #define B_AX_APPEND_MIC BIT(0)
1566 
1567 #define R_AX_SEC_CAM_ACCESS 0x9D10
1568 #define R_AX_SEC_CAM_RDATA 0x9D14
1569 #define R_AX_SEC_CAM_WDATA 0x9D18
1570 
1571 #define R_AX_SEC_DEBUG 0x9D1C
1572 #define B_AX_IMR_ERROR BIT(3)
1573 
1574 #define R_AX_SEC_DEBUG1 0x9D1C
1575 #define B_AX_TX_TIMEOUT_SEL_MASK GENMASK(31, 30)
1576 #define AX_TX_TO_VAL  0x2
1577 
1578 #define R_AX_SEC_TX_DEBUG 0x9D20
1579 #define R_AX_SEC_RX_DEBUG 0x9D24
1580 #define R_AX_SEC_TRX_PKT_CNT 0x9D28
1581 #define R_AX_SEC_TRX_BLK_CNT 0x9D2C
1582 
1583 #define R_AX_SEC_ERROR_FLAG_IMR 0x9D2C
1584 #define B_AX_RX_HANG_IMR BIT(1)
1585 #define B_AX_TX_HANG_IMR BIT(0)
1586 
1587 #define R_AX_SS_CTRL 0x9E10
1588 #define B_AX_SS_INIT_DONE_1 BIT(31)
1589 #define B_AX_SS_WARM_INIT_FLG BIT(29)
1590 #define B_AX_SS_NONEMPTY_SS2FINFO_EN BIT(28)
1591 #define B_AX_SS_EN BIT(0)
1592 
1593 #define R_AX_SS2FINFO_PATH 0x9E50
1594 #define B_AX_SS_UL_REL BIT(31)
1595 #define B_AX_SS_REL_QUEUE_MASK GENMASK(29, 24)
1596 #define B_AX_SS_REL_PORT_MASK GENMASK(18, 16)
1597 #define B_AX_SS_DEST_QUEUE_MASK GENMASK(13, 8)
1598 #define SS2F_PATH_WLCPU 0x0A
1599 #define B_AX_SS_DEST_PORT_MASK GENMASK(2, 0)
1600 
1601 #define R_AX_SS_MACID_PAUSE_0 0x9EB0
1602 #define B_AX_SS_MACID31_0_PAUSE_SH 0
1603 #define B_AX_SS_MACID31_0_PAUSE_MASK GENMASK(31, 0)
1604 
1605 #define R_AX_SS_MACID_PAUSE_1 0x9EB4
1606 #define B_AX_SS_MACID63_32_PAUSE_SH 0
1607 #define B_AX_SS_MACID63_32_PAUSE_MASK GENMASK(31, 0)
1608 
1609 #define R_AX_SS_MACID_PAUSE_2 0x9EB8
1610 #define B_AX_SS_MACID95_64_PAUSE_SH 0
1611 #define B_AX_SS_MACID95_64_PAUSE_MASK GENMASK(31, 0)
1612 
1613 #define R_AX_SS_MACID_PAUSE_3 0x9EBC
1614 #define B_AX_SS_MACID127_96_PAUSE_SH 0
1615 #define B_AX_SS_MACID127_96_PAUSE_MASK GENMASK(31, 0)
1616 
1617 #define R_AX_STA_SCHEDULER_ERR_IMR 0x9EF0
1618 #define B_AX_PLE_B_PKTID_ERR_INT_EN BIT(2)
1619 #define B_AX_RPT_HANG_TIMEOUT_INT_EN BIT(1)
1620 #define B_AX_SEARCH_HANG_TIMEOUT_INT_EN BIT(0)
1621 #define B_AX_STA_SCHEDULER_IMR_SET (B_AX_SEARCH_HANG_TIMEOUT_INT_EN | \
1622 				    B_AX_RPT_HANG_TIMEOUT_INT_EN | \
1623 				    B_AX_PLE_B_PKTID_ERR_INT_EN)
1624 
1625 #define R_AX_STA_SCHEDULER_ERR_ISR 0x9EF4
1626 
1627 #define R_AX_TXPKTCTL_ERR_IMR_ISR 0x9F1C
1628 #define B_AX_TXPKTCTL_CMDPSR_FRZTO_ERR BIT(25)
1629 #define B_AX_TXPKTCTL_CMDPSR_CMDTYPE_ERR BIT(24)
1630 #define B_AX_TXPKTCTL_USRCTL_RLSBMPLEN_ERR BIT(19)
1631 #define B_AX_TXPKTCTL_USRCTL_RDNRLSCMD_ERR BIT(18)
1632 #define B_AX_TXPKTCTL_USRCTL_NOINIT_ERR BIT(17)
1633 #define B_AX_TXPKTCTL_USRCTL_REINIT_ERR BIT(16)
1634 #define B_AX_TXPKTCTL_CMDPSR_FRZTO_ERR_INT_EN BIT(9)
1635 #define B_AX_TXPKTCTL_CMDPSR_CMDTYPE_ERR_INT_EN BIT(8)
1636 #define B_AX_TXPKTCTL_USRCTL_RLSBMPLEN_ERR_INT_EN BIT(3)
1637 #define B_AX_TXPKTCTL_USRCTL_RDNRLSCMD_ERR_INT_EN BIT(2)
1638 #define B_AX_TXPKTCTL_USRCTL_NOINIT_ERR_INT_EN BIT(1)
1639 #define B_AX_TXPKTCTL_USRCTL_REINIT_ERR_INT_EN BIT(0)
1640 #define B_AX_TXPKTCTL_IMR_B0_CLR (B_AX_TXPKTCTL_USRCTL_REINIT_ERR_INT_EN | \
1641 				  B_AX_TXPKTCTL_USRCTL_NOINIT_ERR_INT_EN | \
1642 				  B_AX_TXPKTCTL_USRCTL_RDNRLSCMD_ERR_INT_EN | \
1643 				  B_AX_TXPKTCTL_USRCTL_RLSBMPLEN_ERR_INT_EN | \
1644 				  B_AX_TXPKTCTL_CMDPSR_CMDTYPE_ERR_INT_EN | \
1645 				  B_AX_TXPKTCTL_CMDPSR_FRZTO_ERR_INT_EN)
1646 #define B_AX_TXPKTCTL_IMR_B1_CLR (B_AX_TXPKTCTL_USRCTL_REINIT_ERR_INT_EN | \
1647 				  B_AX_TXPKTCTL_USRCTL_NOINIT_ERR_INT_EN | \
1648 				  B_AX_TXPKTCTL_USRCTL_RDNRLSCMD_ERR_INT_EN | \
1649 				  B_AX_TXPKTCTL_USRCTL_RLSBMPLEN_ERR_INT_EN | \
1650 				  B_AX_TXPKTCTL_CMDPSR_CMDTYPE_ERR_INT_EN | \
1651 				  B_AX_TXPKTCTL_CMDPSR_FRZTO_ERR_INT_EN)
1652 #define B_AX_TXPKTCTL_IMR_B0_SET (B_AX_TXPKTCTL_USRCTL_REINIT_ERR_INT_EN | \
1653 				  B_AX_TXPKTCTL_CMDPSR_CMDTYPE_ERR_INT_EN)
1654 #define B_AX_TXPKTCTL_IMR_B1_SET (B_AX_TXPKTCTL_USRCTL_REINIT_ERR_INT_EN | \
1655 				  B_AX_TXPKTCTL_USRCTL_NOINIT_ERR_INT_EN | \
1656 				  B_AX_TXPKTCTL_CMDPSR_CMDTYPE_ERR_INT_EN | \
1657 				  B_AX_TXPKTCTL_CMDPSR_FRZTO_ERR_INT_EN)
1658 
1659 #define R_AX_TXPKTCTL_ERR_IMR_ISR_B1 0x9F2C
1660 #define B_AX_TXPKTCTL_CMDPSR_FRZTO_ERR_INT_EN BIT(9)
1661 #define B_AX_TXPKTCTL_USRCTL_RLSBMPLEN_ERR_INT_EN BIT(3)
1662 #define B_AX_TXPKTCTL_USRCTL_RDNRLSCMD_ERR_INT_EN BIT(2)
1663 #define B_AX_TXPKTCTL_USRCTL_NOINIT_ERR_INT_EN BIT(1)
1664 
1665 #define R_AX_DBG_FUN_INTF_CTL 0x9F30
1666 #define B_AX_DFI_ACTIVE BIT(31)
1667 #define B_AX_DFI_TRGSEL_MASK GENMASK(19, 16)
1668 #define B_AX_DFI_ADDR_MASK GENMASK(15, 0)
1669 #define R_AX_DBG_FUN_INTF_DATA 0x9F34
1670 #define B_AX_DFI_DATA_MASK GENMASK(31, 0)
1671 
1672 #define R_AX_TXPKTCTL_B0_PRELD_CFG0 0x9F48
1673 #define B_AX_B0_PRELD_FEN BIT(31)
1674 #define B_AX_B0_PRELD_USEMAXSZ_MASK GENMASK(25, 16)
1675 #define PRELD_B0_ENT_NUM 10
1676 #define PRELD_AMSDU_SIZE 52
1677 #define B_AX_B0_PRELD_CAM_G1ENTNUM_MASK GENMASK(12, 8)
1678 #define B_AX_B0_PRELD_CAM_G0ENTNUM_MASK GENMASK(4, 0)
1679 
1680 #define R_AX_TXPKTCTL_B0_PRELD_CFG1 0x9F4C
1681 #define B_AX_B0_PRELD_NXT_TXENDWIN_MASK GENMASK(11, 8)
1682 #define PRELD_NEXT_WND 1
1683 #define B_AX_B0_PRELD_NXT_RSVMINSZ_MASK GENMASK(7, 0)
1684 
1685 #define R_AX_TXPKTCTL_B0_ERRFLAG_IMR 0x9F78
1686 #define B_AX_B0_IMR_ERR_PRELD_ENTNUMCFG BIT(21)
1687 #define B_AX_B0_IMR_ERR_PRELD_RLSPKTSZERR BIT(20)
1688 #define B_AX_B0_IMR_ERR_MPDUIF_DATAERR BIT(18)
1689 #define B_AX_B0_IMR_ERR_MPDUINFO_RECFG BIT(16)
1690 #define B_AX_B0_IMR_ERR_CMDPSR_TBLSZ BIT(11)
1691 #define B_AX_B0_IMR_ERR_CMDPSR_FRZTO BIT(10)
1692 #define B_AX_B0_IMR_ERR_CMDPSR_CMDTYPE BIT(9)
1693 #define B_AX_B0_IMR_ERR_CMDPSR_1STCMDERR BIT(8)
1694 #define B_AX_B0_IMR_ERR_USRCTL_RLSBMPLEN BIT(3)
1695 #define B_AX_B0_IMR_ERR_USRCTL_RDNRLSCMD BIT(2)
1696 #define B_AX_B0_IMR_ERR_USRCTL_NOINIT BIT(1)
1697 #define B_AX_B0_IMR_ERR_USRCTL_REINIT BIT(0)
1698 #define B_AX_TXPKTCTL_IMR_B0_CLR_V1 (B_AX_B0_IMR_ERR_USRCTL_REINIT | \
1699 				     B_AX_B0_IMR_ERR_USRCTL_NOINIT | \
1700 				     B_AX_B0_IMR_ERR_USRCTL_RDNRLSCMD | \
1701 				     B_AX_B0_IMR_ERR_USRCTL_RLSBMPLEN | \
1702 				     B_AX_B0_IMR_ERR_CMDPSR_1STCMDERR | \
1703 				     B_AX_B0_IMR_ERR_CMDPSR_CMDTYPE | \
1704 				     B_AX_B0_IMR_ERR_CMDPSR_FRZTO | \
1705 				     B_AX_B0_IMR_ERR_CMDPSR_TBLSZ | \
1706 				     B_AX_B0_IMR_ERR_MPDUINFO_RECFG | \
1707 				     B_AX_B0_IMR_ERR_MPDUIF_DATAERR | \
1708 				     B_AX_B0_IMR_ERR_PRELD_RLSPKTSZERR | \
1709 				     B_AX_B0_IMR_ERR_PRELD_ENTNUMCFG)
1710 #define B_AX_TXPKTCTL_IMR_B0_SET_V1 (B_AX_B0_IMR_ERR_USRCTL_REINIT | \
1711 				     B_AX_B0_IMR_ERR_USRCTL_NOINIT | \
1712 				     B_AX_B0_IMR_ERR_CMDPSR_1STCMDERR | \
1713 				     B_AX_B0_IMR_ERR_CMDPSR_CMDTYPE | \
1714 				     B_AX_B0_IMR_ERR_CMDPSR_FRZTO | \
1715 				     B_AX_B0_IMR_ERR_CMDPSR_TBLSZ | \
1716 				     B_AX_B0_IMR_ERR_MPDUINFO_RECFG | \
1717 				     B_AX_B0_IMR_ERR_MPDUIF_DATAERR | \
1718 				     B_AX_B0_IMR_ERR_PRELD_RLSPKTSZERR | \
1719 				     B_AX_B0_IMR_ERR_PRELD_ENTNUMCFG)
1720 
1721 #define R_AX_TXPKTCTL_B1_PRELD_CFG0 0x9F88
1722 #define B_AX_B1_PRELD_FEN BIT(31)
1723 #define B_AX_B1_PRELD_USEMAXSZ_MASK GENMASK(25, 16)
1724 #define PRELD_B1_ENT_NUM 4
1725 #define B_AX_B1_PRELD_CAM_G1ENTNUM_MASK GENMASK(12, 8)
1726 #define B_AX_B1_PRELD_CAM_G0ENTNUM_MASK GENMASK(4, 0)
1727 
1728 #define R_AX_TXPKTCTL_B1_PRELD_CFG1 0x9F8C
1729 #define B_AX_B1_PRELD_NXT_TXENDWIN_MASK GENMASK(11, 8)
1730 #define B_AX_B1_PRELD_NXT_RSVMINSZ_MASK GENMASK(7, 0)
1731 
1732 #define R_AX_TXPKTCTL_B1_ERRFLAG_IMR 0x9FB8
1733 #define B_AX_B1_IMR_ERR_PRELD_ENTNUMCFG BIT(21)
1734 #define B_AX_B1_IMR_ERR_PRELD_RLSPKTSZERR BIT(20)
1735 #define B_AX_B1_IMR_ERR_MPDUIF_DATAERR BIT(18)
1736 #define B_AX_B1_IMR_ERR_MPDUINFO_RECFG BIT(16)
1737 #define B_AX_B1_IMR_ERR_CMDPSR_TBLSZ BIT(11)
1738 #define B_AX_B1_IMR_ERR_CMDPSR_FRZTO BIT(10)
1739 #define B_AX_B1_IMR_ERR_CMDPSR_CMDTYPE BIT(9)
1740 #define B_AX_B1_IMR_ERR_CMDPSR_1STCMDERR BIT(8)
1741 #define B_AX_B1_IMR_ERR_USRCTL_RLSBMPLEN BIT(3)
1742 #define B_AX_B1_IMR_ERR_USRCTL_RDNRLSCMD BIT(2)
1743 #define B_AX_B1_IMR_ERR_USRCTL_NOINIT BIT(1)
1744 #define B_AX_B1_IMR_ERR_USRCTL_REINIT BIT(0)
1745 #define B_AX_TXPKTCTL_IMR_B1_CLR_V1 (B_AX_B1_IMR_ERR_USRCTL_REINIT | \
1746 				     B_AX_B1_IMR_ERR_USRCTL_NOINIT | \
1747 				     B_AX_B1_IMR_ERR_USRCTL_RDNRLSCMD | \
1748 				     B_AX_B1_IMR_ERR_USRCTL_RLSBMPLEN | \
1749 				     B_AX_B1_IMR_ERR_CMDPSR_1STCMDERR | \
1750 				     B_AX_B1_IMR_ERR_CMDPSR_CMDTYPE | \
1751 				     B_AX_B1_IMR_ERR_CMDPSR_FRZTO | \
1752 				     B_AX_B1_IMR_ERR_CMDPSR_TBLSZ | \
1753 				     B_AX_B1_IMR_ERR_MPDUINFO_RECFG | \
1754 				     B_AX_B1_IMR_ERR_MPDUIF_DATAERR | \
1755 				     B_AX_B1_IMR_ERR_PRELD_RLSPKTSZERR | \
1756 				     B_AX_B1_IMR_ERR_PRELD_ENTNUMCFG)
1757 #define B_AX_TXPKTCTL_IMR_B1_SET_V1 (B_AX_B1_IMR_ERR_USRCTL_REINIT | \
1758 				     B_AX_B1_IMR_ERR_USRCTL_NOINIT | \
1759 				     B_AX_B1_IMR_ERR_CMDPSR_1STCMDERR | \
1760 				     B_AX_B1_IMR_ERR_CMDPSR_CMDTYPE | \
1761 				     B_AX_B1_IMR_ERR_CMDPSR_FRZTO | \
1762 				     B_AX_B1_IMR_ERR_CMDPSR_TBLSZ | \
1763 				     B_AX_B1_IMR_ERR_MPDUINFO_RECFG | \
1764 				     B_AX_B1_IMR_ERR_MPDUIF_DATAERR | \
1765 				     B_AX_B1_IMR_ERR_PRELD_RLSPKTSZERR | \
1766 				     B_AX_B1_IMR_ERR_PRELD_ENTNUMCFG)
1767 
1768 #define R_AX_AFE_CTRL1 0x0024
1769 
1770 #define B_AX_R_SYM_WLCMAC1_P4_PC_EN BIT(4)
1771 #define B_AX_R_SYM_WLCMAC1_P3_PC_EN BIT(3)
1772 #define B_AX_R_SYM_WLCMAC1_P2_PC_EN BIT(2)
1773 #define B_AX_R_SYM_WLCMAC1_P1_PC_EN BIT(1)
1774 #define B_AX_R_SYM_WLCMAC1_PC_EN BIT(0)
1775 
1776 #define R_AX_SYS_ISO_CTRL_EXTEND 0x0080
1777 #define B_AX_CMAC1_FEN BIT(30)
1778 #define B_AX_R_SYM_FEN_WLBBGLB_1 BIT(17)
1779 #define B_AX_R_SYM_FEN_WLBBFUN_1 BIT(16)
1780 #define B_AX_R_SYM_ISO_CMAC12PP BIT(5)
1781 
1782 #define R_AX_CMAC_REG_START 0xC000
1783 
1784 #define R_AX_CMAC_FUNC_EN 0xC000
1785 #define R_AX_CMAC_FUNC_EN_C1 0xE000
1786 #define B_AX_CMAC_CRPRT BIT(31)
1787 #define B_AX_CMAC_EN BIT(30)
1788 #define B_AX_CMAC_TXEN BIT(29)
1789 #define B_AX_CMAC_RXEN BIT(28)
1790 #define B_AX_FORCE_CMACREG_GCKEN BIT(15)
1791 #define B_AX_PHYINTF_EN BIT(5)
1792 #define B_AX_CMAC_DMA_EN BIT(4)
1793 #define B_AX_PTCLTOP_EN BIT(3)
1794 #define B_AX_SCHEDULER_EN BIT(2)
1795 #define B_AX_TMAC_EN BIT(1)
1796 #define B_AX_RMAC_EN BIT(0)
1797 
1798 #define R_AX_CK_EN 0xC004
1799 #define R_AX_CK_EN_C1 0xE004
1800 #define B_AX_CMAC_ALLCKEN GENMASK(31, 0)
1801 #define B_AX_CMAC_CKEN BIT(30)
1802 #define B_AX_PHYINTF_CKEN BIT(5)
1803 #define B_AX_CMAC_DMA_CKEN BIT(4)
1804 #define B_AX_PTCLTOP_CKEN BIT(3)
1805 #define B_AX_SCHEDULER_CKEN BIT(2)
1806 #define B_AX_TMAC_CKEN BIT(1)
1807 #define B_AX_RMAC_CKEN BIT(0)
1808 
1809 #define R_AX_WMAC_RFMOD 0xC010
1810 #define R_AX_WMAC_RFMOD_C1 0xE010
1811 #define B_AX_WMAC_RFMOD_MASK GENMASK(1, 0)
1812 #define AX_WMAC_RFMOD_20M 0
1813 #define AX_WMAC_RFMOD_40M 1
1814 #define AX_WMAC_RFMOD_80M 2
1815 #define AX_WMAC_RFMOD_160M 3
1816 
1817 #define R_AX_GID_POSITION0 0xC070
1818 #define R_AX_GID_POSITION0_C1 0xE070
1819 #define R_AX_GID_POSITION1 0xC074
1820 #define R_AX_GID_POSITION1_C1 0xE074
1821 #define R_AX_GID_POSITION2 0xC078
1822 #define R_AX_GID_POSITION2_C1 0xE078
1823 #define R_AX_GID_POSITION3 0xC07C
1824 #define R_AX_GID_POSITION3_C1 0xE07C
1825 #define R_AX_GID_POSITION_EN0 0xC080
1826 #define R_AX_GID_POSITION_EN0_C1 0xE080
1827 #define R_AX_GID_POSITION_EN1 0xC084
1828 #define R_AX_GID_POSITION_EN1_C1 0xE084
1829 
1830 #define R_AX_TX_SUB_CARRIER_VALUE 0xC088
1831 #define R_AX_TX_SUB_CARRIER_VALUE_C1 0xE088
1832 #define B_AX_TXSC_80M_MASK GENMASK(11, 8)
1833 #define B_AX_TXSC_40M_MASK GENMASK(7, 4)
1834 #define B_AX_TXSC_20M_MASK GENMASK(3, 0)
1835 
1836 #define R_AX_CMAC_ERR_IMR 0xC160
1837 #define R_AX_CMAC_ERR_IMR_C1 0xE160
1838 #define B_AX_WMAC_TX_ERR_IND_EN BIT(7)
1839 #define B_AX_WMAC_RX_ERR_IND_EN BIT(6)
1840 #define B_AX_TXPWR_CTRL_ERR_IND_EN BIT(5)
1841 #define B_AX_PHYINTF_ERR_IND_EN BIT(4)
1842 #define B_AX_DMA_TOP_ERR_IND_EN BIT(3)
1843 #define B_AX_PTCL_TOP_ERR_IND_EN BIT(1)
1844 #define B_AX_SCHEDULE_TOP_ERR_IND_EN BIT(0)
1845 #define CMAC0_ERR_IMR_EN GENMASK(31, 0)
1846 #define CMAC1_ERR_IMR_EN GENMASK(31, 0)
1847 #define CMAC0_ERR_IMR_DIS 0
1848 #define CMAC1_ERR_IMR_DIS 0
1849 
1850 #define R_AX_CMAC_ERR_ISR 0xC164
1851 #define R_AX_CMAC_ERR_ISR_C1 0xE164
1852 #define B_AX_WMAC_TX_ERR_IND BIT(7)
1853 #define B_AX_WMAC_RX_ERR_IND BIT(6)
1854 #define B_AX_TXPWR_CTRL_ERR_IND BIT(5)
1855 #define B_AX_PHYINTF_ERR_IND BIT(4)
1856 #define B_AX_DMA_TOP_ERR_IND BIT(3)
1857 #define B_AX_PTCL_TOP_ERR_IND BIT(1)
1858 #define B_AX_SCHEDULE_TOP_ERR_IND BIT(0)
1859 
1860 #define R_AX_MACID_SLEEP_0 0xC2C0
1861 #define R_AX_MACID_SLEEP_0_C1 0xE2C0
1862 #define B_AX_MACID31_0_SLEEP_SH 0
1863 #define B_AX_MACID31_0_SLEEP_MASK GENMASK(31, 0)
1864 
1865 #define R_AX_MACID_SLEEP_1 0xC2C4
1866 #define R_AX_MACID_SLEEP_1_C1 0xE2C4
1867 #define B_AX_MACID63_32_SLEEP_SH 0
1868 #define B_AX_MACID63_32_SLEEP_MASK GENMASK(31, 0)
1869 
1870 #define R_AX_MACID_SLEEP_2 0xC2C8
1871 #define R_AX_MACID_SLEEP_2_C1 0xE2C8
1872 #define B_AX_MACID95_64_SLEEP_SH 0
1873 #define B_AX_MACID95_64_SLEEP_MASK GENMASK(31, 0)
1874 
1875 #define R_AX_MACID_SLEEP_3 0xC2CC
1876 #define R_AX_MACID_SLEEP_3_C1 0xE2CC
1877 #define B_AX_MACID127_96_SLEEP_SH 0
1878 #define B_AX_MACID127_96_SLEEP_MASK GENMASK(31, 0)
1879 
1880 #define SCH_PREBKF_24US 0x18
1881 #define R_AX_PREBKF_CFG_0 0xC338
1882 #define R_AX_PREBKF_CFG_0_C1 0xE338
1883 #define B_AX_PREBKF_TIME_MASK GENMASK(4, 0)
1884 
1885 #define R_AX_PREBKF_CFG_1 0xC33C
1886 #define R_AX_PREBKF_CFG_1_C1 0xE33C
1887 #define B_AX_SIFS_TIMEOUT_TB_AGGR_MASK GENMASK(30, 24)
1888 #define B_AX_SIFS_PREBKF_MASK GENMASK(23, 16)
1889 #define B_AX_SIFS_TIMEOUT_T2_MASK GENMASK(14, 8)
1890 #define B_AX_SIFS_MACTXEN_T1_MASK GENMASK(6, 0)
1891 #define SIFS_MACTXEN_T1 0x47
1892 #define SIFS_MACTXEN_T1_V1 0x41
1893 
1894 #define R_AX_CCA_CFG_0 0xC340
1895 #define R_AX_CCA_CFG_0_C1 0xE340
1896 #define B_AX_BTCCA_BRK_TXOP_EN BIT(9)
1897 #define B_AX_BTCCA_EN BIT(5)
1898 #define B_AX_EDCCA_EN BIT(4)
1899 #define B_AX_SEC80_EN BIT(3)
1900 #define B_AX_SEC40_EN BIT(2)
1901 #define B_AX_SEC20_EN BIT(1)
1902 #define B_AX_CCA_EN BIT(0)
1903 
1904 #define R_AX_CTN_TXEN 0xC348
1905 #define R_AX_CTN_TXEN_C1 0xE348
1906 #define B_AX_CTN_TXEN_TWT_1 BIT(15)
1907 #define B_AX_CTN_TXEN_TWT_0 BIT(14)
1908 #define B_AX_CTN_TXEN_ULQ BIT(13)
1909 #define B_AX_CTN_TXEN_BCNQ BIT(12)
1910 #define B_AX_CTN_TXEN_HGQ BIT(11)
1911 #define B_AX_CTN_TXEN_CPUMGQ BIT(10)
1912 #define B_AX_CTN_TXEN_MGQ1 BIT(9)
1913 #define B_AX_CTN_TXEN_MGQ BIT(8)
1914 #define B_AX_CTN_TXEN_VO_1 BIT(7)
1915 #define B_AX_CTN_TXEN_VI_1 BIT(6)
1916 #define B_AX_CTN_TXEN_BK_1 BIT(5)
1917 #define B_AX_CTN_TXEN_BE_1 BIT(4)
1918 #define B_AX_CTN_TXEN_VO_0 BIT(3)
1919 #define B_AX_CTN_TXEN_VI_0 BIT(2)
1920 #define B_AX_CTN_TXEN_BK_0 BIT(1)
1921 #define B_AX_CTN_TXEN_BE_0 BIT(0)
1922 #define B_AX_CTN_TXEN_ALL_MASK GENMASK(15, 0)
1923 
1924 #define R_AX_MUEDCA_BE_PARAM_0 0xC350
1925 #define R_AX_MUEDCA_BE_PARAM_0_C1 0xE350
1926 #define B_AX_MUEDCA_BE_PARAM_0_TIMER_MASK GENMASK(31, 16)
1927 #define B_AX_MUEDCA_BE_PARAM_0_CW_MASK GENMASK(15, 8)
1928 #define B_AX_MUEDCA_BE_PARAM_0_AIFS_MASK GENMASK(7, 0)
1929 
1930 #define R_AX_MUEDCA_BK_PARAM_0 0xC354
1931 #define R_AX_MUEDCA_BK_PARAM_0_C1 0xE354
1932 #define R_AX_MUEDCA_VI_PARAM_0 0xC358
1933 #define R_AX_MUEDCA_VI_PARAM_0_C1 0xE358
1934 #define R_AX_MUEDCA_VO_PARAM_0 0xC35C
1935 #define R_AX_MUEDCA_VO_PARAM_0_C1 0xE35C
1936 
1937 #define R_AX_MUEDCA_EN 0xC370
1938 #define R_AX_MUEDCA_EN_C1 0xE370
1939 #define B_AX_MUEDCA_WMM_SEL BIT(8)
1940 #define B_AX_SET_MUEDCATIMER_TF_0 BIT(4)
1941 #define B_AX_MUEDCA_EN_0 BIT(0)
1942 
1943 #define R_AX_CCA_CONTROL 0xC390
1944 #define R_AX_CCA_CONTROL_C1 0xE390
1945 #define B_AX_TB_CHK_TX_NAV BIT(31)
1946 #define B_AX_TB_CHK_BASIC_NAV BIT(30)
1947 #define B_AX_TB_CHK_BTCCA BIT(29)
1948 #define B_AX_TB_CHK_EDCCA BIT(28)
1949 #define B_AX_TB_CHK_CCA_S80 BIT(27)
1950 #define B_AX_TB_CHK_CCA_S40 BIT(26)
1951 #define B_AX_TB_CHK_CCA_S20 BIT(25)
1952 #define B_AX_TB_CHK_CCA_P20 BIT(24)
1953 #define B_AX_SIFS_CHK_BTCCA BIT(21)
1954 #define B_AX_SIFS_CHK_EDCCA BIT(20)
1955 #define B_AX_SIFS_CHK_CCA_S80 BIT(19)
1956 #define B_AX_SIFS_CHK_CCA_S40 BIT(18)
1957 #define B_AX_SIFS_CHK_CCA_S20 BIT(17)
1958 #define B_AX_SIFS_CHK_CCA_P20 BIT(16)
1959 #define B_AX_CTN_CHK_TXNAV BIT(8)
1960 #define B_AX_CTN_CHK_INTRA_NAV BIT(7)
1961 #define B_AX_CTN_CHK_BASIC_NAV BIT(6)
1962 #define B_AX_CTN_CHK_BTCCA BIT(5)
1963 #define B_AX_CTN_CHK_EDCCA BIT(4)
1964 #define B_AX_CTN_CHK_CCA_S80 BIT(3)
1965 #define B_AX_CTN_CHK_CCA_S40 BIT(2)
1966 #define B_AX_CTN_CHK_CCA_S20 BIT(1)
1967 #define B_AX_CTN_CHK_CCA_P20 BIT(0)
1968 
1969 #define R_AX_CTN_DRV_TXEN 0xC398
1970 #define R_AX_CTN_DRV_TXEN_C1 0xE398
1971 #define B_AX_CTN_TXEN_TWT_3 BIT(17)
1972 #define B_AX_CTN_TXEN_TWT_2 BIT(16)
1973 #define B_AX_CTN_TXEN_ALL_MASK_V1 GENMASK(17, 0)
1974 
1975 #define R_AX_SCHEDULE_ERR_IMR 0xC3E8
1976 #define R_AX_SCHEDULE_ERR_IMR_C1 0xE3E8
1977 #define B_AX_SORT_NON_IDLE_ERR_INT_EN BIT(1)
1978 
1979 #define R_AX_SCHEDULE_ERR_ISR 0xC3EC
1980 #define R_AX_SCHEDULE_ERR_ISR_C1 0xE3EC
1981 
1982 #define R_AX_SCH_DBG_SEL 0xC3F4
1983 #define R_AX_SCH_DBG_SEL_C1 0xE3F4
1984 #define B_AX_SCH_DBG_EN BIT(16)
1985 #define B_AX_SCH_CFG_CMD_SEL GENMASK(15, 8)
1986 #define B_AX_SCH_DBG_SEL_MASK GENMASK(7, 0)
1987 
1988 #define R_AX_SCH_DBG 0xC3F8
1989 #define R_AX_SCH_DBG_C1 0xE3F8
1990 #define B_AX_SCHEDULER_DBG_MASK GENMASK(31, 0)
1991 
1992 #define R_AX_SCH_EXT_CTRL 0xC3FC
1993 #define R_AX_SCH_EXT_CTRL_C1 0xE3FC
1994 #define B_AX_PORT_RST_TSF_ADV BIT(1)
1995 
1996 #define R_AX_PORT_CFG_P0 0xC400
1997 #define R_AX_PORT_CFG_P1 0xC440
1998 #define R_AX_PORT_CFG_P2 0xC480
1999 #define R_AX_PORT_CFG_P3 0xC4C0
2000 #define R_AX_PORT_CFG_P4 0xC500
2001 #define B_AX_BRK_SETUP BIT(16)
2002 #define B_AX_TBTT_UPD_SHIFT_SEL BIT(15)
2003 #define B_AX_BCN_DROP_ALLOW BIT(14)
2004 #define B_AX_TBTT_PROHIB_EN BIT(13)
2005 #define B_AX_BCNTX_EN BIT(12)
2006 #define B_AX_NET_TYPE_MASK GENMASK(11, 10)
2007 #define B_AX_BCN_FORCETX_EN BIT(9)
2008 #define B_AX_TXBCN_BTCCA_EN BIT(8)
2009 #define B_AX_BCNERR_CNT_EN BIT(7)
2010 #define B_AX_BCN_AGRES BIT(6)
2011 #define B_AX_TSFTR_RST BIT(5)
2012 #define B_AX_RX_BSSID_FIT_EN BIT(4)
2013 #define B_AX_TSF_UDT_EN BIT(3)
2014 #define B_AX_PORT_FUNC_EN BIT(2)
2015 #define B_AX_TXBCN_RPT_EN BIT(1)
2016 #define B_AX_RXBCN_RPT_EN BIT(0)
2017 
2018 #define R_AX_TBTT_PROHIB_P0 0xC404
2019 #define R_AX_TBTT_PROHIB_P1 0xC444
2020 #define R_AX_TBTT_PROHIB_P2 0xC484
2021 #define R_AX_TBTT_PROHIB_P3 0xC4C4
2022 #define R_AX_TBTT_PROHIB_P4 0xC504
2023 #define B_AX_TBTT_HOLD_MASK GENMASK(27, 16)
2024 #define B_AX_TBTT_SETUP_MASK GENMASK(7, 0)
2025 
2026 #define R_AX_BCN_AREA_P0 0xC408
2027 #define R_AX_BCN_AREA_P1 0xC448
2028 #define R_AX_BCN_AREA_P2 0xC488
2029 #define R_AX_BCN_AREA_P3 0xC4C8
2030 #define R_AX_BCN_AREA_P4 0xC508
2031 #define B_AX_BCN_MSK_AREA_MASK GENMASK(27, 16)
2032 #define B_AX_BCN_CTN_AREA_MASK GENMASK(11, 0)
2033 
2034 #define R_AX_BCNERLYINT_CFG_P0 0xC40C
2035 #define R_AX_BCNERLYINT_CFG_P1 0xC44C
2036 #define R_AX_BCNERLYINT_CFG_P2 0xC48C
2037 #define R_AX_BCNERLYINT_CFG_P3 0xC4CC
2038 #define R_AX_BCNERLYINT_CFG_P4 0xC50C
2039 #define B_AX_BCNERLY_MASK GENMASK(11, 0)
2040 
2041 #define R_AX_TBTTERLYINT_CFG_P0 0xC40E
2042 #define R_AX_TBTTERLYINT_CFG_P1 0xC44E
2043 #define R_AX_TBTTERLYINT_CFG_P2 0xC48E
2044 #define R_AX_TBTTERLYINT_CFG_P3 0xC4CE
2045 #define R_AX_TBTTERLYINT_CFG_P4 0xC50E
2046 #define B_AX_TBTTERLY_MASK GENMASK(11, 0)
2047 
2048 #define R_AX_TBTT_AGG_P0 0xC412
2049 #define R_AX_TBTT_AGG_P1 0xC452
2050 #define R_AX_TBTT_AGG_P2 0xC492
2051 #define R_AX_TBTT_AGG_P3 0xC4D2
2052 #define R_AX_TBTT_AGG_P4 0xC512
2053 #define B_AX_TBTT_AGG_NUM_MASK GENMASK(15, 8)
2054 
2055 #define R_AX_BCN_SPACE_CFG_P0 0xC414
2056 #define R_AX_BCN_SPACE_CFG_P1 0xC454
2057 #define R_AX_BCN_SPACE_CFG_P2 0xC494
2058 #define R_AX_BCN_SPACE_CFG_P3 0xC4D4
2059 #define R_AX_BCN_SPACE_CFG_P4 0xC514
2060 #define B_AX_SUB_BCN_SPACE_MASK GENMASK(23, 16)
2061 #define B_AX_BCN_SPACE_MASK GENMASK(15, 0)
2062 
2063 #define R_AX_BCN_FORCETX_P0 0xC418
2064 #define R_AX_BCN_FORCETX_P1 0xC458
2065 #define R_AX_BCN_FORCETX_P2 0xC498
2066 #define R_AX_BCN_FORCETX_P3 0xC4D8
2067 #define R_AX_BCN_FORCETX_P4 0xC518
2068 #define B_AX_FORCE_BCN_CURRCNT_MASK GENMASK(23, 16)
2069 #define B_AX_FORCE_BCN_NUM_MASK GENMASK(15, 0)
2070 #define B_AX_BCN_MAX_ERR_MASK GENMASK(7, 0)
2071 
2072 #define R_AX_BCN_ERR_CNT_P0 0xC420
2073 #define R_AX_BCN_ERR_CNT_P1 0xC460
2074 #define R_AX_BCN_ERR_CNT_P2 0xC4A0
2075 #define R_AX_BCN_ERR_CNT_P3 0xC4E0
2076 #define R_AX_BCN_ERR_CNT_P4 0xC520
2077 #define B_AX_BCN_ERR_CNT_SUM_MASK GENMASK(31, 24)
2078 #define B_AX_BCN_ERR_CNT_NAV_MASK GENMASK(23, 16)
2079 #define B_AX_BCN_ERR_CNT_EDCCA_MASK GENMASK(15, 0)
2080 #define B_AX_BCN_ERR_CNT_CCA_MASK GENMASK(7, 0)
2081 
2082 #define R_AX_BCN_ERR_FLAG_P0 0xC424
2083 #define R_AX_BCN_ERR_FLAG_P1 0xC464
2084 #define R_AX_BCN_ERR_FLAG_P2 0xC4A4
2085 #define R_AX_BCN_ERR_FLAG_P3 0xC4E4
2086 #define R_AX_BCN_ERR_FLAG_P4 0xC524
2087 #define B_AX_BCN_ERR_FLAG_OTHERS BIT(6)
2088 #define B_AX_BCN_ERR_FLAG_MAC BIT(5)
2089 #define B_AX_BCN_ERR_FLAG_TXON BIT(4)
2090 #define B_AX_BCN_ERR_FLAG_SRCHEND BIT(3)
2091 #define B_AX_BCN_ERR_FLAG_INVALID BIT(2)
2092 #define B_AX_BCN_ERR_FLAG_CMP BIT(1)
2093 #define B_AX_BCN_ERR_FLAG_LOCK BIT(0)
2094 
2095 #define R_AX_DTIM_CTRL_P0 0xC426
2096 #define R_AX_DTIM_CTRL_P1 0xC466
2097 #define R_AX_DTIM_CTRL_P2 0xC4A6
2098 #define R_AX_DTIM_CTRL_P3 0xC4E6
2099 #define R_AX_DTIM_CTRL_P4 0xC526
2100 #define B_AX_DTIM_NUM_MASK GENMASK(15, 8)
2101 #define B_AX_DTIM_CURRCNT_MASK GENMASK(7, 0)
2102 
2103 #define R_AX_TBTT_SHIFT_P0 0xC428
2104 #define R_AX_TBTT_SHIFT_P1 0xC468
2105 #define R_AX_TBTT_SHIFT_P2 0xC4A8
2106 #define R_AX_TBTT_SHIFT_P3 0xC4E8
2107 #define R_AX_TBTT_SHIFT_P4 0xC528
2108 #define B_AX_TBTT_SHIFT_OFST_MASK GENMASK(11, 0)
2109 #define B_AX_TBTT_SHIFT_OFST_SIGN BIT(11)
2110 #define B_AX_TBTT_SHIFT_OFST_MAG GENMASK(10, 0)
2111 
2112 #define R_AX_BCN_CNT_TMR_P0 0xC434
2113 #define R_AX_BCN_CNT_TMR_P1 0xC474
2114 #define R_AX_BCN_CNT_TMR_P2 0xC4B4
2115 #define R_AX_BCN_CNT_TMR_P3 0xC4F4
2116 #define R_AX_BCN_CNT_TMR_P4 0xC534
2117 #define B_AX_BCN_CNT_TMR_MASK GENMASK(31, 0)
2118 
2119 #define R_AX_TSFTR_LOW_P0 0xC438
2120 #define R_AX_TSFTR_LOW_P1 0xC478
2121 #define R_AX_TSFTR_LOW_P2 0xC4B8
2122 #define R_AX_TSFTR_LOW_P3 0xC4F8
2123 #define R_AX_TSFTR_LOW_P4 0xC538
2124 #define B_AX_TSFTR_LOW_MASK GENMASK(31, 0)
2125 
2126 #define R_AX_TSFTR_HIGH_P0 0xC43C
2127 #define R_AX_TSFTR_HIGH_P1 0xC47C
2128 #define R_AX_TSFTR_HIGH_P2 0xC4BC
2129 #define R_AX_TSFTR_HIGH_P3 0xC4FC
2130 #define R_AX_TSFTR_HIGH_P4 0xC53C
2131 #define B_AX_TSFTR_HIGH_MASK GENMASK(31, 0)
2132 
2133 #define R_AX_MBSSID_CTRL 0xC568
2134 #define R_AX_MBSSID_CTRL_C1 0xE568
2135 #define B_AX_P0MB_ALL_MASK GENMASK(23, 1)
2136 #define B_AX_P0MB_NUM_MASK GENMASK(19, 16)
2137 #define B_AX_P0MB15_EN BIT(15)
2138 #define B_AX_P0MB14_EN BIT(14)
2139 #define B_AX_P0MB13_EN BIT(13)
2140 #define B_AX_P0MB12_EN BIT(12)
2141 #define B_AX_P0MB11_EN BIT(11)
2142 #define B_AX_P0MB10_EN BIT(10)
2143 #define B_AX_P0MB9_EN BIT(9)
2144 #define B_AX_P0MB8_EN BIT(8)
2145 #define B_AX_P0MB7_EN BIT(7)
2146 #define B_AX_P0MB6_EN BIT(6)
2147 #define B_AX_P0MB5_EN BIT(5)
2148 #define B_AX_P0MB4_EN BIT(4)
2149 #define B_AX_P0MB3_EN BIT(3)
2150 #define B_AX_P0MB2_EN BIT(2)
2151 #define B_AX_P0MB1_EN BIT(1)
2152 
2153 #define R_AX_P0MB_HGQ_WINDOW_CFG_0 0xC590
2154 #define R_AX_P0MB_HGQ_WINDOW_CFG_0_C1 0xE590
2155 #define R_AX_PORT_HGQ_WINDOW_CFG 0xC5A0
2156 #define R_AX_PORT_HGQ_WINDOW_CFG_C1 0xE5A0
2157 
2158 #define R_AX_PTCL_COMMON_SETTING_0 0xC600
2159 #define R_AX_PTCL_COMMON_SETTING_0_C1 0xE600
2160 #define B_AX_PCIE_MODE_MASK GENMASK(15, 14)
2161 #define B_AX_CPUMGQ_LIFETIME_EN BIT(8)
2162 #define B_AX_MGQ_LIFETIME_EN BIT(7)
2163 #define B_AX_LIFETIME_EN BIT(6)
2164 #define B_AX_PTCL_TRIGGER_SS_EN_UL BIT(4)
2165 #define B_AX_PTCL_TRIGGER_SS_EN_1 BIT(3)
2166 #define B_AX_PTCL_TRIGGER_SS_EN_0 BIT(2)
2167 #define B_AX_CMAC_TX_MODE_1 BIT(1)
2168 #define B_AX_CMAC_TX_MODE_0 BIT(0)
2169 
2170 #define R_AX_AMPDU_AGG_LIMIT 0xC610
2171 #define B_AX_AMPDU_MAX_TIME_MASK GENMASK(31, 24)
2172 #define B_AX_RA_TRY_RATE_AGG_LMT_MASK GENMASK(23, 16)
2173 #define B_AX_RTS_MAX_AGG_NUM_MASK GENMASK(15, 8)
2174 #define B_AX_MAX_AGG_NUM_MASK GENMASK(7, 0)
2175 
2176 #define R_AX_AGG_LEN_HT_0 0xC614
2177 #define R_AX_AGG_LEN_HT_0_C1 0xE614
2178 #define B_AX_AMPDU_MAX_LEN_HT_MASK GENMASK(31, 16)
2179 #define B_AX_RTS_TXTIME_TH_MASK GENMASK(15, 8)
2180 #define B_AX_RTS_LEN_TH_MASK GENMASK(7, 0)
2181 
2182 #define S_AX_CTS2S_TH_SEC_256B 1
2183 #define R_AX_SIFS_SETTING 0xC624
2184 #define R_AX_SIFS_SETTING_C1 0xE624
2185 #define B_AX_HW_CTS2SELF_PKT_LEN_TH_MASK GENMASK(31, 24)
2186 #define B_AX_HW_CTS2SELF_PKT_LEN_TH_TWW_MASK GENMASK(23, 18)
2187 #define B_AX_HW_CTS2SELF_EN BIT(16)
2188 #define B_AX_SPEC_SIFS_OFDM_PTCL_SH 8
2189 #define B_AX_SPEC_SIFS_OFDM_PTCL_MASK GENMASK(15, 8)
2190 #define B_AX_SPEC_SIFS_CCK_PTCL_MASK GENMASK(7, 0)
2191 #define S_AX_CTS2S_TH_1K 4
2192 
2193 #define R_AX_TXRATE_CHK 0xC628
2194 #define R_AX_TXRATE_CHK_C1 0xE628
2195 #define B_AX_DEFT_RATE_MASK GENMASK(15, 7)
2196 #define B_AX_BAND_MODE BIT(4)
2197 #define B_AX_MAX_TXNSS_MASK GENMASK(3, 2)
2198 #define B_AX_RTS_LIMIT_IN_OFDM6 BIT(1)
2199 #define B_AX_CHECK_CCK_EN BIT(0)
2200 
2201 #define R_AX_TXCNT 0xC62C
2202 #define R_AX_TXCNT_C1 0xE62C
2203 #define B_AX_ADD_TXCNT_BY BIT(31)
2204 #define B_AX_S_TXCNT_LMT_MASK GENMASK(29, 24)
2205 #define B_AX_L_TXCNT_LMT_MASK GENMASK(21, 16)
2206 
2207 #define R_AX_MBSSID_DROP_0 0xC63C
2208 #define R_AX_MBSSID_DROP_0_C1 0xE63C
2209 #define B_AX_GI_LTF_FB_SEL BIT(30)
2210 #define B_AX_RATE_SEL_MASK GENMASK(29, 24)
2211 #define B_AX_PORT_DROP_4_0_MASK GENMASK(20, 16)
2212 #define B_AX_MBSSID_DROP_15_0_MASK GENMASK(15, 0)
2213 
2214 #define R_AX_PTCLRPT_FULL_HDL 0xC660
2215 #define R_AX_PTCLRPT_FULL_HDL_C1 0xE660
2216 #define B_AX_RPT_LATCH_PHY_TIME_MASK GENMASK(15, 12)
2217 #define B_AX_F2PCMD_FWWD_RLS_MODE BIT(9)
2218 #define B_AX_F2PCMD_RPT_EN BIT(8)
2219 #define B_AX_BCN_RPT_PATH_MASK GENMASK(7, 6)
2220 #define B_AX_SPE_RPT_PATH_MASK GENMASK(5, 4)
2221 #define FWD_TO_WLCPU 1
2222 #define B_AX_TX_RPT_PATH_MASK GENMASK(3, 2)
2223 #define B_AX_F2PCMDRPT_FULL_DROP BIT(1)
2224 #define B_AX_NON_F2PCMDRPT_FULL_DROP BIT(0)
2225 
2226 #define R_AX_BT_PLT 0xC67C
2227 #define R_AX_BT_PLT_C1 0xE67C
2228 #define B_AX_BT_PLT_PKT_CNT_MASK GENMASK(31, 16)
2229 #define B_AX_BT_PLT_RST BIT(9)
2230 #define B_AX_PLT_EN BIT(8)
2231 #define B_AX_RX_PLT_GNT_LTE_RX BIT(7)
2232 #define B_AX_RX_PLT_GNT_BT_RX BIT(6)
2233 #define B_AX_RX_PLT_GNT_BT_TX BIT(5)
2234 #define B_AX_RX_PLT_GNT_WL BIT(4)
2235 #define B_AX_TX_PLT_GNT_LTE_RX BIT(3)
2236 #define B_AX_TX_PLT_GNT_BT_RX BIT(2)
2237 #define B_AX_TX_PLT_GNT_BT_TX BIT(1)
2238 #define B_AX_TX_PLT_GNT_WL BIT(0)
2239 
2240 #define R_AX_PTCL_BSS_COLOR_0 0xC6A0
2241 #define R_AX_PTCL_BSS_COLOR_0_C1 0xE6A0
2242 #define B_AX_BSS_COLOB_AX_PORT_3_MASK GENMASK(29, 24)
2243 #define B_AX_BSS_COLOB_AX_PORT_2_MASK GENMASK(21, 16)
2244 #define B_AX_BSS_COLOB_AX_PORT_1_MASK GENMASK(13, 8)
2245 #define B_AX_BSS_COLOB_AX_PORT_0_MASK GENMASK(5, 0)
2246 
2247 #define R_AX_PTCL_BSS_COLOR_1 0xC6A4
2248 #define R_AX_PTCL_BSS_COLOR_1_C1 0xE6A4
2249 #define B_AX_BSS_COLOB_AX_PORT_4_MASK GENMASK(5, 0)
2250 
2251 #define R_AX_PTCL_IMR0 0xC6C0
2252 #define R_AX_PTCL_IMR0_C1 0xE6C0
2253 #define B_AX_F2PCMD_PKTID_ERR_INT_EN BIT(31)
2254 #define B_AX_F2PCMD_RD_PKTID_ERR_INT_EN BIT(30)
2255 #define B_AX_F2PCMD_ASSIGN_PKTID_ERR_INT_EN BIT(29)
2256 #define B_AX_F2PCMD_USER_ALLC_ERR_INT_EN BIT(28)
2257 #define B_AX_RX_SPF_U0_PKTID_ERR_INT_EN BIT(27)
2258 #define B_AX_TX_SPF_U1_PKTID_ERR_INT_EN BIT(26)
2259 #define B_AX_TX_SPF_U2_PKTID_ERR_INT_EN BIT(25)
2260 #define B_AX_TX_SPF_U3_PKTID_ERR_INT_EN BIT(24)
2261 #define B_AX_TX_RECORD_PKTID_ERR_INT_EN BIT(23)
2262 #define B_AX_F2PCMD_EMPTY_ERR_INT_EN BIT(15)
2263 #define B_AX_TWTSP_QSEL_ERR_INT_EN BIT(14)
2264 #define B_AX_BCNQ_ORDER_ERR_INT_EN BIT(12)
2265 #define B_AX_Q_PKTID_ERR_INT_EN BIT(11)
2266 #define B_AX_D_PKTID_ERR_INT_EN BIT(10)
2267 #define B_AX_TXPRT_FULL_DROP_ERR_INT_EN BIT(9)
2268 #define B_AX_F2PCMDRPT_FULL_DROP_ERR_INT_EN BIT(8)
2269 #define B_AX_FSM1_TIMEOUT_ERR_INT_EN BIT(1)
2270 #define B_AX_FSM_TIMEOUT_ERR_INT_EN BIT(0)
2271 #define B_AX_PTCL_IMR_CLR (B_AX_FSM_TIMEOUT_ERR_INT_EN | \
2272 			   B_AX_F2PCMDRPT_FULL_DROP_ERR_INT_EN | \
2273 			   B_AX_TXPRT_FULL_DROP_ERR_INT_EN | \
2274 			   B_AX_D_PKTID_ERR_INT_EN | \
2275 			   B_AX_Q_PKTID_ERR_INT_EN | \
2276 			   B_AX_BCNQ_ORDER_ERR_INT_EN | \
2277 			   B_AX_TWTSP_QSEL_ERR_INT_EN | \
2278 			   B_AX_F2PCMD_EMPTY_ERR_INT_EN | \
2279 			   B_AX_TX_RECORD_PKTID_ERR_INT_EN | \
2280 			   B_AX_TX_SPF_U3_PKTID_ERR_INT_EN | \
2281 			   B_AX_TX_SPF_U2_PKTID_ERR_INT_EN | \
2282 			   B_AX_TX_SPF_U1_PKTID_ERR_INT_EN | \
2283 			   B_AX_RX_SPF_U0_PKTID_ERR_INT_EN | \
2284 			   B_AX_F2PCMD_USER_ALLC_ERR_INT_EN | \
2285 			   B_AX_F2PCMD_ASSIGN_PKTID_ERR_INT_EN | \
2286 			   B_AX_F2PCMD_RD_PKTID_ERR_INT_EN | \
2287 			   B_AX_F2PCMD_PKTID_ERR_INT_EN)
2288 #define B_AX_PTCL_IMR_SET (B_AX_FSM_TIMEOUT_ERR_INT_EN | \
2289 			   B_AX_TX_RECORD_PKTID_ERR_INT_EN | \
2290 			   B_AX_F2PCMD_USER_ALLC_ERR_INT_EN)
2291 #define B_AX_PTCL_IMR_CLR_V1 (B_AX_FSM1_TIMEOUT_ERR_INT_EN | \
2292 			      B_AX_FSM_TIMEOUT_ERR_INT_EN)
2293 #define B_AX_PTCL_IMR_SET_V1 (B_AX_FSM1_TIMEOUT_ERR_INT_EN | \
2294 			      B_AX_FSM_TIMEOUT_ERR_INT_EN)
2295 
2296 #define R_AX_PTCL_ISR0 0xC6C4
2297 #define R_AX_PTCL_ISR0_C1 0xE6C4
2298 
2299 #define S_AX_PTCL_TO_2MS 0x3F
2300 #define R_AX_PTCL_FSM_MON 0xC6E8
2301 #define R_AX_PTCL_FSM_MON_C1 0xE6E8
2302 #define B_AX_PTCL_TX_ARB_TO_MODE BIT(6)
2303 #define B_AX_PTCL_TX_ARB_TO_THR_MASK GENMASK(5, 0)
2304 
2305 #define R_AX_PTCL_TX_CTN_SEL 0xC6EC
2306 #define R_AX_PTCL_TX_CTN_SEL_C1 0xE6EC
2307 #define B_AX_PTCL_TX_ON_STAT BIT(7)
2308 
2309 #define R_AX_PTCL_DBG_INFO 0xC6F0
2310 #define R_AX_PTCL_DBG_INFO_C1 0xE6F0
2311 #define B_AX_PTCL_DBG_INFO_MASK GENMASK(31, 0)
2312 #define R_AX_PTCL_DBG 0xC6F4
2313 #define R_AX_PTCL_DBG_C1 0xE6F4
2314 #define B_AX_PTCL_DBG_EN BIT(8)
2315 #define B_AX_PTCL_DBG_SEL_MASK GENMASK(7, 0)
2316 
2317 #define R_AX_DLE_CTRL 0xC800
2318 #define R_AX_DLE_CTRL_C1 0xE800
2319 #define B_AX_NO_RESERVE_PAGE_ERR_IMR BIT(23)
2320 #define B_AX_RXDATA_FSM_HANG_ERROR_IMR BIT(15)
2321 #define B_AX_RXSTS_FSM_HANG_ERROR_IMR BIT(14)
2322 #define B_AX_DLE_IMR_CLR (B_AX_RXSTS_FSM_HANG_ERROR_IMR | \
2323 			  B_AX_RXDATA_FSM_HANG_ERROR_IMR | \
2324 			  B_AX_NO_RESERVE_PAGE_ERR_IMR)
2325 #define B_AX_DLE_IMR_SET (B_AX_RXSTS_FSM_HANG_ERROR_IMR | \
2326 			  B_AX_RXDATA_FSM_HANG_ERROR_IMR)
2327 
2328 #define R_AX_RXDMA_PKT_INFO_0 0xC814
2329 #define R_AX_RXDMA_PKT_INFO_1 0xC818
2330 #define R_AX_RXDMA_PKT_INFO_2 0xC81C
2331 
2332 #define R_AX_RX_ERR_FLAG_IMR 0xC804
2333 #define R_AX_RX_ERR_FLAG_IMR_C1 0xE804
2334 #define B_AX_RX_GET_NULL_PKT_ERR_MSK BIT(30)
2335 #define B_AX_RX_RU0_FSM_HANG_MSK_ERR_MSK BIT(29)
2336 #define B_AX_RX_RU1_FSM_HANG_MSK_ERR_MSK BIT(28)
2337 #define B_AX_RX_RU2_FSM_HANG_MSK_ERR_MSK BIT(27)
2338 #define B_AX_RX_RU3_FSM_HANG_MSK_ERR_MSK BIT(26)
2339 #define B_AX_RX_RU4_FSM_HANG_MSK_ERR_MSK BIT(25)
2340 #define B_AX_RX_RU5_FSM_HANG_MSK_ERR_MSK BIT(24)
2341 #define B_AX_RX_RU6_FSM_HANG_MSK_ERR_MSK BIT(23)
2342 #define B_AX_RX_RU7_FSM_HANG_MSK_ERR_MSK BIT(22)
2343 #define B_AX_RX_RXSTS_FSM_HANG_MSK_ERR_MSK BIT(21)
2344 #define B_AX_RX_CSI_FSM_HANG_MSK_ERR_MSK BIT(20)
2345 #define B_AX_RX_TXRPT_FSM_HANG_MSK_ERR_MSK BIT(19)
2346 #define B_AX_RX_F2PCMD_FSM_HANG_MSK_ERR_MSK BIT(18)
2347 #define B_AX_RX_RU0_ZERO_LEN_ERR_MSK BIT(17)
2348 #define B_AX_RX_RU1_ZERO_LEN_ERR_MSK BIT(16)
2349 #define B_AX_RX_RU2_ZERO_LEN_ERR_MSK BIT(15)
2350 #define B_AX_RX_RU3_ZERO_LEN_ERR_MSK BIT(14)
2351 #define B_AX_RX_RU4_ZERO_LEN_ERR_MSK BIT(13)
2352 #define B_AX_RX_RU5_ZERO_LEN_ERR_MSK BIT(12)
2353 #define B_AX_RX_RU6_ZERO_LEN_ERR_MSK BIT(11)
2354 #define B_AX_RX_RU7_ZERO_LEN_ERR_MSK BIT(10)
2355 #define B_AX_RX_RXSTS_ZERO_LEN_ERR_MSK BIT(9)
2356 #define B_AX_RX_CSI_ZERO_LEN_ERR_MSK BIT(8)
2357 #define B_AX_PLE_DATA_OPT_FSM_HANG_MSK BIT(7)
2358 #define B_AX_PLE_RXDATA_REQ_BUF_FSM_HANG_MSK BIT(6)
2359 #define B_AX_PLE_TXRPT_REQ_BUF_FSM_HANG_MSK BIT(5)
2360 #define B_AX_PLE_WD_OPT_FSM_HANG_MSK BIT(4)
2361 #define B_AX_PLE_ENQ_FSM_HANG_MSK BIT(3)
2362 #define B_AX_RXDATA_ENQUE_ORDER_ERR_MSK BIT(2)
2363 #define B_AX_RXSTS_ENQUE_ORDER_ERR_MSK BIT(1)
2364 #define B_AX_RX_CSI_PKT_NUM_ERR_MSK BIT(0)
2365 #define B_AX_RX_ERR_IMR_CLR_V1 (B_AX_RXSTS_ENQUE_ORDER_ERR_MSK | \
2366 				B_AX_RXDATA_ENQUE_ORDER_ERR_MSK | \
2367 				B_AX_RX_CSI_ZERO_LEN_ERR_MSK | \
2368 				B_AX_RX_RXSTS_ZERO_LEN_ERR_MSK | \
2369 				B_AX_RX_RU7_ZERO_LEN_ERR_MSK | \
2370 				B_AX_RX_RU6_ZERO_LEN_ERR_MSK | \
2371 				B_AX_RX_RU5_ZERO_LEN_ERR_MSK | \
2372 				B_AX_RX_RU4_ZERO_LEN_ERR_MSK | \
2373 				B_AX_RX_RU3_ZERO_LEN_ERR_MSK | \
2374 				B_AX_RX_RU2_ZERO_LEN_ERR_MSK | \
2375 				B_AX_RX_RU1_ZERO_LEN_ERR_MSK | \
2376 				B_AX_RX_RU0_ZERO_LEN_ERR_MSK | \
2377 				B_AX_RX_F2PCMD_FSM_HANG_MSK_ERR_MSK | \
2378 				B_AX_RX_TXRPT_FSM_HANG_MSK_ERR_MSK | \
2379 				B_AX_RX_CSI_FSM_HANG_MSK_ERR_MSK | \
2380 				B_AX_RX_RXSTS_FSM_HANG_MSK_ERR_MSK | \
2381 				B_AX_RX_RU7_FSM_HANG_MSK_ERR_MSK | \
2382 				B_AX_RX_RU6_FSM_HANG_MSK_ERR_MSK | \
2383 				B_AX_RX_RU5_FSM_HANG_MSK_ERR_MSK | \
2384 				B_AX_RX_RU4_FSM_HANG_MSK_ERR_MSK | \
2385 				B_AX_RX_RU3_FSM_HANG_MSK_ERR_MSK | \
2386 				B_AX_RX_RU2_FSM_HANG_MSK_ERR_MSK | \
2387 				B_AX_RX_RU1_FSM_HANG_MSK_ERR_MSK | \
2388 				B_AX_RX_RU0_FSM_HANG_MSK_ERR_MSK | \
2389 				B_AX_RX_GET_NULL_PKT_ERR_MSK)
2390 #define B_AX_RX_ERR_IMR_SET_V1 (B_AX_RXSTS_ENQUE_ORDER_ERR_MSK | \
2391 				B_AX_RXDATA_ENQUE_ORDER_ERR_MSK | \
2392 				B_AX_RX_CSI_ZERO_LEN_ERR_MSK | \
2393 				B_AX_RX_RXSTS_ZERO_LEN_ERR_MSK | \
2394 				B_AX_RX_RU7_ZERO_LEN_ERR_MSK | \
2395 				B_AX_RX_RU6_ZERO_LEN_ERR_MSK | \
2396 				B_AX_RX_RU5_ZERO_LEN_ERR_MSK | \
2397 				B_AX_RX_RU4_ZERO_LEN_ERR_MSK | \
2398 				B_AX_RX_RU3_ZERO_LEN_ERR_MSK | \
2399 				B_AX_RX_RU2_ZERO_LEN_ERR_MSK | \
2400 				B_AX_RX_RU1_ZERO_LEN_ERR_MSK | \
2401 				B_AX_RX_RU0_ZERO_LEN_ERR_MSK | \
2402 				B_AX_RX_F2PCMD_FSM_HANG_MSK_ERR_MSK | \
2403 				B_AX_RX_TXRPT_FSM_HANG_MSK_ERR_MSK | \
2404 				B_AX_RX_CSI_FSM_HANG_MSK_ERR_MSK | \
2405 				B_AX_RX_RXSTS_FSM_HANG_MSK_ERR_MSK | \
2406 				B_AX_RX_RU7_FSM_HANG_MSK_ERR_MSK | \
2407 				B_AX_RX_RU6_FSM_HANG_MSK_ERR_MSK | \
2408 				B_AX_RX_RU5_FSM_HANG_MSK_ERR_MSK | \
2409 				B_AX_RX_RU4_FSM_HANG_MSK_ERR_MSK | \
2410 				B_AX_RX_RU3_FSM_HANG_MSK_ERR_MSK | \
2411 				B_AX_RX_RU2_FSM_HANG_MSK_ERR_MSK | \
2412 				B_AX_RX_RU1_FSM_HANG_MSK_ERR_MSK | \
2413 				B_AX_RX_RU0_FSM_HANG_MSK_ERR_MSK | \
2414 				B_AX_RX_GET_NULL_PKT_ERR_MSK)
2415 
2416 #define R_AX_TX_ERR_FLAG_IMR 0xC870
2417 #define R_AX_TX_ERR_FLAG_IMR_C1 0xE870
2418 #define B_AX_TX_RU0_FSM_HANG_ERR_MSK BIT(31)
2419 #define B_AX_TX_RU1_FSM_HANG_ERR_MSK BIT(30)
2420 #define B_AX_TX_RU2_FSM_HANG_ERR_MSK BIT(29)
2421 #define B_AX_TX_RU3_FSM_HANG_ERR_MSK BIT(28)
2422 #define B_AX_TX_RU4_FSM_HANG_ERR_MSK BIT(27)
2423 #define B_AX_TX_RU5_FSM_HANG_ERR_MSK BIT(26)
2424 #define B_AX_TX_RU6_FSM_HANG_ERR_MSK BIT(25)
2425 #define B_AX_TX_RU7_FSM_HANG_ERR_MSK BIT(24)
2426 #define B_AX_TX_RU8_FSM_HANG_ERR_MSK BIT(23)
2427 #define B_AX_TX_RU9_FSM_HANG_ERR_MSK BIT(22)
2428 #define B_AX_TX_RU10_FSM_HANG_ERR_MSK BIT(21)
2429 #define B_AX_TX_RU11_FSM_HANG_ERR_MSK BIT(20)
2430 #define B_AX_TX_RU12_FSM_HANG_ERR_MSK BIT(19)
2431 #define B_AX_TX_RU13_FSM_HANG_ERR_MSK BIT(18)
2432 #define B_AX_TX_RU14_FSM_HANG_ERR_MSK BIT(17)
2433 #define B_AX_TX_RU15_FSM_HANG_ERR_MSK BIT(16)
2434 #define B_AX_TX_CSI_FSM_HANG_ERR_MSK BIT(15)
2435 #define B_AX_TX_WD_PLD_ID_FSM_HANG_ERR_MSK BIT(14)
2436 #define B_AX_TX_ERR_IMR_CLR_V1 (B_AX_TX_WD_PLD_ID_FSM_HANG_ERR_MSK | \
2437 				B_AX_TX_CSI_FSM_HANG_ERR_MSK | \
2438 				B_AX_TX_RU7_FSM_HANG_ERR_MSK | \
2439 				B_AX_TX_RU6_FSM_HANG_ERR_MSK | \
2440 				B_AX_TX_RU5_FSM_HANG_ERR_MSK | \
2441 				B_AX_TX_RU4_FSM_HANG_ERR_MSK | \
2442 				B_AX_TX_RU3_FSM_HANG_ERR_MSK | \
2443 				B_AX_TX_RU2_FSM_HANG_ERR_MSK | \
2444 				B_AX_TX_RU1_FSM_HANG_ERR_MSK | \
2445 				B_AX_TX_RU0_FSM_HANG_ERR_MSK)
2446 #define B_AX_TX_ERR_IMR_SET_V1 (B_AX_TX_WD_PLD_ID_FSM_HANG_ERR_MSK | \
2447 				B_AX_TX_CSI_FSM_HANG_ERR_MSK | \
2448 				B_AX_TX_RU7_FSM_HANG_ERR_MSK | \
2449 				B_AX_TX_RU6_FSM_HANG_ERR_MSK | \
2450 				B_AX_TX_RU5_FSM_HANG_ERR_MSK | \
2451 				B_AX_TX_RU4_FSM_HANG_ERR_MSK | \
2452 				B_AX_TX_RU3_FSM_HANG_ERR_MSK | \
2453 				B_AX_TX_RU2_FSM_HANG_ERR_MSK | \
2454 				B_AX_TX_RU1_FSM_HANG_ERR_MSK | \
2455 				B_AX_TX_RU0_FSM_HANG_ERR_MSK)
2456 
2457 #define R_AX_TCR0 0xCA00
2458 #define R_AX_TCR0_C1 0xEA00
2459 #define B_AX_TCR_ZLD_NUM_MASK GENMASK(31, 24)
2460 #define B_AX_TCR_UDF_EN BIT(23)
2461 #define B_AX_TCR_UDF_THSD_MASK GENMASK(22, 16)
2462 #define TCR_UDF_THSD 0x6
2463 #define B_AX_TCR_ERRSTEN_MASK GENMASK(15, 10)
2464 #define B_AX_TCR_VHTSIGA1_TXPS BIT(9)
2465 #define B_AX_TCR_PLCP_ERRHDL_EN BIT(8)
2466 #define B_AX_TCR_PADSEL BIT(7)
2467 #define B_AX_TCR_MASK_SIGBCRC BIT(6)
2468 #define B_AX_TCR_SR_VAL15_ALLOW BIT(5)
2469 #define B_AX_TCR_EN_EOF BIT(4)
2470 #define B_AX_TCR_EN_SCRAM_INC BIT(3)
2471 #define B_AX_TCR_EN_20MST BIT(2)
2472 #define B_AX_TCR_CRC BIT(1)
2473 #define B_AX_TCR_DISGCLK BIT(0)
2474 
2475 #define R_AX_TCR1 0xCA04
2476 #define R_AX_TCR1_C1 0xEA04
2477 #define B_AX_TXDFIFO_THRESHOLD GENMASK(31, 28)
2478 #define B_AX_TCR_CCK_LOCK_CLK BIT(27)
2479 #define B_AX_TCR_FORCE_READ_TXDFIFO BIT(26)
2480 #define B_AX_TCR_USTIME GENMASK(23, 16)
2481 #define B_AX_TCR_SMOOTH_VAL BIT(15)
2482 #define B_AX_TCR_SMOOTH_CTRL BIT(14)
2483 #define B_AX_CS_REQ_VAL BIT(13)
2484 #define B_AX_CS_REQ_SEL BIT(12)
2485 #define B_AX_TCR_ZLD_USTIME_AFTERPHYTXON GENMASK(11, 8)
2486 #define B_AX_TCR_TXTIMEOUT GENMASK(7, 0)
2487 
2488 #define R_AX_MD_TSFT_STMP_CTL 0xCA08
2489 #define R_AX_MD_TSFT_STMP_CTL_C1 0xEA08
2490 #define B_AX_TSFT_OFS_MASK GENMASK(31, 16)
2491 #define B_AX_STMP_THSD_MASK GENMASK(15, 8)
2492 #define B_AX_UPD_HGQMD BIT(1)
2493 #define B_AX_UPD_TIMIE BIT(0)
2494 
2495 #define R_AX_PPWRBIT_SETTING 0xCA0C
2496 #define R_AX_PPWRBIT_SETTING_C1 0xEA0C
2497 
2498 #define R_AX_TXD_FIFO_CTRL 0xCA1C
2499 #define R_AX_TXD_FIFO_CTRL_C1 0xEA1C
2500 #define B_AX_NON_LEGACY_PPDU_ZLD_USTIMER_MASK GENMASK(28, 24)
2501 #define B_AX_LEGACY_PPDU_ZLD_USTIMER_MASK GENMASK(20, 16)
2502 #define B_AX_TXDFIFO_HIGH_MCS_THRE_MASK GENMASK(15, 12)
2503 #define TXDFIFO_HIGH_MCS_THRE 0x7
2504 #define B_AX_TXDFIFO_LOW_MCS_THRE_MASK GENMASK(11, 8)
2505 #define TXDFIFO_LOW_MCS_THRE  0x7
2506 #define B_AX_HIGH_MCS_PHY_RATE_MASK GENMASK(7, 4)
2507 #define B_AX_BW_PHY_RATE_MASK GENMASK(1, 0)
2508 
2509 #define R_AX_MACTX_DBG_SEL_CNT 0xCA20
2510 #define R_AX_MACTX_DBG_SEL_CNT_C1 0xEA20
2511 #define B_AX_MACTX_MPDU_CNT GENMASK(31, 24)
2512 #define B_AX_MACTX_DMA_CNT GENMASK(23, 16)
2513 #define B_AX_LENGTH_ERR_FLAG_U3 BIT(11)
2514 #define B_AX_LENGTH_ERR_FLAG_U2 BIT(10)
2515 #define B_AX_LENGTH_ERR_FLAG_U1 BIT(9)
2516 #define B_AX_LENGTH_ERR_FLAG_U0 BIT(8)
2517 #define B_AX_DBGSEL_MACTX_MASK GENMASK(5, 0)
2518 
2519 #define R_AX_WMAC_TX_CTRL_DEBUG 0xCAE4
2520 #define R_AX_WMAC_TX_CTRL_DEBUG_C1 0xEAE4
2521 #define B_AX_TX_CTRL_DEBUG_SEL_MASK GENMASK(3, 0)
2522 
2523 #define R_AX_WMAC_TX_INFO0_DEBUG 0xCAE8
2524 #define R_AX_WMAC_TX_INFO0_DEBUG_C1 0xEAE8
2525 #define B_AX_TX_CTRL_INFO_P0_MASK GENMASK(31, 0)
2526 
2527 #define R_AX_WMAC_TX_INFO1_DEBUG 0xCAEC
2528 #define R_AX_WMAC_TX_INFO1_DEBUG_C1 0xEAEC
2529 #define B_AX_TX_CTRL_INFO_P1_MASK GENMASK(31, 0)
2530 
2531 #define R_AX_RSP_CHK_SIG 0xCC00
2532 #define R_AX_RSP_CHK_SIG_C1 0xEC00
2533 #define B_AX_RSP_STATIC_RTS_CHK_SERV_BW_EN BIT(30)
2534 #define B_AX_RSP_TBPPDU_CHK_PWR BIT(29)
2535 #define B_AX_RSP_CHK_BASIC_NAV BIT(21)
2536 #define B_AX_RSP_CHK_INTRA_NAV BIT(20)
2537 #define B_AX_RSP_CHK_TXNAV BIT(19)
2538 #define B_AX_TXDATA_END_PS_OPT BIT(18)
2539 #define B_AX_CHECK_SOUNDING_SEQ BIT(17)
2540 #define B_AX_RXBA_IGNOREA2 BIT(16)
2541 #define B_AX_ACKTO_CCK_MASK GENMASK(15, 8)
2542 #define B_AX_ACKTO_MASK GENMASK(7, 0)
2543 
2544 #define R_AX_TRXPTCL_RESP_0 0xCC04
2545 #define R_AX_TRXPTCL_RESP_0_C1 0xEC04
2546 #define B_AX_WMAC_RESP_STBC_EN BIT(31)
2547 #define B_AX_WMAC_RXFTM_TXACK_SC BIT(30)
2548 #define B_AX_WMAC_RXFTM_TXACKBWEQ BIT(29)
2549 #define B_AX_RSP_CHK_SEC_CCA_80 BIT(28)
2550 #define B_AX_RSP_CHK_SEC_CCA_40 BIT(27)
2551 #define B_AX_RSP_CHK_SEC_CCA_20 BIT(26)
2552 #define B_AX_RSP_CHK_BTCCA BIT(25)
2553 #define B_AX_RSP_CHK_EDCCA BIT(24)
2554 #define B_AX_RSP_CHK_CCA BIT(23)
2555 #define B_AX_WMAC_LDPC_EN BIT(22)
2556 #define B_AX_WMAC_SGIEN BIT(21)
2557 #define B_AX_WMAC_SPLCPEN BIT(20)
2558 #define B_AX_WMAC_BESP_EARLY_TXBA BIT(17)
2559 #define B_AX_WMAC_SPEC_SIFS_OFDM_MASK GENMASK(15, 8)
2560 #define B_AX_WMAC_SPEC_SIFS_CCK_MASK GENMASK(7, 0)
2561 #define WMAC_SPEC_SIFS_OFDM_52A 0x15
2562 #define WMAC_SPEC_SIFS_OFDM_52B 0x11
2563 #define WMAC_SPEC_SIFS_OFDM_52C 0x11
2564 #define WMAC_SPEC_SIFS_CCK	 0xA
2565 
2566 #define R_AX_MAC_LOOPBACK 0xCC20
2567 #define R_AX_MAC_LOOPBACK_C1 0xEC20
2568 #define B_AX_MACLBK_EN BIT(0)
2569 
2570 #define R_AX_WMAC_NAV_CTL 0xCC80
2571 #define R_AX_WMAC_NAV_CTL_C1 0xEC80
2572 #define B_AX_WMAC_NAV_UPPER_EN BIT(26)
2573 #define B_AX_WMAC_0P125US_TIMER_MASK GENMASK(25, 18)
2574 #define B_AX_WMAC_PLCP_UP_NAV_EN BIT(17)
2575 #define B_AX_WMAC_TF_UP_NAV_EN BIT(16)
2576 #define B_AX_WMAC_NAV_UPPER_MASK GENMASK(15, 8)
2577 #define NAV_12MS 0xBC
2578 #define B_AX_WMAC_RTS_RST_DUR_MASK GENMASK(7, 0)
2579 
2580 #define R_AX_RXTRIG_TEST_USER_2 0xCCB0
2581 #define R_AX_RXTRIG_TEST_USER_2_C1 0xECB0
2582 #define B_AX_RXTRIG_MACID_MASK GENMASK(31, 24)
2583 #define B_AX_RXTRIG_RU26_DIS BIT(21)
2584 #define B_AX_RXTRIG_FCSCHK_EN BIT(20)
2585 #define B_AX_RXTRIG_PORT_SEL_MASK GENMASK(19, 17)
2586 #define B_AX_RXTRIG_EN BIT(16)
2587 #define B_AX_RXTRIG_USERINFO_2_MASK GENMASK(15, 0)
2588 
2589 #define R_AX_TRXPTCL_ERROR_INDICA_MASK 0xCCBC
2590 #define R_AX_TRXPTCL_ERROR_INDICA_MASK_C1 0xECBC
2591 #define B_AX_WMAC_MODE BIT(22)
2592 #define B_AX_WMAC_TIMETOUT_THR_MASK GENMASK(21, 16)
2593 #define B_AX_RMAC_FTM BIT(8)
2594 #define B_AX_RMAC_CSI BIT(7)
2595 #define B_AX_TMAC_MIMO_CTRL BIT(6)
2596 #define B_AX_TMAC_RXTB BIT(5)
2597 #define B_AX_TMAC_HWSIGB_GEN BIT(4)
2598 #define B_AX_TMAC_TXPLCP BIT(3)
2599 #define B_AX_TMAC_RESP BIT(2)
2600 #define B_AX_TMAC_TXCTL BIT(1)
2601 #define B_AX_TMAC_MACTX BIT(0)
2602 #define B_AX_TMAC_IMR_CLR_V1 (B_AX_TMAC_MACTX | \
2603 			      B_AX_TMAC_TXCTL | \
2604 			      B_AX_TMAC_RESP | \
2605 			      B_AX_TMAC_TXPLCP | \
2606 			      B_AX_TMAC_HWSIGB_GEN | \
2607 			      B_AX_TMAC_RXTB | \
2608 			      B_AX_TMAC_MIMO_CTRL | \
2609 			      B_AX_RMAC_CSI | \
2610 			      B_AX_RMAC_FTM)
2611 #define B_AX_TMAC_IMR_SET_V1 (B_AX_TMAC_MACTX | \
2612 			      B_AX_TMAC_TXCTL | \
2613 			      B_AX_TMAC_RESP | \
2614 			      B_AX_TMAC_TXPLCP | \
2615 			      B_AX_TMAC_HWSIGB_GEN | \
2616 			      B_AX_TMAC_RXTB | \
2617 			      B_AX_TMAC_MIMO_CTRL | \
2618 			      B_AX_RMAC_FTM)
2619 
2620 #define R_AX_WMAC_TX_TF_INFO_0 0xCCD0
2621 #define R_AX_WMAC_TX_TF_INFO_0_C1 0xECD0
2622 #define B_AX_WMAC_TX_TF_INFO_SEL_MASK GENMASK(2, 0)
2623 
2624 #define R_AX_WMAC_TX_TF_INFO_1 0xCCD4
2625 #define R_AX_WMAC_TX_TF_INFO_1_C1 0xECD4
2626 #define B_AX_WMAC_TX_TF_INFO_P0_MASK GENMASK(31, 0)
2627 
2628 #define R_AX_WMAC_TX_TF_INFO_2 0xCCD8
2629 #define R_AX_WMAC_TX_TF_INFO_2_C1 0xECD8
2630 #define B_AX_WMAC_TX_TF_INFO_P1_MASK GENMASK(31, 0)
2631 
2632 #define R_AX_TMAC_ERR_IMR_ISR 0xCCEC
2633 #define R_AX_TMAC_ERR_IMR_ISR_C1 0xECEC
2634 #define B_AX_TMAC_TXPLCP_ERR_CLR BIT(19)
2635 #define B_AX_TMAC_RESP_ERR_CLR BIT(18)
2636 #define B_AX_TMAC_TXCTL_ERR_CLR BIT(17)
2637 #define B_AX_TMAC_MACTX_ERR_CLR BIT(16)
2638 #define B_AX_TMAC_TXPLCP_ERR BIT(14)
2639 #define B_AX_TMAC_RESP_ERR BIT(13)
2640 #define B_AX_TMAC_TXCTL_ERR BIT(12)
2641 #define B_AX_TMAC_MACTX_ERR BIT(11)
2642 #define B_AX_TMAC_TXPLCP_INT_EN BIT(10)
2643 #define B_AX_TMAC_RESP_INT_EN BIT(9)
2644 #define B_AX_TMAC_TXCTL_INT_EN BIT(8)
2645 #define B_AX_TMAC_MACTX_INT_EN BIT(7)
2646 #define B_AX_WMAC_INT_MODE BIT(6)
2647 #define B_AX_TMAC_TIMETOUT_THR_MASK GENMASK(5, 0)
2648 #define B_AX_TMAC_IMR_CLR (B_AX_TMAC_MACTX_INT_EN | \
2649 			   B_AX_TMAC_TXCTL_INT_EN | \
2650 			   B_AX_TMAC_RESP_INT_EN | \
2651 			   B_AX_TMAC_TXPLCP_INT_EN)
2652 #define B_AX_TMAC_IMR_SET (B_AX_TMAC_MACTX_INT_EN | \
2653 			   B_AX_TMAC_TXCTL_INT_EN | \
2654 			   B_AX_TMAC_RESP_INT_EN | \
2655 			   B_AX_TMAC_TXPLCP_INT_EN)
2656 
2657 #define R_AX_DBGSEL_TRXPTCL 0xCCF4
2658 #define R_AX_DBGSEL_TRXPTCL_C1 0xECF4
2659 #define B_AX_DBGSEL_TRXPTCL_MASK GENMASK(7, 0)
2660 
2661 #define R_AX_PHYINFO_ERR_IMR_V1 0xCCF8
2662 #define R_AX_PHYINFO_ERR_IMR_V1_C1 0xECF8
2663 #define B_AX_PHYINTF_TIMEOUT_THR_MSAK_V1 GENMASK(21, 16)
2664 #define B_AX_CSI_ON_TIMEOUT_EN BIT(5)
2665 #define B_AX_STS_ON_TIMEOUT_EN BIT(4)
2666 #define B_AX_DATA_ON_TIMEOUT_EN BIT(3)
2667 #define B_AX_OFDM_CCA_TIMEOUT_EN BIT(2)
2668 #define B_AX_CCK_CCA_TIMEOUT_EN BIT(1)
2669 #define B_AX_PHY_TXON_TIMEOUT_EN BIT(0)
2670 #define B_AX_PHYINFO_IMR_CLR_V1 (B_AX_PHY_TXON_TIMEOUT_EN | \
2671 				 B_AX_CCK_CCA_TIMEOUT_EN | \
2672 				 B_AX_OFDM_CCA_TIMEOUT_EN | \
2673 				 B_AX_DATA_ON_TIMEOUT_EN | \
2674 				 B_AX_STS_ON_TIMEOUT_EN | \
2675 				 B_AX_CSI_ON_TIMEOUT_EN)
2676 #define B_AX_PHYINFO_IMR_SET_V1 (B_AX_PHY_TXON_TIMEOUT_EN | \
2677 				 B_AX_CCK_CCA_TIMEOUT_EN | \
2678 				 B_AX_OFDM_CCA_TIMEOUT_EN | \
2679 				 B_AX_DATA_ON_TIMEOUT_EN | \
2680 				 B_AX_STS_ON_TIMEOUT_EN | \
2681 				 B_AX_CSI_ON_TIMEOUT_EN)
2682 
2683 #define R_AX_PHYINFO_ERR_IMR 0xCCFC
2684 #define R_AX_PHYINFO_ERR_IMR_C1 0xECFC
2685 #define B_AX_CSI_ON_TIMEOUT BIT(29)
2686 #define B_AX_STS_ON_TIMEOUT BIT(28)
2687 #define B_AX_DATA_ON_TIMEOUT BIT(27)
2688 #define B_AX_OFDM_CCA_TIMEOUT BIT(26)
2689 #define B_AX_CCK_CCA_TIMEOUT BIT(25)
2690 #define B_AXC_PHY_TXON_TIMEOUT BIT(24)
2691 #define B_AX_CSI_ON_TIMEOUT_INT_EN BIT(21)
2692 #define B_AX_STS_ON_TIMEOUT_INT_EN BIT(20)
2693 #define B_AX_DATA_ON_TIMEOUT_INT_EN BIT(19)
2694 #define B_AX_OFDM_CCA_TIMEOUT_INT_EN BIT(18)
2695 #define B_AX_CCK_CCA_TIMEOUT_INT_EN BIT(17)
2696 #define B_AX_PHY_TXON_TIMEOUT_INT_EN BIT(16)
2697 #define B_AX_PHYINTF_TIMEOUT_THR_MSAK GENMASK(5, 0)
2698 #define B_AX_PHYINFO_IMR_EN_ALL (B_AX_PHY_TXON_TIMEOUT_INT_EN | \
2699 				 B_AX_CCK_CCA_TIMEOUT_INT_EN | \
2700 				 B_AX_OFDM_CCA_TIMEOUT_INT_EN | \
2701 				 B_AX_DATA_ON_TIMEOUT_INT_EN | \
2702 				 B_AX_STS_ON_TIMEOUT_INT_EN | \
2703 				 B_AX_CSI_ON_TIMEOUT_INT_EN)
2704 
2705 #define R_AX_PHYINFO_ERR_ISR 0xCCFC
2706 #define R_AX_PHYINFO_ERR_ISR_C1 0xECFC
2707 
2708 #define R_AX_BFMER_CTRL_0 0xCD78
2709 #define R_AX_BFMER_CTRL_0_C1 0xED78
2710 #define B_AX_BFMER_HE_CSI_OFFSET_MASK GENMASK(31, 24)
2711 #define B_AX_BFMER_VHT_CSI_OFFSET_MASK GENMASK(23, 16)
2712 #define B_AX_BFMER_HT_CSI_OFFSET_MASK GENMASK(15, 8)
2713 #define B_AX_BFMER_NDP_BFEN BIT(2)
2714 #define B_AX_BFMER_VHT_BFPRT_CHK BIT(0)
2715 
2716 #define R_AX_BFMEE_RESP_OPTION 0xCD80
2717 #define R_AX_BFMEE_RESP_OPTION_C1 0xED80
2718 #define B_AX_BFMEE_NDP_RX_STANDBY_TIMER_MASK GENMASK(31, 24)
2719 #define B_AX_BFMEE_BFRP_RX_STANDBY_TIMER_MASK GENMASK(23, 20)
2720 #define B_AX_MU_BFRPTSEG_SEL_MASK GENMASK(18, 17)
2721 #define B_AX_BFMEE_NDP_RXSTDBY_SEL BIT(16)
2722 #define BFRP_RX_STANDBY_TIMER		0x0
2723 #define NDP_RX_STANDBY_TIMER		0xFF
2724 #define B_AX_BFMEE_HE_NDPA_EN BIT(2)
2725 #define B_AX_BFMEE_VHT_NDPA_EN BIT(1)
2726 #define B_AX_BFMEE_HT_NDPA_EN BIT(0)
2727 
2728 #define R_AX_TRXPTCL_RESP_CSI_CTRL_0 0xCD88
2729 #define R_AX_TRXPTCL_RESP_CSI_CTRL_0_C1 0xED88
2730 #define R_AX_TRXPTCL_RESP_CSI_CTRL_1 0xCD94
2731 #define R_AX_TRXPTCL_RESP_CSI_CTRL_1_C1 0xED94
2732 #define B_AX_BFMEE_CSISEQ_SEL BIT(29)
2733 #define B_AX_BFMEE_BFPARAM_SEL BIT(28)
2734 #define B_AX_BFMEE_OFDM_LEN_TH_MASK GENMASK(27, 24)
2735 #define B_AX_BFMEE_BF_PORT_SEL BIT(23)
2736 #define B_AX_BFMEE_USE_NSTS BIT(22)
2737 #define B_AX_BFMEE_CSI_RATE_FB_EN BIT(21)
2738 #define B_AX_BFMEE_CSI_GID_SEL BIT(20)
2739 #define B_AX_BFMEE_CSI_RSC_MASK GENMASK(19, 18)
2740 #define B_AX_BFMEE_CSI_FORCE_RETE_EN BIT(17)
2741 #define B_AX_BFMEE_CSI_USE_NDPARATE BIT(16)
2742 #define B_AX_BFMEE_CSI_WITHHTC_EN BIT(15)
2743 #define B_AX_BFMEE_CSIINFO0_BF_EN BIT(14)
2744 #define B_AX_BFMEE_CSIINFO0_STBC_EN BIT(13)
2745 #define B_AX_BFMEE_CSIINFO0_LDPC_EN BIT(12)
2746 #define B_AX_BFMEE_CSIINFO0_CS_MASK GENMASK(11, 10)
2747 #define B_AX_BFMEE_CSIINFO0_CB_MASK GENMASK(9, 8)
2748 #define B_AX_BFMEE_CSIINFO0_NG_MASK GENMASK(7, 6)
2749 #define B_AX_BFMEE_CSIINFO0_NR_MASK GENMASK(5, 3)
2750 #define B_AX_BFMEE_CSIINFO0_NC_MASK GENMASK(2, 0)
2751 
2752 #define R_AX_TRXPTCL_RESP_CSI_RRSC 0xCD8C
2753 #define R_AX_TRXPTCL_RESP_CSI_RRSC_C1 0xED8C
2754 #define CSI_RRSC_BMAP 0x29292911
2755 
2756 #define R_AX_TRXPTCL_RESP_CSI_RATE 0xCD90
2757 #define R_AX_TRXPTCL_RESP_CSI_RATE_C1 0xED90
2758 #define B_AX_BFMEE_HE_CSI_RATE_MASK GENMASK(22, 16)
2759 #define B_AX_BFMEE_VHT_CSI_RATE_MASK GENMASK(14, 8)
2760 #define B_AX_BFMEE_HT_CSI_RATE_MASK GENMASK(6, 0)
2761 #define CSI_INIT_RATE_HE		0x3
2762 #define CSI_INIT_RATE_VHT		0x3
2763 #define CSI_INIT_RATE_HT		0x3
2764 
2765 #define R_AX_RCR 0xCE00
2766 #define R_AX_RCR_C1 0xEE00
2767 #define B_AX_STOP_RX_IN BIT(11)
2768 #define B_AX_DRV_INFO_SIZE_MASK GENMASK(10, 8)
2769 #define B_AX_CH_EN_MASK GENMASK(3, 0)
2770 
2771 #define R_AX_DLK_PROTECT_CTL 0xCE02
2772 #define R_AX_DLK_PROTECT_CTL_C1 0xEE02
2773 #define B_AX_RX_DLK_CCA_TIME_MASK GENMASK(15, 8)
2774 #define B_AX_RX_DLK_DATA_TIME_MASK GENMASK(7, 4)
2775 
2776 #define R_AX_PLCP_HDR_FLTR 0xCE04
2777 #define R_AX_PLCP_HDR_FLTR_C1 0xEE04
2778 #define B_AX_DIS_CHK_MIN_LEN BIT(8)
2779 #define B_AX_HE_SIGB_CRC_CHK BIT(6)
2780 #define B_AX_VHT_MU_SIGB_CRC_CHK BIT(5)
2781 #define B_AX_VHT_SU_SIGB_CRC_CHK BIT(4)
2782 #define B_AX_SIGA_CRC_CHK BIT(3)
2783 #define B_AX_LSIG_PARITY_CHK_EN BIT(2)
2784 #define B_AX_CCK_SIG_CHK BIT(1)
2785 #define B_AX_CCK_CRC_CHK BIT(0)
2786 
2787 #define R_AX_RX_FLTR_OPT 0xCE20
2788 #define R_AX_RX_FLTR_OPT_C1 0xEE20
2789 #define B_AX_UID_FILTER_MASK GENMASK(31, 24)
2790 #define B_AX_UNSPT_FILTER_SH 22
2791 #define B_AX_UNSPT_FILTER_MASK GENMASK(23, 22)
2792 #define B_AX_RX_MPDU_MAX_LEN_MASK GENMASK(21, 16)
2793 #define B_AX_RX_MPDU_MAX_LEN_SIZE 0x3f
2794 #define B_AX_A_FTM_REQ BIT(14)
2795 #define B_AX_A_ERR_PKT BIT(13)
2796 #define B_AX_A_UNSUP_PKT BIT(12)
2797 #define B_AX_A_CRC32_ERR BIT(11)
2798 #define B_AX_A_PWR_MGNT BIT(10)
2799 #define B_AX_A_BCN_CHK_RULE_MASK GENMASK(9, 8)
2800 #define B_AX_A_BCN_CHK_EN BIT(7)
2801 #define B_AX_A_MC_LIST_CAM_MATCH BIT(6)
2802 #define B_AX_A_BC_CAM_MATCH BIT(5)
2803 #define B_AX_A_UC_CAM_MATCH BIT(4)
2804 #define B_AX_A_MC BIT(3)
2805 #define B_AX_A_BC BIT(2)
2806 #define B_AX_A_A1_MATCH BIT(1)
2807 #define B_AX_SNIFFER_MODE BIT(0)
2808 #define DEFAULT_AX_RX_FLTR (B_AX_A_A1_MATCH | B_AX_A_BC | B_AX_A_MC |	       \
2809 			    B_AX_A_UC_CAM_MATCH | B_AX_A_BC_CAM_MATCH |	       \
2810 			    B_AX_A_PWR_MGNT | B_AX_A_FTM_REQ |		       \
2811 			    u32_encode_bits(3, B_AX_UID_FILTER_MASK) |	       \
2812 			    B_AX_A_BCN_CHK_EN)
2813 #define B_AX_RX_FLTR_CFG_MASK ((u32)~B_AX_RX_MPDU_MAX_LEN_MASK)
2814 
2815 #define R_AX_CTRL_FLTR 0xCE24
2816 #define R_AX_CTRL_FLTR_C1 0xEE24
2817 #define R_AX_MGNT_FLTR 0xCE28
2818 #define R_AX_MGNT_FLTR_C1 0xEE28
2819 #define R_AX_DATA_FLTR 0xCE2C
2820 #define R_AX_DATA_FLTR_C1 0xEE2C
2821 #define RX_FLTR_FRAME_DROP	0x00000000
2822 #define RX_FLTR_FRAME_TO_HOST	0x55555555
2823 #define RX_FLTR_FRAME_TO_WLCPU	0xAAAAAAAA
2824 
2825 #define R_AX_ADDR_CAM_CTRL 0xCE34
2826 #define R_AX_ADDR_CAM_CTRL_C1 0xEE34
2827 #define B_AX_ADDR_CAM_RANGE_MASK GENMASK(23, 16)
2828 #define B_AX_ADDR_CAM_CMPLIMT_MASK GENMASK(15, 12)
2829 #define B_AX_ADDR_CAM_CLR BIT(8)
2830 #define B_AX_ADDR_CAM_A2_B0_CHK BIT(2)
2831 #define B_AX_ADDR_CAM_SRCH_PERPKT BIT(1)
2832 #define B_AX_ADDR_CAM_EN BIT(0)
2833 
2834 #define R_AX_RESPBA_CAM_CTRL 0xCE3C
2835 #define R_AX_RESPBA_CAM_CTRL_C1 0xEE3C
2836 #define B_AX_SSN_SEL BIT(2)
2837 #define B_AX_BACAM_RST_MASK GENMASK(1, 0)
2838 #define S_AX_BACAM_RST_ALL 2
2839 
2840 #define R_AX_PPDU_STAT 0xCE40
2841 #define R_AX_PPDU_STAT_C1 0xEE40
2842 #define B_AX_PPDU_STAT_RPT_TRIG BIT(8)
2843 #define B_AX_PPDU_STAT_RPT_CRC32 BIT(5)
2844 #define B_AX_PPDU_STAT_RPT_A1M BIT(4)
2845 #define B_AX_APP_PLCP_HDR_RPT BIT(3)
2846 #define B_AX_APP_RX_CNT_RPT BIT(2)
2847 #define B_AX_APP_MAC_INFO_RPT BIT(1)
2848 #define B_AX_PPDU_STAT_RPT_EN BIT(0)
2849 
2850 #define R_AX_RX_SR_CTRL 0xCE4A
2851 #define R_AX_RX_SR_CTRL_C1 0xEE4A
2852 #define B_AX_SR_EN BIT(0)
2853 
2854 #define R_AX_CSIRPT_OPTION 0xCE64
2855 #define R_AX_CSIRPT_OPTION_C1 0xEE64
2856 #define B_AX_CSIPRT_HESU_AID_EN BIT(25)
2857 #define B_AX_CSIPRT_VHTSU_AID_EN BIT(24)
2858 
2859 #define R_AX_RX_STATE_MONITOR 0xCEF0
2860 #define R_AX_RX_STATE_MONITOR_C1 0xEEF0
2861 #define B_AX_RX_STATE_MONITOR_MASK GENMASK(31, 0)
2862 #define B_AX_STATE_CUR_MASK GENMASK(31, 16)
2863 #define B_AX_STATE_NXT_MASK GENMASK(13, 8)
2864 #define B_AX_STATE_UPD BIT(7)
2865 #define B_AX_STATE_SEL_MASK GENMASK(4, 0)
2866 
2867 #define R_AX_RMAC_ERR_ISR 0xCEF4
2868 #define R_AX_RMAC_ERR_ISR_C1 0xEEF4
2869 #define B_AX_RXERR_INTPS_EN BIT(31)
2870 #define B_AX_RMAC_RX_CSI_TIMEOUT_INT_EN BIT(19)
2871 #define B_AX_RMAC_RX_TIMEOUT_INT_EN BIT(18)
2872 #define B_AX_RMAC_CSI_TIMEOUT_INT_EN BIT(17)
2873 #define B_AX_RMAC_DATA_ON_TIMEOUT_INT_EN BIT(16)
2874 #define B_AX_RMAC_CCA_TIMEOUT_INT_EN BIT(15)
2875 #define B_AX_RMAC_DMA_TIMEOUT_INT_EN BIT(14)
2876 #define B_AX_RMAC_DATA_ON_TO_IDLE_TIMEOUT_INT_EN BIT(13)
2877 #define B_AX_RMAC_CCA_TO_IDLE_TIMEOUT_INT_EN BIT(12)
2878 #define B_AX_RMAC_RX_CSI_TIMEOUT_FLAG BIT(7)
2879 #define B_AX_RMAC_RX_TIMEOUT_FLAG BIT(6)
2880 #define B_AX_BMAC_CSI_TIMEOUT_FLAG BIT(5)
2881 #define B_AX_BMAC_DATA_ON_TIMEOUT_FLAG BIT(4)
2882 #define B_AX_BMAC_CCA_TIMEOUT_FLAG BIT(3)
2883 #define B_AX_BMAC_DMA_TIMEOUT_FLAG BIT(2)
2884 #define B_AX_BMAC_DATA_ON_TO_IDLE_TIMEOUT_FLAG BIT(1)
2885 #define B_AX_BMAC_CCA_TO_IDLE_TIMEOUT_FLAG BIT(0)
2886 #define B_AX_RMAC_IMR_CLR (B_AX_RMAC_CCA_TO_IDLE_TIMEOUT_INT_EN | \
2887 			   B_AX_RMAC_DATA_ON_TO_IDLE_TIMEOUT_INT_EN | \
2888 			   B_AX_RMAC_DMA_TIMEOUT_INT_EN | \
2889 			   B_AX_RMAC_CCA_TIMEOUT_INT_EN | \
2890 			   B_AX_RMAC_DATA_ON_TIMEOUT_INT_EN | \
2891 			   B_AX_RMAC_CSI_TIMEOUT_INT_EN | \
2892 			   B_AX_RMAC_RX_TIMEOUT_INT_EN | \
2893 			   B_AX_RMAC_RX_CSI_TIMEOUT_INT_EN)
2894 #define B_AX_RMAC_IMR_SET (B_AX_RMAC_DMA_TIMEOUT_INT_EN | \
2895 			   B_AX_RMAC_CSI_TIMEOUT_INT_EN | \
2896 			   B_AX_RMAC_RX_TIMEOUT_INT_EN | \
2897 			   B_AX_RMAC_RX_CSI_TIMEOUT_INT_EN)
2898 
2899 #define R_AX_RX_ERR_IMR 0xCEF8
2900 #define R_AX_RX_ERR_IMR_C1 0xEEF8
2901 #define B_AX_RX_ERR_TRIG_ACT_TO_MSK BIT(9)
2902 #define B_AX_RX_ERR_STS_ACT_TO_MSK BIT(8)
2903 #define B_AX_RX_ERR_CSI_ACT_TO_MSK BIT(7)
2904 #define B_AX_RX_ERR_ACT_TO_MSK BIT(6)
2905 #define B_AX_CSI_DATAON_ASSERT_TO_MSK BIT(5)
2906 #define B_AX_DATAON_ASSERT_TO_MSK BIT(4)
2907 #define B_AX_CCA_ASSERT_TO_MSK BIT(3)
2908 #define B_AX_RX_ERR_DMA_TO_MSK BIT(2)
2909 #define B_AX_RX_ERR_DATA_TO_MSK BIT(1)
2910 #define B_AX_RX_ERR_CCA_TO_MSK BIT(0)
2911 #define B_AX_RMAC_IMR_CLR_V1 (B_AX_RX_ERR_CCA_TO_MSK | \
2912 			      B_AX_RX_ERR_DATA_TO_MSK | \
2913 			      B_AX_RX_ERR_DMA_TO_MSK | \
2914 			      B_AX_CCA_ASSERT_TO_MSK | \
2915 			      B_AX_DATAON_ASSERT_TO_MSK | \
2916 			      B_AX_CSI_DATAON_ASSERT_TO_MSK | \
2917 			      B_AX_RX_ERR_ACT_TO_MSK | \
2918 			      B_AX_RX_ERR_CSI_ACT_TO_MSK | \
2919 			      B_AX_RX_ERR_STS_ACT_TO_MSK | \
2920 			      B_AX_RX_ERR_TRIG_ACT_TO_MSK)
2921 #define B_AX_RMAC_IMR_SET_V1 (B_AX_RX_ERR_CCA_TO_MSK | \
2922 			      B_AX_RX_ERR_DATA_TO_MSK | \
2923 			      B_AX_RX_ERR_DMA_TO_MSK | \
2924 			      B_AX_CCA_ASSERT_TO_MSK | \
2925 			      B_AX_DATAON_ASSERT_TO_MSK | \
2926 			      B_AX_CSI_DATAON_ASSERT_TO_MSK | \
2927 			      B_AX_RX_ERR_ACT_TO_MSK | \
2928 			      B_AX_RX_ERR_CSI_ACT_TO_MSK | \
2929 			      B_AX_RX_ERR_STS_ACT_TO_MSK | \
2930 			      B_AX_RX_ERR_TRIG_ACT_TO_MSK)
2931 
2932 #define R_AX_RMAC_PLCP_MON 0xCEF8
2933 #define R_AX_RMAC_PLCP_MON_C1 0xEEF8
2934 #define B_AX_RMAC_PLCP_MON_MASK GENMASK(31, 0)
2935 #define B_AX_PCLP_MON_SEL_MASK GENMASK(31, 28)
2936 #define B_AX_PCLP_MON_CONT_MASK GENMASK(27, 0)
2937 
2938 #define R_AX_RX_DEBUG_SELECT 0xCEFC
2939 #define R_AX_RX_DEBUG_SELECT_C1 0xEEFC
2940 #define B_AX_DEBUG_SEL_MASK GENMASK(7, 0)
2941 
2942 #define R_AX_PWR_RATE_CTRL 0xD200
2943 #define R_AX_PWR_RATE_CTRL_C1 0xF200
2944 #define B_AX_FORCE_PWR_BY_RATE_EN BIT(9)
2945 #define B_AX_FORCE_PWR_BY_RATE_VALUE_MASK GENMASK(8, 0)
2946 
2947 #define R_AX_PWR_RATE_OFST_CTRL 0xD204
2948 #define R_AX_PWR_COEXT_CTRL 0xD220
2949 #define B_AX_TXAGC_BT_EN BIT(1)
2950 #define B_AX_TXAGC_BT_MASK GENMASK(11, 3)
2951 
2952 #define R_AX_PWR_UL_CTRL0 0xD240
2953 #define R_AX_PWR_UL_CTRL2 0xD248
2954 #define B_AX_PWR_UL_CFO_MASK GENMASK(2, 0)
2955 #define B_AX_PWR_UL_CTRL2_MASK 0x07700007
2956 #define R_AX_PWR_UL_TB_CTRL 0xD288
2957 #define B_AX_PWR_UL_TB_CTRL_EN BIT(31)
2958 #define R_AX_PWR_UL_TB_1T 0xD28C
2959 #define B_AX_PWR_UL_TB_1T_MASK GENMASK(4, 0)
2960 #define B_AX_PWR_UL_TB_1T_V1_MASK GENMASK(7, 0)
2961 #define R_AX_PWR_UL_TB_2T 0xD290
2962 #define B_AX_PWR_UL_TB_2T_MASK GENMASK(4, 0)
2963 #define B_AX_PWR_UL_TB_2T_V1_MASK GENMASK(7, 0)
2964 #define R_AX_PWR_BY_RATE_TABLE0 0xD2C0
2965 #define R_AX_PWR_BY_RATE_TABLE10 0xD2E8
2966 #define R_AX_PWR_BY_RATE R_AX_PWR_BY_RATE_TABLE0
2967 #define R_AX_PWR_BY_RATE_MAX R_AX_PWR_BY_RATE_TABLE10
2968 #define R_AX_PWR_LMT_TABLE0 0xD2EC
2969 #define R_AX_PWR_LMT_TABLE19 0xD338
2970 #define R_AX_PWR_LMT R_AX_PWR_LMT_TABLE0
2971 #define R_AX_PWR_LMT_MAX R_AX_PWR_LMT_TABLE19
2972 #define R_AX_PWR_RU_LMT_TABLE0 0xD33C
2973 #define R_AX_PWR_RU_LMT_TABLE11 0xD368
2974 #define R_AX_PWR_RU_LMT R_AX_PWR_RU_LMT_TABLE0
2975 #define R_AX_PWR_RU_LMT_MAX R_AX_PWR_RU_LMT_TABLE11
2976 #define R_AX_PWR_MACID_LMT_TABLE0 0xD36C
2977 #define R_AX_PWR_MACID_LMT_TABLE127 0xD568
2978 
2979 #define R_AX_PATH_COM0 0xD800
2980 #define AX_PATH_COM0_DFVAL 0x00000000
2981 #define AX_PATH_COM0_PATHA 0x08888880
2982 #define AX_PATH_COM0_PATHB 0x11111100
2983 #define AX_PATH_COM0_PATHAB 0x19999980
2984 #define R_AX_PATH_COM1 0xD804
2985 #define AX_PATH_COM1_DFVAL 0x00000000
2986 #define AX_PATH_COM1_PATHA 0x11111111
2987 #define AX_PATH_COM1_PATHB 0x22222222
2988 #define AX_PATH_COM1_PATHAB 0x33333333
2989 #define R_AX_PATH_COM2 0xD808
2990 #define AX_PATH_COM2_DFVAL 0x00000000
2991 #define AX_PATH_COM2_PATHA 0x01209111
2992 #define AX_PATH_COM2_PATHB 0x01209222
2993 #define AX_PATH_COM2_PATHAB 0x01209333
2994 #define R_AX_PATH_COM3 0xD80C
2995 #define AX_PATH_COM3_DFVAL 0x49249249
2996 #define R_AX_PATH_COM4 0xD810
2997 #define AX_PATH_COM4_DFVAL 0x1C9C9C49
2998 #define R_AX_PATH_COM5 0xD814
2999 #define AX_PATH_COM5_DFVAL 0x39393939
3000 #define R_AX_PATH_COM6 0xD818
3001 #define AX_PATH_COM6_DFVAL 0x39393939
3002 #define R_AX_PATH_COM7 0xD81C
3003 #define AX_PATH_COM7_DFVAL 0x39393939
3004 #define AX_PATH_COM7_PATHA 0x39393939
3005 #define AX_PATH_COM7_PATHB 0x39383939
3006 #define AX_PATH_COM7_PATHAB 0x39393939
3007 #define R_AX_PATH_COM8 0xD820
3008 #define AX_PATH_COM8_DFVAL 0x00000000
3009 #define AX_PATH_COM8_PATHA 0x00003939
3010 #define AX_PATH_COM8_PATHB 0x00003938
3011 #define AX_PATH_COM8_PATHAB 0x00003939
3012 #define R_AX_PATH_COM9 0xD824
3013 #define AX_PATH_COM9_DFVAL 0x000007C0
3014 #define R_AX_PATH_COM10 0xD828
3015 #define AX_PATH_COM10_DFVAL 0xE0000000
3016 #define R_AX_PATH_COM11 0xD82C
3017 #define AX_PATH_COM11_DFVAL 0x00000000
3018 #define R_P80_AT_HIGH_FREQ_BB_WRP 0xD848
3019 #define B_P80_AT_HIGH_FREQ_BB_WRP BIT(28)
3020 #define R_AX_TSSI_CTRL_HEAD 0xD908
3021 #define R_AX_BANDEDGE_CFG 0xD94C
3022 #define B_AX_BANDEDGE_CFG_IDX_MASK GENMASK(31, 30)
3023 #define R_AX_TSSI_CTRL_TAIL 0xD95C
3024 
3025 #define R_AX_TXPWR_IMR 0xD9E0
3026 #define R_AX_TXPWR_IMR_C1 0xF9E0
3027 #define R_AX_TXPWR_ISR 0xD9E4
3028 #define R_AX_TXPWR_ISR_C1 0xF9E4
3029 
3030 #define R_AX_BTC_CFG 0xDA00
3031 #define B_AX_BTC_EN BIT(31)
3032 #define B_AX_EN_EXT_BT_PINMUX BIT(29)
3033 #define B_AX_BTC_RST BIT(28)
3034 #define B_AX_BTC_DBG_SRC_SEL BIT(27)
3035 #define B_AX_BTC_MODE_MASK GENMASK(25, 24)
3036 #define B_AX_INV_WL_ACT2 BIT(17)
3037 #define B_AX_BTG_LNA1_GAIN_SEL BIT(16)
3038 #define B_AX_COEX_DLY_CLK_MASK GENMASK(15, 8)
3039 #define B_AX_IGN_GNT_BT2_RX BIT(7)
3040 #define B_AX_IGN_GNT_BT2_TX BIT(6)
3041 #define B_AX_IGN_GNT_BT2 BIT(5)
3042 #define B_AX_BTC_DBG_SEL_MASK GENMASK(4, 3)
3043 #define B_AX_DIS_BTC_CLK_G BIT(2)
3044 #define B_AX_GNT_WL_RX_CTRL BIT(1)
3045 #define B_AX_WL_SRC BIT(0)
3046 
3047 #define R_AX_RTK_MODE_CFG_V1 0xDA04
3048 #define R_AX_RTK_MODE_CFG_V1_C1 0xFA04
3049 #define B_AX_BT_BLE_EN_V1 BIT(24)
3050 #define B_AX_BT_ULTRA_EN BIT(16)
3051 #define B_AX_BT_L_RX_ULTRA_MASK GENMASK(15, 14)
3052 #define B_AX_BT_L_TX_ULTRA_MASK GENMASK(13, 12)
3053 #define B_AX_BT_H_RX_ULTRA_MASK GENMASK(11, 10)
3054 #define B_AX_BT_H_TX_ULTRA_MASK GENMASK(9, 8)
3055 #define B_AX_SAMPLE_CLK_MASK GENMASK(7, 0)
3056 
3057 #define R_AX_WL_PRI_MSK 0xDA10
3058 #define B_AX_PTA_WL_PRI_MASK_BCNQ BIT(8)
3059 
3060 #define R_AX_BT_CNT_CFG 0xDA10
3061 #define R_AX_BT_CNT_CFG_C1 0xFA10
3062 #define B_AX_BT_CNT_RST_V1 BIT(1)
3063 #define B_AX_BT_CNT_EN BIT(0)
3064 
3065 #define R_BTC_BT_CNT_HIGH 0xDA14
3066 #define R_BTC_BT_CNT_LOW 0xDA18
3067 
3068 #define R_AX_BTC_FUNC_EN 0xDA20
3069 #define R_AX_BTC_FUNC_EN_C1 0xFA20
3070 #define B_AX_PTA_WL_TX_EN BIT(1)
3071 #define B_AX_PTA_EDCCA_EN BIT(0)
3072 
3073 #define R_BTC_COEX_WL_REQ 0xDA24
3074 #define B_BTC_TX_BCN_HI BIT(22)
3075 #define B_BTC_RSP_ACK_HI BIT(10)
3076 
3077 #define R_BTC_BREAK_TABLE 0xDA2C
3078 #define BTC_BREAK_PARAM 0xf0ffffff
3079 
3080 #define R_BTC_BT_COEX_MSK_TABLE 0xDA30
3081 #define B_BTC_PRI_MASK_TX_RESP_V1 BIT(3)
3082 
3083 #define R_AX_BT_COEX_CFG_2 0xDA34
3084 #define R_AX_BT_COEX_CFG_2_C1 0xFA34
3085 #define B_AX_GNT_BT_BYPASS_PRIORITY BIT(12)
3086 #define B_AX_GNT_BT_POLARITY BIT(8)
3087 #define B_AX_TIMER_MASK GENMASK(7, 0)
3088 #define MAC_AX_CSR_RATE 80
3089 
3090 #define R_AX_CSR_MODE 0xDA40
3091 #define R_AX_CSR_MODE_C1 0xFA40
3092 #define B_AX_BT_CNT_RST BIT(16)
3093 #define B_AX_BT_STAT_DELAY_MASK GENMASK(15, 12)
3094 #define MAC_AX_CSR_DELAY 0
3095 #define B_AX_BT_TRX_INIT_DETECT_MASK GENMASK(11, 8)
3096 #define MAC_AX_CSR_TRX_TO 4
3097 #define B_AX_BT_PRI_DETECT_TO_MASK GENMASK(7, 4)
3098 #define MAC_AX_CSR_PRI_TO 5
3099 #define B_AX_WL_ACT_MSK BIT(3)
3100 #define B_AX_STATIS_BT_EN BIT(2)
3101 #define B_AX_WL_ACT_MASK_ENABLE BIT(1)
3102 #define B_AX_ENHANCED_BT BIT(0)
3103 
3104 #define R_AX_BT_BREAK_TABLE 0xDA44
3105 
3106 #define R_AX_BT_STAST_HIGH 0xDA44
3107 #define B_AX_STATIS_BT_HI_RX_MASK GENMASK(31, 16)
3108 #define B_AX_STATIS_BT_HI_TX_MASK GENMASK(15, 0)
3109 #define R_AX_BT_STAST_LOW 0xDA48
3110 #define B_AX_STATIS_BT_LO_TX_1_MASK GENMASK(15, 0)
3111 #define B_AX_STATIS_BT_LO_RX_1_MASK GENMASK(31, 16)
3112 
3113 #define R_AX_GNT_SW_CTRL 0xDA48
3114 #define R_AX_GNT_SW_CTRL_C1 0xFA48
3115 #define B_AX_WL_ACT2_VAL BIT(21)
3116 #define B_AX_WL_ACT2_SWCTRL BIT(20)
3117 #define B_AX_WL_ACT_VAL BIT(19)
3118 #define B_AX_WL_ACT_SWCTRL BIT(18)
3119 #define B_AX_GNT_BT_RX_VAL BIT(17)
3120 #define B_AX_GNT_BT_RX_SWCTRL BIT(16)
3121 #define B_AX_GNT_BT_TX_VAL BIT(15)
3122 #define B_AX_GNT_BT_TX_SWCTRL BIT(14)
3123 #define B_AX_GNT_WL_RX_VAL BIT(13)
3124 #define B_AX_GNT_WL_RX_SWCTRL BIT(12)
3125 #define B_AX_GNT_WL_TX_VAL BIT(11)
3126 #define B_AX_GNT_WL_TX_SWCTRL BIT(10)
3127 #define B_AX_GNT_BT_RFC_S1_VAL BIT(9)
3128 #define B_AX_GNT_BT_RFC_S1_SWCTRL BIT(8)
3129 #define B_AX_GNT_WL_RFC_S1_VAL BIT(7)
3130 #define B_AX_GNT_WL_RFC_S1_SWCTRL BIT(6)
3131 #define B_AX_GNT_BT_RFC_S0_VAL BIT(5)
3132 #define B_AX_GNT_BT_RFC_S0_SWCTRL BIT(4)
3133 #define B_AX_GNT_WL_RFC_S0_VAL BIT(3)
3134 #define B_AX_GNT_WL_RFC_S0_SWCTRL BIT(2)
3135 #define B_AX_GNT_WL_BB_VAL BIT(1)
3136 #define B_AX_GNT_WL_BB_SWCTRL BIT(0)
3137 
3138 #define R_AX_TDMA_MODE 0xDA4C
3139 #define R_AX_TDMA_MODE_C1 0xFA4C
3140 #define B_AX_R_BT_CMD_RPT_MASK GENMASK(31, 16)
3141 #define B_AX_R_RPT_FROM_BT_MASK GENMASK(15, 8)
3142 #define B_AX_BT_HID_ISR_SET_MASK GENMASK(7, 6)
3143 #define B_AX_TDMA_BT_START_NOTIFY BIT(5)
3144 #define B_AX_ENABLE_TDMA_FW_MODE BIT(4)
3145 #define B_AX_ENABLE_PTA_TDMA_MODE BIT(3)
3146 #define B_AX_ENABLE_COEXIST_TAB_IN_TDMA BIT(2)
3147 #define B_AX_GPIO2_GPIO3_EXANGE_OR_NO_BT_CCA BIT(1)
3148 #define B_AX_RTK_BT_ENABLE BIT(0)
3149 
3150 #define R_AX_BT_COEX_CFG_5 0xDA6C
3151 #define R_AX_BT_COEX_CFG_5_C1 0xFA6C
3152 #define B_AX_BT_TIME_MASK GENMASK(31, 6)
3153 #define B_AX_BT_RPT_SAMPLE_RATE_MASK GENMASK(5, 0)
3154 #define MAC_AX_RTK_RATE 5
3155 
3156 #define R_AX_LTE_CTRL 0xDAF0
3157 #define R_AX_LTE_WDATA 0xDAF4
3158 #define R_AX_LTE_RDATA 0xDAF8
3159 
3160 #define R_AX_MACID_ANT_TABLE 0xDC00
3161 #define R_AX_MACID_ANT_TABLE_LAST 0xDDFC
3162 
3163 #define CMAC1_START_ADDR 0xE000
3164 #define CMAC1_END_ADDR 0xFFFF
3165 #define R_AX_CMAC_REG_END 0xFFFF
3166 
3167 #define R_AX_LTE_SW_CFG_1 0x0038
3168 #define R_AX_LTE_SW_CFG_1_C1 0x2038
3169 #define B_AX_GNT_BT_RFC_S1_SW_VAL BIT(31)
3170 #define B_AX_GNT_BT_RFC_S1_SW_CTRL BIT(30)
3171 #define B_AX_GNT_WL_RFC_S1_SW_VAL BIT(29)
3172 #define B_AX_GNT_WL_RFC_S1_SW_CTRL BIT(28)
3173 #define B_AX_GNT_BT_BB_S1_SW_VAL BIT(27)
3174 #define B_AX_GNT_BT_BB_S1_SW_CTRL BIT(26)
3175 #define B_AX_GNT_WL_BB_S1_SW_VAL BIT(25)
3176 #define B_AX_GNT_WL_BB_S1_SW_CTRL BIT(24)
3177 #define B_AX_BT_SW_CTRL_WL_PRIORITY BIT(19)
3178 #define B_AX_WL_SW_CTRL_WL_PRIORITY BIT(18)
3179 #define B_AX_LTE_PATTERN_2_EN BIT(17)
3180 #define B_AX_LTE_PATTERN_1_EN BIT(16)
3181 #define B_AX_GNT_BT_RFC_S0_SW_VAL BIT(15)
3182 #define B_AX_GNT_BT_RFC_S0_SW_CTRL BIT(14)
3183 #define B_AX_GNT_WL_RFC_S0_SW_VAL BIT(13)
3184 #define B_AX_GNT_WL_RFC_S0_SW_CTRL BIT(12)
3185 #define B_AX_GNT_BT_BB_S0_SW_VAL BIT(11)
3186 #define B_AX_GNT_BT_BB_S0_SW_CTRL BIT(10)
3187 #define B_AX_GNT_WL_BB_S0_SW_VAL BIT(9)
3188 #define B_AX_GNT_WL_BB_S0_SW_CTRL BIT(8)
3189 #define B_AX_LTECOEX_FUN_EN BIT(7)
3190 #define B_AX_LTECOEX_3WIRE_CTRL_MUX BIT(6)
3191 #define B_AX_LTECOEX_OP_MODE_SEL_MASK GENMASK(5, 4)
3192 #define B_AX_LTECOEX_UART_MUX BIT(3)
3193 #define B_AX_LTECOEX_UART_MODE_SEL_MASK GENMASK(2, 0)
3194 
3195 #define R_AX_LTE_SW_CFG_2 0x003C
3196 #define R_AX_LTE_SW_CFG_2_C1 0x203C
3197 #define B_AX_WL_RX_CTRL BIT(8)
3198 #define B_AX_GNT_WL_RX_SW_VAL BIT(7)
3199 #define B_AX_GNT_WL_RX_SW_CTRL BIT(6)
3200 #define B_AX_GNT_WL_TX_SW_VAL BIT(5)
3201 #define B_AX_GNT_WL_TX_SW_CTRL BIT(4)
3202 #define B_AX_GNT_BT_RX_SW_VAL BIT(3)
3203 #define B_AX_GNT_BT_RX_SW_CTRL BIT(2)
3204 #define B_AX_GNT_BT_TX_SW_VAL BIT(1)
3205 #define B_AX_GNT_BT_TX_SW_CTRL BIT(0)
3206 
3207 #define RR_MOD 0x00
3208 #define RR_MOD_V1 0x10000
3209 #define RR_MOD_IQK GENMASK(19, 4)
3210 #define RR_MOD_DPK GENMASK(19, 5)
3211 #define RR_MOD_MASK GENMASK(19, 16)
3212 #define RR_MOD_V_DOWN 0x0
3213 #define RR_MOD_V_STANDBY 0x1
3214 #define RR_MOD_V_TX 0x2
3215 #define RR_MOD_V_RX 0x3
3216 #define RR_MOD_V_TXIQK 0x4
3217 #define RR_MOD_V_DPK 0x5
3218 #define RR_MOD_V_RXK1 0x6
3219 #define RR_MOD_V_RXK2 0x7
3220 #define RR_MOD_NBW GENMASK(15, 14)
3221 #define RR_MOD_M_RXG GENMASK(13, 4)
3222 #define RR_MOD_M_RXBB GENMASK(9, 5)
3223 #define RR_MODOPT 0x01
3224 #define RR_MODOPT_M_TXPWR GENMASK(5, 0)
3225 #define RR_WLSEL 0x02
3226 #define RR_WLSEL_AG GENMASK(18, 16)
3227 #define RR_RSV1 0x05
3228 #define RR_RSV1_RST BIT(0)
3229 #define RR_BBDC 0x10005
3230 #define RR_BBDC_SEL BIT(0)
3231 #define RR_DTXLOK 0x08
3232 #define RR_RSV2 0x09
3233 #define RR_LOKVB 0x0a
3234 #define RR_LOKVB_COI GENMASK(19, 14)
3235 #define RR_LOKVB_COQ GENMASK(9, 4)
3236 #define RR_TXIG 0x11
3237 #define RR_TXIG_TG GENMASK(16, 12)
3238 #define RR_TXIG_GR1 GENMASK(6, 4)
3239 #define RR_TXIG_GR0 GENMASK(1, 0)
3240 #define RR_CHTR 0x17
3241 #define RR_CHTR_MOD GENMASK(11, 10)
3242 #define RR_CHTR_TXRX GENMASK(9, 0)
3243 #define RR_CFGCH 0x18
3244 #define RR_CFGCH_V1 0x10018
3245 #define RR_CFGCH_BAND1 GENMASK(17, 16)
3246 #define CFGCH_BAND1_2G 0
3247 #define CFGCH_BAND1_5G 1
3248 #define CFGCH_BAND1_6G 3
3249 #define RR_CFGCH_BAND0 GENMASK(9, 8)
3250 #define CFGCH_BAND0_2G 0
3251 #define CFGCH_BAND0_5G 1
3252 #define CFGCH_BAND0_6G 0
3253 #define RR_CFGCH_BW GENMASK(11, 10)
3254 #define RR_CFGCH_CH GENMASK(7, 0)
3255 #define CFGCH_BW_20M 3
3256 #define CFGCH_BW_40M 2
3257 #define CFGCH_BW_80M 1
3258 #define CFGCH_BW_160M 0
3259 #define RR_APK 0x19
3260 #define RR_APK_MOD GENMASK(5, 4)
3261 #define RR_BTC 0x1a
3262 #define RR_BTC_TXBB GENMASK(14, 12)
3263 #define RR_BTC_RXBB GENMASK(11, 10)
3264 #define RR_RCKC 0x1b
3265 #define RR_RCKC_CA GENMASK(14, 10)
3266 #define RR_RCKS 0x1c
3267 #define RR_RCKO 0x1d
3268 #define RR_RCKO_OFF GENMASK(13, 9)
3269 #define RR_RXKPLL 0x1e
3270 #define RR_RXKPLL_OFF GENMASK(5, 0)
3271 #define RR_RXKPLL_POW BIT(19)
3272 #define RR_RSV4 0x1f
3273 #define RR_RSV4_AGH GENMASK(17, 16)
3274 #define RR_RSV4_PLLCH GENMASK(9, 0)
3275 #define RR_RXK 0x20
3276 #define RR_RXK_SEL2G BIT(8)
3277 #define RR_RXK_SEL5G BIT(7)
3278 #define RR_RXK_PLLEN BIT(5)
3279 #define RR_LUTWA 0x33
3280 #define RR_LUTWA_MASK GENMASK(9, 0)
3281 #define RR_LUTWA_M2 GENMASK(4, 0)
3282 #define RR_LUTWD1 0x3e
3283 #define RR_LUTWD0 0x3f
3284 #define RR_LUTWD0_LB GENMASK(5, 0)
3285 #define RR_TM 0x42
3286 #define RR_TM_TRI BIT(19)
3287 #define RR_TM_VAL GENMASK(6, 1)
3288 #define RR_TM2 0x43
3289 #define RR_TM2_OFF GENMASK(19, 16)
3290 #define RR_TXG1 0x51
3291 #define RR_TXG1_ATT2 BIT(19)
3292 #define RR_TXG1_ATT1 BIT(11)
3293 #define RR_TXG2 0x52
3294 #define RR_TXG2_ATT0 BIT(11)
3295 #define RR_BSPAD 0x54
3296 #define RR_TXGA 0x55
3297 #define RR_TXGA_TRK_EN BIT(7)
3298 #define RR_TXGA_LOK_EXT GENMASK(4, 0)
3299 #define RR_TXGA_LOK_EN BIT(0)
3300 #define RR_GAINTX 0x56
3301 #define RR_GAINTX_ALL GENMASK(15, 0)
3302 #define RR_GAINTX_PAD GENMASK(9, 5)
3303 #define RR_GAINTX_BB GENMASK(4, 0)
3304 #define RR_TXMO 0x58
3305 #define RR_TXMO_COI GENMASK(19, 15)
3306 #define RR_TXMO_COQ GENMASK(14, 10)
3307 #define RR_TXMO_FII GENMASK(9, 6)
3308 #define RR_TXMO_FIQ GENMASK(5, 2)
3309 #define RR_TXA 0x5d
3310 #define RR_TXA_TRK GENMASK(19, 14)
3311 #define RR_TXRSV 0x5c
3312 #define RR_TXRSV_GAPK BIT(19)
3313 #define RR_BIAS 0x5e
3314 #define RR_BIAS_GAPK BIT(19)
3315 #define RR_BIASA 0x60
3316 #define RR_BIASA_TXG GENMASK(15, 12)
3317 #define RR_BIASA_TXA GENMASK(19, 16)
3318 #define RR_BIASA_A GENMASK(2, 0)
3319 #define RR_BIASA2 0x63
3320 #define RR_BIASA2_LB GENMASK(4, 2)
3321 #define RR_TXATANK 0x64
3322 #define RR_TXATANK_LBSW2 GENMASK(17, 15)
3323 #define RR_TXATANK_LBSW GENMASK(16, 15)
3324 #define RR_TXA2 0x65
3325 #define RR_TXA2_LDO GENMASK(19, 16)
3326 #define RR_TRXIQ 0x66
3327 #define RR_RSV6 0x6d
3328 #define RR_TXPOW 0x7f
3329 #define RR_TXPOW_TXA BIT(8)
3330 #define RR_TXPOW_TXAS BIT(7)
3331 #define RR_TXPOW_TXG BIT(1)
3332 #define RR_RXPOW 0x80
3333 #define RR_RXPOW_IQK GENMASK(17, 16)
3334 #define RR_RXBB 0x83
3335 #define RR_RXBB_VOBUF GENMASK(15, 12)
3336 #define RR_RXBB_C2G GENMASK(16, 10)
3337 #define RR_RXBB_C1G GENMASK(9, 8)
3338 #define RR_RXBB_ATTR GENMASK(7, 4)
3339 #define RR_RXBB_ATTC GENMASK(2, 0)
3340 #define RR_RXG 0x84
3341 #define RR_RXG_IQKMOD GENMASK(19, 16)
3342 #define RR_XGLNA2 0x85
3343 #define RR_XGLNA2_SW GENMASK(1, 0)
3344 #define RR_RXAE 0x89
3345 #define RR_RXAE_IQKMOD GENMASK(3, 0)
3346 #define RR_RXA 0x8a
3347 #define RR_RXA_DPK GENMASK(9, 8)
3348 #define RR_RXA2 0x8c
3349 #define RR_RXA2_C1 GENMASK(12, 10)
3350 #define RR_RXA2_C2 GENMASK(9, 3)
3351 #define RR_RXA2_IATT GENMASK(7, 4)
3352 #define RR_RXA2_ATT GENMASK(3, 0)
3353 #define RR_RXIQGEN 0x8d
3354 #define RR_RXIQGEN_ATTL GENMASK(12, 8)
3355 #define RR_RXIQGEN_ATTH GENMASK(14, 13)
3356 #define RR_RXBB2 0x8f
3357 #define RR_RXBB2_DAC_EN BIT(13)
3358 #define RR_RXBB2_CKT BIT(12)
3359 #define RR_EN_TIA_IDA GENMASK(11, 10)
3360 #define RR_RXBB2_IDAC GENMASK(11, 9)
3361 #define RR_RXBB2_EBW GENMASK(6, 5)
3362 #define RR_XALNA2 0x90
3363 #define RR_XALNA2_SW GENMASK(1, 0)
3364 #define RR_DCK 0x92
3365 #define RR_DCK_DONE GENMASK(7, 5)
3366 #define RR_DCK_FINE BIT(1)
3367 #define RR_DCK_LV BIT(0)
3368 #define RR_DCK1 0x93
3369 #define RR_DCK1_CLR GENMASK(3, 0)
3370 #define RR_DCK1_SEL BIT(3)
3371 #define RR_DCK2 0x94
3372 #define RR_DCK2_CYCLE GENMASK(7, 2)
3373 #define RR_DCKC 0x95
3374 #define RR_DCKC_CHK BIT(3)
3375 #define RR_IQGEN 0x97
3376 #define RR_IQGEN_BIAS GENMASK(11, 8)
3377 #define RR_TXIQK 0x98
3378 #define RR_TXIQK_ATT2 GENMASK(15, 12)
3379 #define RR_TIA 0x9e
3380 #define RR_TIA_N6 BIT(8)
3381 #define RR_MIXER 0x9f
3382 #define RR_MIXER_GN GENMASK(4, 3)
3383 #define RR_LOGEN 0xa3
3384 #define RR_LOGEN_RPT GENMASK(19, 16)
3385 #define RR_XTALX2 0xb8
3386 #define RR_MALSEL 0xbe
3387 #define RR_LCK_TRG 0xd3
3388 #define RR_LCK_TRGSEL BIT(8)
3389 #define RR_IQKPLL 0xdc
3390 #define RR_IQKPLL_MOD GENMASK(9, 8)
3391 #define RR_RCKD 0xde
3392 #define RR_RCKD_POW GENMASK(19, 13)
3393 #define RR_RCKD_BW BIT(2)
3394 #define RR_TXADBG 0xde
3395 #define RR_LUTDBG 0xdf
3396 #define RR_LUTDBG_TIA BIT(12)
3397 #define RR_LUTDBG_LOK BIT(2)
3398 #define RR_LUTWE2 0xee
3399 #define RR_LUTWE2_RTXBW BIT(2)
3400 #define RR_LUTWE 0xef
3401 #define RR_LUTWE_LOK BIT(2)
3402 #define RR_RFC 0xf0
3403 #define RR_RFC_CKEN BIT(1)
3404 
3405 #define R_UPD_P0 0x0000
3406 #define R_RSTB_WATCH_DOG 0x000C
3407 #define B_P0_RSTB_WATCH_DOG BIT(0)
3408 #define B_P1_RSTB_WATCH_DOG BIT(1)
3409 #define B_UPD_P0_EN BIT(31)
3410 #define R_ANAPAR_PW15 0x030C
3411 #define B_ANAPAR_PW15 GENMASK(31, 24)
3412 #define B_ANAPAR_PW15_H GENMASK(27, 24)
3413 #define B_ANAPAR_PW15_H2 GENMASK(27, 26)
3414 #define R_ANAPAR 0x032C
3415 #define B_ANAPAR_15 GENMASK(31, 16)
3416 #define B_ANAPAR_ADCCLK BIT(30)
3417 #define B_ANAPAR_FLTRST BIT(22)
3418 #define B_ANAPAR_CRXBB GENMASK(18, 16)
3419 #define B_ANAPAR_14 GENMASK(15, 0)
3420 #define R_RFE_E_A2 0x0334
3421 #define R_RFE_O_SEL_A2 0x0338
3422 #define R_RFE_SEL0_A2 0x033C
3423 #define R_RFE_SEL32_A2 0x0340
3424 #define R_SWSI_DATA_V1 0x0370
3425 #define B_SWSI_DATA_VAL_V1 GENMASK(19, 0)
3426 #define B_SWSI_DATA_ADDR_V1 GENMASK(27, 20)
3427 #define B_SWSI_DATA_PATH_V1 GENMASK(30, 28)
3428 #define B_SWSI_DATA_BIT_MASK_EN_V1 BIT(31)
3429 #define R_SWSI_BIT_MASK_V1 0x0374
3430 #define B_SWSI_BIT_MASK_V1 GENMASK(19, 0)
3431 #define R_SWSI_READ_ADDR_V1 0x0378
3432 #define B_SWSI_READ_ADDR_ADDR_V1 GENMASK(7, 0)
3433 #define B_SWSI_READ_ADDR_PATH_V1 GENMASK(10, 8)
3434 #define B_SWSI_READ_ADDR_V1 GENMASK(10, 0)
3435 #define R_UPD_CLK_ADC 0x0700
3436 #define B_UPD_CLK_ADC_VAL GENMASK(26, 25)
3437 #define B_UPD_CLK_ADC_ON BIT(24)
3438 #define B_ENABLE_CCK BIT(5)
3439 #define R_RSTB_ASYNC 0x0704
3440 #define B_RSTB_ASYNC_ALL BIT(1)
3441 #define R_MAC_PIN_SEL 0x0734
3442 #define B_CH_IDX_SEG0 GENMASK(23, 16)
3443 #define R_PLCP_HISTOGRAM 0x0738
3444 #define B_STS_PARSING_TIME GENMASK(19, 16)
3445 #define B_STS_DIS_TRIG_BY_FAIL BIT(3)
3446 #define B_STS_DIS_TRIG_BY_BRK BIT(2)
3447 #define R_PHY_STS_BITMAP_ADDR_START R_PHY_STS_BITMAP_SEARCH_FAIL
3448 #define B_PHY_STS_BITMAP_ADDR_MASK GENMASK(6, 2)
3449 #define R_PHY_STS_BITMAP_SEARCH_FAIL 0x073C
3450 #define B_PHY_STS_BITMAP_MSK_52A 0x337cff3f
3451 #define R_PHY_STS_BITMAP_R2T 0x0740
3452 #define R_PHY_STS_BITMAP_CCA_SPOOF 0x0744
3453 #define R_PHY_STS_BITMAP_OFDM_BRK 0x0748
3454 #define R_PHY_STS_BITMAP_CCK_BRK 0x074C
3455 #define R_PHY_STS_BITMAP_DL_MU_SPOOF 0x0750
3456 #define R_PHY_STS_BITMAP_HE_MU 0x0754
3457 #define R_PHY_STS_BITMAP_VHT_MU 0x0758
3458 #define R_PHY_STS_BITMAP_UL_TB_SPOOF 0x075C
3459 #define R_PHY_STS_BITMAP_TRIGBASE 0x0760
3460 #define R_PHY_STS_BITMAP_CCK 0x0764
3461 #define R_PHY_STS_BITMAP_LEGACY 0x0768
3462 #define R_PHY_STS_BITMAP_HT 0x076C
3463 #define R_PHY_STS_BITMAP_VHT 0x0770
3464 #define R_PHY_STS_BITMAP_HE 0x0774
3465 #define R_PMAC_GNT 0x0980
3466 #define B_PMAC_GNT_TXEN BIT(0)
3467 #define B_PMAC_GNT_RXEN BIT(16)
3468 #define B_PMAC_GNT_P1 GENMASK(20, 17)
3469 #define B_PMAC_GNT_P2 GENMASK(29, 26)
3470 #define R_PMAC_RX_CFG1 0x0988
3471 #define B_PMAC_OPT1_MSK GENMASK(11, 0)
3472 #define R_PMAC_RXMOD 0x0994
3473 #define B_PMAC_RXMOD_MSK GENMASK(7, 4)
3474 #define R_MAC_SEL 0x09A4
3475 #define B_MAC_SEL_OFDM_TRI_FILTER BIT(31)
3476 #define B_MAC_SEL_PWR_EN BIT(16)
3477 #define B_MAC_SEL_DPD_EN BIT(10)
3478 #define B_MAC_SEL_MOD GENMASK(4, 2)
3479 #define R_PMAC_TX_CTRL 0x09C0
3480 #define B_PMAC_TXEN_DIS BIT(0)
3481 #define R_PMAC_TX_PRD 0x09C4
3482 #define B_PMAC_TX_PRD_MSK GENMASK(31, 8)
3483 #define B_PMAC_CTX_EN BIT(0)
3484 #define B_PMAC_PTX_EN BIT(4)
3485 #define R_PMAC_TX_CNT 0x09C8
3486 #define B_PMAC_TX_CNT_MSK GENMASK(31, 0)
3487 #define R_P80_AT_HIGH_FREQ 0x09D8
3488 #define B_P80_AT_HIGH_FREQ BIT(26)
3489 #define R_DBCC_80P80_SEL_EVM_RPT 0x0A10
3490 #define B_DBCC_80P80_SEL_EVM_RPT_EN BIT(0)
3491 #define R_CCX 0x0C00
3492 #define B_CCX_EDCCA_OPT_MSK GENMASK(6, 4)
3493 #define B_MEASUREMENT_TRIG_MSK BIT(2)
3494 #define B_CCX_TRIG_OPT_MSK BIT(1)
3495 #define B_CCX_EN_MSK BIT(0)
3496 #define R_IFS_COUNTER 0x0C28
3497 #define B_IFS_CLM_PERIOD_MSK GENMASK(31, 16)
3498 #define B_IFS_CLM_COUNTER_UNIT_MSK GENMASK(15, 14)
3499 #define B_IFS_COUNTER_CLR_MSK BIT(13)
3500 #define B_IFS_COLLECT_EN BIT(12)
3501 #define R_IFS_T1 0x0C2C
3502 #define B_IFS_T1_TH_HIGH_MSK GENMASK(31, 16)
3503 #define B_IFS_T1_EN_MSK BIT(15)
3504 #define B_IFS_T1_TH_LOW_MSK GENMASK(14, 0)
3505 #define R_IFS_T2 0x0C30
3506 #define B_IFS_T2_TH_HIGH_MSK GENMASK(31, 16)
3507 #define B_IFS_T2_EN_MSK BIT(15)
3508 #define B_IFS_T2_TH_LOW_MSK GENMASK(14, 0)
3509 #define R_IFS_T3 0x0C34
3510 #define B_IFS_T3_TH_HIGH_MSK GENMASK(31, 16)
3511 #define B_IFS_T3_EN_MSK BIT(15)
3512 #define B_IFS_T3_TH_LOW_MSK GENMASK(14, 0)
3513 #define R_IFS_T4 0x0C38
3514 #define B_IFS_T4_TH_HIGH_MSK GENMASK(31, 16)
3515 #define B_IFS_T4_EN_MSK BIT(15)
3516 #define B_IFS_T4_TH_LOW_MSK GENMASK(14, 0)
3517 #define R_PD_CTRL 0x0C3C
3518 #define B_PD_HIT_DIS BIT(9)
3519 #define R_IOQ_IQK_DPK 0x0C60
3520 #define B_IOQ_IQK_DPK_EN BIT(1)
3521 #define R_GNT_BT_WGT_EN 0x0C6C
3522 #define B_GNT_BT_WGT_EN BIT(21)
3523 #define R_PD_ARBITER_OFF 0x0C80
3524 #define B_PD_ARBITER_OFF BIT(31)
3525 #define R_SNDCCA_A1 0x0C9C
3526 #define B_SNDCCA_A1_EN GENMASK(19, 12)
3527 #define R_SNDCCA_A2 0x0CA0
3528 #define B_SNDCCA_A2_VAL GENMASK(19, 12)
3529 #define R_RXHT_MCS_LIMIT 0x0D18
3530 #define B_RXHT_MCS_LIMIT GENMASK(9, 8)
3531 #define R_RXVHT_MCS_LIMIT 0x0D18
3532 #define B_RXVHT_MCS_LIMIT GENMASK(22, 21)
3533 #define R_P0_EN_SOUND_WO_NDP 0x0D7C
3534 #define B_P0_EN_SOUND_WO_NDP BIT(1)
3535 #define R_RXHE 0x0D80
3536 #define B_RXHETB_MAX_NSS GENMASK(25, 23)
3537 #define B_RXHE_MAX_NSS GENMASK(16, 14)
3538 #define B_RXHE_USER_MAX GENMASK(13, 6)
3539 #define R_SPOOF_ASYNC_RST 0x0D84
3540 #define B_SPOOF_ASYNC_RST BIT(15)
3541 #define R_NDP_BRK0 0xDA0
3542 #define R_NDP_BRK1 0xDA4
3543 #define B_NDP_RU_BRK BIT(0)
3544 #define R_BRK_ASYNC_RST_EN_1 0x0DC0
3545 #define R_BRK_ASYNC_RST_EN_2 0x0DC4
3546 #define R_BRK_ASYNC_RST_EN_3 0x0DC8
3547 #define R_S0_HW_SI_DIS 0x1200
3548 #define B_S0_HW_SI_DIS_W_R_TRIG GENMASK(30, 28)
3549 #define R_P0_RXCK 0x12A0
3550 #define B_P0_RXCK_BW3 BIT(30)
3551 #define B_P0_TXCK_ALL GENMASK(19, 12)
3552 #define B_P0_RXCK_ON BIT(19)
3553 #define B_P0_RXCK_VAL GENMASK(18, 16)
3554 #define B_P0_TXCK_ON BIT(15)
3555 #define B_P0_TXCK_VAL GENMASK(14, 12)
3556 #define R_P0_NRBW 0x12B8
3557 #define B_P0_NRBW_DBG BIT(30)
3558 #define R_S0_RXDC 0x12D4
3559 #define B_S0_RXDC_I GENMASK(25, 16)
3560 #define B_S0_RXDC_Q GENMASK(31, 26)
3561 #define R_S0_RXDC2 0x12D8
3562 #define B_S0_RXDC2_SEL GENMASK(9, 8)
3563 #define B_S0_RXDC2_AVG GENMASK(7, 6)
3564 #define B_S0_RXDC2_MEN GENMASK(5, 4)
3565 #define B_S0_RXDC2_Q2 GENMASK(3, 0)
3566 #define R_CFO_COMP_SEG0_L 0x1384
3567 #define R_CFO_COMP_SEG0_H 0x1388
3568 #define R_CFO_COMP_SEG0_CTRL 0x138C
3569 #define R_DBG32_D 0x1730
3570 #define R_SWSI_V1 0x174C
3571 #define B_SWSI_W_BUSY_V1 BIT(24)
3572 #define B_SWSI_R_BUSY_V1 BIT(25)
3573 #define B_SWSI_R_DATA_DONE_V1 BIT(26)
3574 #define R_TX_COUNTER 0x1A40
3575 #define R_IFS_CLM_TX_CNT 0x1ACC
3576 #define B_IFS_CLM_EDCCA_EXCLUDE_CCA_FA_MSK GENMASK(31, 16)
3577 #define B_IFS_CLM_TX_CNT_MSK GENMASK(15, 0)
3578 #define R_IFS_CLM_CCA 0x1AD0
3579 #define B_IFS_CLM_OFDMCCA_EXCLUDE_FA_MSK GENMASK(31, 16)
3580 #define B_IFS_CLM_CCKCCA_EXCLUDE_FA_MSK GENMASK(15, 0)
3581 #define R_IFS_CLM_FA 0x1AD4
3582 #define B_IFS_CLM_OFDM_FA_MSK GENMASK(31, 16)
3583 #define B_IFS_CLM_CCK_FA_MSK GENMASK(15, 0)
3584 #define R_IFS_HIS 0x1AD8
3585 #define B_IFS_T4_HIS_MSK GENMASK(31, 24)
3586 #define B_IFS_T3_HIS_MSK GENMASK(23, 16)
3587 #define B_IFS_T2_HIS_MSK GENMASK(15, 8)
3588 #define B_IFS_T1_HIS_MSK GENMASK(7, 0)
3589 #define R_IFS_AVG_L 0x1ADC
3590 #define B_IFS_T2_AVG_MSK GENMASK(31, 16)
3591 #define B_IFS_T1_AVG_MSK GENMASK(15, 0)
3592 #define R_IFS_AVG_H 0x1AE0
3593 #define B_IFS_T4_AVG_MSK GENMASK(31, 16)
3594 #define B_IFS_T3_AVG_MSK GENMASK(15, 0)
3595 #define R_IFS_CCA_L 0x1AE4
3596 #define B_IFS_T2_CCA_MSK GENMASK(31, 16)
3597 #define B_IFS_T1_CCA_MSK GENMASK(15, 0)
3598 #define R_IFS_CCA_H 0x1AE8
3599 #define B_IFS_T4_CCA_MSK GENMASK(31, 16)
3600 #define B_IFS_T3_CCA_MSK GENMASK(15, 0)
3601 #define R_IFSCNT 0x1AEC
3602 #define B_IFSCNT_DONE_MSK BIT(16)
3603 #define B_IFSCNT_TOTAL_CNT_MSK GENMASK(15, 0)
3604 #define R_TXAGC_TP 0x1C04
3605 #define B_TXAGC_TP GENMASK(2, 0)
3606 #define R_TSSI_THER 0x1C10
3607 #define B_TSSI_THER GENMASK(29, 24)
3608 #define R_TXAGC_BTP 0x1CA0
3609 #define B_TXAGC_BTP GENMASK(31, 24)
3610 #define R_TXAGC_BB 0x1C60
3611 #define B_TXAGC_BB_OFT GENMASK(31, 16)
3612 #define B_TXAGC_BB GENMASK(31, 24)
3613 #define R_S0_ADDCK 0x1E00
3614 #define B_S0_ADDCK_I GENMASK(9, 0)
3615 #define B_S0_ADDCK_Q GENMASK(19, 10)
3616 #define R_ADC_FIFO 0x20fc
3617 #define B_ADC_FIFO_RST GENMASK(31, 24)
3618 #define B_ADC_FIFO_RXK GENMASK(31, 16)
3619 #define B_ADC_FIFO_A3 BIT(28)
3620 #define B_ADC_FIFO_A2 BIT(24)
3621 #define B_ADC_FIFO_A1 BIT(20)
3622 #define B_ADC_FIFO_A0 BIT(16)
3623 #define R_TXFIR0 0x2300
3624 #define B_TXFIR_C01 GENMASK(23, 0)
3625 #define R_TXFIR2 0x2304
3626 #define B_TXFIR_C23 GENMASK(23, 0)
3627 #define R_TXFIR4 0x2308
3628 #define B_TXFIR_C45 GENMASK(23, 0)
3629 #define R_TXFIR6 0x230c
3630 #define B_TXFIR_C67 GENMASK(23, 0)
3631 #define R_TXFIR8 0x2310
3632 #define B_TXFIR_C89 GENMASK(23, 0)
3633 #define R_TXFIRA 0x2314
3634 #define B_TXFIR_CAB GENMASK(23, 0)
3635 #define R_TXFIRC 0x2318
3636 #define B_TXFIR_CCD GENMASK(23, 0)
3637 #define R_TXFIRE 0x231c
3638 #define B_TXFIR_CEF GENMASK(23, 0)
3639 #define R_11B_RX_V1 0x2320
3640 #define B_11B_RXCCA_DIS_V1 BIT(0)
3641 #define R_RPL_OFST 0x2340
3642 #define B_RPL_OFST_MASK GENMASK(14, 8)
3643 #define R_RXCCA 0x2344
3644 #define B_RXCCA_DIS BIT(31)
3645 #define R_RXCCA_V1 0x2320
3646 #define B_RXCCA_DIS_V1 BIT(0)
3647 #define R_RXSC 0x237C
3648 #define B_RXSC_EN BIT(0)
3649 #define R_RXSCOBC 0x23B0
3650 #define B_RXSCOBC_TH GENMASK(18, 0)
3651 #define R_RXSCOCCK 0x23B4
3652 #define B_RXSCOCCK_TH GENMASK(18, 0)
3653 #define R_P80_AT_HIGH_FREQ_RU_ALLOC 0x2410
3654 #define B_P80_AT_HIGH_FREQ_RU_ALLOC_PHY1 BIT(14)
3655 #define B_P80_AT_HIGH_FREQ_RU_ALLOC_PHY0 BIT(13)
3656 #define R_DBCC_80P80_SEL_EVM_RPT2 0x2A10
3657 #define B_DBCC_80P80_SEL_EVM_RPT2_EN BIT(0)
3658 #define R_P1_EN_SOUND_WO_NDP 0x2D7C
3659 #define B_P1_EN_SOUND_WO_NDP BIT(1)
3660 #define R_S1_HW_SI_DIS 0x3200
3661 #define B_S1_HW_SI_DIS_W_R_TRIG GENMASK(30, 28)
3662 #define R_P1_DBGMOD 0x32B8
3663 #define B_P1_DBGMOD_ON BIT(30)
3664 #define R_S1_RXDC 0x32D4
3665 #define B_S1_RXDC_I GENMASK(25, 16)
3666 #define B_S1_RXDC_Q GENMASK(31, 26)
3667 #define R_S1_RXDC2 0x32D8
3668 #define B_S1_RXDC2_EN GENMASK(5, 4)
3669 #define B_S1_RXDC2_SEL GENMASK(9, 8)
3670 #define B_S1_RXDC2_Q2 GENMASK(3, 0)
3671 #define R_TXAGC_BB_S1 0x3C60
3672 #define B_TXAGC_BB_S1_OFT GENMASK(31, 16)
3673 #define B_TXAGC_BB_S1 GENMASK(31, 24)
3674 #define R_S1_ADDCK 0x3E00
3675 #define B_S1_ADDCK_I GENMASK(9, 0)
3676 #define B_S1_ADDCK_Q GENMASK(19, 10)
3677 #define R_DCFO 0x4264
3678 #define B_DCFO GENMASK(1, 0)
3679 #define R_SEG0CSI 0x42AC
3680 #define B_SEG0CSI_IDX GENMASK(11, 0)
3681 #define R_SEG0CSI_EN 0x42C4
3682 #define B_SEG0CSI_EN BIT(23)
3683 #define R_BSS_CLR_MAP 0x43ac
3684 #define B_BSS_CLR_MAP_VLD0 BIT(28)
3685 #define B_BSS_CLR_MAP_TGT GENMASK(27, 22)
3686 #define B_BSS_CLR_MAP_STAID GENMASK(21, 11)
3687 #define R_CFO_TRK0 0x4404
3688 #define R_CFO_TRK1 0x440C
3689 #define B_CFO_TRK_MSK GENMASK(14, 10)
3690 #define R_T2F_GI_COMB 0x4424
3691 #define B_T2F_GI_COMB_EN BIT(2)
3692 #define R_BT_DYN_DC_EST_EN 0x441C
3693 #define B_BT_DYN_DC_EST_EN_MSK BIT(31)
3694 #define R_ASSIGN_SBD_OPT 0x4450
3695 #define B_ASSIGN_SBD_OPT_EN BIT(24)
3696 #define R_DCFO_COMP_S0 0x448C
3697 #define B_DCFO_COMP_S0_MSK GENMASK(11, 0)
3698 #define R_DCFO_WEIGHT 0x4490
3699 #define B_DCFO_WEIGHT_MSK GENMASK(27, 24)
3700 #define R_DCFO_OPT 0x4494
3701 #define B_DCFO_OPT_EN BIT(29)
3702 #define R_BANDEDGE 0x4498
3703 #define B_BANDEDGE_EN BIT(30)
3704 #define R_TXPATH_SEL 0x458C
3705 #define B_TXPATH_SEL_MSK GENMASK(31, 28)
3706 #define R_TXPWR 0x4594
3707 #define B_TXPWR_MSK GENMASK(30, 22)
3708 #define R_TXNSS_MAP 0x45B4
3709 #define B_TXNSS_MAP_MSK GENMASK(20, 17)
3710 #define R_PCOEFF0_V1 0x45BC
3711 #define B_PCOEFF01_MSK_V1 GENMASK(23, 0)
3712 #define R_PCOEFF2_V1 0x45CC
3713 #define B_PCOEFF23_MSK_V1 GENMASK(23, 0)
3714 #define R_PCOEFF4_V1 0x45D0
3715 #define B_PCOEFF45_MSK_V1 GENMASK(23, 0)
3716 #define R_PCOEFF6_V1 0x45D4
3717 #define B_PCOEFF67_MSK_V1 GENMASK(23, 0)
3718 #define R_PCOEFF8_V1 0x45D8
3719 #define B_PCOEFF89_MSK_V1 GENMASK(23, 0)
3720 #define R_PCOEFFA_V1 0x45C0
3721 #define B_PCOEFFAB_MSK_V1 GENMASK(23, 0)
3722 #define R_PCOEFFC_V1 0x45C4
3723 #define B_PCOEFFCD_MSK_V1 GENMASK(23, 0)
3724 #define R_PCOEFFE_V1 0x45C8
3725 #define B_PCOEFFEF_MSK_V1 GENMASK(23, 0)
3726 #define R_PATH0_IB_PKPW 0x4628
3727 #define B_PATH0_IB_PKPW_MSK GENMASK(11, 6)
3728 #define R_PATH0_LNA_ERR1 0x462C
3729 #define B_PATH0_LNA_ERR_G1_A_MSK GENMASK(29, 24)
3730 #define B_PATH0_LNA_ERR_G0_G_MSK GENMASK(17, 12)
3731 #define B_PATH0_LNA_ERR_G0_A_MSK GENMASK(11, 6)
3732 #define R_PATH0_LNA_ERR2 0x4630
3733 #define B_PATH0_LNA_ERR_G2_G_MSK GENMASK(23, 18)
3734 #define B_PATH0_LNA_ERR_G2_A_MSK GENMASK(17, 12)
3735 #define B_PATH0_LNA_ERR_G1_G_MSK GENMASK(5, 0)
3736 #define R_PATH0_LNA_ERR3 0x4634
3737 #define B_PATH0_LNA_ERR_G4_G_MSK GENMASK(29, 24)
3738 #define B_PATH0_LNA_ERR_G4_A_MSK GENMASK(23, 18)
3739 #define B_PATH0_LNA_ERR_G3_G_MSK GENMASK(11, 6)
3740 #define B_PATH0_LNA_ERR_G3_A_MSK GENMASK(5, 0)
3741 #define R_PATH0_LNA_ERR4 0x4638
3742 #define B_PATH0_LNA_ERR_G6_A_MSK GENMASK(29, 24)
3743 #define B_PATH0_LNA_ERR_G5_G_MSK GENMASK(17, 12)
3744 #define B_PATH0_LNA_ERR_G5_A_MSK GENMASK(11, 6)
3745 #define R_PATH0_LNA_ERR5 0x463C
3746 #define B_PATH0_LNA_ERR_G6_G_MSK GENMASK(5, 0)
3747 #define R_PATH0_TIA_ERR_G0 0x4640
3748 #define B_PATH0_TIA_ERR_G0_G_MSK GENMASK(23, 18)
3749 #define B_PATH0_TIA_ERR_G0_A_MSK GENMASK(17, 12)
3750 #define R_PATH0_TIA_ERR_G1 0x4644
3751 #define B_PATH0_TIA_ERR_G1_SEL GENMASK(31, 30)
3752 #define B_PATH0_TIA_ERR_G1_G_MSK GENMASK(11, 6)
3753 #define B_PATH0_TIA_ERR_G1_A_MSK GENMASK(5, 0)
3754 #define R_PATH0_IB_PBK 0x4650
3755 #define B_PATH0_IB_PBK_MSK GENMASK(14, 10)
3756 #define R_PATH0_RXB_INIT 0x4658
3757 #define B_PATH0_RXB_INIT_IDX_MSK GENMASK(9, 5)
3758 #define R_PATH0_LNA_INIT 0x4668
3759 #define B_PATH0_LNA_INIT_IDX_MSK GENMASK(26, 24)
3760 #define R_PATH0_BTG 0x466C
3761 #define B_PATH0_BTG_SHEN GENMASK(18, 17)
3762 #define R_PATH0_TIA_INIT 0x4674
3763 #define B_PATH0_TIA_INIT_IDX_MSK BIT(17)
3764 #define R_PATH0_P20_FOLLOW_BY_PAGCUGC 0x46A0
3765 #define B_PATH0_P20_FOLLOW_BY_PAGCUGC_EN_MSK BIT(5)
3766 #define R_PATH0_S20_FOLLOW_BY_PAGCUGC 0x46A4
3767 #define B_PATH0_S20_FOLLOW_BY_PAGCUGC_EN_MSK BIT(5)
3768 #define R_PATH0_G_LNA6_OP1DB_V1 0x4688
3769 #define B_PATH0_G_LNA6_OP1DB_V1 GENMASK(31, 24)
3770 #define R_PATH0_G_TIA0_LNA6_OP1DB_V1 0x4694
3771 #define B_PATH0_G_TIA0_LNA6_OP1DB_V1 GENMASK(7, 0)
3772 #define R_PATH0_G_TIA1_LNA6_OP1DB_V1 0x4694
3773 #define B_PATH0_R_G_OFST_MASK GENMASK(23, 16)
3774 #define B_PATH0_G_TIA1_LNA6_OP1DB_V1 GENMASK(15, 8)
3775 #define R_CDD_EVM_CHK_EN 0x46C0
3776 #define B_CDD_EVM_CHK_EN BIT(0)
3777 #define R_PATH0_BAND_SEL_V1 0x4738
3778 #define B_PATH0_BAND_SEL_MSK_V1 BIT(17)
3779 #define R_PATH0_BT_SHARE_V1 0x4738
3780 #define B_PATH0_BT_SHARE_V1 BIT(19)
3781 #define R_PATH0_BTG_PATH_V1 0x4738
3782 #define B_PATH0_BTG_PATH_V1 BIT(22)
3783 #define R_P0_NBIIDX 0x469C
3784 #define B_P0_NBIIDX_VAL GENMASK(11, 0)
3785 #define B_P0_NBIIDX_NOTCH_EN BIT(12)
3786 #define R_P0_BACKOFF_IBADC_V1 0x469C
3787 #define B_P0_BACKOFF_IBADC_V1 GENMASK(31, 26)
3788 #define B_P0_NBIIDX_NOTCH_EN_V1 BIT(12)
3789 #define R_P1_MODE 0x4718
3790 #define B_P1_MODE_SEL GENMASK(31, 30)
3791 #define R_P0_AGC_CTL 0x4730
3792 #define B_P0_AGC_EN BIT(31)
3793 #define R_PATH1_LNA_INIT 0x473C
3794 #define B_PATH1_LNA_INIT_IDX_MSK GENMASK(26, 24)
3795 #define R_PATH1_TIA_INIT 0x4748
3796 #define B_PATH1_TIA_INIT_IDX_MSK BIT(17)
3797 #define R_PATH1_BTG 0x4740
3798 #define B_PATH1_BTG_SHEN GENMASK(18, 17)
3799 #define R_PATH1_RXB_INIT 0x472C
3800 #define B_PATH1_RXB_INIT_IDX_MSK GENMASK(9, 5)
3801 #define R_PATH1_G_LNA6_OP1DB_V1 0x476C
3802 #define B_PATH1_G_LNA6_OP1DB_V1 GENMASK(31, 24)
3803 #define R_PATH1_P20_FOLLOW_BY_PAGCUGC 0x4774
3804 #define B_PATH1_P20_FOLLOW_BY_PAGCUGC_EN_MSK BIT(5)
3805 #define R_PATH1_S20_FOLLOW_BY_PAGCUGC 0x4778
3806 #define B_PATH1_S20_FOLLOW_BY_PAGCUGC_EN_MSK BIT(5)
3807 #define R_PATH1_G_TIA0_LNA6_OP1DB_V1 0x4778
3808 #define B_PATH1_G_TIA0_LNA6_OP1DB_V1 GENMASK(7, 0)
3809 #define R_PATH1_G_TIA1_LNA6_OP1DB_V1 0x4778
3810 #define B_PATH1_G_TIA1_LNA6_OP1DB_V1 GENMASK(15, 8)
3811 #define R_PATH1_BAND_SEL_V1 0x4AA4
3812 #define B_PATH1_BAND_SEL_MSK_V1 BIT(17)
3813 #define R_PATH1_BT_SHARE_V1 0x4AA4
3814 #define B_PATH1_BT_SHARE_V1 BIT(19)
3815 #define R_PATH1_BTG_PATH_V1 0x4AA4
3816 #define B_PATH1_BTG_PATH_V1 BIT(22)
3817 #define R_P1_NBIIDX 0x4770
3818 #define B_P1_NBIIDX_VAL GENMASK(11, 0)
3819 #define B_P1_NBIIDX_NOTCH_EN BIT(12)
3820 #define R_SEG0R_PD 0x481C
3821 #define B_SEG0R_PD_SPATIAL_REUSE_EN_MSK BIT(29)
3822 #define B_SEG0R_PD_LOWER_BOUND_MSK GENMASK(10, 6)
3823 #define R_2P4G_BAND 0x4970
3824 #define B_2P4G_BAND_SEL BIT(1)
3825 #define R_FC0_BW 0x4974
3826 #define B_FC0_BW_INV GENMASK(6, 0)
3827 #define B_FC0_BW_SET GENMASK(31, 30)
3828 #define B_ANT_RX_BT_SEG0 GENMASK(25, 22)
3829 #define B_ANT_RX_1RCCA_SEG1 GENMASK(21, 18)
3830 #define B_ANT_RX_1RCCA_SEG0 GENMASK(17, 14)
3831 #define R_CHBW_MOD 0x4978
3832 #define B_BT_SHARE BIT(14)
3833 #define B_CHBW_MOD_SBW GENMASK(13, 12)
3834 #define B_CHBW_MOD_PRICH GENMASK(11, 8)
3835 #define B_ANT_RX_SEG0 GENMASK(3, 0)
3836 #define R_PD_BOOST_EN 0x49E8
3837 #define B_PD_BOOST_EN BIT(7)
3838 #define R_P1_BACKOFF_IBADC_V1 0x49F0
3839 #define B_P1_BACKOFF_IBADC_V1 GENMASK(31, 26)
3840 #define R_BK_FC0_INV_V1 0x4A1C
3841 #define B_BK_FC0_INV_MSK_V1 GENMASK(18, 0)
3842 #define R_CCK_FC0_INV_V1 0x4A20
3843 #define B_CCK_FC0_INV_MSK_V1 GENMASK(18, 0)
3844 #define R_P1_AGC_CTL 0x4A9C
3845 #define B_P1_AGC_EN BIT(31)
3846 #define R_PATH0_RXBB_V1 0x4AD4
3847 #define B_PATH0_RXBB_MSK_V1 GENMASK(31, 0)
3848 #define R_PATH1_RXBB_V1 0x4AE0
3849 #define B_PATH1_RXBB_MSK_V1 GENMASK(31, 0)
3850 #define R_PATH0_BT_BACKOFF_V1 0x4AE4
3851 #define B_PATH0_BT_BACKOFF_V1 GENMASK(23, 0)
3852 #define R_PATH1_BT_BACKOFF_V1 0x4AEC
3853 #define B_PATH1_BT_BACKOFF_V1 GENMASK(23, 0)
3854 #define R_PATH0_FRC_FIR_TYPE_V1 0x4C00
3855 #define B_PATH0_FRC_FIR_TYPE_MSK_V1 GENMASK(1, 0)
3856 #define R_PATH0_NOTCH 0x4C14
3857 #define B_PATH0_NOTCH_EN BIT(12)
3858 #define B_PATH0_NOTCH_VAL GENMASK(11, 0)
3859 #define R_PATH0_NOTCH2 0x4C20
3860 #define B_PATH0_NOTCH2_EN BIT(12)
3861 #define B_PATH0_NOTCH2_VAL GENMASK(11, 0)
3862 #define R_PATH0_5MDET 0x4C4C
3863 #define B_PATH0_5MDET_EN BIT(12)
3864 #define B_PATH0_5MDET_SB2 BIT(8)
3865 #define B_PATH0_5MDET_SB0 BIT(6)
3866 #define B_PATH0_5MDET_TH GENMASK(5, 0)
3867 #define R_PATH1_FRC_FIR_TYPE_V1 0x4CC4
3868 #define B_PATH1_FRC_FIR_TYPE_MSK_V1 GENMASK(1, 0)
3869 #define R_PATH1_NOTCH 0x4CD8
3870 #define B_PATH1_NOTCH_EN BIT(12)
3871 #define B_PATH1_NOTCH_VAL GENMASK(11, 0)
3872 #define R_PATH1_NOTCH2 0x4CE4
3873 #define B_PATH1_NOTCH2_EN BIT(12)
3874 #define B_PATH1_NOTCH2_VAL GENMASK(11, 0)
3875 #define R_PATH1_5MDET 0x4D10
3876 #define B_PATH1_5MDET_EN BIT(12)
3877 #define B_PATH1_5MDET_SB2 BIT(8)
3878 #define B_PATH1_5MDET_SB0 BIT(6)
3879 #define B_PATH1_5MDET_TH GENMASK(5, 0)
3880 #define R_RPL_BIAS_COMP 0x4DF0
3881 #define B_RPL_BIAS_COMP_MASK GENMASK(7, 0)
3882 #define R_RPL_PATHAB 0x4E0C
3883 #define B_RPL_PATHB_MASK GENMASK(23, 16)
3884 #define B_RPL_PATHA_MASK GENMASK(15, 8)
3885 #define R_RSSI_M_PATHAB 0x4E2C
3886 #define B_RSSI_M_PATHB_MASK GENMASK(15, 8)
3887 #define B_RSSI_M_PATHA_MASK GENMASK(7, 0)
3888 #define R_FC0_V1 0x4E30
3889 #define B_FC0_MSK_V1 GENMASK(12, 0)
3890 #define R_RX_BW40_2XFFT_EN_V1 0x4E30
3891 #define B_RX_BW40_2XFFT_EN_MSK_V1 BIT(26)
3892 #define R_DCFO_COMP_S0_V1 0x4A40
3893 #define B_DCFO_COMP_S0_V1_MSK GENMASK(13, 0)
3894 #define R_BMODE_PDTH_V1 0x4B64
3895 #define B_BMODE_PDTH_LOWER_BOUND_MSK_V1 GENMASK(31, 24)
3896 #define R_BMODE_PDTH_EN_V1 0x4B74
3897 #define B_BMODE_PDTH_LIMIT_EN_MSK_V1 BIT(30)
3898 #define R_CFO_COMP_SEG1_L 0x5384
3899 #define R_CFO_COMP_SEG1_H 0x5388
3900 #define R_CFO_COMP_SEG1_CTRL 0x538C
3901 #define B_CFO_COMP_VALID_BIT BIT(29)
3902 #define B_CFO_COMP_WEIGHT_MSK GENMASK(27, 24)
3903 #define B_CFO_COMP_VAL_MSK GENMASK(11, 0)
3904 #define R_UPD_CLK 0x5670
3905 #define B_DAC_VAL BIT(31)
3906 #define B_ACK_VAL GENMASK(30, 29)
3907 #define B_DPD_DIS BIT(14)
3908 #define B_DPD_GDIS BIT(13)
3909 #define B_IQK_RFC_ON BIT(1)
3910 #define R_TXPWRB 0x56CC
3911 #define B_TXPWRB_ON BIT(28)
3912 #define B_TXPWRB_VAL GENMASK(27, 19)
3913 #define R_DPD_OFT_EN 0x5800
3914 #define B_DPD_OFT_EN BIT(28)
3915 #define R_DPD_OFT_ADDR 0x5804
3916 #define B_DPD_OFT_ADDR GENMASK(31, 27)
3917 #define R_TXPWRB_H 0x580c
3918 #define B_TXPWRB_RDY BIT(15)
3919 #define R_P0_TMETER 0x5810
3920 #define B_P0_TMETER GENMASK(15, 10)
3921 #define B_P0_TMETER_DIS BIT(16)
3922 #define B_P0_TMETER_TRK BIT(24)
3923 #define R_P0_TSSI_TRK 0x5818
3924 #define B_P0_TSSI_TRK_EN BIT(30)
3925 #define B_P0_TSSI_OFT_EN BIT(28)
3926 #define B_P0_TSSI_OFT GENMASK(7, 0)
3927 #define R_P0_TSSI_AVG 0x5820
3928 #define B_P0_TSSI_AVG GENMASK(15, 12)
3929 #define R_P0_RFCTM 0x5864
3930 #define B_P0_RFCTM_VAL GENMASK(25, 20)
3931 #define R_P0_RFCTM_RDY BIT(26)
3932 #define R_P0_TRSW 0x5868
3933 #define B_P0_TRSW_B BIT(0)
3934 #define B_P0_TRSW_A BIT(1)
3935 #define B_P0_TRSW_X BIT(2)
3936 #define B_P0_TRSW_SO_A2 GENMASK(7, 5)
3937 #define R_P0_RFM 0x5894
3938 #define B_P0_RFM_DIS_WL BIT(7)
3939 #define B_P0_RFM_TX_OPT BIT(6)
3940 #define B_P0_RFM_BT_EN BIT(5)
3941 #define B_P0_RFM_OUT GENMASK(4, 0)
3942 #define R_P0_TXDPD 0x58D4
3943 #define B_P0_TXDPD GENMASK(31, 28)
3944 #define R_P0_TXPW_RSTB 0x58DC
3945 #define B_P0_TXPW_RSTB_MANON BIT(30)
3946 #define B_P0_TXPW_RSTB_TSSI BIT(31)
3947 #define R_P0_TSSI_MV_AVG 0x58E4
3948 #define B_P0_TSSI_MV_AVG GENMASK(13, 11)
3949 #define R_TXGAIN_SCALE 0x58F0
3950 #define B_TXGAIN_SCALE_EN BIT(19)
3951 #define B_TXGAIN_SCALE_OFT GENMASK(31, 24)
3952 #define R_P0_TSSI_BASE 0x5C00
3953 #define R_S0_DACKI 0x5E00
3954 #define B_S0_DACKI_AR GENMASK(31, 28)
3955 #define B_S0_DACKI_EN BIT(3)
3956 #define R_S0_DACKI2 0x5E30
3957 #define B_S0_DACKI2_K GENMASK(21, 12)
3958 #define R_S0_DACKI7 0x5E44
3959 #define B_S0_DACKI7_K GENMASK(15, 8)
3960 #define R_S0_DACKI8 0x5E48
3961 #define B_S0_DACKI8_K GENMASK(15, 8)
3962 #define R_S0_DACKQ 0x5E50
3963 #define B_S0_DACKQ_AR GENMASK(31, 28)
3964 #define B_S0_DACKQ_EN BIT(3)
3965 #define R_S0_DACKQ2 0x5E80
3966 #define B_S0_DACKQ2_K GENMASK(21, 12)
3967 #define R_S0_DACKQ7 0x5E94
3968 #define B_S0_DACKQ7_K GENMASK(15, 8)
3969 #define R_S0_DACKQ8 0x5E98
3970 #define B_S0_DACKQ8_K GENMASK(15, 8)
3971 #define R_RPL_BIAS_COMP1 0x6DF0
3972 #define B_RPL_BIAS_COMP1_MASK GENMASK(7, 0)
3973 #define R_P1_TMETER 0x7810
3974 #define B_P1_TMETER GENMASK(15, 10)
3975 #define B_P1_TMETER_DIS BIT(16)
3976 #define B_P1_TMETER_TRK BIT(24)
3977 #define R_P1_TSSI_TRK 0x7818
3978 #define B_P1_TSSI_TRK_EN BIT(30)
3979 #define B_P1_TSSI_OFT_EN BIT(28)
3980 #define B_P1_TSSI_OFT GENMASK(7, 0)
3981 #define R_P1_TSSI_AVG 0x7820
3982 #define B_P1_TSSI_AVG GENMASK(15, 12)
3983 #define R_P1_RFCTM 0x7864
3984 #define R_P1_RFCTM_RDY BIT(26)
3985 #define B_P1_RFCTM_VAL GENMASK(25, 20)
3986 #define R_P1_TXPW_RSTB 0x78DC
3987 #define B_P1_TXPW_RSTB_MANON BIT(30)
3988 #define B_P1_TXPW_RSTB_TSSI BIT(31)
3989 #define R_P1_TSSI_MV_AVG 0x78E4
3990 #define B_P1_TSSI_MV_AVG GENMASK(13, 11)
3991 #define R_TSSI_THOF 0x7C00
3992 #define R_S1_DACKI 0x7E00
3993 #define B_S1_DACKI_AR GENMASK(31, 28)
3994 #define B_S1_DACKI_EN BIT(3)
3995 #define R_S1_DACKI2 0x7E30
3996 #define B_S1_DACKI2_K GENMASK(21, 12)
3997 #define R_S1_DACKI7 0x7E44
3998 #define B_S1_DACKI_K GENMASK(15, 8)
3999 #define R_S1_DACKI8 0x7E48
4000 #define B_S1_DACKI8_K GENMASK(15, 8)
4001 #define R_S1_DACKQ 0x7E50
4002 #define B_S1_DACKQ_AR GENMASK(31, 28)
4003 #define B_S1_DACKQ_EN BIT(3)
4004 #define R_S1_DACKQ2 0x7E80
4005 #define B_S1_DACKQ2_K GENMASK(21, 12)
4006 #define R_S1_DACKQ7 0x7E94
4007 #define B_S1_DACKQ7_K GENMASK(15, 8)
4008 #define R_S1_DACKQ8 0x7E98
4009 #define B_S1_DACKQ8_K GENMASK(15, 8)
4010 #define R_NCTL_CFG 0x8000
4011 #define B_NCTL_CFG_SPAGE GENMASK(2, 1)
4012 #define R_NCTL_RPT 0x8008
4013 #define B_NCTL_RPT_FLG BIT(26)
4014 #define R_NCTL_N1 0x8010
4015 #define B_NCTL_N1_CIP GENMASK(7, 0)
4016 #define R_NCTL_N2 0x8014
4017 #define R_IQK_COM 0x8018
4018 #define R_IQK_DIF 0x801C
4019 #define B_IQK_DIF_TRX GENMASK(1, 0)
4020 #define R_IQK_DIF1 0x8020
4021 #define B_IQK_DIF1_TXPI GENMASK(19, 0)
4022 #define R_IQK_DIF2 0x8024
4023 #define B_IQK_DIF2_RXPI GENMASK(19, 0)
4024 #define R_IQK_DIF4 0x802C
4025 #define B_IQK_DIF4_RXT GENMASK(27, 16)
4026 #define B_IQK_DIF4_TXT GENMASK(11, 0)
4027 #define IQK_DF4_TXT_8_25MHZ 0x021
4028 #define R_IQK_CFG 0x8034
4029 #define B_IQK_CFG_SET GENMASK(5, 4)
4030 #define R_TPG_SEL 0x8068
4031 #define R_TPG_MOD 0x806C
4032 #define B_TPG_MOD_F GENMASK(2, 1)
4033 #define R_MDPK_SYNC 0x8070
4034 #define B_MDPK_SYNC_SEL BIT(31)
4035 #define B_MDPK_SYNC_MAN GENMASK(31, 28)
4036 #define R_MDPK_RX_DCK 0x8074
4037 #define B_MDPK_RX_DCK_EN BIT(31)
4038 #define R_KIP_MOD 0x8078
4039 #define B_KIP_MOD GENMASK(19, 0)
4040 #define R_NCTL_RW 0x8080
4041 #define R_KIP_SYSCFG 0x8088
4042 #define R_KIP_CLK 0x808C
4043 #define R_DPK_IDL 0x809C
4044 #define B_DPK_IDL BIT(8)
4045 #define R_LDL_NORM 0x80A0
4046 #define B_LDL_NORM_MA BIT(16)
4047 #define B_LDL_NORM_PN GENMASK(12, 8)
4048 #define B_LDL_NORM_OP GENMASK(1, 0)
4049 #define R_DPK_CTL 0x80B0
4050 #define B_DPK_CTL_EN BIT(28)
4051 #define R_DPK_CFG 0x80B8
4052 #define B_DPK_CFG_IDX GENMASK(14, 12)
4053 #define R_DPK_CFG2 0x80BC
4054 #define B_DPK_CFG2_ST BIT(14)
4055 #define R_DPK_CFG3 0x80C0
4056 #define R_KPATH_CFG 0x80D0
4057 #define B_KPATH_CFG_ED GENMASK(21, 20)
4058 #define R_KIP_RPT1 0x80D4
4059 #define B_KIP_RPT1_SEL GENMASK(21, 16)
4060 #define R_SRAM_IQRX 0x80D8
4061 #define R_GAPK 0x80E0
4062 #define B_GAPK_ADR BIT(0)
4063 #define R_SRAM_IQRX2 0x80E8
4064 #define R_DPK_MPA 0x80EC
4065 #define B_DPK_MPA_T0 BIT(10)
4066 #define B_DPK_MPA_T1 BIT(9)
4067 #define B_DPK_MPA_T2 BIT(8)
4068 #define R_DPK_WR 0x80F4
4069 #define B_DPK_WR_ST BIT(29)
4070 #define R_DPK_TRK 0x80f0
4071 #define B_DPK_TRK_DIS BIT(31)
4072 #define R_RPT_COM 0x80FC
4073 #define B_PRT_COM_SYNERR BIT(30)
4074 #define B_PRT_COM_DCI GENMASK(27, 16)
4075 #define B_PRT_COM_CORV GENMASK(15, 8)
4076 #define B_PRT_COM_DCQ GENMASK(11, 0)
4077 #define B_PRT_COM_RXOV BIT(8)
4078 #define B_PRT_COM_GL GENMASK(7, 4)
4079 #define B_PRT_COM_CORI GENMASK(7, 0)
4080 #define B_PRT_COM_RXBB GENMASK(5, 0)
4081 #define B_PRT_COM_DONE BIT(0)
4082 #define R_COEF_SEL 0x8104
4083 #define B_COEF_SEL_IQC BIT(0)
4084 #define B_COEF_SEL_MDPD BIT(8)
4085 #define R_CFIR_SYS 0x8120
4086 #define R_IQK_RES 0x8124
4087 #define B_IQK_RES_TXCFIR GENMASK(11, 8)
4088 #define B_IQK_RES_RXCFIR GENMASK(3, 0)
4089 #define R_TXIQC 0x8138
4090 #define R_RXIQC 0x813c
4091 #define B_RXIQC_BYPASS BIT(0)
4092 #define B_RXIQC_BYPASS2 BIT(2)
4093 #define B_RXIQC_NEWP GENMASK(19, 8)
4094 #define B_RXIQC_NEWX GENMASK(31, 20)
4095 #define R_KIP 0x8140
4096 #define B_KIP_DBCC BIT(0)
4097 #define B_KIP_RFGAIN BIT(8)
4098 #define R_RFGAIN 0x8144
4099 #define B_RFGAIN_PAD GENMASK(4, 0)
4100 #define B_RFGAIN_TXBB GENMASK(12, 8)
4101 #define R_RFGAIN_BND 0x8148
4102 #define B_RFGAIN_BND GENMASK(4, 0)
4103 #define R_CFIR_MAP 0x8150
4104 #define R_CFIR_LUT 0x8154
4105 #define B_CFIR_LUT_SEL BIT(8)
4106 #define B_CFIR_LUT_SET BIT(4)
4107 #define B_CFIR_LUT_G3 BIT(3)
4108 #define B_CFIR_LUT_G2 BIT(2)
4109 #define B_CFIR_LUT_GP_V1 GENMASK(2, 0)
4110 #define B_CFIR_LUT_GP GENMASK(1, 0)
4111 #define R_DPK_GN 0x819C
4112 #define B_DPK_GN_EN GENMASK(17, 16)
4113 #define B_DPK_GN_AG GENMASK(9, 0)
4114 #define R_DPD_V1 0x81a0
4115 #define B_DPD_LBK BIT(7)
4116 #define R_DPD_CH0 0x81AC
4117 #define R_DPD_BND 0x81B4
4118 #define R_DPD_CH0A 0x81BC
4119 #define B_DPD_MEN GENMASK(31, 28)
4120 #define B_DPD_ORDER GENMASK(26, 24)
4121 #define B_DPD_SEL GENMASK(13, 8)
4122 #define R_TXAGC_RFK 0x81C4
4123 #define B_TXAGC_RFK_CH0 GENMASK(5, 0)
4124 #define R_DPD_COM 0x81C8
4125 #define R_KIP_IQP 0x81CC
4126 #define B_KIP_IQP_SW GENMASK(13, 12)
4127 #define B_KIP_IQP_IQSW GENMASK(5, 0)
4128 #define R_KIP_RPT 0x81D4
4129 #define B_KIP_RPT_SEL GENMASK(21, 16)
4130 #define R_W_COEF 0x81D8
4131 #define R_LOAD_COEF 0x81DC
4132 #define B_LOAD_COEF_MDPD BIT(16)
4133 #define B_LOAD_COEF_CFIR GENMASK(1, 0)
4134 #define B_LOAD_COEF_DI BIT(1)
4135 #define B_LOAD_COEF_AUTO BIT(0)
4136 #define R_DPK_GL 0x81F0
4137 #define B_DPK_GL_A0 GENMASK(31, 28)
4138 #define B_DPK_GL_A1 GENMASK(17, 0)
4139 #define R_RPT_PER 0x81FC
4140 #define B_RPT_PER_TSSI GENMASK(28, 16)
4141 #define B_RPT_PER_OF GENMASK(15, 8)
4142 #define B_RPT_PER_TH GENMASK(5, 0)
4143 #define R_RXCFIR_P0C0 0x8D40
4144 #define R_RXCFIR_P0C1 0x8D84
4145 #define R_RXCFIR_P0C2 0x8DC8
4146 #define R_RXCFIR_P0C3 0x8E0C
4147 #define R_TXCFIR_P0C0 0x8F50
4148 #define R_TXCFIR_P0C1 0x8F84
4149 #define R_TXCFIR_P0C2 0x8FB8
4150 #define R_TXCFIR_P0C3 0x8FEC
4151 #define R_RXCFIR_P1C0 0x9140
4152 #define R_RXCFIR_P1C1 0x9184
4153 #define R_RXCFIR_P1C2 0x91C8
4154 #define R_RXCFIR_P1C3 0x920C
4155 #define R_TXCFIR_P1C0 0x9350
4156 #define R_TXCFIR_P1C1 0x9384
4157 #define R_TXCFIR_P1C2 0x93B8
4158 #define R_TXCFIR_P1C3 0x93EC
4159 #define R_IQKINF 0x9FE0
4160 #define B_IQKINF_VER GENMASK(31, 24)
4161 #define B_IQKINF_FAIL_RXGRP GENMASK(23, 16)
4162 #define B_IQKINF_FAIL_TXGRP GENMASK(15, 8)
4163 #define B_IQKINF_FAIL GENMASK(3, 0)
4164 #define B_IQKINF_F_RX BIT(3)
4165 #define B_IQKINF_FTX BIT(2)
4166 #define B_IQKINF_FFIN BIT(1)
4167 #define B_IQKINF_FCOR BIT(0)
4168 #define R_IQKCH 0x9FE4
4169 #define B_IQKCH_CH GENMASK(15, 8)
4170 #define B_IQKCH_BW GENMASK(7, 4)
4171 #define B_IQKCH_BAND GENMASK(3, 0)
4172 #define R_IQKINF2 0x9FE8
4173 #define B_IQKINF2_FCNT GENMASK(23, 16)
4174 #define B_IQKINF2_KCNT GENMASK(15, 8)
4175 #define B_IQKINF2_NCTLV GENMASK(7, 0)
4176 #define R_DCOF0 0xC000
4177 #define B_DCOF0_V GENMASK(4, 1)
4178 #define R_DCOF1 0xC004
4179 #define B_DCOF1_S BIT(0)
4180 #define R_DCOF8 0xC020
4181 #define B_DCOF8_V GENMASK(4, 1)
4182 #define R_DACK_S0P0 0xC040
4183 #define B_DACK_S0P0_OK BIT(31)
4184 #define R_DACK_BIAS00 0xc048
4185 #define B_DACK_BIAS00 GENMASK(11, 2)
4186 #define R_DACK_S0P2 0xC05C
4187 #define B_DACK_S0M0 GENMASK(31, 24)
4188 #define B_DACK_S0P2_OK BIT(2)
4189 #define R_DACK_DADCK00 0xC060
4190 #define B_DACK_DADCK00 GENMASK(31, 24)
4191 #define R_DACK_S0P1 0xC064
4192 #define B_DACK_S0P1_OK BIT(31)
4193 #define R_DACK_BIAS01 0xC06C
4194 #define B_DACK_BIAS01 GENMASK(11, 2)
4195 #define R_DACK_S0P3 0xC080
4196 #define B_DACK_S0M1 GENMASK(31, 24)
4197 #define B_DACK_S0P3_OK BIT(2)
4198 #define R_DACK_DADCK01 0xC084
4199 #define B_DACK_DADCK01 GENMASK(31, 24)
4200 #define R_DRCK 0xC0C4
4201 #define B_DRCK_IDLE BIT(9)
4202 #define B_DRCK_EN BIT(6)
4203 #define B_DRCK_VAL GENMASK(4, 0)
4204 #define R_DRCK_RES 0xC0C8
4205 #define B_DRCK_RES GENMASK(19, 15)
4206 #define B_DRCK_POL BIT(3)
4207 #define R_PATH0_SAMPL_DLY_T_V1 0xC0D4
4208 #define B_PATH0_SAMPL_DLY_T_MSK_V1 GENMASK(27, 26)
4209 #define R_P0_CFCH_BW0 0xC0D4
4210 #define B_P0_CFCH_BW0 GENMASK(27, 26)
4211 #define R_P0_CFCH_BW1 0xC0D8
4212 #define B_P0_CFCH_BW1 GENMASK(8, 5)
4213 #define R_ADDCK0 0xC0F4
4214 #define B_ADDCK0 GENMASK(9, 8)
4215 #define B_ADDCK0_EN BIT(4)
4216 #define B_ADDCK0_RST BIT(2)
4217 #define R_ADDCK0_RL 0xC0F8
4218 #define B_ADDCK0_RLS GENMASK(29, 28)
4219 #define B_ADDCK0_RL1 GENMASK(27, 18)
4220 #define B_ADDCK0_RL0 GENMASK(17, 8)
4221 #define R_ADDCKR0 0xC0FC
4222 #define B_ADDCKR0_A0 GENMASK(19, 10)
4223 #define B_ADDCKR0_A1 GENMASK(9, 0)
4224 #define R_DACK10 0xC100
4225 #define B_DACK10 GENMASK(4, 1)
4226 #define R_DACK1_K 0xc104
4227 #define B_DACK1_EN BIT(0)
4228 #define R_DACK11 0xC120
4229 #define B_DACK11 GENMASK(4, 1)
4230 #define R_DACK_S1P0 0xC140
4231 #define B_DACK_S1P0_OK BIT(31)
4232 #define R_DACK_BIAS10 0xC148
4233 #define B_DACK_BIAS10 GENMASK(11, 2)
4234 #define R_DACK10S 0xC15C
4235 #define B_DACK10S GENMASK(31, 24)
4236 #define R_DACK_S1P2 0xC15C
4237 #define B_DACK_S1P2_OK BIT(2)
4238 #define R_DACK_DADCK10 0xC160
4239 #define B_DACK_DADCK10 GENMASK(31, 24)
4240 #define R_DACK_S1P1 0xC164
4241 #define B_DACK_S1P1_OK BIT(31)
4242 #define R_DACK_BIAS11 0xC16C
4243 #define B_DACK_BIAS11 GENMASK(11, 2)
4244 #define R_DACK11S 0xC180
4245 #define B_DACK11S GENMASK(31, 24)
4246 #define R_DACK_S1P3 0xC180
4247 #define B_DACK_S1P3_OK BIT(2)
4248 #define R_DACK_DADCK11 0xC184
4249 #define B_DACK_DADCK11 GENMASK(31, 24)
4250 #define R_PATH1_SAMPL_DLY_T_V1 0xC1D4
4251 #define B_PATH1_SAMPL_DLY_T_MSK_V1 GENMASK(27, 26)
4252 #define R_PATH0_BW_SEL_V1 0xC0D8
4253 #define B_PATH0_BW_SEL_MSK_V1 GENMASK(8, 5)
4254 #define R_PATH1_BW_SEL_V1 0xC1D8
4255 #define B_PATH1_BW_SEL_MSK_V1 GENMASK(8, 5)
4256 #define R_ADDCK1 0xC1F4
4257 #define B_ADDCK1 GENMASK(9, 8)
4258 #define B_ADDCK1_EN BIT(4)
4259 #define B_ADDCK1_RST BIT(2)
4260 #define R_ADDCK1_RL 0xC1F8
4261 #define B_ADDCK1_RLS GENMASK(29, 28)
4262 #define B_ADDCK1_RL1 GENMASK(27, 18)
4263 #define B_ADDCK1_RL0 GENMASK(17, 8)
4264 #define R_ADDCKR1 0xC1fC
4265 #define B_ADDCKR1_A0 GENMASK(19, 10)
4266 #define B_ADDCKR1_A1 GENMASK(9, 0)
4267 
4268 /* WiFi CPU local domain */
4269 #define R_AX_WDT_CTRL 0x0040
4270 #define B_AX_WDT_EN BIT(31)
4271 #define B_AX_WDT_OPT_RESET_PLATFORM_EN BIT(29)
4272 #define B_AX_IO_HANG_IMR BIT(27)
4273 #define B_AX_IO_HANG_CMAC_RDATA_EN BIT(26)
4274 #define B_AX_IO_HANG_DMAC_EN BIT(25)
4275 #define B_AX_WDT_CLR BIT(16)
4276 #define B_AX_WDT_COUNT_MASK GENMASK(15, 0)
4277 #define WDT_CTRL_ALL_DIS 0
4278 
4279 #define R_AX_WDT_STATUS 0x0044
4280 #define B_AX_FS_WDT_INT BIT(8)
4281 #define B_AX_FS_WDT_INT_MSK BIT(0)
4282 
4283 #endif
4284