18e93258fSBjoern A. Zeeb // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 28e93258fSBjoern A. Zeeb /* Copyright(c) 2019-2020 Realtek Corporation 38e93258fSBjoern A. Zeeb */ 48e93258fSBjoern A. Zeeb 58e93258fSBjoern A. Zeeb #if defined(__FreeBSD__) 68e93258fSBjoern A. Zeeb #define LINUXKPI_PARAM_PREFIX rtw89_debug_ 78e93258fSBjoern A. Zeeb #endif 88e93258fSBjoern A. Zeeb 98e93258fSBjoern A. Zeeb #include <linux/vmalloc.h> 108e93258fSBjoern A. Zeeb 118e93258fSBjoern A. Zeeb #include "coex.h" 128e93258fSBjoern A. Zeeb #include "debug.h" 138e93258fSBjoern A. Zeeb #include "fw.h" 148e93258fSBjoern A. Zeeb #include "mac.h" 15e2340276SBjoern A. Zeeb #include "pci.h" 168e93258fSBjoern A. Zeeb #include "ps.h" 178e93258fSBjoern A. Zeeb #include "reg.h" 188e93258fSBjoern A. Zeeb #include "sar.h" 198e93258fSBjoern A. Zeeb #if defined(__FreeBSD__) 208e93258fSBjoern A. Zeeb #ifdef CONFIG_RTW89_DEBUGFS 218e93258fSBjoern A. Zeeb #include <linux/debugfs.h> 228e93258fSBjoern A. Zeeb #endif 238e93258fSBjoern A. Zeeb #endif 248e93258fSBjoern A. Zeeb 258e93258fSBjoern A. Zeeb #ifdef CONFIG_RTW89_DEBUGMSG 268e93258fSBjoern A. Zeeb unsigned int rtw89_debug_mask; 278e93258fSBjoern A. Zeeb EXPORT_SYMBOL(rtw89_debug_mask); 288e93258fSBjoern A. Zeeb module_param_named(debug_mask, rtw89_debug_mask, uint, 0644); 298e93258fSBjoern A. Zeeb MODULE_PARM_DESC(debug_mask, "Debugging mask"); 308e93258fSBjoern A. Zeeb #endif 318e93258fSBjoern A. Zeeb 328e93258fSBjoern A. Zeeb #ifdef CONFIG_RTW89_DEBUGFS 338e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv { 348e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev; 358e93258fSBjoern A. Zeeb int (*cb_read)(struct seq_file *m, void *v); 368e93258fSBjoern A. Zeeb ssize_t (*cb_write)(struct file *filp, const char __user *buffer, 378e93258fSBjoern A. Zeeb size_t count, loff_t *loff); 388e93258fSBjoern A. Zeeb union { 398e93258fSBjoern A. Zeeb u32 cb_data; 408e93258fSBjoern A. Zeeb struct { 418e93258fSBjoern A. Zeeb u32 addr; 42e2340276SBjoern A. Zeeb u32 len; 438e93258fSBjoern A. Zeeb } read_reg; 448e93258fSBjoern A. Zeeb struct { 458e93258fSBjoern A. Zeeb u32 addr; 468e93258fSBjoern A. Zeeb u32 mask; 478e93258fSBjoern A. Zeeb u8 path; 488e93258fSBjoern A. Zeeb } read_rf; 498e93258fSBjoern A. Zeeb struct { 508e93258fSBjoern A. Zeeb u8 ss_dbg:1; 518e93258fSBjoern A. Zeeb u8 dle_dbg:1; 528e93258fSBjoern A. Zeeb u8 dmac_dbg:1; 538e93258fSBjoern A. Zeeb u8 cmac_dbg:1; 548e93258fSBjoern A. Zeeb u8 dbg_port:1; 558e93258fSBjoern A. Zeeb } dbgpkg_en; 568e93258fSBjoern A. Zeeb struct { 578e93258fSBjoern A. Zeeb u32 start; 588e93258fSBjoern A. Zeeb u32 len; 598e93258fSBjoern A. Zeeb u8 sel; 608e93258fSBjoern A. Zeeb } mac_mem; 618e93258fSBjoern A. Zeeb }; 628e93258fSBjoern A. Zeeb }; 638e93258fSBjoern A. Zeeb 64e2340276SBjoern A. Zeeb static const u16 rtw89_rate_info_bw_to_mhz_map[] = { 65e2340276SBjoern A. Zeeb [RATE_INFO_BW_20] = 20, 66e2340276SBjoern A. Zeeb [RATE_INFO_BW_40] = 40, 67e2340276SBjoern A. Zeeb [RATE_INFO_BW_80] = 80, 68e2340276SBjoern A. Zeeb [RATE_INFO_BW_160] = 160, 69e2340276SBjoern A. Zeeb [RATE_INFO_BW_320] = 320, 70e2340276SBjoern A. Zeeb }; 71e2340276SBjoern A. Zeeb 72e2340276SBjoern A. Zeeb static u16 rtw89_rate_info_bw_to_mhz(enum rate_info_bw bw) 73e2340276SBjoern A. Zeeb { 74e2340276SBjoern A. Zeeb if (bw < ARRAY_SIZE(rtw89_rate_info_bw_to_mhz_map)) 75e2340276SBjoern A. Zeeb return rtw89_rate_info_bw_to_mhz_map[bw]; 76e2340276SBjoern A. Zeeb 77e2340276SBjoern A. Zeeb return 0; 78e2340276SBjoern A. Zeeb } 79e2340276SBjoern A. Zeeb 808e93258fSBjoern A. Zeeb static int rtw89_debugfs_single_show(struct seq_file *m, void *v) 818e93258fSBjoern A. Zeeb { 828e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 838e93258fSBjoern A. Zeeb 848e93258fSBjoern A. Zeeb return debugfs_priv->cb_read(m, v); 858e93258fSBjoern A. Zeeb } 868e93258fSBjoern A. Zeeb 878e93258fSBjoern A. Zeeb static ssize_t rtw89_debugfs_single_write(struct file *filp, 888e93258fSBjoern A. Zeeb const char __user *buffer, 898e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 908e93258fSBjoern A. Zeeb { 918e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = filp->private_data; 928e93258fSBjoern A. Zeeb 938e93258fSBjoern A. Zeeb return debugfs_priv->cb_write(filp, buffer, count, loff); 948e93258fSBjoern A. Zeeb } 958e93258fSBjoern A. Zeeb 968e93258fSBjoern A. Zeeb static ssize_t rtw89_debugfs_seq_file_write(struct file *filp, 978e93258fSBjoern A. Zeeb const char __user *buffer, 988e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 998e93258fSBjoern A. Zeeb { 1008e93258fSBjoern A. Zeeb struct seq_file *seqpriv = (struct seq_file *)filp->private_data; 1018e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = seqpriv->private; 1028e93258fSBjoern A. Zeeb 1038e93258fSBjoern A. Zeeb return debugfs_priv->cb_write(filp, buffer, count, loff); 1048e93258fSBjoern A. Zeeb } 1058e93258fSBjoern A. Zeeb 1068e93258fSBjoern A. Zeeb static int rtw89_debugfs_single_open(struct inode *inode, struct file *filp) 1078e93258fSBjoern A. Zeeb { 1088e93258fSBjoern A. Zeeb return single_open(filp, rtw89_debugfs_single_show, inode->i_private); 1098e93258fSBjoern A. Zeeb } 1108e93258fSBjoern A. Zeeb 1118e93258fSBjoern A. Zeeb static int rtw89_debugfs_close(struct inode *inode, struct file *filp) 1128e93258fSBjoern A. Zeeb { 1138e93258fSBjoern A. Zeeb return 0; 1148e93258fSBjoern A. Zeeb } 1158e93258fSBjoern A. Zeeb 1168e93258fSBjoern A. Zeeb static const struct file_operations file_ops_single_r = { 1178e93258fSBjoern A. Zeeb .owner = THIS_MODULE, 1188e93258fSBjoern A. Zeeb .open = rtw89_debugfs_single_open, 1198e93258fSBjoern A. Zeeb .read = seq_read, 1208e93258fSBjoern A. Zeeb .llseek = seq_lseek, 1218e93258fSBjoern A. Zeeb .release = single_release, 1228e93258fSBjoern A. Zeeb }; 1238e93258fSBjoern A. Zeeb 1248e93258fSBjoern A. Zeeb static const struct file_operations file_ops_common_rw = { 1258e93258fSBjoern A. Zeeb .owner = THIS_MODULE, 1268e93258fSBjoern A. Zeeb .open = rtw89_debugfs_single_open, 1278e93258fSBjoern A. Zeeb .release = single_release, 1288e93258fSBjoern A. Zeeb .read = seq_read, 1298e93258fSBjoern A. Zeeb .llseek = seq_lseek, 1308e93258fSBjoern A. Zeeb .write = rtw89_debugfs_seq_file_write, 1318e93258fSBjoern A. Zeeb }; 1328e93258fSBjoern A. Zeeb 1338e93258fSBjoern A. Zeeb static const struct file_operations file_ops_single_w = { 1348e93258fSBjoern A. Zeeb .owner = THIS_MODULE, 1358e93258fSBjoern A. Zeeb .write = rtw89_debugfs_single_write, 1368e93258fSBjoern A. Zeeb .open = simple_open, 1378e93258fSBjoern A. Zeeb .release = rtw89_debugfs_close, 1388e93258fSBjoern A. Zeeb }; 1398e93258fSBjoern A. Zeeb 1408e93258fSBjoern A. Zeeb static ssize_t 1418e93258fSBjoern A. Zeeb rtw89_debug_priv_read_reg_select(struct file *filp, 1428e93258fSBjoern A. Zeeb const char __user *user_buf, 1438e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 1448e93258fSBjoern A. Zeeb { 1458e93258fSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)filp->private_data; 1468e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 1478e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 1488e93258fSBjoern A. Zeeb char buf[32]; 1498e93258fSBjoern A. Zeeb size_t buf_size; 1508e93258fSBjoern A. Zeeb u32 addr, len; 1518e93258fSBjoern A. Zeeb int num; 1528e93258fSBjoern A. Zeeb 1538e93258fSBjoern A. Zeeb buf_size = min(count, sizeof(buf) - 1); 1548e93258fSBjoern A. Zeeb if (copy_from_user(buf, user_buf, buf_size)) 1558e93258fSBjoern A. Zeeb return -EFAULT; 1568e93258fSBjoern A. Zeeb 1578e93258fSBjoern A. Zeeb buf[buf_size] = '\0'; 1588e93258fSBjoern A. Zeeb num = sscanf(buf, "%x %x", &addr, &len); 1598e93258fSBjoern A. Zeeb if (num != 2) { 1608e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "invalid format: <addr> <len>\n"); 1618e93258fSBjoern A. Zeeb return -EINVAL; 1628e93258fSBjoern A. Zeeb } 1638e93258fSBjoern A. Zeeb 1648e93258fSBjoern A. Zeeb debugfs_priv->read_reg.addr = addr; 1658e93258fSBjoern A. Zeeb debugfs_priv->read_reg.len = len; 1668e93258fSBjoern A. Zeeb 1678e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "select read %d bytes from 0x%08x\n", len, addr); 1688e93258fSBjoern A. Zeeb 1698e93258fSBjoern A. Zeeb return count; 1708e93258fSBjoern A. Zeeb } 1718e93258fSBjoern A. Zeeb 1728e93258fSBjoern A. Zeeb static int rtw89_debug_priv_read_reg_get(struct seq_file *m, void *v) 1738e93258fSBjoern A. Zeeb { 1748e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 1758e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 176e2340276SBjoern A. Zeeb u32 addr, end, data, k; 177e2340276SBjoern A. Zeeb u32 len; 1788e93258fSBjoern A. Zeeb 1798e93258fSBjoern A. Zeeb len = debugfs_priv->read_reg.len; 1808e93258fSBjoern A. Zeeb addr = debugfs_priv->read_reg.addr; 1818e93258fSBjoern A. Zeeb 182e2340276SBjoern A. Zeeb if (len > 4) 183e2340276SBjoern A. Zeeb goto ndata; 184e2340276SBjoern A. Zeeb 1858e93258fSBjoern A. Zeeb switch (len) { 1868e93258fSBjoern A. Zeeb case 1: 1878e93258fSBjoern A. Zeeb data = rtw89_read8(rtwdev, addr); 1888e93258fSBjoern A. Zeeb break; 1898e93258fSBjoern A. Zeeb case 2: 1908e93258fSBjoern A. Zeeb data = rtw89_read16(rtwdev, addr); 1918e93258fSBjoern A. Zeeb break; 1928e93258fSBjoern A. Zeeb case 4: 1938e93258fSBjoern A. Zeeb data = rtw89_read32(rtwdev, addr); 1948e93258fSBjoern A. Zeeb break; 1958e93258fSBjoern A. Zeeb default: 1968e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "invalid read reg len %d\n", len); 1978e93258fSBjoern A. Zeeb return -EINVAL; 1988e93258fSBjoern A. Zeeb } 1998e93258fSBjoern A. Zeeb 2008e93258fSBjoern A. Zeeb seq_printf(m, "get %d bytes at 0x%08x=0x%08x\n", len, addr, data); 2018e93258fSBjoern A. Zeeb 2028e93258fSBjoern A. Zeeb return 0; 203e2340276SBjoern A. Zeeb 204e2340276SBjoern A. Zeeb ndata: 205e2340276SBjoern A. Zeeb end = addr + len; 206e2340276SBjoern A. Zeeb 207e2340276SBjoern A. Zeeb for (; addr < end; addr += 16) { 208e2340276SBjoern A. Zeeb seq_printf(m, "%08xh : ", 0x18600000 + addr); 209e2340276SBjoern A. Zeeb for (k = 0; k < 16; k += 4) { 210e2340276SBjoern A. Zeeb data = rtw89_read32(rtwdev, addr + k); 211e2340276SBjoern A. Zeeb seq_printf(m, "%08x ", data); 212e2340276SBjoern A. Zeeb } 213e2340276SBjoern A. Zeeb seq_puts(m, "\n"); 214e2340276SBjoern A. Zeeb } 215e2340276SBjoern A. Zeeb 216e2340276SBjoern A. Zeeb return 0; 2178e93258fSBjoern A. Zeeb } 2188e93258fSBjoern A. Zeeb 2198e93258fSBjoern A. Zeeb static ssize_t rtw89_debug_priv_write_reg_set(struct file *filp, 2208e93258fSBjoern A. Zeeb const char __user *user_buf, 2218e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 2228e93258fSBjoern A. Zeeb { 2238e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = filp->private_data; 2248e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 2258e93258fSBjoern A. Zeeb char buf[32]; 2268e93258fSBjoern A. Zeeb size_t buf_size; 2278e93258fSBjoern A. Zeeb u32 addr, val, len; 2288e93258fSBjoern A. Zeeb int num; 2298e93258fSBjoern A. Zeeb 2308e93258fSBjoern A. Zeeb buf_size = min(count, sizeof(buf) - 1); 2318e93258fSBjoern A. Zeeb if (copy_from_user(buf, user_buf, buf_size)) 2328e93258fSBjoern A. Zeeb return -EFAULT; 2338e93258fSBjoern A. Zeeb 2348e93258fSBjoern A. Zeeb buf[buf_size] = '\0'; 2358e93258fSBjoern A. Zeeb num = sscanf(buf, "%x %x %x", &addr, &val, &len); 2368e93258fSBjoern A. Zeeb if (num != 3) { 2378e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "invalid format: <addr> <val> <len>\n"); 2388e93258fSBjoern A. Zeeb return -EINVAL; 2398e93258fSBjoern A. Zeeb } 2408e93258fSBjoern A. Zeeb 2418e93258fSBjoern A. Zeeb switch (len) { 2428e93258fSBjoern A. Zeeb case 1: 2438e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "reg write8 0x%08x: 0x%02x\n", addr, val); 2448e93258fSBjoern A. Zeeb rtw89_write8(rtwdev, addr, (u8)val); 2458e93258fSBjoern A. Zeeb break; 2468e93258fSBjoern A. Zeeb case 2: 2478e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "reg write16 0x%08x: 0x%04x\n", addr, val); 2488e93258fSBjoern A. Zeeb rtw89_write16(rtwdev, addr, (u16)val); 2498e93258fSBjoern A. Zeeb break; 2508e93258fSBjoern A. Zeeb case 4: 2518e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "reg write32 0x%08x: 0x%08x\n", addr, val); 2528e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, addr, (u32)val); 2538e93258fSBjoern A. Zeeb break; 2548e93258fSBjoern A. Zeeb default: 2558e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "invalid read write len %d\n", len); 2568e93258fSBjoern A. Zeeb break; 2578e93258fSBjoern A. Zeeb } 2588e93258fSBjoern A. Zeeb 2598e93258fSBjoern A. Zeeb return count; 2608e93258fSBjoern A. Zeeb } 2618e93258fSBjoern A. Zeeb 2628e93258fSBjoern A. Zeeb static ssize_t 2638e93258fSBjoern A. Zeeb rtw89_debug_priv_read_rf_select(struct file *filp, 2648e93258fSBjoern A. Zeeb const char __user *user_buf, 2658e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 2668e93258fSBjoern A. Zeeb { 2678e93258fSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)filp->private_data; 2688e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 2698e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 2708e93258fSBjoern A. Zeeb char buf[32]; 2718e93258fSBjoern A. Zeeb size_t buf_size; 2728e93258fSBjoern A. Zeeb u32 addr, mask; 2738e93258fSBjoern A. Zeeb u8 path; 2748e93258fSBjoern A. Zeeb int num; 2758e93258fSBjoern A. Zeeb 2768e93258fSBjoern A. Zeeb buf_size = min(count, sizeof(buf) - 1); 2778e93258fSBjoern A. Zeeb if (copy_from_user(buf, user_buf, buf_size)) 2788e93258fSBjoern A. Zeeb return -EFAULT; 2798e93258fSBjoern A. Zeeb 2808e93258fSBjoern A. Zeeb buf[buf_size] = '\0'; 2818e93258fSBjoern A. Zeeb num = sscanf(buf, "%hhd %x %x", &path, &addr, &mask); 2828e93258fSBjoern A. Zeeb if (num != 3) { 2838e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "invalid format: <path> <addr> <mask>\n"); 2848e93258fSBjoern A. Zeeb return -EINVAL; 2858e93258fSBjoern A. Zeeb } 2868e93258fSBjoern A. Zeeb 2878e93258fSBjoern A. Zeeb if (path >= rtwdev->chip->rf_path_num) { 2888e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "wrong rf path\n"); 2898e93258fSBjoern A. Zeeb return -EINVAL; 2908e93258fSBjoern A. Zeeb } 2918e93258fSBjoern A. Zeeb debugfs_priv->read_rf.addr = addr; 2928e93258fSBjoern A. Zeeb debugfs_priv->read_rf.mask = mask; 2938e93258fSBjoern A. Zeeb debugfs_priv->read_rf.path = path; 2948e93258fSBjoern A. Zeeb 2958e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "select read rf path %d from 0x%08x\n", path, addr); 2968e93258fSBjoern A. Zeeb 2978e93258fSBjoern A. Zeeb return count; 2988e93258fSBjoern A. Zeeb } 2998e93258fSBjoern A. Zeeb 3008e93258fSBjoern A. Zeeb static int rtw89_debug_priv_read_rf_get(struct seq_file *m, void *v) 3018e93258fSBjoern A. Zeeb { 3028e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 3038e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 3048e93258fSBjoern A. Zeeb u32 addr, data, mask; 3058e93258fSBjoern A. Zeeb u8 path; 3068e93258fSBjoern A. Zeeb 3078e93258fSBjoern A. Zeeb addr = debugfs_priv->read_rf.addr; 3088e93258fSBjoern A. Zeeb mask = debugfs_priv->read_rf.mask; 3098e93258fSBjoern A. Zeeb path = debugfs_priv->read_rf.path; 3108e93258fSBjoern A. Zeeb 3118e93258fSBjoern A. Zeeb data = rtw89_read_rf(rtwdev, path, addr, mask); 3128e93258fSBjoern A. Zeeb 3138e93258fSBjoern A. Zeeb seq_printf(m, "path %d, rf register 0x%08x=0x%08x\n", path, addr, data); 3148e93258fSBjoern A. Zeeb 3158e93258fSBjoern A. Zeeb return 0; 3168e93258fSBjoern A. Zeeb } 3178e93258fSBjoern A. Zeeb 3188e93258fSBjoern A. Zeeb static ssize_t rtw89_debug_priv_write_rf_set(struct file *filp, 3198e93258fSBjoern A. Zeeb const char __user *user_buf, 3208e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 3218e93258fSBjoern A. Zeeb { 3228e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = filp->private_data; 3238e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 3248e93258fSBjoern A. Zeeb char buf[32]; 3258e93258fSBjoern A. Zeeb size_t buf_size; 3268e93258fSBjoern A. Zeeb u32 addr, val, mask; 3278e93258fSBjoern A. Zeeb u8 path; 3288e93258fSBjoern A. Zeeb int num; 3298e93258fSBjoern A. Zeeb 3308e93258fSBjoern A. Zeeb buf_size = min(count, sizeof(buf) - 1); 3318e93258fSBjoern A. Zeeb if (copy_from_user(buf, user_buf, buf_size)) 3328e93258fSBjoern A. Zeeb return -EFAULT; 3338e93258fSBjoern A. Zeeb 3348e93258fSBjoern A. Zeeb buf[buf_size] = '\0'; 3358e93258fSBjoern A. Zeeb num = sscanf(buf, "%hhd %x %x %x", &path, &addr, &mask, &val); 3368e93258fSBjoern A. Zeeb if (num != 4) { 3378e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "invalid format: <path> <addr> <mask> <val>\n"); 3388e93258fSBjoern A. Zeeb return -EINVAL; 3398e93258fSBjoern A. Zeeb } 3408e93258fSBjoern A. Zeeb 3418e93258fSBjoern A. Zeeb if (path >= rtwdev->chip->rf_path_num) { 3428e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "wrong rf path\n"); 3438e93258fSBjoern A. Zeeb return -EINVAL; 3448e93258fSBjoern A. Zeeb } 3458e93258fSBjoern A. Zeeb 3468e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "path %d, rf register write 0x%08x=0x%08x (mask = 0x%08x)\n", 3478e93258fSBjoern A. Zeeb path, addr, val, mask); 3488e93258fSBjoern A. Zeeb rtw89_write_rf(rtwdev, path, addr, mask, val); 3498e93258fSBjoern A. Zeeb 3508e93258fSBjoern A. Zeeb return count; 3518e93258fSBjoern A. Zeeb } 3528e93258fSBjoern A. Zeeb 3538e93258fSBjoern A. Zeeb static int rtw89_debug_priv_rf_reg_dump_get(struct seq_file *m, void *v) 3548e93258fSBjoern A. Zeeb { 3558e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 3568e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 3578e93258fSBjoern A. Zeeb const struct rtw89_chip_info *chip = rtwdev->chip; 3588e93258fSBjoern A. Zeeb u32 addr, offset, data; 3598e93258fSBjoern A. Zeeb u8 path; 3608e93258fSBjoern A. Zeeb 3618e93258fSBjoern A. Zeeb for (path = 0; path < chip->rf_path_num; path++) { 3628e93258fSBjoern A. Zeeb seq_printf(m, "RF path %d:\n\n", path); 3638e93258fSBjoern A. Zeeb for (addr = 0; addr < 0x100; addr += 4) { 3648e93258fSBjoern A. Zeeb seq_printf(m, "0x%08x: ", addr); 3658e93258fSBjoern A. Zeeb for (offset = 0; offset < 4; offset++) { 3668e93258fSBjoern A. Zeeb data = rtw89_read_rf(rtwdev, path, 3678e93258fSBjoern A. Zeeb addr + offset, RFREG_MASK); 3688e93258fSBjoern A. Zeeb seq_printf(m, "0x%05x ", data); 3698e93258fSBjoern A. Zeeb } 3708e93258fSBjoern A. Zeeb seq_puts(m, "\n"); 3718e93258fSBjoern A. Zeeb } 3728e93258fSBjoern A. Zeeb seq_puts(m, "\n"); 3738e93258fSBjoern A. Zeeb } 3748e93258fSBjoern A. Zeeb 3758e93258fSBjoern A. Zeeb return 0; 3768e93258fSBjoern A. Zeeb } 3778e93258fSBjoern A. Zeeb 3788e93258fSBjoern A. Zeeb struct txpwr_ent { 3796d67aabdSBjoern A. Zeeb bool nested; 3806d67aabdSBjoern A. Zeeb union { 3818e93258fSBjoern A. Zeeb const char *txt; 3826d67aabdSBjoern A. Zeeb const struct txpwr_ent *ptr; 3836d67aabdSBjoern A. Zeeb }; 3848e93258fSBjoern A. Zeeb u8 len; 3858e93258fSBjoern A. Zeeb }; 3868e93258fSBjoern A. Zeeb 3878e93258fSBjoern A. Zeeb struct txpwr_map { 3888e93258fSBjoern A. Zeeb const struct txpwr_ent *ent; 3898e93258fSBjoern A. Zeeb u8 size; 3908e93258fSBjoern A. Zeeb u32 addr_from; 3918e93258fSBjoern A. Zeeb u32 addr_to; 392e2340276SBjoern A. Zeeb u32 addr_to_1ss; 3938e93258fSBjoern A. Zeeb }; 3948e93258fSBjoern A. Zeeb 3956d67aabdSBjoern A. Zeeb #define __GEN_TXPWR_ENT_NESTED(_e) \ 3966d67aabdSBjoern A. Zeeb { .nested = true, .ptr = __txpwr_ent_##_e, \ 3976d67aabdSBjoern A. Zeeb .len = ARRAY_SIZE(__txpwr_ent_##_e) } 3986d67aabdSBjoern A. Zeeb 3996d67aabdSBjoern A. Zeeb #define __GEN_TXPWR_ENT0(_t) { .len = 0, .txt = _t } 4006d67aabdSBjoern A. Zeeb 4018e93258fSBjoern A. Zeeb #define __GEN_TXPWR_ENT2(_t, _e0, _e1) \ 4028e93258fSBjoern A. Zeeb { .len = 2, .txt = _t "\t- " _e0 " " _e1 } 4038e93258fSBjoern A. Zeeb 4048e93258fSBjoern A. Zeeb #define __GEN_TXPWR_ENT4(_t, _e0, _e1, _e2, _e3) \ 4058e93258fSBjoern A. Zeeb { .len = 4, .txt = _t "\t- " _e0 " " _e1 " " _e2 " " _e3 } 4068e93258fSBjoern A. Zeeb 4078e93258fSBjoern A. Zeeb #define __GEN_TXPWR_ENT8(_t, _e0, _e1, _e2, _e3, _e4, _e5, _e6, _e7) \ 4088e93258fSBjoern A. Zeeb { .len = 8, .txt = _t "\t- " \ 4098e93258fSBjoern A. Zeeb _e0 " " _e1 " " _e2 " " _e3 " " \ 4108e93258fSBjoern A. Zeeb _e4 " " _e5 " " _e6 " " _e7 } 4118e93258fSBjoern A. Zeeb 4126d67aabdSBjoern A. Zeeb static const struct txpwr_ent __txpwr_ent_byr_ax[] = { 4138e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("CCK ", "1M ", "2M ", "5.5M ", "11M "), 4148e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "6M ", "9M ", "12M ", "18M "), 4158e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "24M ", "36M ", "48M ", "54M "), 4168e93258fSBjoern A. Zeeb /* 1NSS */ 4178e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_1NSS ", "MCS0 ", "MCS1 ", "MCS2 ", "MCS3 "), 4188e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_1NSS ", "MCS4 ", "MCS5 ", "MCS6 ", "MCS7 "), 4198e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_1NSS ", "MCS8 ", "MCS9 ", "MCS10", "MCS11"), 4208e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("HEDCM_1NSS", "MCS0 ", "MCS1 ", "MCS3 ", "MCS4 "), 4218e93258fSBjoern A. Zeeb /* 2NSS */ 4228e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_2NSS ", "MCS0 ", "MCS1 ", "MCS2 ", "MCS3 "), 4238e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_2NSS ", "MCS4 ", "MCS5 ", "MCS6 ", "MCS7 "), 4248e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_2NSS ", "MCS8 ", "MCS9 ", "MCS10", "MCS11"), 4258e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT4("HEDCM_2NSS", "MCS0 ", "MCS1 ", "MCS3 ", "MCS4 "), 4268e93258fSBjoern A. Zeeb }; 4278e93258fSBjoern A. Zeeb 4288e93258fSBjoern A. Zeeb #if defined(__linux__) 4296d67aabdSBjoern A. Zeeb static_assert((ARRAY_SIZE(__txpwr_ent_byr_ax) * 4) == 4308e93258fSBjoern A. Zeeb #elif defined(__FreeBSD__) 4316d67aabdSBjoern A. Zeeb rtw89_static_assert((ARRAY_SIZE(__txpwr_ent_byr_ax) * 4) == 4328e93258fSBjoern A. Zeeb #endif 4338e93258fSBjoern A. Zeeb (R_AX_PWR_BY_RATE_MAX - R_AX_PWR_BY_RATE + 4)); 4348e93258fSBjoern A. Zeeb 4356d67aabdSBjoern A. Zeeb static const struct txpwr_map __txpwr_map_byr_ax = { 4366d67aabdSBjoern A. Zeeb .ent = __txpwr_ent_byr_ax, 4376d67aabdSBjoern A. Zeeb .size = ARRAY_SIZE(__txpwr_ent_byr_ax), 4388e93258fSBjoern A. Zeeb .addr_from = R_AX_PWR_BY_RATE, 4398e93258fSBjoern A. Zeeb .addr_to = R_AX_PWR_BY_RATE_MAX, 440e2340276SBjoern A. Zeeb .addr_to_1ss = R_AX_PWR_BY_RATE_1SS_MAX, 4418e93258fSBjoern A. Zeeb }; 4428e93258fSBjoern A. Zeeb 4436d67aabdSBjoern A. Zeeb static const struct txpwr_ent __txpwr_ent_lmt_ax[] = { 4448e93258fSBjoern A. Zeeb /* 1TX */ 4458e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("CCK_1TX_20M ", "NON_BF", "BF"), 4468e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("CCK_1TX_40M ", "NON_BF", "BF"), 4478e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("OFDM_1TX ", "NON_BF", "BF"), 4488e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_20M_0 ", "NON_BF", "BF"), 4498e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_20M_1 ", "NON_BF", "BF"), 4508e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_20M_2 ", "NON_BF", "BF"), 4518e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_20M_3 ", "NON_BF", "BF"), 4528e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_20M_4 ", "NON_BF", "BF"), 4538e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_20M_5 ", "NON_BF", "BF"), 4548e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_20M_6 ", "NON_BF", "BF"), 4558e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_20M_7 ", "NON_BF", "BF"), 4568e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_40M_0 ", "NON_BF", "BF"), 4578e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_40M_1 ", "NON_BF", "BF"), 4588e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_40M_2 ", "NON_BF", "BF"), 4598e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_40M_3 ", "NON_BF", "BF"), 4608e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_80M_0 ", "NON_BF", "BF"), 4618e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_80M_1 ", "NON_BF", "BF"), 4628e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_160M ", "NON_BF", "BF"), 4638e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_40M_0p5", "NON_BF", "BF"), 4648e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1TX_40M_2p5", "NON_BF", "BF"), 4658e93258fSBjoern A. Zeeb /* 2TX */ 4668e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("CCK_2TX_20M ", "NON_BF", "BF"), 4678e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("CCK_2TX_40M ", "NON_BF", "BF"), 4688e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("OFDM_2TX ", "NON_BF", "BF"), 4698e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_20M_0 ", "NON_BF", "BF"), 4708e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_20M_1 ", "NON_BF", "BF"), 4718e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_20M_2 ", "NON_BF", "BF"), 4728e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_20M_3 ", "NON_BF", "BF"), 4738e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_20M_4 ", "NON_BF", "BF"), 4748e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_20M_5 ", "NON_BF", "BF"), 4758e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_20M_6 ", "NON_BF", "BF"), 4768e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_20M_7 ", "NON_BF", "BF"), 4778e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_40M_0 ", "NON_BF", "BF"), 4788e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_40M_1 ", "NON_BF", "BF"), 4798e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_40M_2 ", "NON_BF", "BF"), 4808e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_40M_3 ", "NON_BF", "BF"), 4818e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_80M_0 ", "NON_BF", "BF"), 4828e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_80M_1 ", "NON_BF", "BF"), 4838e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_160M ", "NON_BF", "BF"), 4848e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_40M_0p5", "NON_BF", "BF"), 4858e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2TX_40M_2p5", "NON_BF", "BF"), 4868e93258fSBjoern A. Zeeb }; 4878e93258fSBjoern A. Zeeb 4888e93258fSBjoern A. Zeeb #if defined(__linux__) 4896d67aabdSBjoern A. Zeeb static_assert((ARRAY_SIZE(__txpwr_ent_lmt_ax) * 2) == 4908e93258fSBjoern A. Zeeb #elif defined(__FreeBSD__) 4916d67aabdSBjoern A. Zeeb rtw89_static_assert((ARRAY_SIZE(__txpwr_ent_lmt_ax) * 2) == 4928e93258fSBjoern A. Zeeb #endif 4938e93258fSBjoern A. Zeeb (R_AX_PWR_LMT_MAX - R_AX_PWR_LMT + 4)); 4948e93258fSBjoern A. Zeeb 4956d67aabdSBjoern A. Zeeb static const struct txpwr_map __txpwr_map_lmt_ax = { 4966d67aabdSBjoern A. Zeeb .ent = __txpwr_ent_lmt_ax, 4976d67aabdSBjoern A. Zeeb .size = ARRAY_SIZE(__txpwr_ent_lmt_ax), 4988e93258fSBjoern A. Zeeb .addr_from = R_AX_PWR_LMT, 4998e93258fSBjoern A. Zeeb .addr_to = R_AX_PWR_LMT_MAX, 500e2340276SBjoern A. Zeeb .addr_to_1ss = R_AX_PWR_LMT_1SS_MAX, 5018e93258fSBjoern A. Zeeb }; 5028e93258fSBjoern A. Zeeb 5036d67aabdSBjoern A. Zeeb static const struct txpwr_ent __txpwr_ent_lmt_ru_ax[] = { 5048e93258fSBjoern A. Zeeb /* 1TX */ 5058e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT8("1TX", "RU26__0", "RU26__1", "RU26__2", "RU26__3", 5068e93258fSBjoern A. Zeeb "RU26__4", "RU26__5", "RU26__6", "RU26__7"), 5078e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT8("1TX", "RU52__0", "RU52__1", "RU52__2", "RU52__3", 5088e93258fSBjoern A. Zeeb "RU52__4", "RU52__5", "RU52__6", "RU52__7"), 5098e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT8("1TX", "RU106_0", "RU106_1", "RU106_2", "RU106_3", 5108e93258fSBjoern A. Zeeb "RU106_4", "RU106_5", "RU106_6", "RU106_7"), 5118e93258fSBjoern A. Zeeb /* 2TX */ 5128e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT8("2TX", "RU26__0", "RU26__1", "RU26__2", "RU26__3", 5138e93258fSBjoern A. Zeeb "RU26__4", "RU26__5", "RU26__6", "RU26__7"), 5148e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT8("2TX", "RU52__0", "RU52__1", "RU52__2", "RU52__3", 5158e93258fSBjoern A. Zeeb "RU52__4", "RU52__5", "RU52__6", "RU52__7"), 5168e93258fSBjoern A. Zeeb __GEN_TXPWR_ENT8("2TX", "RU106_0", "RU106_1", "RU106_2", "RU106_3", 5178e93258fSBjoern A. Zeeb "RU106_4", "RU106_5", "RU106_6", "RU106_7"), 5188e93258fSBjoern A. Zeeb }; 5198e93258fSBjoern A. Zeeb 5208e93258fSBjoern A. Zeeb #if defined(__linux__) 5216d67aabdSBjoern A. Zeeb static_assert((ARRAY_SIZE(__txpwr_ent_lmt_ru_ax) * 8) == 5228e93258fSBjoern A. Zeeb #elif defined(__FreeBSD__) 5236d67aabdSBjoern A. Zeeb rtw89_static_assert((ARRAY_SIZE(__txpwr_ent_lmt_ru_ax) * 8) == 5248e93258fSBjoern A. Zeeb #endif 5258e93258fSBjoern A. Zeeb (R_AX_PWR_RU_LMT_MAX - R_AX_PWR_RU_LMT + 4)); 5268e93258fSBjoern A. Zeeb 5276d67aabdSBjoern A. Zeeb static const struct txpwr_map __txpwr_map_lmt_ru_ax = { 5286d67aabdSBjoern A. Zeeb .ent = __txpwr_ent_lmt_ru_ax, 5296d67aabdSBjoern A. Zeeb .size = ARRAY_SIZE(__txpwr_ent_lmt_ru_ax), 5308e93258fSBjoern A. Zeeb .addr_from = R_AX_PWR_RU_LMT, 5318e93258fSBjoern A. Zeeb .addr_to = R_AX_PWR_RU_LMT_MAX, 532e2340276SBjoern A. Zeeb .addr_to_1ss = R_AX_PWR_RU_LMT_1SS_MAX, 5338e93258fSBjoern A. Zeeb }; 5348e93258fSBjoern A. Zeeb 5356d67aabdSBjoern A. Zeeb static const struct txpwr_ent __txpwr_ent_byr_mcs_be[] = { 5366d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_1SS ", "MCS0 ", "MCS1 ", "MCS2 ", "MCS3 "), 5376d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_1SS ", "MCS4 ", "MCS5 ", "MCS6 ", "MCS7 "), 5386d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_1SS ", "MCS8 ", "MCS9 ", "MCS10", "MCS11"), 5396d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_1SS ", "MCS12 ", "MCS13 \t"), 5406d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("HEDCM_1SS ", "MCS0 ", "MCS1 ", "MCS3 ", "MCS4 "), 5416d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("DLRU_MCS_1SS ", "MCS0 ", "MCS1 ", "MCS2 ", "MCS3 "), 5426d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("DLRU_MCS_1SS ", "MCS4 ", "MCS5 ", "MCS6 ", "MCS7 "), 5436d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("DLRU_MCS_1SS ", "MCS8 ", "MCS9 ", "MCS10", "MCS11"), 5446d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("DLRU_MCS_1SS ", "MCS12 ", "MCS13 \t"), 5456d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("DLRU_HEDCM_1SS", "MCS0 ", "MCS1 ", "MCS3 ", "MCS4 "), 5466d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_2SS ", "MCS0 ", "MCS1 ", "MCS2 ", "MCS3 "), 5476d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_2SS ", "MCS4 ", "MCS5 ", "MCS6 ", "MCS7 "), 5486d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("MCS_2SS ", "MCS8 ", "MCS9 ", "MCS10", "MCS11"), 5496d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_2SS ", "MCS12 ", "MCS13 \t"), 5506d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("HEDCM_2SS ", "MCS0 ", "MCS1 ", "MCS3 ", "MCS4 "), 5516d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("DLRU_MCS_2SS ", "MCS0 ", "MCS1 ", "MCS2 ", "MCS3 "), 5526d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("DLRU_MCS_2SS ", "MCS4 ", "MCS5 ", "MCS6 ", "MCS7 "), 5536d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("DLRU_MCS_2SS ", "MCS8 ", "MCS9 ", "MCS10", "MCS11"), 5546d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("DLRU_MCS_2SS ", "MCS12 ", "MCS13 \t"), 5556d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("DLRU_HEDCM_2SS", "MCS0 ", "MCS1 ", "MCS3 ", "MCS4 "), 5566d67aabdSBjoern A. Zeeb }; 5576d67aabdSBjoern A. Zeeb 5586d67aabdSBjoern A. Zeeb static const struct txpwr_ent __txpwr_ent_byr_be[] = { 5596d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT0("BW20"), 5606d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("CCK ", "1M ", "2M ", "5.5M ", "11M "), 5616d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "6M ", "9M ", "12M ", "18M "), 5626d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "24M ", "36M ", "48M ", "54M "), 5636d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("EHT ", "MCS14 ", "MCS15 \t"), 5646d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("DLRU_EHT ", "MCS14 ", "MCS15 \t"), 5656d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT_NESTED(byr_mcs_be), 5666d67aabdSBjoern A. Zeeb 5676d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT0("BW40"), 5686d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("CCK ", "1M ", "2M ", "5.5M ", "11M "), 5696d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "6M ", "9M ", "12M ", "18M "), 5706d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "24M ", "36M ", "48M ", "54M "), 5716d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("EHT ", "MCS14 ", "MCS15 \t"), 5726d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("DLRU_EHT ", "MCS14 ", "MCS15 \t"), 5736d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT_NESTED(byr_mcs_be), 5746d67aabdSBjoern A. Zeeb 5756d67aabdSBjoern A. Zeeb /* there is no CCK section after BW80 */ 5766d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT0("BW80"), 5776d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "6M ", "9M ", "12M ", "18M "), 5786d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "24M ", "36M ", "48M ", "54M "), 5796d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("EHT ", "MCS14 ", "MCS15 \t"), 5806d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("DLRU_EHT ", "MCS14 ", "MCS15 \t"), 5816d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT_NESTED(byr_mcs_be), 5826d67aabdSBjoern A. Zeeb 5836d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT0("BW160"), 5846d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "6M ", "9M ", "12M ", "18M "), 5856d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "24M ", "36M ", "48M ", "54M "), 5866d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("EHT ", "MCS14 ", "MCS15 \t"), 5876d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("DLRU_EHT ", "MCS14 ", "MCS15 \t"), 5886d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT_NESTED(byr_mcs_be), 5896d67aabdSBjoern A. Zeeb 5906d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT0("BW320"), 5916d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "6M ", "9M ", "12M ", "18M "), 5926d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT4("LEGACY ", "24M ", "36M ", "48M ", "54M "), 5936d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("EHT ", "MCS14 ", "MCS15 \t"), 5946d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("DLRU_EHT ", "MCS14 ", "MCS15 \t"), 5956d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT_NESTED(byr_mcs_be), 5966d67aabdSBjoern A. Zeeb }; 5976d67aabdSBjoern A. Zeeb 5986d67aabdSBjoern A. Zeeb static const struct txpwr_map __txpwr_map_byr_be = { 5996d67aabdSBjoern A. Zeeb .ent = __txpwr_ent_byr_be, 6006d67aabdSBjoern A. Zeeb .size = ARRAY_SIZE(__txpwr_ent_byr_be), 6016d67aabdSBjoern A. Zeeb .addr_from = R_BE_PWR_BY_RATE, 6026d67aabdSBjoern A. Zeeb .addr_to = R_BE_PWR_BY_RATE_MAX, 6036d67aabdSBjoern A. Zeeb .addr_to_1ss = 0, /* not support */ 6046d67aabdSBjoern A. Zeeb }; 6056d67aabdSBjoern A. Zeeb 6066d67aabdSBjoern A. Zeeb static const struct txpwr_ent __txpwr_ent_lmt_mcs_be[] = { 6076d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_0 ", "NON_BF", "BF"), 6086d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_1 ", "NON_BF", "BF"), 6096d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_2 ", "NON_BF", "BF"), 6106d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_3 ", "NON_BF", "BF"), 6116d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_4 ", "NON_BF", "BF"), 6126d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_5 ", "NON_BF", "BF"), 6136d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_6 ", "NON_BF", "BF"), 6146d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_7 ", "NON_BF", "BF"), 6156d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_8 ", "NON_BF", "BF"), 6166d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_9 ", "NON_BF", "BF"), 6176d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_10 ", "NON_BF", "BF"), 6186d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_11 ", "NON_BF", "BF"), 6196d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_12 ", "NON_BF", "BF"), 6206d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_13 ", "NON_BF", "BF"), 6216d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_14 ", "NON_BF", "BF"), 6226d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_20M_15 ", "NON_BF", "BF"), 6236d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_0 ", "NON_BF", "BF"), 6246d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_1 ", "NON_BF", "BF"), 6256d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_2 ", "NON_BF", "BF"), 6266d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_3 ", "NON_BF", "BF"), 6276d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_4 ", "NON_BF", "BF"), 6286d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_5 ", "NON_BF", "BF"), 6296d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_6 ", "NON_BF", "BF"), 6306d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_7 ", "NON_BF", "BF"), 6316d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_80M_0 ", "NON_BF", "BF"), 6326d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_80M_1 ", "NON_BF", "BF"), 6336d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_80M_2 ", "NON_BF", "BF"), 6346d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_80M_3 ", "NON_BF", "BF"), 6356d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_160M_0 ", "NON_BF", "BF"), 6366d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_160M_1 ", "NON_BF", "BF"), 6376d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_320M ", "NON_BF", "BF"), 6386d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_0p5", "NON_BF", "BF"), 6396d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_2p5", "NON_BF", "BF"), 6406d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_4p5", "NON_BF", "BF"), 6416d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("MCS_40M_6p5", "NON_BF", "BF"), 6426d67aabdSBjoern A. Zeeb }; 6436d67aabdSBjoern A. Zeeb 6446d67aabdSBjoern A. Zeeb static const struct txpwr_ent __txpwr_ent_lmt_be[] = { 6456d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT0("1TX"), 6466d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("CCK_20M ", "NON_BF", "BF"), 6476d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("CCK_40M ", "NON_BF", "BF"), 6486d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("OFDM ", "NON_BF", "BF"), 6496d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT_NESTED(lmt_mcs_be), 6506d67aabdSBjoern A. Zeeb 6516d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT0("2TX"), 6526d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("CCK_20M ", "NON_BF", "BF"), 6536d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("CCK_40M ", "NON_BF", "BF"), 6546d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT2("OFDM ", "NON_BF", "BF"), 6556d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT_NESTED(lmt_mcs_be), 6566d67aabdSBjoern A. Zeeb }; 6576d67aabdSBjoern A. Zeeb 6586d67aabdSBjoern A. Zeeb static const struct txpwr_map __txpwr_map_lmt_be = { 6596d67aabdSBjoern A. Zeeb .ent = __txpwr_ent_lmt_be, 6606d67aabdSBjoern A. Zeeb .size = ARRAY_SIZE(__txpwr_ent_lmt_be), 6616d67aabdSBjoern A. Zeeb .addr_from = R_BE_PWR_LMT, 6626d67aabdSBjoern A. Zeeb .addr_to = R_BE_PWR_LMT_MAX, 6636d67aabdSBjoern A. Zeeb .addr_to_1ss = 0, /* not support */ 6646d67aabdSBjoern A. Zeeb }; 6656d67aabdSBjoern A. Zeeb 6666d67aabdSBjoern A. Zeeb static const struct txpwr_ent __txpwr_ent_lmt_ru_indexes_be[] = { 6676d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT8("RU26 ", "IDX_0 ", "IDX_1 ", "IDX_2 ", "IDX_3 ", 6686d67aabdSBjoern A. Zeeb "IDX_4 ", "IDX_5 ", "IDX_6 ", "IDX_7 "), 6696d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT8("RU26 ", "IDX_8 ", "IDX_9 ", "IDX_10", "IDX_11", 6706d67aabdSBjoern A. Zeeb "IDX_12", "IDX_13", "IDX_14", "IDX_15"), 6716d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT8("RU52 ", "IDX_0 ", "IDX_1 ", "IDX_2 ", "IDX_3 ", 6726d67aabdSBjoern A. Zeeb "IDX_4 ", "IDX_5 ", "IDX_6 ", "IDX_7 "), 6736d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT8("RU52 ", "IDX_8 ", "IDX_9 ", "IDX_10", "IDX_11", 6746d67aabdSBjoern A. Zeeb "IDX_12", "IDX_13", "IDX_14", "IDX_15"), 6756d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT8("RU106 ", "IDX_0 ", "IDX_1 ", "IDX_2 ", "IDX_3 ", 6766d67aabdSBjoern A. Zeeb "IDX_4 ", "IDX_5 ", "IDX_6 ", "IDX_7 "), 6776d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT8("RU106 ", "IDX_8 ", "IDX_9 ", "IDX_10", "IDX_11", 6786d67aabdSBjoern A. Zeeb "IDX_12", "IDX_13", "IDX_14", "IDX_15"), 6796d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT8("RU52_26 ", "IDX_0 ", "IDX_1 ", "IDX_2 ", "IDX_3 ", 6806d67aabdSBjoern A. Zeeb "IDX_4 ", "IDX_5 ", "IDX_6 ", "IDX_7 "), 6816d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT8("RU52_26 ", "IDX_8 ", "IDX_9 ", "IDX_10", "IDX_11", 6826d67aabdSBjoern A. Zeeb "IDX_12", "IDX_13", "IDX_14", "IDX_15"), 6836d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT8("RU106_26", "IDX_0 ", "IDX_1 ", "IDX_2 ", "IDX_3 ", 6846d67aabdSBjoern A. Zeeb "IDX_4 ", "IDX_5 ", "IDX_6 ", "IDX_7 "), 6856d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT8("RU106_26", "IDX_8 ", "IDX_9 ", "IDX_10", "IDX_11", 6866d67aabdSBjoern A. Zeeb "IDX_12", "IDX_13", "IDX_14", "IDX_15"), 6876d67aabdSBjoern A. Zeeb }; 6886d67aabdSBjoern A. Zeeb 6896d67aabdSBjoern A. Zeeb static const struct txpwr_ent __txpwr_ent_lmt_ru_be[] = { 6906d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT0("1TX"), 6916d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT_NESTED(lmt_ru_indexes_be), 6926d67aabdSBjoern A. Zeeb 6936d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT0("2TX"), 6946d67aabdSBjoern A. Zeeb __GEN_TXPWR_ENT_NESTED(lmt_ru_indexes_be), 6956d67aabdSBjoern A. Zeeb }; 6966d67aabdSBjoern A. Zeeb 6976d67aabdSBjoern A. Zeeb static const struct txpwr_map __txpwr_map_lmt_ru_be = { 6986d67aabdSBjoern A. Zeeb .ent = __txpwr_ent_lmt_ru_be, 6996d67aabdSBjoern A. Zeeb .size = ARRAY_SIZE(__txpwr_ent_lmt_ru_be), 7006d67aabdSBjoern A. Zeeb .addr_from = R_BE_PWR_RU_LMT, 7016d67aabdSBjoern A. Zeeb .addr_to = R_BE_PWR_RU_LMT_MAX, 7026d67aabdSBjoern A. Zeeb .addr_to_1ss = 0, /* not support */ 7036d67aabdSBjoern A. Zeeb }; 7046d67aabdSBjoern A. Zeeb 7056d67aabdSBjoern A. Zeeb static unsigned int 7066d67aabdSBjoern A. Zeeb __print_txpwr_ent(struct seq_file *m, const struct txpwr_ent *ent, 7076d67aabdSBjoern A. Zeeb const s8 *buf, const unsigned int cur) 7088e93258fSBjoern A. Zeeb { 7096d67aabdSBjoern A. Zeeb unsigned int cnt, i; 7108e93258fSBjoern A. Zeeb char *fmt; 7118e93258fSBjoern A. Zeeb 7126d67aabdSBjoern A. Zeeb if (ent->nested) { 7136d67aabdSBjoern A. Zeeb for (cnt = 0, i = 0; i < ent->len; i++) 7146d67aabdSBjoern A. Zeeb cnt += __print_txpwr_ent(m, ent->ptr + i, buf, 7156d67aabdSBjoern A. Zeeb cur + cnt); 7166d67aabdSBjoern A. Zeeb return cnt; 7176d67aabdSBjoern A. Zeeb } 7186d67aabdSBjoern A. Zeeb 7198e93258fSBjoern A. Zeeb switch (ent->len) { 7206d67aabdSBjoern A. Zeeb case 0: 7216d67aabdSBjoern A. Zeeb seq_printf(m, "\t<< %s >>\n", ent->txt); 7226d67aabdSBjoern A. Zeeb return 0; 7238e93258fSBjoern A. Zeeb case 2: 7246d67aabdSBjoern A. Zeeb fmt = "%s\t| %3d, %3d,\t\tdBm\n"; 7258e93258fSBjoern A. Zeeb seq_printf(m, fmt, ent->txt, buf[cur], buf[cur + 1]); 7268e93258fSBjoern A. Zeeb return 2; 7278e93258fSBjoern A. Zeeb case 4: 7288e93258fSBjoern A. Zeeb fmt = "%s\t| %3d, %3d, %3d, %3d,\tdBm\n"; 7298e93258fSBjoern A. Zeeb seq_printf(m, fmt, ent->txt, buf[cur], buf[cur + 1], 7308e93258fSBjoern A. Zeeb buf[cur + 2], buf[cur + 3]); 7318e93258fSBjoern A. Zeeb return 4; 7328e93258fSBjoern A. Zeeb case 8: 7338e93258fSBjoern A. Zeeb fmt = "%s\t| %3d, %3d, %3d, %3d, %3d, %3d, %3d, %3d,\tdBm\n"; 7348e93258fSBjoern A. Zeeb seq_printf(m, fmt, ent->txt, buf[cur], buf[cur + 1], 7358e93258fSBjoern A. Zeeb buf[cur + 2], buf[cur + 3], buf[cur + 4], 7368e93258fSBjoern A. Zeeb buf[cur + 5], buf[cur + 6], buf[cur + 7]); 7378e93258fSBjoern A. Zeeb return 8; 7388e93258fSBjoern A. Zeeb default: 7398e93258fSBjoern A. Zeeb return 0; 7408e93258fSBjoern A. Zeeb } 7418e93258fSBjoern A. Zeeb } 7428e93258fSBjoern A. Zeeb 7438e93258fSBjoern A. Zeeb static int __print_txpwr_map(struct seq_file *m, struct rtw89_dev *rtwdev, 7448e93258fSBjoern A. Zeeb const struct txpwr_map *map) 7458e93258fSBjoern A. Zeeb { 7468e93258fSBjoern A. Zeeb u8 fct = rtwdev->chip->txpwr_factor_mac; 747e2340276SBjoern A. Zeeb u8 path_num = rtwdev->chip->rf_path_num; 7486d67aabdSBjoern A. Zeeb unsigned int cur, i; 749e2340276SBjoern A. Zeeb u32 max_valid_addr; 7508e93258fSBjoern A. Zeeb u32 val, addr; 751e2340276SBjoern A. Zeeb s8 *buf, tmp; 7528e93258fSBjoern A. Zeeb int ret; 7538e93258fSBjoern A. Zeeb 7548e93258fSBjoern A. Zeeb buf = vzalloc(map->addr_to - map->addr_from + 4); 7558e93258fSBjoern A. Zeeb if (!buf) 7568e93258fSBjoern A. Zeeb return -ENOMEM; 7578e93258fSBjoern A. Zeeb 758e2340276SBjoern A. Zeeb if (path_num == 1) 759e2340276SBjoern A. Zeeb max_valid_addr = map->addr_to_1ss; 760e2340276SBjoern A. Zeeb else 761e2340276SBjoern A. Zeeb max_valid_addr = map->addr_to; 762e2340276SBjoern A. Zeeb 7636d67aabdSBjoern A. Zeeb if (max_valid_addr == 0) 7646d67aabdSBjoern A. Zeeb return -EOPNOTSUPP; 7656d67aabdSBjoern A. Zeeb 766e2340276SBjoern A. Zeeb for (addr = map->addr_from; addr <= max_valid_addr; addr += 4) { 7678e93258fSBjoern A. Zeeb ret = rtw89_mac_txpwr_read32(rtwdev, RTW89_PHY_0, addr, &val); 7688e93258fSBjoern A. Zeeb if (ret) 7698e93258fSBjoern A. Zeeb val = MASKDWORD; 7708e93258fSBjoern A. Zeeb 7718e93258fSBjoern A. Zeeb cur = addr - map->addr_from; 772e2340276SBjoern A. Zeeb for (i = 0; i < 4; i++, val >>= 8) { 773e2340276SBjoern A. Zeeb /* signed 7 bits, and reserved BIT(7) */ 774e2340276SBjoern A. Zeeb tmp = sign_extend32(val, 6); 775e2340276SBjoern A. Zeeb buf[cur + i] = tmp >> fct; 776e2340276SBjoern A. Zeeb } 7778e93258fSBjoern A. Zeeb } 7788e93258fSBjoern A. Zeeb 7798e93258fSBjoern A. Zeeb for (cur = 0, i = 0; i < map->size; i++) 7808e93258fSBjoern A. Zeeb cur += __print_txpwr_ent(m, &map->ent[i], buf, cur); 7818e93258fSBjoern A. Zeeb 7828e93258fSBjoern A. Zeeb vfree(buf); 7838e93258fSBjoern A. Zeeb return 0; 7848e93258fSBjoern A. Zeeb } 7858e93258fSBjoern A. Zeeb 7868e93258fSBjoern A. Zeeb #define case_REGD(_regd) \ 7878e93258fSBjoern A. Zeeb case RTW89_ ## _regd: \ 7888e93258fSBjoern A. Zeeb seq_puts(m, #_regd "\n"); \ 7898e93258fSBjoern A. Zeeb break 7908e93258fSBjoern A. Zeeb 7916d67aabdSBjoern A. Zeeb static void __print_regd(struct seq_file *m, struct rtw89_dev *rtwdev, 7926d67aabdSBjoern A. Zeeb const struct rtw89_chan *chan) 7938e93258fSBjoern A. Zeeb { 7948e93258fSBjoern A. Zeeb u8 band = chan->band_type; 7958e93258fSBjoern A. Zeeb u8 regd = rtw89_regd_get(rtwdev, band); 7968e93258fSBjoern A. Zeeb 7978e93258fSBjoern A. Zeeb switch (regd) { 7988e93258fSBjoern A. Zeeb default: 7998e93258fSBjoern A. Zeeb seq_printf(m, "UNKNOWN: %d\n", regd); 8008e93258fSBjoern A. Zeeb break; 8018e93258fSBjoern A. Zeeb case_REGD(WW); 8028e93258fSBjoern A. Zeeb case_REGD(ETSI); 8038e93258fSBjoern A. Zeeb case_REGD(FCC); 8048e93258fSBjoern A. Zeeb case_REGD(MKK); 8058e93258fSBjoern A. Zeeb case_REGD(NA); 8068e93258fSBjoern A. Zeeb case_REGD(IC); 8078e93258fSBjoern A. Zeeb case_REGD(KCC); 8088e93258fSBjoern A. Zeeb case_REGD(NCC); 8098e93258fSBjoern A. Zeeb case_REGD(CHILE); 8108e93258fSBjoern A. Zeeb case_REGD(ACMA); 8118e93258fSBjoern A. Zeeb case_REGD(MEXICO); 8128e93258fSBjoern A. Zeeb case_REGD(UKRAINE); 8138e93258fSBjoern A. Zeeb case_REGD(CN); 8148e93258fSBjoern A. Zeeb } 8158e93258fSBjoern A. Zeeb } 8168e93258fSBjoern A. Zeeb 8178e93258fSBjoern A. Zeeb #undef case_REGD 8188e93258fSBjoern A. Zeeb 8196d67aabdSBjoern A. Zeeb struct dbgfs_txpwr_table { 8206d67aabdSBjoern A. Zeeb const struct txpwr_map *byr; 8216d67aabdSBjoern A. Zeeb const struct txpwr_map *lmt; 8226d67aabdSBjoern A. Zeeb const struct txpwr_map *lmt_ru; 8236d67aabdSBjoern A. Zeeb }; 8246d67aabdSBjoern A. Zeeb 8256d67aabdSBjoern A. Zeeb static const struct dbgfs_txpwr_table dbgfs_txpwr_table_ax = { 8266d67aabdSBjoern A. Zeeb .byr = &__txpwr_map_byr_ax, 8276d67aabdSBjoern A. Zeeb .lmt = &__txpwr_map_lmt_ax, 8286d67aabdSBjoern A. Zeeb .lmt_ru = &__txpwr_map_lmt_ru_ax, 8296d67aabdSBjoern A. Zeeb }; 8306d67aabdSBjoern A. Zeeb 8316d67aabdSBjoern A. Zeeb static const struct dbgfs_txpwr_table dbgfs_txpwr_table_be = { 8326d67aabdSBjoern A. Zeeb .byr = &__txpwr_map_byr_be, 8336d67aabdSBjoern A. Zeeb .lmt = &__txpwr_map_lmt_be, 8346d67aabdSBjoern A. Zeeb .lmt_ru = &__txpwr_map_lmt_ru_be, 8356d67aabdSBjoern A. Zeeb }; 8366d67aabdSBjoern A. Zeeb 8376d67aabdSBjoern A. Zeeb static const struct dbgfs_txpwr_table *dbgfs_txpwr_tables[RTW89_CHIP_GEN_NUM] = { 8386d67aabdSBjoern A. Zeeb [RTW89_CHIP_AX] = &dbgfs_txpwr_table_ax, 8396d67aabdSBjoern A. Zeeb [RTW89_CHIP_BE] = &dbgfs_txpwr_table_be, 8406d67aabdSBjoern A. Zeeb }; 8416d67aabdSBjoern A. Zeeb 8426d67aabdSBjoern A. Zeeb static 8436d67aabdSBjoern A. Zeeb void rtw89_debug_priv_txpwr_table_get_regd(struct seq_file *m, 8446d67aabdSBjoern A. Zeeb struct rtw89_dev *rtwdev, 8456d67aabdSBjoern A. Zeeb const struct rtw89_chan *chan) 8466d67aabdSBjoern A. Zeeb { 8476d67aabdSBjoern A. Zeeb const struct rtw89_regulatory_info *regulatory = &rtwdev->regulatory; 8486d67aabdSBjoern A. Zeeb const struct rtw89_reg_6ghz_tpe *tpe6 = ®ulatory->reg_6ghz_tpe; 8496d67aabdSBjoern A. Zeeb 8506d67aabdSBjoern A. Zeeb seq_printf(m, "[Chanctx] band %u, ch %u, bw %u\n", 8516d67aabdSBjoern A. Zeeb chan->band_type, chan->channel, chan->band_width); 8526d67aabdSBjoern A. Zeeb 8536d67aabdSBjoern A. Zeeb seq_puts(m, "[Regulatory] "); 8546d67aabdSBjoern A. Zeeb __print_regd(m, rtwdev, chan); 8556d67aabdSBjoern A. Zeeb 8566d67aabdSBjoern A. Zeeb if (chan->band_type == RTW89_BAND_6G) { 8576d67aabdSBjoern A. Zeeb seq_printf(m, "[reg6_pwr_type] %u\n", regulatory->reg_6ghz_power); 8586d67aabdSBjoern A. Zeeb 8596d67aabdSBjoern A. Zeeb if (tpe6->valid) 8606d67aabdSBjoern A. Zeeb seq_printf(m, "[TPE] %d dBm\n", tpe6->constraint); 8616d67aabdSBjoern A. Zeeb } 8626d67aabdSBjoern A. Zeeb } 8636d67aabdSBjoern A. Zeeb 8648e93258fSBjoern A. Zeeb static int rtw89_debug_priv_txpwr_table_get(struct seq_file *m, void *v) 8658e93258fSBjoern A. Zeeb { 8668e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 8678e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 8686d67aabdSBjoern A. Zeeb enum rtw89_chip_gen chip_gen = rtwdev->chip->chip_gen; 8696d67aabdSBjoern A. Zeeb const struct dbgfs_txpwr_table *tbl; 8706d67aabdSBjoern A. Zeeb const struct rtw89_chan *chan; 8718e93258fSBjoern A. Zeeb int ret = 0; 8728e93258fSBjoern A. Zeeb 8738e93258fSBjoern A. Zeeb mutex_lock(&rtwdev->mutex); 8748e93258fSBjoern A. Zeeb rtw89_leave_ps_mode(rtwdev); 8756d67aabdSBjoern A. Zeeb chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0); 8768e93258fSBjoern A. Zeeb 8776d67aabdSBjoern A. Zeeb rtw89_debug_priv_txpwr_table_get_regd(m, rtwdev, chan); 8788e93258fSBjoern A. Zeeb 8798e93258fSBjoern A. Zeeb seq_puts(m, "[SAR]\n"); 8806d67aabdSBjoern A. Zeeb rtw89_print_sar(m, rtwdev, chan->freq); 8816d67aabdSBjoern A. Zeeb 8826d67aabdSBjoern A. Zeeb seq_puts(m, "[TAS]\n"); 8836d67aabdSBjoern A. Zeeb rtw89_print_tas(m, rtwdev); 8846d67aabdSBjoern A. Zeeb 8856d67aabdSBjoern A. Zeeb tbl = dbgfs_txpwr_tables[chip_gen]; 8866d67aabdSBjoern A. Zeeb if (!tbl) { 8876d67aabdSBjoern A. Zeeb ret = -EOPNOTSUPP; 8886d67aabdSBjoern A. Zeeb goto err; 8896d67aabdSBjoern A. Zeeb } 8908e93258fSBjoern A. Zeeb 8918e93258fSBjoern A. Zeeb seq_puts(m, "\n[TX power byrate]\n"); 8926d67aabdSBjoern A. Zeeb ret = __print_txpwr_map(m, rtwdev, tbl->byr); 8938e93258fSBjoern A. Zeeb if (ret) 8948e93258fSBjoern A. Zeeb goto err; 8958e93258fSBjoern A. Zeeb 8968e93258fSBjoern A. Zeeb seq_puts(m, "\n[TX power limit]\n"); 8976d67aabdSBjoern A. Zeeb ret = __print_txpwr_map(m, rtwdev, tbl->lmt); 8988e93258fSBjoern A. Zeeb if (ret) 8998e93258fSBjoern A. Zeeb goto err; 9008e93258fSBjoern A. Zeeb 9018e93258fSBjoern A. Zeeb seq_puts(m, "\n[TX power limit_ru]\n"); 9026d67aabdSBjoern A. Zeeb ret = __print_txpwr_map(m, rtwdev, tbl->lmt_ru); 9038e93258fSBjoern A. Zeeb if (ret) 9048e93258fSBjoern A. Zeeb goto err; 9058e93258fSBjoern A. Zeeb 9068e93258fSBjoern A. Zeeb err: 9078e93258fSBjoern A. Zeeb mutex_unlock(&rtwdev->mutex); 9088e93258fSBjoern A. Zeeb return ret; 9098e93258fSBjoern A. Zeeb } 9108e93258fSBjoern A. Zeeb 9118e93258fSBjoern A. Zeeb static ssize_t 9128e93258fSBjoern A. Zeeb rtw89_debug_priv_mac_reg_dump_select(struct file *filp, 9138e93258fSBjoern A. Zeeb const char __user *user_buf, 9148e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 9158e93258fSBjoern A. Zeeb { 9168e93258fSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)filp->private_data; 9178e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 9188e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 919e2340276SBjoern A. Zeeb const struct rtw89_chip_info *chip = rtwdev->chip; 9208e93258fSBjoern A. Zeeb char buf[32]; 9218e93258fSBjoern A. Zeeb size_t buf_size; 9228e93258fSBjoern A. Zeeb int sel; 9238e93258fSBjoern A. Zeeb int ret; 9248e93258fSBjoern A. Zeeb 9258e93258fSBjoern A. Zeeb buf_size = min(count, sizeof(buf) - 1); 9268e93258fSBjoern A. Zeeb if (copy_from_user(buf, user_buf, buf_size)) 9278e93258fSBjoern A. Zeeb return -EFAULT; 9288e93258fSBjoern A. Zeeb 9298e93258fSBjoern A. Zeeb buf[buf_size] = '\0'; 9308e93258fSBjoern A. Zeeb ret = kstrtoint(buf, 0, &sel); 9318e93258fSBjoern A. Zeeb if (ret) 9328e93258fSBjoern A. Zeeb return ret; 9338e93258fSBjoern A. Zeeb 9348e93258fSBjoern A. Zeeb if (sel < RTW89_DBG_SEL_MAC_00 || sel > RTW89_DBG_SEL_RFC) { 9358e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "invalid args: %d\n", sel); 9368e93258fSBjoern A. Zeeb return -EINVAL; 9378e93258fSBjoern A. Zeeb } 9388e93258fSBjoern A. Zeeb 939e2340276SBjoern A. Zeeb if (sel == RTW89_DBG_SEL_MAC_30 && chip->chip_id != RTL8852C) { 940e2340276SBjoern A. Zeeb rtw89_info(rtwdev, "sel %d is address hole on chip %d\n", sel, 941e2340276SBjoern A. Zeeb chip->chip_id); 942e2340276SBjoern A. Zeeb return -EINVAL; 943e2340276SBjoern A. Zeeb } 944e2340276SBjoern A. Zeeb 9458e93258fSBjoern A. Zeeb debugfs_priv->cb_data = sel; 9468e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "select mac page dump %d\n", debugfs_priv->cb_data); 9478e93258fSBjoern A. Zeeb 9488e93258fSBjoern A. Zeeb return count; 9498e93258fSBjoern A. Zeeb } 9508e93258fSBjoern A. Zeeb 9518e93258fSBjoern A. Zeeb #define RTW89_MAC_PAGE_SIZE 0x100 9528e93258fSBjoern A. Zeeb 9538e93258fSBjoern A. Zeeb static int rtw89_debug_priv_mac_reg_dump_get(struct seq_file *m, void *v) 9548e93258fSBjoern A. Zeeb { 9558e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 9568e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 9578e93258fSBjoern A. Zeeb enum rtw89_debug_mac_reg_sel reg_sel = debugfs_priv->cb_data; 9588e93258fSBjoern A. Zeeb u32 start, end; 9598e93258fSBjoern A. Zeeb u32 i, j, k, page; 9608e93258fSBjoern A. Zeeb u32 val; 9618e93258fSBjoern A. Zeeb 9628e93258fSBjoern A. Zeeb switch (reg_sel) { 9638e93258fSBjoern A. Zeeb case RTW89_DBG_SEL_MAC_00: 9648e93258fSBjoern A. Zeeb seq_puts(m, "Debug selected MAC page 0x00\n"); 9658e93258fSBjoern A. Zeeb start = 0x000; 9668e93258fSBjoern A. Zeeb end = 0x014; 9678e93258fSBjoern A. Zeeb break; 9688e93258fSBjoern A. Zeeb case RTW89_DBG_SEL_MAC_30: 9698e93258fSBjoern A. Zeeb seq_puts(m, "Debug selected MAC page 0x30\n"); 9708e93258fSBjoern A. Zeeb start = 0x030; 9718e93258fSBjoern A. Zeeb end = 0x033; 9728e93258fSBjoern A. Zeeb break; 9738e93258fSBjoern A. Zeeb case RTW89_DBG_SEL_MAC_40: 9748e93258fSBjoern A. Zeeb seq_puts(m, "Debug selected MAC page 0x40\n"); 9758e93258fSBjoern A. Zeeb start = 0x040; 9768e93258fSBjoern A. Zeeb end = 0x07f; 9778e93258fSBjoern A. Zeeb break; 9788e93258fSBjoern A. Zeeb case RTW89_DBG_SEL_MAC_80: 9798e93258fSBjoern A. Zeeb seq_puts(m, "Debug selected MAC page 0x80\n"); 9808e93258fSBjoern A. Zeeb start = 0x080; 9818e93258fSBjoern A. Zeeb end = 0x09f; 9828e93258fSBjoern A. Zeeb break; 9838e93258fSBjoern A. Zeeb case RTW89_DBG_SEL_MAC_C0: 9848e93258fSBjoern A. Zeeb seq_puts(m, "Debug selected MAC page 0xc0\n"); 9858e93258fSBjoern A. Zeeb start = 0x0c0; 9868e93258fSBjoern A. Zeeb end = 0x0df; 9878e93258fSBjoern A. Zeeb break; 9888e93258fSBjoern A. Zeeb case RTW89_DBG_SEL_MAC_E0: 9898e93258fSBjoern A. Zeeb seq_puts(m, "Debug selected MAC page 0xe0\n"); 9908e93258fSBjoern A. Zeeb start = 0x0e0; 9918e93258fSBjoern A. Zeeb end = 0x0ff; 9928e93258fSBjoern A. Zeeb break; 9938e93258fSBjoern A. Zeeb case RTW89_DBG_SEL_BB: 9948e93258fSBjoern A. Zeeb seq_puts(m, "Debug selected BB register\n"); 9958e93258fSBjoern A. Zeeb start = 0x100; 9968e93258fSBjoern A. Zeeb end = 0x17f; 9978e93258fSBjoern A. Zeeb break; 9988e93258fSBjoern A. Zeeb case RTW89_DBG_SEL_IQK: 9998e93258fSBjoern A. Zeeb seq_puts(m, "Debug selected IQK register\n"); 10008e93258fSBjoern A. Zeeb start = 0x180; 10018e93258fSBjoern A. Zeeb end = 0x1bf; 10028e93258fSBjoern A. Zeeb break; 10038e93258fSBjoern A. Zeeb case RTW89_DBG_SEL_RFC: 10048e93258fSBjoern A. Zeeb seq_puts(m, "Debug selected RFC register\n"); 10058e93258fSBjoern A. Zeeb start = 0x1c0; 10068e93258fSBjoern A. Zeeb end = 0x1ff; 10078e93258fSBjoern A. Zeeb break; 10088e93258fSBjoern A. Zeeb default: 10098e93258fSBjoern A. Zeeb seq_puts(m, "Selected invalid register page\n"); 10108e93258fSBjoern A. Zeeb return -EINVAL; 10118e93258fSBjoern A. Zeeb } 10128e93258fSBjoern A. Zeeb 10138e93258fSBjoern A. Zeeb for (i = start; i <= end; i++) { 10148e93258fSBjoern A. Zeeb page = i << 8; 10158e93258fSBjoern A. Zeeb for (j = page; j < page + RTW89_MAC_PAGE_SIZE; j += 16) { 10168e93258fSBjoern A. Zeeb seq_printf(m, "%08xh : ", 0x18600000 + j); 10178e93258fSBjoern A. Zeeb for (k = 0; k < 4; k++) { 10188e93258fSBjoern A. Zeeb val = rtw89_read32(rtwdev, j + (k << 2)); 10198e93258fSBjoern A. Zeeb seq_printf(m, "%08x ", val); 10208e93258fSBjoern A. Zeeb } 10218e93258fSBjoern A. Zeeb seq_puts(m, "\n"); 10228e93258fSBjoern A. Zeeb } 10238e93258fSBjoern A. Zeeb } 10248e93258fSBjoern A. Zeeb 10258e93258fSBjoern A. Zeeb return 0; 10268e93258fSBjoern A. Zeeb } 10278e93258fSBjoern A. Zeeb 10288e93258fSBjoern A. Zeeb static ssize_t 10298e93258fSBjoern A. Zeeb rtw89_debug_priv_mac_mem_dump_select(struct file *filp, 10308e93258fSBjoern A. Zeeb const char __user *user_buf, 10318e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 10328e93258fSBjoern A. Zeeb { 10338e93258fSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)filp->private_data; 10348e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 10358e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 10368e93258fSBjoern A. Zeeb char buf[32]; 10378e93258fSBjoern A. Zeeb size_t buf_size; 10388e93258fSBjoern A. Zeeb u32 sel, start_addr, len; 10398e93258fSBjoern A. Zeeb int num; 10408e93258fSBjoern A. Zeeb 10418e93258fSBjoern A. Zeeb buf_size = min(count, sizeof(buf) - 1); 10428e93258fSBjoern A. Zeeb if (copy_from_user(buf, user_buf, buf_size)) 10438e93258fSBjoern A. Zeeb return -EFAULT; 10448e93258fSBjoern A. Zeeb 10458e93258fSBjoern A. Zeeb buf[buf_size] = '\0'; 10468e93258fSBjoern A. Zeeb num = sscanf(buf, "%x %x %x", &sel, &start_addr, &len); 10478e93258fSBjoern A. Zeeb if (num != 3) { 10488e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "invalid format: <sel> <start> <len>\n"); 10498e93258fSBjoern A. Zeeb return -EINVAL; 10508e93258fSBjoern A. Zeeb } 10518e93258fSBjoern A. Zeeb 10528e93258fSBjoern A. Zeeb debugfs_priv->mac_mem.sel = sel; 10538e93258fSBjoern A. Zeeb debugfs_priv->mac_mem.start = start_addr; 10548e93258fSBjoern A. Zeeb debugfs_priv->mac_mem.len = len; 10558e93258fSBjoern A. Zeeb 10568e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "select mem %d start %d len %d\n", 10578e93258fSBjoern A. Zeeb sel, start_addr, len); 10588e93258fSBjoern A. Zeeb 10598e93258fSBjoern A. Zeeb return count; 10608e93258fSBjoern A. Zeeb } 10618e93258fSBjoern A. Zeeb 10628e93258fSBjoern A. Zeeb static void rtw89_debug_dump_mac_mem(struct seq_file *m, 10638e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev, 10648e93258fSBjoern A. Zeeb u8 sel, u32 start_addr, u32 len) 10658e93258fSBjoern A. Zeeb { 10666d67aabdSBjoern A. Zeeb const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def; 10676d67aabdSBjoern A. Zeeb u32 filter_model_addr = mac->filter_model_addr; 10686d67aabdSBjoern A. Zeeb u32 indir_access_addr = mac->indir_access_addr; 10698e93258fSBjoern A. Zeeb u32 base_addr, start_page, residue; 10708e93258fSBjoern A. Zeeb u32 i, j, p, pages; 10718e93258fSBjoern A. Zeeb u32 dump_len, remain; 10728e93258fSBjoern A. Zeeb u32 val; 10738e93258fSBjoern A. Zeeb 10748e93258fSBjoern A. Zeeb remain = len; 10758e93258fSBjoern A. Zeeb pages = len / MAC_MEM_DUMP_PAGE_SIZE + 1; 10768e93258fSBjoern A. Zeeb start_page = start_addr / MAC_MEM_DUMP_PAGE_SIZE; 10778e93258fSBjoern A. Zeeb residue = start_addr % MAC_MEM_DUMP_PAGE_SIZE; 10786d67aabdSBjoern A. Zeeb base_addr = mac->mem_base_addrs[sel]; 10798e93258fSBjoern A. Zeeb base_addr += start_page * MAC_MEM_DUMP_PAGE_SIZE; 10808e93258fSBjoern A. Zeeb 10818e93258fSBjoern A. Zeeb for (p = 0; p < pages; p++) { 10828e93258fSBjoern A. Zeeb dump_len = min_t(u32, remain, MAC_MEM_DUMP_PAGE_SIZE); 10836d67aabdSBjoern A. Zeeb rtw89_write32(rtwdev, filter_model_addr, base_addr); 10846d67aabdSBjoern A. Zeeb for (i = indir_access_addr + residue; 10856d67aabdSBjoern A. Zeeb i < indir_access_addr + dump_len;) { 10868e93258fSBjoern A. Zeeb seq_printf(m, "%08xh:", i); 10878e93258fSBjoern A. Zeeb for (j = 0; 10886d67aabdSBjoern A. Zeeb j < 4 && i < indir_access_addr + dump_len; 10898e93258fSBjoern A. Zeeb j++, i += 4) { 10908e93258fSBjoern A. Zeeb val = rtw89_read32(rtwdev, i); 10918e93258fSBjoern A. Zeeb seq_printf(m, " %08x", val); 10928e93258fSBjoern A. Zeeb remain -= 4; 10938e93258fSBjoern A. Zeeb } 10948e93258fSBjoern A. Zeeb seq_puts(m, "\n"); 10958e93258fSBjoern A. Zeeb } 10968e93258fSBjoern A. Zeeb base_addr += MAC_MEM_DUMP_PAGE_SIZE; 10978e93258fSBjoern A. Zeeb } 10988e93258fSBjoern A. Zeeb } 10998e93258fSBjoern A. Zeeb 11008e93258fSBjoern A. Zeeb static int 11018e93258fSBjoern A. Zeeb rtw89_debug_priv_mac_mem_dump_get(struct seq_file *m, void *v) 11028e93258fSBjoern A. Zeeb { 11038e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 11048e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 1105e2340276SBjoern A. Zeeb bool grant_read = false; 1106e2340276SBjoern A. Zeeb 1107e2340276SBjoern A. Zeeb if (debugfs_priv->mac_mem.sel >= RTW89_MAC_MEM_NUM) 1108e2340276SBjoern A. Zeeb return -ENOENT; 1109e2340276SBjoern A. Zeeb 1110e2340276SBjoern A. Zeeb if (rtwdev->chip->chip_id == RTL8852C) { 1111e2340276SBjoern A. Zeeb switch (debugfs_priv->mac_mem.sel) { 1112e2340276SBjoern A. Zeeb case RTW89_MAC_MEM_TXD_FIFO_0_V1: 1113e2340276SBjoern A. Zeeb case RTW89_MAC_MEM_TXD_FIFO_1_V1: 1114e2340276SBjoern A. Zeeb case RTW89_MAC_MEM_TXDATA_FIFO_0: 1115e2340276SBjoern A. Zeeb case RTW89_MAC_MEM_TXDATA_FIFO_1: 1116e2340276SBjoern A. Zeeb grant_read = true; 1117e2340276SBjoern A. Zeeb break; 1118e2340276SBjoern A. Zeeb default: 1119e2340276SBjoern A. Zeeb break; 1120e2340276SBjoern A. Zeeb } 1121e2340276SBjoern A. Zeeb } 11228e93258fSBjoern A. Zeeb 11238e93258fSBjoern A. Zeeb mutex_lock(&rtwdev->mutex); 11248e93258fSBjoern A. Zeeb rtw89_leave_ps_mode(rtwdev); 1125e2340276SBjoern A. Zeeb if (grant_read) 1126e2340276SBjoern A. Zeeb rtw89_write32_set(rtwdev, R_AX_TCR1, B_AX_TCR_FORCE_READ_TXDFIFO); 11278e93258fSBjoern A. Zeeb rtw89_debug_dump_mac_mem(m, rtwdev, 11288e93258fSBjoern A. Zeeb debugfs_priv->mac_mem.sel, 11298e93258fSBjoern A. Zeeb debugfs_priv->mac_mem.start, 11308e93258fSBjoern A. Zeeb debugfs_priv->mac_mem.len); 1131e2340276SBjoern A. Zeeb if (grant_read) 1132e2340276SBjoern A. Zeeb rtw89_write32_clr(rtwdev, R_AX_TCR1, B_AX_TCR_FORCE_READ_TXDFIFO); 11338e93258fSBjoern A. Zeeb mutex_unlock(&rtwdev->mutex); 11348e93258fSBjoern A. Zeeb 11358e93258fSBjoern A. Zeeb return 0; 11368e93258fSBjoern A. Zeeb } 11378e93258fSBjoern A. Zeeb 11388e93258fSBjoern A. Zeeb static ssize_t 11398e93258fSBjoern A. Zeeb rtw89_debug_priv_mac_dbg_port_dump_select(struct file *filp, 11408e93258fSBjoern A. Zeeb const char __user *user_buf, 11418e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 11428e93258fSBjoern A. Zeeb { 11438e93258fSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)filp->private_data; 11448e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 11458e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 11468e93258fSBjoern A. Zeeb char buf[32]; 11478e93258fSBjoern A. Zeeb size_t buf_size; 11488e93258fSBjoern A. Zeeb int sel, set; 11498e93258fSBjoern A. Zeeb int num; 11508e93258fSBjoern A. Zeeb bool enable; 11518e93258fSBjoern A. Zeeb 11528e93258fSBjoern A. Zeeb buf_size = min(count, sizeof(buf) - 1); 11538e93258fSBjoern A. Zeeb if (copy_from_user(buf, user_buf, buf_size)) 11548e93258fSBjoern A. Zeeb return -EFAULT; 11558e93258fSBjoern A. Zeeb 11568e93258fSBjoern A. Zeeb buf[buf_size] = '\0'; 11578e93258fSBjoern A. Zeeb num = sscanf(buf, "%d %d", &sel, &set); 11588e93258fSBjoern A. Zeeb if (num != 2) { 11598e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "invalid format: <sel> <set>\n"); 11608e93258fSBjoern A. Zeeb return -EINVAL; 11618e93258fSBjoern A. Zeeb } 11628e93258fSBjoern A. Zeeb 11638e93258fSBjoern A. Zeeb enable = set != 0; 11648e93258fSBjoern A. Zeeb switch (sel) { 11658e93258fSBjoern A. Zeeb case 0: 11668e93258fSBjoern A. Zeeb debugfs_priv->dbgpkg_en.ss_dbg = enable; 11678e93258fSBjoern A. Zeeb break; 11688e93258fSBjoern A. Zeeb case 1: 11698e93258fSBjoern A. Zeeb debugfs_priv->dbgpkg_en.dle_dbg = enable; 11708e93258fSBjoern A. Zeeb break; 11718e93258fSBjoern A. Zeeb case 2: 11728e93258fSBjoern A. Zeeb debugfs_priv->dbgpkg_en.dmac_dbg = enable; 11738e93258fSBjoern A. Zeeb break; 11748e93258fSBjoern A. Zeeb case 3: 11758e93258fSBjoern A. Zeeb debugfs_priv->dbgpkg_en.cmac_dbg = enable; 11768e93258fSBjoern A. Zeeb break; 11778e93258fSBjoern A. Zeeb case 4: 11788e93258fSBjoern A. Zeeb debugfs_priv->dbgpkg_en.dbg_port = enable; 11798e93258fSBjoern A. Zeeb break; 11808e93258fSBjoern A. Zeeb default: 11818e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "invalid args: sel %d set %d\n", sel, set); 11828e93258fSBjoern A. Zeeb return -EINVAL; 11838e93258fSBjoern A. Zeeb } 11848e93258fSBjoern A. Zeeb 11858e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "%s debug port dump %d\n", 11868e93258fSBjoern A. Zeeb enable ? "Enable" : "Disable", sel); 11878e93258fSBjoern A. Zeeb 11888e93258fSBjoern A. Zeeb return count; 11898e93258fSBjoern A. Zeeb } 11908e93258fSBjoern A. Zeeb 11918e93258fSBjoern A. Zeeb static int rtw89_debug_mac_dump_ss_dbg(struct rtw89_dev *rtwdev, 11928e93258fSBjoern A. Zeeb struct seq_file *m) 11938e93258fSBjoern A. Zeeb { 11948e93258fSBjoern A. Zeeb return 0; 11958e93258fSBjoern A. Zeeb } 11968e93258fSBjoern A. Zeeb 11978e93258fSBjoern A. Zeeb static int rtw89_debug_mac_dump_dle_dbg(struct rtw89_dev *rtwdev, 11988e93258fSBjoern A. Zeeb struct seq_file *m) 11998e93258fSBjoern A. Zeeb { 12008e93258fSBjoern A. Zeeb #define DLE_DFI_DUMP(__type, __target, __sel) \ 12018e93258fSBjoern A. Zeeb ({ \ 12028e93258fSBjoern A. Zeeb u32 __ctrl; \ 12038e93258fSBjoern A. Zeeb u32 __reg_ctrl = R_AX_##__type##_DBG_FUN_INTF_CTL; \ 12048e93258fSBjoern A. Zeeb u32 __reg_data = R_AX_##__type##_DBG_FUN_INTF_DATA; \ 12058e93258fSBjoern A. Zeeb u32 __data, __val32; \ 12068e93258fSBjoern A. Zeeb int __ret; \ 12078e93258fSBjoern A. Zeeb \ 12088e93258fSBjoern A. Zeeb __ctrl = FIELD_PREP(B_AX_##__type##_DFI_TRGSEL_MASK, \ 12098e93258fSBjoern A. Zeeb DLE_DFI_TYPE_##__target) | \ 12108e93258fSBjoern A. Zeeb FIELD_PREP(B_AX_##__type##_DFI_ADDR_MASK, __sel) | \ 12118e93258fSBjoern A. Zeeb B_AX_WDE_DFI_ACTIVE; \ 12128e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, __reg_ctrl, __ctrl); \ 12138e93258fSBjoern A. Zeeb __ret = read_poll_timeout(rtw89_read32, __val32, \ 12148e93258fSBjoern A. Zeeb !(__val32 & B_AX_##__type##_DFI_ACTIVE), \ 12158e93258fSBjoern A. Zeeb 1000, 50000, false, \ 12168e93258fSBjoern A. Zeeb rtwdev, __reg_ctrl); \ 12178e93258fSBjoern A. Zeeb if (__ret) { \ 12188e93258fSBjoern A. Zeeb rtw89_err(rtwdev, "failed to dump DLE %s %s %d\n", \ 12198e93258fSBjoern A. Zeeb #__type, #__target, __sel); \ 12208e93258fSBjoern A. Zeeb return __ret; \ 12218e93258fSBjoern A. Zeeb } \ 12228e93258fSBjoern A. Zeeb \ 12238e93258fSBjoern A. Zeeb __data = rtw89_read32(rtwdev, __reg_data); \ 12248e93258fSBjoern A. Zeeb __data; \ 12258e93258fSBjoern A. Zeeb }) 12268e93258fSBjoern A. Zeeb 12278e93258fSBjoern A. Zeeb #define DLE_DFI_FREE_PAGE_DUMP(__m, __type) \ 12288e93258fSBjoern A. Zeeb ({ \ 12298e93258fSBjoern A. Zeeb u32 __freepg, __pubpg; \ 12308e93258fSBjoern A. Zeeb u32 __freepg_head, __freepg_tail, __pubpg_num; \ 12318e93258fSBjoern A. Zeeb \ 12328e93258fSBjoern A. Zeeb __freepg = DLE_DFI_DUMP(__type, FREEPG, 0); \ 12338e93258fSBjoern A. Zeeb __pubpg = DLE_DFI_DUMP(__type, FREEPG, 1); \ 12348e93258fSBjoern A. Zeeb __freepg_head = FIELD_GET(B_AX_DLE_FREE_HEADPG, __freepg); \ 12358e93258fSBjoern A. Zeeb __freepg_tail = FIELD_GET(B_AX_DLE_FREE_TAILPG, __freepg); \ 12368e93258fSBjoern A. Zeeb __pubpg_num = FIELD_GET(B_AX_DLE_PUB_PGNUM, __pubpg); \ 12378e93258fSBjoern A. Zeeb seq_printf(__m, "[%s] freepg head: %d\n", \ 12388e93258fSBjoern A. Zeeb #__type, __freepg_head); \ 12398e93258fSBjoern A. Zeeb seq_printf(__m, "[%s] freepg tail: %d\n", \ 12408e93258fSBjoern A. Zeeb #__type, __freepg_tail); \ 12418e93258fSBjoern A. Zeeb seq_printf(__m, "[%s] pubpg num : %d\n", \ 12428e93258fSBjoern A. Zeeb #__type, __pubpg_num); \ 12438e93258fSBjoern A. Zeeb }) 12448e93258fSBjoern A. Zeeb 12458e93258fSBjoern A. Zeeb #define case_QUOTA(__m, __type, __id) \ 12468e93258fSBjoern A. Zeeb case __type##_QTAID_##__id: \ 12478e93258fSBjoern A. Zeeb val32 = DLE_DFI_DUMP(__type, QUOTA, __type##_QTAID_##__id); \ 12488e93258fSBjoern A. Zeeb rsv_pgnum = FIELD_GET(B_AX_DLE_RSV_PGNUM, val32); \ 12498e93258fSBjoern A. Zeeb use_pgnum = FIELD_GET(B_AX_DLE_USE_PGNUM, val32); \ 12508e93258fSBjoern A. Zeeb seq_printf(__m, "[%s][%s] rsv_pgnum: %d\n", \ 12518e93258fSBjoern A. Zeeb #__type, #__id, rsv_pgnum); \ 12528e93258fSBjoern A. Zeeb seq_printf(__m, "[%s][%s] use_pgnum: %d\n", \ 12538e93258fSBjoern A. Zeeb #__type, #__id, use_pgnum); \ 12548e93258fSBjoern A. Zeeb break 12558e93258fSBjoern A. Zeeb u32 quota_id; 12568e93258fSBjoern A. Zeeb u32 val32; 12578e93258fSBjoern A. Zeeb u16 rsv_pgnum, use_pgnum; 12588e93258fSBjoern A. Zeeb int ret; 12598e93258fSBjoern A. Zeeb 12608e93258fSBjoern A. Zeeb ret = rtw89_mac_check_mac_en(rtwdev, 0, RTW89_DMAC_SEL); 12618e93258fSBjoern A. Zeeb if (ret) { 12628e93258fSBjoern A. Zeeb seq_puts(m, "[DLE] : DMAC not enabled\n"); 12638e93258fSBjoern A. Zeeb return ret; 12648e93258fSBjoern A. Zeeb } 12658e93258fSBjoern A. Zeeb 12668e93258fSBjoern A. Zeeb DLE_DFI_FREE_PAGE_DUMP(m, WDE); 12678e93258fSBjoern A. Zeeb DLE_DFI_FREE_PAGE_DUMP(m, PLE); 12688e93258fSBjoern A. Zeeb for (quota_id = 0; quota_id <= WDE_QTAID_CPUIO; quota_id++) { 12698e93258fSBjoern A. Zeeb switch (quota_id) { 12708e93258fSBjoern A. Zeeb case_QUOTA(m, WDE, HOST_IF); 12718e93258fSBjoern A. Zeeb case_QUOTA(m, WDE, WLAN_CPU); 12728e93258fSBjoern A. Zeeb case_QUOTA(m, WDE, DATA_CPU); 12738e93258fSBjoern A. Zeeb case_QUOTA(m, WDE, PKTIN); 12748e93258fSBjoern A. Zeeb case_QUOTA(m, WDE, CPUIO); 12758e93258fSBjoern A. Zeeb } 12768e93258fSBjoern A. Zeeb } 12778e93258fSBjoern A. Zeeb for (quota_id = 0; quota_id <= PLE_QTAID_CPUIO; quota_id++) { 12788e93258fSBjoern A. Zeeb switch (quota_id) { 12798e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, B0_TXPL); 12808e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, B1_TXPL); 12818e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, C2H); 12828e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, H2C); 12838e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, WLAN_CPU); 12848e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, MPDU); 12858e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, CMAC0_RX); 12868e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, CMAC1_RX); 12878e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, CMAC1_BBRPT); 12888e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, WDRLS); 12898e93258fSBjoern A. Zeeb case_QUOTA(m, PLE, CPUIO); 12908e93258fSBjoern A. Zeeb } 12918e93258fSBjoern A. Zeeb } 12928e93258fSBjoern A. Zeeb 12938e93258fSBjoern A. Zeeb return 0; 12948e93258fSBjoern A. Zeeb 12958e93258fSBjoern A. Zeeb #undef case_QUOTA 12968e93258fSBjoern A. Zeeb #undef DLE_DFI_DUMP 12978e93258fSBjoern A. Zeeb #undef DLE_DFI_FREE_PAGE_DUMP 12988e93258fSBjoern A. Zeeb } 12998e93258fSBjoern A. Zeeb 13008e93258fSBjoern A. Zeeb static int rtw89_debug_mac_dump_dmac_dbg(struct rtw89_dev *rtwdev, 13018e93258fSBjoern A. Zeeb struct seq_file *m) 13028e93258fSBjoern A. Zeeb { 1303e2340276SBjoern A. Zeeb const struct rtw89_chip_info *chip = rtwdev->chip; 1304e2340276SBjoern A. Zeeb u32 dmac_err; 1305e2340276SBjoern A. Zeeb int i, ret; 13068e93258fSBjoern A. Zeeb 13078e93258fSBjoern A. Zeeb ret = rtw89_mac_check_mac_en(rtwdev, 0, RTW89_DMAC_SEL); 13088e93258fSBjoern A. Zeeb if (ret) { 13098e93258fSBjoern A. Zeeb seq_puts(m, "[DMAC] : DMAC not enabled\n"); 13108e93258fSBjoern A. Zeeb return ret; 13118e93258fSBjoern A. Zeeb } 13128e93258fSBjoern A. Zeeb 1313e2340276SBjoern A. Zeeb dmac_err = rtw89_read32(rtwdev, R_AX_DMAC_ERR_ISR); 1314e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_DMAC_ERR_ISR=0x%08x\n", dmac_err); 1315e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_DMAC_ERR_IMR=0x%08x\n", 1316e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_DMAC_ERR_IMR)); 1317e2340276SBjoern A. Zeeb 1318e2340276SBjoern A. Zeeb if (dmac_err) { 1319e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WDE_ERR_FLAG_CFG=0x%08x\n", 1320e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WDE_ERR_FLAG_CFG_NUM1)); 1321e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PLE_ERR_FLAG_CFG=0x%08x\n", 1322e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PLE_ERR_FLAG_CFG_NUM1)); 1323e2340276SBjoern A. Zeeb if (chip->chip_id == RTL8852C) { 1324e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PLE_ERRFLAG_MSG=0x%08x\n", 1325e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PLE_ERRFLAG_MSG)); 1326e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WDE_ERRFLAG_MSG=0x%08x\n", 1327e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WDE_ERRFLAG_MSG)); 1328e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PLE_DBGERR_LOCKEN=0x%08x\n", 1329e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PLE_DBGERR_LOCKEN)); 1330e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PLE_DBGERR_STS=0x%08x\n", 1331e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PLE_DBGERR_STS)); 1332e2340276SBjoern A. Zeeb } 1333e2340276SBjoern A. Zeeb } 1334e2340276SBjoern A. Zeeb 1335e2340276SBjoern A. Zeeb if (dmac_err & B_AX_WDRLS_ERR_FLAG) { 1336e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WDRLS_ERR_IMR=0x%08x\n", 1337e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WDRLS_ERR_IMR)); 1338e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WDRLS_ERR_ISR=0x%08x\n", 13398e93258fSBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WDRLS_ERR_ISR)); 1340e2340276SBjoern A. Zeeb if (chip->chip_id == RTL8852C) 1341e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_RPQ_RXBD_IDX=0x%08x\n", 1342e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_RPQ_RXBD_IDX_V1)); 1343e2340276SBjoern A. Zeeb else 1344e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_RPQ_RXBD_IDX=0x%08x\n", 1345e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_RPQ_RXBD_IDX)); 1346e2340276SBjoern A. Zeeb } 1347e2340276SBjoern A. Zeeb 1348e2340276SBjoern A. Zeeb if (dmac_err & B_AX_WSEC_ERR_FLAG) { 1349e2340276SBjoern A. Zeeb if (chip->chip_id == RTL8852C) { 1350e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_ERR_IMR=0x%08x\n", 1351e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_ERROR_FLAG_IMR)); 1352e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_ERR_ISR=0x%08x\n", 1353e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_ERROR_FLAG)); 1354e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_ENG_CTRL=0x%08x\n", 1355e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_ENG_CTRL)); 1356e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_MPDU_PROC=0x%08x\n", 1357e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_MPDU_PROC)); 1358e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_CAM_ACCESS=0x%08x\n", 1359e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_CAM_ACCESS)); 1360e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_CAM_RDATA=0x%08x\n", 1361e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_CAM_RDATA)); 1362e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_DEBUG1=0x%08x\n", 1363e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_DEBUG1)); 1364e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_TX_DEBUG=0x%08x\n", 1365e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_TX_DEBUG)); 1366e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_RX_DEBUG=0x%08x\n", 1367e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_RX_DEBUG)); 1368e2340276SBjoern A. Zeeb 1369e2340276SBjoern A. Zeeb rtw89_write32_mask(rtwdev, R_AX_DBG_CTRL, 1370e2340276SBjoern A. Zeeb B_AX_DBG_SEL0, 0x8B); 1371e2340276SBjoern A. Zeeb rtw89_write32_mask(rtwdev, R_AX_DBG_CTRL, 1372e2340276SBjoern A. Zeeb B_AX_DBG_SEL1, 0x8B); 1373e2340276SBjoern A. Zeeb rtw89_write32_mask(rtwdev, R_AX_SYS_STATUS1, 1374e2340276SBjoern A. Zeeb B_AX_SEL_0XC0_MASK, 1); 1375e2340276SBjoern A. Zeeb for (i = 0; i < 0x10; i++) { 1376e2340276SBjoern A. Zeeb rtw89_write32_mask(rtwdev, R_AX_SEC_ENG_CTRL, 1377e2340276SBjoern A. Zeeb B_AX_SEC_DBG_PORT_FIELD_MASK, i); 1378e2340276SBjoern A. Zeeb seq_printf(m, "sel=%x,R_AX_SEC_DEBUG2=0x%08x\n", 1379e2340276SBjoern A. Zeeb i, rtw89_read32(rtwdev, R_AX_SEC_DEBUG2)); 1380e2340276SBjoern A. Zeeb } 1381e2340276SBjoern A. Zeeb } else { 1382e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_ERR_IMR_ISR=0x%08x\n", 1383e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_DEBUG)); 1384e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_ENG_CTRL=0x%08x\n", 1385e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_ENG_CTRL)); 1386e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_MPDU_PROC=0x%08x\n", 1387e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_MPDU_PROC)); 1388e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_CAM_ACCESS=0x%08x\n", 1389e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_CAM_ACCESS)); 1390e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_CAM_RDATA=0x%08x\n", 1391e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_CAM_RDATA)); 1392e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_CAM_WDATA=0x%08x\n", 1393e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_CAM_WDATA)); 1394e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_TX_DEBUG=0x%08x\n", 1395e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_TX_DEBUG)); 1396e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_RX_DEBUG=0x%08x\n", 1397e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_RX_DEBUG)); 1398e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_TRX_PKT_CNT=0x%08x\n", 1399e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_TRX_PKT_CNT)); 1400e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SEC_TRX_BLK_CNT=0x%08x\n", 1401e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SEC_TRX_BLK_CNT)); 1402e2340276SBjoern A. Zeeb } 1403e2340276SBjoern A. Zeeb } 1404e2340276SBjoern A. Zeeb 1405e2340276SBjoern A. Zeeb if (dmac_err & B_AX_MPDU_ERR_FLAG) { 1406e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_MPDU_TX_ERR_IMR=0x%08x\n", 1407e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_MPDU_TX_ERR_IMR)); 1408e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_MPDU_TX_ERR_ISR=0x%08x\n", 14098e93258fSBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_MPDU_TX_ERR_ISR)); 1410e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_MPDU_RX_ERR_IMR=0x%08x\n", 1411e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_MPDU_RX_ERR_IMR)); 1412e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_MPDU_RX_ERR_ISR=0x%08x\n", 14138e93258fSBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_MPDU_RX_ERR_ISR)); 1414e2340276SBjoern A. Zeeb } 1415e2340276SBjoern A. Zeeb 1416e2340276SBjoern A. Zeeb if (dmac_err & B_AX_STA_SCHEDULER_ERR_FLAG) { 1417e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_STA_SCHEDULER_ERR_IMR=0x%08x\n", 1418e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_STA_SCHEDULER_ERR_IMR)); 1419e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_STA_SCHEDULER_ERR_ISR=0x%08x\n", 14208e93258fSBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_STA_SCHEDULER_ERR_ISR)); 1421e2340276SBjoern A. Zeeb } 1422e2340276SBjoern A. Zeeb 1423e2340276SBjoern A. Zeeb if (dmac_err & B_AX_WDE_DLE_ERR_FLAG) { 1424e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WDE_ERR_IMR=0x%08x\n", 1425e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WDE_ERR_IMR)); 1426e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WDE_ERR_ISR=0x%08x\n", 14278e93258fSBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WDE_ERR_ISR)); 1428e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PLE_ERR_IMR=0x%08x\n", 1429e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PLE_ERR_IMR)); 1430e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PLE_ERR_FLAG_ISR=0x%08x\n", 14318e93258fSBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PLE_ERR_FLAG_ISR)); 1432e2340276SBjoern A. Zeeb } 1433e2340276SBjoern A. Zeeb 1434e2340276SBjoern A. Zeeb if (dmac_err & B_AX_TXPKTCTRL_ERR_FLAG) { 1435e2340276SBjoern A. Zeeb if (chip->chip_id == RTL8852C) { 1436e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TXPKTCTL_B0_ERRFLAG_IMR=0x%08x\n", 1437e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TXPKTCTL_B0_ERRFLAG_IMR)); 1438e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TXPKTCTL_B0_ERRFLAG_ISR=0x%08x\n", 1439e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TXPKTCTL_B0_ERRFLAG_ISR)); 1440e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TXPKTCTL_B1_ERRFLAG_IMR=0x%08x\n", 1441e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TXPKTCTL_B1_ERRFLAG_IMR)); 1442e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TXPKTCTL_B1_ERRFLAG_ISR=0x%08x\n", 1443e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TXPKTCTL_B1_ERRFLAG_ISR)); 1444e2340276SBjoern A. Zeeb } else { 1445e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TXPKTCTL_ERR_IMR_ISR=0x%08x\n", 1446e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TXPKTCTL_ERR_IMR_ISR)); 1447e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TXPKTCTL_ERR_IMR_ISR_B1=0x%08x\n", 1448e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TXPKTCTL_ERR_IMR_ISR_B1)); 1449e2340276SBjoern A. Zeeb } 1450e2340276SBjoern A. Zeeb } 1451e2340276SBjoern A. Zeeb 1452e2340276SBjoern A. Zeeb if (dmac_err & B_AX_PLE_DLE_ERR_FLAG) { 1453e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WDE_ERR_IMR=0x%08x\n", 1454e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WDE_ERR_IMR)); 1455e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WDE_ERR_ISR=0x%08x\n", 1456e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WDE_ERR_ISR)); 1457e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PLE_ERR_IMR=0x%08x\n", 1458e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PLE_ERR_IMR)); 1459e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PLE_ERR_FLAG_ISR=0x%08x\n", 1460e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PLE_ERR_FLAG_ISR)); 1461e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WD_CPUQ_OP_0=0x%08x\n", 1462e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WD_CPUQ_OP_0)); 1463e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WD_CPUQ_OP_1=0x%08x\n", 1464e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WD_CPUQ_OP_1)); 1465e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WD_CPUQ_OP_2=0x%08x\n", 1466e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WD_CPUQ_OP_2)); 1467e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_WD_CPUQ_OP_STATUS=0x%08x\n", 1468e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_WD_CPUQ_OP_STATUS)); 1469e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PL_CPUQ_OP_0=0x%08x\n", 1470e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PL_CPUQ_OP_0)); 1471e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PL_CPUQ_OP_1=0x%08x\n", 1472e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PL_CPUQ_OP_1)); 1473e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PL_CPUQ_OP_2=0x%08x\n", 1474e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PL_CPUQ_OP_2)); 1475e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PL_CPUQ_OP_STATUS=0x%08x\n", 1476e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PL_CPUQ_OP_STATUS)); 1477e2340276SBjoern A. Zeeb if (chip->chip_id == RTL8852C) { 1478e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_RX_CTRL0=0x%08x\n", 1479e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_RX_CTRL0)); 1480e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_RX_CTRL1=0x%08x\n", 1481e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_RX_CTRL1)); 1482e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_RX_CTRL2=0x%08x\n", 1483e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_RX_CTRL2)); 1484e2340276SBjoern A. Zeeb } else { 1485e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_RXDMA_PKT_INFO_0=0x%08x\n", 1486e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_RXDMA_PKT_INFO_0)); 1487e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_RXDMA_PKT_INFO_1=0x%08x\n", 1488e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_RXDMA_PKT_INFO_1)); 1489e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_RXDMA_PKT_INFO_2=0x%08x\n", 1490e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_RXDMA_PKT_INFO_2)); 1491e2340276SBjoern A. Zeeb } 1492e2340276SBjoern A. Zeeb } 1493e2340276SBjoern A. Zeeb 1494e2340276SBjoern A. Zeeb if (dmac_err & B_AX_PKTIN_ERR_FLAG) { 1495e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PKTIN_ERR_IMR=0x%08x\n", 1496e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PKTIN_ERR_IMR)); 1497e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PKTIN_ERR_ISR=0x%08x\n", 14988e93258fSBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PKTIN_ERR_ISR)); 1499e2340276SBjoern A. Zeeb } 1500e2340276SBjoern A. Zeeb 1501e2340276SBjoern A. Zeeb if (dmac_err & B_AX_DISPATCH_ERR_FLAG) { 1502e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_HOST_DISPATCHER_ERR_IMR=0x%08x\n", 1503e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_HOST_DISPATCHER_ERR_IMR)); 1504e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_HOST_DISPATCHER_ERR_ISR=0x%08x\n", 15058e93258fSBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_HOST_DISPATCHER_ERR_ISR)); 1506e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_CPU_DISPATCHER_ERR_IMR=0x%08x\n", 1507e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_CPU_DISPATCHER_ERR_IMR)); 1508e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_CPU_DISPATCHER_ERR_ISR=0x%08x\n", 15098e93258fSBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_CPU_DISPATCHER_ERR_ISR)); 1510e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_OTHER_DISPATCHER_ERR_IMR=0x%08x\n", 1511e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_OTHER_DISPATCHER_ERR_IMR)); 1512e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_OTHER_DISPATCHER_ERR_ISR=0x%08x\n", 1513e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_OTHER_DISPATCHER_ERR_ISR)); 1514e2340276SBjoern A. Zeeb } 1515e2340276SBjoern A. Zeeb 1516e2340276SBjoern A. Zeeb if (dmac_err & B_AX_BBRPT_ERR_FLAG) { 1517e2340276SBjoern A. Zeeb if (chip->chip_id == RTL8852C) { 1518e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_COM_ERR_IMR=0x%08x\n", 1519e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_COM_ERR_IMR)); 1520e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_COM_ERR_ISR=0x%08x\n", 1521e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_COM_ERR_ISR)); 1522e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_CHINFO_ERR_ISR=0x%08x\n", 1523e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_CHINFO_ERR_ISR)); 1524e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_CHINFO_ERR_IMR=0x%08x\n", 1525e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_CHINFO_ERR_IMR)); 1526e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_DFS_ERR_IMR=0x%08x\n", 1527e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_DFS_ERR_IMR)); 1528e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_DFS_ERR_ISR=0x%08x\n", 1529e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_DFS_ERR_ISR)); 1530e2340276SBjoern A. Zeeb } else { 1531e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_COM_ERR_IMR_ISR=0x%08x\n", 15328e93258fSBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_COM_ERR_IMR_ISR)); 1533e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_CHINFO_ERR_ISR=0x%08x\n", 1534e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_CHINFO_ERR_ISR)); 1535e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_CHINFO_ERR_IMR=0x%08x\n", 1536e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_CHINFO_ERR_IMR)); 1537e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_DFS_ERR_IMR=0x%08x\n", 1538e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_DFS_ERR_IMR)); 1539e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_BBRPT_DFS_ERR_ISR=0x%08x\n", 1540e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_BBRPT_DFS_ERR_ISR)); 1541e2340276SBjoern A. Zeeb } 1542e2340276SBjoern A. Zeeb } 1543e2340276SBjoern A. Zeeb 1544e2340276SBjoern A. Zeeb if (dmac_err & B_AX_HAXIDMA_ERR_FLAG && chip->chip_id == RTL8852C) { 1545e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_HAXIDMA_ERR_IMR=0x%08x\n", 1546e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_HAXI_IDCT_MSK)); 1547e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_HAXIDMA_ERR_ISR=0x%08x\n", 1548e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_HAXI_IDCT)); 1549e2340276SBjoern A. Zeeb } 1550e2340276SBjoern A. Zeeb 1551e2340276SBjoern A. Zeeb return 0; 1552e2340276SBjoern A. Zeeb } 1553e2340276SBjoern A. Zeeb 1554e2340276SBjoern A. Zeeb static int rtw89_debug_mac_dump_cmac_err(struct rtw89_dev *rtwdev, 1555e2340276SBjoern A. Zeeb struct seq_file *m, 1556e2340276SBjoern A. Zeeb enum rtw89_mac_idx band) 1557e2340276SBjoern A. Zeeb { 1558e2340276SBjoern A. Zeeb const struct rtw89_chip_info *chip = rtwdev->chip; 1559e2340276SBjoern A. Zeeb u32 offset = 0; 1560e2340276SBjoern A. Zeeb u32 cmac_err; 1561e2340276SBjoern A. Zeeb int ret; 1562e2340276SBjoern A. Zeeb 1563e2340276SBjoern A. Zeeb ret = rtw89_mac_check_mac_en(rtwdev, band, RTW89_CMAC_SEL); 1564e2340276SBjoern A. Zeeb if (ret) { 1565e2340276SBjoern A. Zeeb if (band) 1566e2340276SBjoern A. Zeeb seq_puts(m, "[CMAC] : CMAC1 not enabled\n"); 1567e2340276SBjoern A. Zeeb else 1568e2340276SBjoern A. Zeeb seq_puts(m, "[CMAC] : CMAC0 not enabled\n"); 1569e2340276SBjoern A. Zeeb return ret; 1570e2340276SBjoern A. Zeeb } 1571e2340276SBjoern A. Zeeb 1572e2340276SBjoern A. Zeeb if (band) 1573e2340276SBjoern A. Zeeb offset = RTW89_MAC_AX_BAND_REG_OFFSET; 1574e2340276SBjoern A. Zeeb 1575e2340276SBjoern A. Zeeb cmac_err = rtw89_read32(rtwdev, R_AX_CMAC_ERR_ISR + offset); 1576e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_CMAC_ERR_ISR [%d]=0x%08x\n", band, 1577e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_CMAC_ERR_ISR + offset)); 1578e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_CMAC_FUNC_EN [%d]=0x%08x\n", band, 1579e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_CMAC_FUNC_EN + offset)); 1580e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_CK_EN [%d]=0x%08x\n", band, 1581e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_CK_EN + offset)); 1582e2340276SBjoern A. Zeeb 1583e2340276SBjoern A. Zeeb if (cmac_err & B_AX_SCHEDULE_TOP_ERR_IND) { 1584e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SCHEDULE_ERR_IMR [%d]=0x%08x\n", band, 1585e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SCHEDULE_ERR_IMR + offset)); 1586e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_SCHEDULE_ERR_ISR [%d]=0x%08x\n", band, 1587e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_SCHEDULE_ERR_ISR + offset)); 1588e2340276SBjoern A. Zeeb } 1589e2340276SBjoern A. Zeeb 1590e2340276SBjoern A. Zeeb if (cmac_err & B_AX_PTCL_TOP_ERR_IND) { 1591e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PTCL_IMR0 [%d]=0x%08x\n", band, 1592e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PTCL_IMR0 + offset)); 1593e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PTCL_ISR0 [%d]=0x%08x\n", band, 1594e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PTCL_ISR0 + offset)); 1595e2340276SBjoern A. Zeeb } 1596e2340276SBjoern A. Zeeb 1597e2340276SBjoern A. Zeeb if (cmac_err & B_AX_DMA_TOP_ERR_IND) { 1598e2340276SBjoern A. Zeeb if (chip->chip_id == RTL8852C) { 1599e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_RX_ERR_FLAG [%d]=0x%08x\n", band, 1600e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_RX_ERR_FLAG + offset)); 1601e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_RX_ERR_FLAG_IMR [%d]=0x%08x\n", band, 1602e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_RX_ERR_FLAG_IMR + offset)); 1603e2340276SBjoern A. Zeeb } else { 1604e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_DLE_CTRL [%d]=0x%08x\n", band, 1605e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_DLE_CTRL + offset)); 1606e2340276SBjoern A. Zeeb } 1607e2340276SBjoern A. Zeeb } 1608e2340276SBjoern A. Zeeb 1609e2340276SBjoern A. Zeeb if (cmac_err & B_AX_DMA_TOP_ERR_IND || cmac_err & B_AX_WMAC_RX_ERR_IND) { 1610e2340276SBjoern A. Zeeb if (chip->chip_id == RTL8852C) { 1611e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PHYINFO_ERR_ISR [%d]=0x%08x\n", band, 1612e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PHYINFO_ERR_ISR + offset)); 1613e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PHYINFO_ERR_IMR [%d]=0x%08x\n", band, 1614e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PHYINFO_ERR_IMR + offset)); 1615e2340276SBjoern A. Zeeb } else { 1616e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_PHYINFO_ERR_IMR [%d]=0x%08x\n", band, 1617e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_PHYINFO_ERR_IMR + offset)); 1618e2340276SBjoern A. Zeeb } 1619e2340276SBjoern A. Zeeb } 1620e2340276SBjoern A. Zeeb 1621e2340276SBjoern A. Zeeb if (cmac_err & B_AX_TXPWR_CTRL_ERR_IND) { 1622e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TXPWR_IMR [%d]=0x%08x\n", band, 1623e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TXPWR_IMR + offset)); 1624e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TXPWR_ISR [%d]=0x%08x\n", band, 1625e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TXPWR_ISR + offset)); 1626e2340276SBjoern A. Zeeb } 1627e2340276SBjoern A. Zeeb 1628e2340276SBjoern A. Zeeb if (cmac_err & B_AX_WMAC_TX_ERR_IND) { 1629e2340276SBjoern A. Zeeb if (chip->chip_id == RTL8852C) { 1630e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TRXPTCL_ERROR_INDICA [%d]=0x%08x\n", band, 1631e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TRXPTCL_ERROR_INDICA + offset)); 1632e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TRXPTCL_ERROR_INDICA_MASK [%d]=0x%08x\n", band, 1633e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TRXPTCL_ERROR_INDICA_MASK + offset)); 1634e2340276SBjoern A. Zeeb } else { 1635e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_TMAC_ERR_IMR_ISR [%d]=0x%08x\n", band, 1636e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_TMAC_ERR_IMR_ISR + offset)); 1637e2340276SBjoern A. Zeeb } 1638e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_DBGSEL_TRXPTCL [%d]=0x%08x\n", band, 1639e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_DBGSEL_TRXPTCL + offset)); 1640e2340276SBjoern A. Zeeb } 1641e2340276SBjoern A. Zeeb 1642e2340276SBjoern A. Zeeb seq_printf(m, "R_AX_CMAC_ERR_IMR [%d]=0x%08x\n", band, 1643e2340276SBjoern A. Zeeb rtw89_read32(rtwdev, R_AX_CMAC_ERR_IMR + offset)); 16448e93258fSBjoern A. Zeeb 16458e93258fSBjoern A. Zeeb return 0; 16468e93258fSBjoern A. Zeeb } 16478e93258fSBjoern A. Zeeb 16488e93258fSBjoern A. Zeeb static int rtw89_debug_mac_dump_cmac_dbg(struct rtw89_dev *rtwdev, 16498e93258fSBjoern A. Zeeb struct seq_file *m) 16508e93258fSBjoern A. Zeeb { 1651e2340276SBjoern A. Zeeb rtw89_debug_mac_dump_cmac_err(rtwdev, m, RTW89_MAC_0); 1652e2340276SBjoern A. Zeeb if (rtwdev->dbcc_en) 1653e2340276SBjoern A. Zeeb rtw89_debug_mac_dump_cmac_err(rtwdev, m, RTW89_MAC_1); 16548e93258fSBjoern A. Zeeb 16558e93258fSBjoern A. Zeeb return 0; 16568e93258fSBjoern A. Zeeb } 16578e93258fSBjoern A. Zeeb 16588e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_ptcl_c0 = { 16598e93258fSBjoern A. Zeeb .sel_addr = R_AX_PTCL_DBG, 16608e93258fSBjoern A. Zeeb .sel_byte = 1, 16618e93258fSBjoern A. Zeeb .sel_msk = B_AX_PTCL_DBG_SEL_MASK, 16628e93258fSBjoern A. Zeeb .srt = 0x00, 16638e93258fSBjoern A. Zeeb .end = 0x3F, 16648e93258fSBjoern A. Zeeb .rd_addr = R_AX_PTCL_DBG_INFO, 16658e93258fSBjoern A. Zeeb .rd_byte = 4, 16668e93258fSBjoern A. Zeeb .rd_msk = B_AX_PTCL_DBG_INFO_MASK 16678e93258fSBjoern A. Zeeb }; 16688e93258fSBjoern A. Zeeb 16698e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_ptcl_c1 = { 16708e93258fSBjoern A. Zeeb .sel_addr = R_AX_PTCL_DBG_C1, 16718e93258fSBjoern A. Zeeb .sel_byte = 1, 16728e93258fSBjoern A. Zeeb .sel_msk = B_AX_PTCL_DBG_SEL_MASK, 16738e93258fSBjoern A. Zeeb .srt = 0x00, 16748e93258fSBjoern A. Zeeb .end = 0x3F, 16758e93258fSBjoern A. Zeeb .rd_addr = R_AX_PTCL_DBG_INFO_C1, 16768e93258fSBjoern A. Zeeb .rd_byte = 4, 16778e93258fSBjoern A. Zeeb .rd_msk = B_AX_PTCL_DBG_INFO_MASK 16788e93258fSBjoern A. Zeeb }; 16798e93258fSBjoern A. Zeeb 1680e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_tx0_5 = { 1681e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1682e2340276SBjoern A. Zeeb .sel_byte = 2, 1683e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1684e2340276SBjoern A. Zeeb .srt = 0x0, 1685e2340276SBjoern A. Zeeb .end = 0xD, 1686e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1687e2340276SBjoern A. Zeeb .rd_byte = 4, 1688e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1689e2340276SBjoern A. Zeeb }; 1690e2340276SBjoern A. Zeeb 1691e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_tx6 = { 1692e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1693e2340276SBjoern A. Zeeb .sel_byte = 2, 1694e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1695e2340276SBjoern A. Zeeb .srt = 0x0, 1696e2340276SBjoern A. Zeeb .end = 0x5, 1697e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1698e2340276SBjoern A. Zeeb .rd_byte = 4, 1699e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1700e2340276SBjoern A. Zeeb }; 1701e2340276SBjoern A. Zeeb 1702e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_tx7 = { 1703e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1704e2340276SBjoern A. Zeeb .sel_byte = 2, 1705e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1706e2340276SBjoern A. Zeeb .srt = 0x0, 1707e2340276SBjoern A. Zeeb .end = 0x9, 1708e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1709e2340276SBjoern A. Zeeb .rd_byte = 4, 1710e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1711e2340276SBjoern A. Zeeb }; 1712e2340276SBjoern A. Zeeb 1713e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_tx8 = { 1714e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1715e2340276SBjoern A. Zeeb .sel_byte = 2, 1716e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1717e2340276SBjoern A. Zeeb .srt = 0x0, 1718e2340276SBjoern A. Zeeb .end = 0x3, 1719e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1720e2340276SBjoern A. Zeeb .rd_byte = 4, 1721e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1722e2340276SBjoern A. Zeeb }; 1723e2340276SBjoern A. Zeeb 1724e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_tx9_C = { 1725e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1726e2340276SBjoern A. Zeeb .sel_byte = 2, 1727e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1728e2340276SBjoern A. Zeeb .srt = 0x0, 1729e2340276SBjoern A. Zeeb .end = 0x1, 1730e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1731e2340276SBjoern A. Zeeb .rd_byte = 4, 1732e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1733e2340276SBjoern A. Zeeb }; 1734e2340276SBjoern A. Zeeb 1735e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_txD = { 1736e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1737e2340276SBjoern A. Zeeb .sel_byte = 2, 1738e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1739e2340276SBjoern A. Zeeb .srt = 0x0, 1740e2340276SBjoern A. Zeeb .end = 0x0, 1741e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1742e2340276SBjoern A. Zeeb .rd_byte = 4, 1743e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1744e2340276SBjoern A. Zeeb }; 1745e2340276SBjoern A. Zeeb 1746e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_tx0 = { 1747e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1748e2340276SBjoern A. Zeeb .sel_byte = 2, 1749e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1750e2340276SBjoern A. Zeeb .srt = 0x0, 1751e2340276SBjoern A. Zeeb .end = 0xB, 1752e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1753e2340276SBjoern A. Zeeb .rd_byte = 4, 1754e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1755e2340276SBjoern A. Zeeb }; 1756e2340276SBjoern A. Zeeb 1757e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_tx1 = { 1758e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1759e2340276SBjoern A. Zeeb .sel_byte = 2, 1760e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1761e2340276SBjoern A. Zeeb .srt = 0x0, 1762e2340276SBjoern A. Zeeb .end = 0x4, 1763e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1764e2340276SBjoern A. Zeeb .rd_byte = 4, 1765e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1766e2340276SBjoern A. Zeeb }; 1767e2340276SBjoern A. Zeeb 1768e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_tx3 = { 1769e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1770e2340276SBjoern A. Zeeb .sel_byte = 2, 1771e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1772e2340276SBjoern A. Zeeb .srt = 0x0, 1773e2340276SBjoern A. Zeeb .end = 0x8, 1774e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1775e2340276SBjoern A. Zeeb .rd_byte = 4, 1776e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1777e2340276SBjoern A. Zeeb }; 1778e2340276SBjoern A. Zeeb 1779e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_tx4 = { 1780e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1781e2340276SBjoern A. Zeeb .sel_byte = 2, 1782e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1783e2340276SBjoern A. Zeeb .srt = 0x0, 1784e2340276SBjoern A. Zeeb .end = 0x7, 1785e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1786e2340276SBjoern A. Zeeb .rd_byte = 4, 1787e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1788e2340276SBjoern A. Zeeb }; 1789e2340276SBjoern A. Zeeb 1790e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_tx5_8 = { 1791e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1792e2340276SBjoern A. Zeeb .sel_byte = 2, 1793e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1794e2340276SBjoern A. Zeeb .srt = 0x0, 1795e2340276SBjoern A. Zeeb .end = 0x1, 1796e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1797e2340276SBjoern A. Zeeb .rd_byte = 4, 1798e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1799e2340276SBjoern A. Zeeb }; 1800e2340276SBjoern A. Zeeb 1801e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_tx9 = { 1802e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1803e2340276SBjoern A. Zeeb .sel_byte = 2, 1804e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1805e2340276SBjoern A. Zeeb .srt = 0x0, 1806e2340276SBjoern A. Zeeb .end = 0x3, 1807e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1808e2340276SBjoern A. Zeeb .rd_byte = 4, 1809e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1810e2340276SBjoern A. Zeeb }; 1811e2340276SBjoern A. Zeeb 1812e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_txA_C = { 1813e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1814e2340276SBjoern A. Zeeb .sel_byte = 2, 1815e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1816e2340276SBjoern A. Zeeb .srt = 0x0, 1817e2340276SBjoern A. Zeeb .end = 0x0, 1818e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1819e2340276SBjoern A. Zeeb .rd_byte = 4, 1820e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1821e2340276SBjoern A. Zeeb }; 1822e2340276SBjoern A. Zeeb 1823e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_rx0 = { 1824e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1825e2340276SBjoern A. Zeeb .sel_byte = 2, 1826e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1827e2340276SBjoern A. Zeeb .srt = 0x0, 1828e2340276SBjoern A. Zeeb .end = 0x8, 1829e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1830e2340276SBjoern A. Zeeb .rd_byte = 4, 1831e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1832e2340276SBjoern A. Zeeb }; 1833e2340276SBjoern A. Zeeb 1834e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_rx1_2 = { 1835e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1836e2340276SBjoern A. Zeeb .sel_byte = 2, 1837e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1838e2340276SBjoern A. Zeeb .srt = 0x0, 1839e2340276SBjoern A. Zeeb .end = 0x0, 1840e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1841e2340276SBjoern A. Zeeb .rd_byte = 4, 1842e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1843e2340276SBjoern A. Zeeb }; 1844e2340276SBjoern A. Zeeb 1845e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_rx3 = { 1846e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1847e2340276SBjoern A. Zeeb .sel_byte = 2, 1848e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1849e2340276SBjoern A. Zeeb .srt = 0x0, 1850e2340276SBjoern A. Zeeb .end = 0x6, 1851e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1852e2340276SBjoern A. Zeeb .rd_byte = 4, 1853e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1854e2340276SBjoern A. Zeeb }; 1855e2340276SBjoern A. Zeeb 1856e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_rx4 = { 1857e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1858e2340276SBjoern A. Zeeb .sel_byte = 2, 1859e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1860e2340276SBjoern A. Zeeb .srt = 0x0, 1861e2340276SBjoern A. Zeeb .end = 0x0, 1862e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1863e2340276SBjoern A. Zeeb .rd_byte = 4, 1864e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1865e2340276SBjoern A. Zeeb }; 1866e2340276SBjoern A. Zeeb 1867e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_hdt_rx5 = { 1868e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1869e2340276SBjoern A. Zeeb .sel_byte = 2, 1870e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_DBG_SEL_MASK, 1871e2340276SBjoern A. Zeeb .srt = 0x0, 1872e2340276SBjoern A. Zeeb .end = 0x0, 1873e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1874e2340276SBjoern A. Zeeb .rd_byte = 4, 1875e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1876e2340276SBjoern A. Zeeb }; 1877e2340276SBjoern A. Zeeb 1878e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_rx_p0_0 = { 1879e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1880e2340276SBjoern A. Zeeb .sel_byte = 1, 1881e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_CH_SEL_MASK, 1882e2340276SBjoern A. Zeeb .srt = 0x0, 1883e2340276SBjoern A. Zeeb .end = 0x3, 1884e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1885e2340276SBjoern A. Zeeb .rd_byte = 4, 1886e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1887e2340276SBjoern A. Zeeb }; 1888e2340276SBjoern A. Zeeb 1889e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_rx_p0_1 = { 1890e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1891e2340276SBjoern A. Zeeb .sel_byte = 1, 1892e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_CH_SEL_MASK, 1893e2340276SBjoern A. Zeeb .srt = 0x0, 1894e2340276SBjoern A. Zeeb .end = 0x6, 1895e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1896e2340276SBjoern A. Zeeb .rd_byte = 4, 1897e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1898e2340276SBjoern A. Zeeb }; 1899e2340276SBjoern A. Zeeb 1900e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_rx_p0_2 = { 1901e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1902e2340276SBjoern A. Zeeb .sel_byte = 1, 1903e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_CH_SEL_MASK, 1904e2340276SBjoern A. Zeeb .srt = 0x0, 1905e2340276SBjoern A. Zeeb .end = 0x0, 1906e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1907e2340276SBjoern A. Zeeb .rd_byte = 4, 1908e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1909e2340276SBjoern A. Zeeb }; 1910e2340276SBjoern A. Zeeb 1911e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_cdt_rx_p1 = { 1912e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1913e2340276SBjoern A. Zeeb .sel_byte = 1, 1914e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_CH_SEL_MASK, 1915e2340276SBjoern A. Zeeb .srt = 0x8, 1916e2340276SBjoern A. Zeeb .end = 0xE, 1917e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1918e2340276SBjoern A. Zeeb .rd_byte = 4, 1919e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1920e2340276SBjoern A. Zeeb }; 1921e2340276SBjoern A. Zeeb 1922e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_stf_ctrl = { 1923e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1924e2340276SBjoern A. Zeeb .sel_byte = 1, 1925e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_CH_SEL_MASK, 1926e2340276SBjoern A. Zeeb .srt = 0x0, 1927e2340276SBjoern A. Zeeb .end = 0x5, 1928e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1929e2340276SBjoern A. Zeeb .rd_byte = 4, 1930e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1931e2340276SBjoern A. Zeeb }; 1932e2340276SBjoern A. Zeeb 1933e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_addr_ctrl = { 1934e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1935e2340276SBjoern A. Zeeb .sel_byte = 1, 1936e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_CH_SEL_MASK, 1937e2340276SBjoern A. Zeeb .srt = 0x0, 1938e2340276SBjoern A. Zeeb .end = 0x6, 1939e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1940e2340276SBjoern A. Zeeb .rd_byte = 4, 1941e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1942e2340276SBjoern A. Zeeb }; 1943e2340276SBjoern A. Zeeb 1944e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_wde_intf = { 1945e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1946e2340276SBjoern A. Zeeb .sel_byte = 1, 1947e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_CH_SEL_MASK, 1948e2340276SBjoern A. Zeeb .srt = 0x0, 1949e2340276SBjoern A. Zeeb .end = 0xF, 1950e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1951e2340276SBjoern A. Zeeb .rd_byte = 4, 1952e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1953e2340276SBjoern A. Zeeb }; 1954e2340276SBjoern A. Zeeb 1955e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_ple_intf = { 1956e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1957e2340276SBjoern A. Zeeb .sel_byte = 1, 1958e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_CH_SEL_MASK, 1959e2340276SBjoern A. Zeeb .srt = 0x0, 1960e2340276SBjoern A. Zeeb .end = 0x9, 1961e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1962e2340276SBjoern A. Zeeb .rd_byte = 4, 1963e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1964e2340276SBjoern A. Zeeb }; 1965e2340276SBjoern A. Zeeb 1966e2340276SBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_dspt_flow_ctrl = { 1967e2340276SBjoern A. Zeeb .sel_addr = R_AX_DISPATCHER_DBG_PORT, 1968e2340276SBjoern A. Zeeb .sel_byte = 1, 1969e2340276SBjoern A. Zeeb .sel_msk = B_AX_DISPATCHER_CH_SEL_MASK, 1970e2340276SBjoern A. Zeeb .srt = 0x0, 1971e2340276SBjoern A. Zeeb .end = 0x3, 1972e2340276SBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 1973e2340276SBjoern A. Zeeb .rd_byte = 4, 1974e2340276SBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 1975e2340276SBjoern A. Zeeb }; 1976e2340276SBjoern A. Zeeb 19778e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_sch_c0 = { 19788e93258fSBjoern A. Zeeb .sel_addr = R_AX_SCH_DBG_SEL, 19798e93258fSBjoern A. Zeeb .sel_byte = 1, 19808e93258fSBjoern A. Zeeb .sel_msk = B_AX_SCH_DBG_SEL_MASK, 19818e93258fSBjoern A. Zeeb .srt = 0x00, 19828e93258fSBjoern A. Zeeb .end = 0x2F, 19838e93258fSBjoern A. Zeeb .rd_addr = R_AX_SCH_DBG, 19848e93258fSBjoern A. Zeeb .rd_byte = 4, 19858e93258fSBjoern A. Zeeb .rd_msk = B_AX_SCHEDULER_DBG_MASK 19868e93258fSBjoern A. Zeeb }; 19878e93258fSBjoern A. Zeeb 19888e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_sch_c1 = { 19898e93258fSBjoern A. Zeeb .sel_addr = R_AX_SCH_DBG_SEL_C1, 19908e93258fSBjoern A. Zeeb .sel_byte = 1, 19918e93258fSBjoern A. Zeeb .sel_msk = B_AX_SCH_DBG_SEL_MASK, 19928e93258fSBjoern A. Zeeb .srt = 0x00, 19938e93258fSBjoern A. Zeeb .end = 0x2F, 19948e93258fSBjoern A. Zeeb .rd_addr = R_AX_SCH_DBG_C1, 19958e93258fSBjoern A. Zeeb .rd_byte = 4, 19968e93258fSBjoern A. Zeeb .rd_msk = B_AX_SCHEDULER_DBG_MASK 19978e93258fSBjoern A. Zeeb }; 19988e93258fSBjoern A. Zeeb 19998e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_tmac_c0 = { 20008e93258fSBjoern A. Zeeb .sel_addr = R_AX_MACTX_DBG_SEL_CNT, 20018e93258fSBjoern A. Zeeb .sel_byte = 1, 20028e93258fSBjoern A. Zeeb .sel_msk = B_AX_DBGSEL_MACTX_MASK, 20038e93258fSBjoern A. Zeeb .srt = 0x00, 20048e93258fSBjoern A. Zeeb .end = 0x19, 20058e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 20068e93258fSBjoern A. Zeeb .rd_byte = 4, 20078e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 20088e93258fSBjoern A. Zeeb }; 20098e93258fSBjoern A. Zeeb 20108e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_tmac_c1 = { 20118e93258fSBjoern A. Zeeb .sel_addr = R_AX_MACTX_DBG_SEL_CNT_C1, 20128e93258fSBjoern A. Zeeb .sel_byte = 1, 20138e93258fSBjoern A. Zeeb .sel_msk = B_AX_DBGSEL_MACTX_MASK, 20148e93258fSBjoern A. Zeeb .srt = 0x00, 20158e93258fSBjoern A. Zeeb .end = 0x19, 20168e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 20178e93258fSBjoern A. Zeeb .rd_byte = 4, 20188e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 20198e93258fSBjoern A. Zeeb }; 20208e93258fSBjoern A. Zeeb 20218e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_rmac_c0 = { 20228e93258fSBjoern A. Zeeb .sel_addr = R_AX_RX_DEBUG_SELECT, 20238e93258fSBjoern A. Zeeb .sel_byte = 1, 20248e93258fSBjoern A. Zeeb .sel_msk = B_AX_DEBUG_SEL_MASK, 20258e93258fSBjoern A. Zeeb .srt = 0x00, 20268e93258fSBjoern A. Zeeb .end = 0x58, 20278e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 20288e93258fSBjoern A. Zeeb .rd_byte = 4, 20298e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 20308e93258fSBjoern A. Zeeb }; 20318e93258fSBjoern A. Zeeb 20328e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_rmac_c1 = { 20338e93258fSBjoern A. Zeeb .sel_addr = R_AX_RX_DEBUG_SELECT_C1, 20348e93258fSBjoern A. Zeeb .sel_byte = 1, 20358e93258fSBjoern A. Zeeb .sel_msk = B_AX_DEBUG_SEL_MASK, 20368e93258fSBjoern A. Zeeb .srt = 0x00, 20378e93258fSBjoern A. Zeeb .end = 0x58, 20388e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 20398e93258fSBjoern A. Zeeb .rd_byte = 4, 20408e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 20418e93258fSBjoern A. Zeeb }; 20428e93258fSBjoern A. Zeeb 20438e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_rmacst_c0 = { 20448e93258fSBjoern A. Zeeb .sel_addr = R_AX_RX_STATE_MONITOR, 20458e93258fSBjoern A. Zeeb .sel_byte = 1, 20468e93258fSBjoern A. Zeeb .sel_msk = B_AX_STATE_SEL_MASK, 20478e93258fSBjoern A. Zeeb .srt = 0x00, 20488e93258fSBjoern A. Zeeb .end = 0x17, 20498e93258fSBjoern A. Zeeb .rd_addr = R_AX_RX_STATE_MONITOR, 20508e93258fSBjoern A. Zeeb .rd_byte = 4, 20518e93258fSBjoern A. Zeeb .rd_msk = B_AX_RX_STATE_MONITOR_MASK 20528e93258fSBjoern A. Zeeb }; 20538e93258fSBjoern A. Zeeb 20548e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_rmacst_c1 = { 20558e93258fSBjoern A. Zeeb .sel_addr = R_AX_RX_STATE_MONITOR_C1, 20568e93258fSBjoern A. Zeeb .sel_byte = 1, 20578e93258fSBjoern A. Zeeb .sel_msk = B_AX_STATE_SEL_MASK, 20588e93258fSBjoern A. Zeeb .srt = 0x00, 20598e93258fSBjoern A. Zeeb .end = 0x17, 20608e93258fSBjoern A. Zeeb .rd_addr = R_AX_RX_STATE_MONITOR_C1, 20618e93258fSBjoern A. Zeeb .rd_byte = 4, 20628e93258fSBjoern A. Zeeb .rd_msk = B_AX_RX_STATE_MONITOR_MASK 20638e93258fSBjoern A. Zeeb }; 20648e93258fSBjoern A. Zeeb 20658e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_rmac_plcp_c0 = { 20668e93258fSBjoern A. Zeeb .sel_addr = R_AX_RMAC_PLCP_MON, 20678e93258fSBjoern A. Zeeb .sel_byte = 4, 20688e93258fSBjoern A. Zeeb .sel_msk = B_AX_PCLP_MON_SEL_MASK, 20698e93258fSBjoern A. Zeeb .srt = 0x0, 20708e93258fSBjoern A. Zeeb .end = 0xF, 20718e93258fSBjoern A. Zeeb .rd_addr = R_AX_RMAC_PLCP_MON, 20728e93258fSBjoern A. Zeeb .rd_byte = 4, 20738e93258fSBjoern A. Zeeb .rd_msk = B_AX_RMAC_PLCP_MON_MASK 20748e93258fSBjoern A. Zeeb }; 20758e93258fSBjoern A. Zeeb 20768e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_rmac_plcp_c1 = { 20778e93258fSBjoern A. Zeeb .sel_addr = R_AX_RMAC_PLCP_MON_C1, 20788e93258fSBjoern A. Zeeb .sel_byte = 4, 20798e93258fSBjoern A. Zeeb .sel_msk = B_AX_PCLP_MON_SEL_MASK, 20808e93258fSBjoern A. Zeeb .srt = 0x0, 20818e93258fSBjoern A. Zeeb .end = 0xF, 20828e93258fSBjoern A. Zeeb .rd_addr = R_AX_RMAC_PLCP_MON_C1, 20838e93258fSBjoern A. Zeeb .rd_byte = 4, 20848e93258fSBjoern A. Zeeb .rd_msk = B_AX_RMAC_PLCP_MON_MASK 20858e93258fSBjoern A. Zeeb }; 20868e93258fSBjoern A. Zeeb 20878e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_trxptcl_c0 = { 20888e93258fSBjoern A. Zeeb .sel_addr = R_AX_DBGSEL_TRXPTCL, 20898e93258fSBjoern A. Zeeb .sel_byte = 1, 20908e93258fSBjoern A. Zeeb .sel_msk = B_AX_DBGSEL_TRXPTCL_MASK, 20918e93258fSBjoern A. Zeeb .srt = 0x08, 20928e93258fSBjoern A. Zeeb .end = 0x10, 20938e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 20948e93258fSBjoern A. Zeeb .rd_byte = 4, 20958e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 20968e93258fSBjoern A. Zeeb }; 20978e93258fSBjoern A. Zeeb 20988e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_trxptcl_c1 = { 20998e93258fSBjoern A. Zeeb .sel_addr = R_AX_DBGSEL_TRXPTCL_C1, 21008e93258fSBjoern A. Zeeb .sel_byte = 1, 21018e93258fSBjoern A. Zeeb .sel_msk = B_AX_DBGSEL_TRXPTCL_MASK, 21028e93258fSBjoern A. Zeeb .srt = 0x08, 21038e93258fSBjoern A. Zeeb .end = 0x10, 21048e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 21058e93258fSBjoern A. Zeeb .rd_byte = 4, 21068e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 21078e93258fSBjoern A. Zeeb }; 21088e93258fSBjoern A. Zeeb 21098e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_tx_infol_c0 = { 21108e93258fSBjoern A. Zeeb .sel_addr = R_AX_WMAC_TX_CTRL_DEBUG, 21118e93258fSBjoern A. Zeeb .sel_byte = 1, 21128e93258fSBjoern A. Zeeb .sel_msk = B_AX_TX_CTRL_DEBUG_SEL_MASK, 21138e93258fSBjoern A. Zeeb .srt = 0x00, 21148e93258fSBjoern A. Zeeb .end = 0x07, 21158e93258fSBjoern A. Zeeb .rd_addr = R_AX_WMAC_TX_INFO0_DEBUG, 21168e93258fSBjoern A. Zeeb .rd_byte = 4, 21178e93258fSBjoern A. Zeeb .rd_msk = B_AX_TX_CTRL_INFO_P0_MASK 21188e93258fSBjoern A. Zeeb }; 21198e93258fSBjoern A. Zeeb 21208e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_tx_infoh_c0 = { 21218e93258fSBjoern A. Zeeb .sel_addr = R_AX_WMAC_TX_CTRL_DEBUG, 21228e93258fSBjoern A. Zeeb .sel_byte = 1, 21238e93258fSBjoern A. Zeeb .sel_msk = B_AX_TX_CTRL_DEBUG_SEL_MASK, 21248e93258fSBjoern A. Zeeb .srt = 0x00, 21258e93258fSBjoern A. Zeeb .end = 0x07, 21268e93258fSBjoern A. Zeeb .rd_addr = R_AX_WMAC_TX_INFO1_DEBUG, 21278e93258fSBjoern A. Zeeb .rd_byte = 4, 21288e93258fSBjoern A. Zeeb .rd_msk = B_AX_TX_CTRL_INFO_P1_MASK 21298e93258fSBjoern A. Zeeb }; 21308e93258fSBjoern A. Zeeb 21318e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_tx_infol_c1 = { 21328e93258fSBjoern A. Zeeb .sel_addr = R_AX_WMAC_TX_CTRL_DEBUG_C1, 21338e93258fSBjoern A. Zeeb .sel_byte = 1, 21348e93258fSBjoern A. Zeeb .sel_msk = B_AX_TX_CTRL_DEBUG_SEL_MASK, 21358e93258fSBjoern A. Zeeb .srt = 0x00, 21368e93258fSBjoern A. Zeeb .end = 0x07, 21378e93258fSBjoern A. Zeeb .rd_addr = R_AX_WMAC_TX_INFO0_DEBUG_C1, 21388e93258fSBjoern A. Zeeb .rd_byte = 4, 21398e93258fSBjoern A. Zeeb .rd_msk = B_AX_TX_CTRL_INFO_P0_MASK 21408e93258fSBjoern A. Zeeb }; 21418e93258fSBjoern A. Zeeb 21428e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_tx_infoh_c1 = { 21438e93258fSBjoern A. Zeeb .sel_addr = R_AX_WMAC_TX_CTRL_DEBUG_C1, 21448e93258fSBjoern A. Zeeb .sel_byte = 1, 21458e93258fSBjoern A. Zeeb .sel_msk = B_AX_TX_CTRL_DEBUG_SEL_MASK, 21468e93258fSBjoern A. Zeeb .srt = 0x00, 21478e93258fSBjoern A. Zeeb .end = 0x07, 21488e93258fSBjoern A. Zeeb .rd_addr = R_AX_WMAC_TX_INFO1_DEBUG_C1, 21498e93258fSBjoern A. Zeeb .rd_byte = 4, 21508e93258fSBjoern A. Zeeb .rd_msk = B_AX_TX_CTRL_INFO_P1_MASK 21518e93258fSBjoern A. Zeeb }; 21528e93258fSBjoern A. Zeeb 21538e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_txtf_infol_c0 = { 21548e93258fSBjoern A. Zeeb .sel_addr = R_AX_WMAC_TX_TF_INFO_0, 21558e93258fSBjoern A. Zeeb .sel_byte = 1, 21568e93258fSBjoern A. Zeeb .sel_msk = B_AX_WMAC_TX_TF_INFO_SEL_MASK, 21578e93258fSBjoern A. Zeeb .srt = 0x00, 21588e93258fSBjoern A. Zeeb .end = 0x04, 21598e93258fSBjoern A. Zeeb .rd_addr = R_AX_WMAC_TX_TF_INFO_1, 21608e93258fSBjoern A. Zeeb .rd_byte = 4, 21618e93258fSBjoern A. Zeeb .rd_msk = B_AX_WMAC_TX_TF_INFO_P0_MASK 21628e93258fSBjoern A. Zeeb }; 21638e93258fSBjoern A. Zeeb 21648e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_txtf_infoh_c0 = { 21658e93258fSBjoern A. Zeeb .sel_addr = R_AX_WMAC_TX_TF_INFO_0, 21668e93258fSBjoern A. Zeeb .sel_byte = 1, 21678e93258fSBjoern A. Zeeb .sel_msk = B_AX_WMAC_TX_TF_INFO_SEL_MASK, 21688e93258fSBjoern A. Zeeb .srt = 0x00, 21698e93258fSBjoern A. Zeeb .end = 0x04, 21708e93258fSBjoern A. Zeeb .rd_addr = R_AX_WMAC_TX_TF_INFO_2, 21718e93258fSBjoern A. Zeeb .rd_byte = 4, 21728e93258fSBjoern A. Zeeb .rd_msk = B_AX_WMAC_TX_TF_INFO_P1_MASK 21738e93258fSBjoern A. Zeeb }; 21748e93258fSBjoern A. Zeeb 21758e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_txtf_infol_c1 = { 21768e93258fSBjoern A. Zeeb .sel_addr = R_AX_WMAC_TX_TF_INFO_0_C1, 21778e93258fSBjoern A. Zeeb .sel_byte = 1, 21788e93258fSBjoern A. Zeeb .sel_msk = B_AX_WMAC_TX_TF_INFO_SEL_MASK, 21798e93258fSBjoern A. Zeeb .srt = 0x00, 21808e93258fSBjoern A. Zeeb .end = 0x04, 21818e93258fSBjoern A. Zeeb .rd_addr = R_AX_WMAC_TX_TF_INFO_1_C1, 21828e93258fSBjoern A. Zeeb .rd_byte = 4, 21838e93258fSBjoern A. Zeeb .rd_msk = B_AX_WMAC_TX_TF_INFO_P0_MASK 21848e93258fSBjoern A. Zeeb }; 21858e93258fSBjoern A. Zeeb 21868e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_txtf_infoh_c1 = { 21878e93258fSBjoern A. Zeeb .sel_addr = R_AX_WMAC_TX_TF_INFO_0_C1, 21888e93258fSBjoern A. Zeeb .sel_byte = 1, 21898e93258fSBjoern A. Zeeb .sel_msk = B_AX_WMAC_TX_TF_INFO_SEL_MASK, 21908e93258fSBjoern A. Zeeb .srt = 0x00, 21918e93258fSBjoern A. Zeeb .end = 0x04, 21928e93258fSBjoern A. Zeeb .rd_addr = R_AX_WMAC_TX_TF_INFO_2_C1, 21938e93258fSBjoern A. Zeeb .rd_byte = 4, 21948e93258fSBjoern A. Zeeb .rd_msk = B_AX_WMAC_TX_TF_INFO_P1_MASK 21958e93258fSBjoern A. Zeeb }; 21968e93258fSBjoern A. Zeeb 21978e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_wde_bufmgn_freepg = { 21988e93258fSBjoern A. Zeeb .sel_addr = R_AX_WDE_DBG_FUN_INTF_CTL, 21998e93258fSBjoern A. Zeeb .sel_byte = 4, 22008e93258fSBjoern A. Zeeb .sel_msk = B_AX_WDE_DFI_DATA_MASK, 22018e93258fSBjoern A. Zeeb .srt = 0x80000000, 22028e93258fSBjoern A. Zeeb .end = 0x80000001, 22038e93258fSBjoern A. Zeeb .rd_addr = R_AX_WDE_DBG_FUN_INTF_DATA, 22048e93258fSBjoern A. Zeeb .rd_byte = 4, 22058e93258fSBjoern A. Zeeb .rd_msk = B_AX_WDE_DFI_DATA_MASK 22068e93258fSBjoern A. Zeeb }; 22078e93258fSBjoern A. Zeeb 22088e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_wde_bufmgn_quota = { 22098e93258fSBjoern A. Zeeb .sel_addr = R_AX_WDE_DBG_FUN_INTF_CTL, 22108e93258fSBjoern A. Zeeb .sel_byte = 4, 22118e93258fSBjoern A. Zeeb .sel_msk = B_AX_WDE_DFI_DATA_MASK, 22128e93258fSBjoern A. Zeeb .srt = 0x80010000, 22138e93258fSBjoern A. Zeeb .end = 0x80010004, 22148e93258fSBjoern A. Zeeb .rd_addr = R_AX_WDE_DBG_FUN_INTF_DATA, 22158e93258fSBjoern A. Zeeb .rd_byte = 4, 22168e93258fSBjoern A. Zeeb .rd_msk = B_AX_WDE_DFI_DATA_MASK 22178e93258fSBjoern A. Zeeb }; 22188e93258fSBjoern A. Zeeb 22198e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_wde_bufmgn_pagellt = { 22208e93258fSBjoern A. Zeeb .sel_addr = R_AX_WDE_DBG_FUN_INTF_CTL, 22218e93258fSBjoern A. Zeeb .sel_byte = 4, 22228e93258fSBjoern A. Zeeb .sel_msk = B_AX_WDE_DFI_DATA_MASK, 22238e93258fSBjoern A. Zeeb .srt = 0x80020000, 22248e93258fSBjoern A. Zeeb .end = 0x80020FFF, 22258e93258fSBjoern A. Zeeb .rd_addr = R_AX_WDE_DBG_FUN_INTF_DATA, 22268e93258fSBjoern A. Zeeb .rd_byte = 4, 22278e93258fSBjoern A. Zeeb .rd_msk = B_AX_WDE_DFI_DATA_MASK 22288e93258fSBjoern A. Zeeb }; 22298e93258fSBjoern A. Zeeb 22308e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_wde_bufmgn_pktinfo = { 22318e93258fSBjoern A. Zeeb .sel_addr = R_AX_WDE_DBG_FUN_INTF_CTL, 22328e93258fSBjoern A. Zeeb .sel_byte = 4, 22338e93258fSBjoern A. Zeeb .sel_msk = B_AX_WDE_DFI_DATA_MASK, 22348e93258fSBjoern A. Zeeb .srt = 0x80030000, 22358e93258fSBjoern A. Zeeb .end = 0x80030FFF, 22368e93258fSBjoern A. Zeeb .rd_addr = R_AX_WDE_DBG_FUN_INTF_DATA, 22378e93258fSBjoern A. Zeeb .rd_byte = 4, 22388e93258fSBjoern A. Zeeb .rd_msk = B_AX_WDE_DFI_DATA_MASK 22398e93258fSBjoern A. Zeeb }; 22408e93258fSBjoern A. Zeeb 22418e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_wde_quemgn_prepkt = { 22428e93258fSBjoern A. Zeeb .sel_addr = R_AX_WDE_DBG_FUN_INTF_CTL, 22438e93258fSBjoern A. Zeeb .sel_byte = 4, 22448e93258fSBjoern A. Zeeb .sel_msk = B_AX_WDE_DFI_DATA_MASK, 22458e93258fSBjoern A. Zeeb .srt = 0x80040000, 22468e93258fSBjoern A. Zeeb .end = 0x80040FFF, 22478e93258fSBjoern A. Zeeb .rd_addr = R_AX_WDE_DBG_FUN_INTF_DATA, 22488e93258fSBjoern A. Zeeb .rd_byte = 4, 22498e93258fSBjoern A. Zeeb .rd_msk = B_AX_WDE_DFI_DATA_MASK 22508e93258fSBjoern A. Zeeb }; 22518e93258fSBjoern A. Zeeb 22528e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_wde_quemgn_nxtpkt = { 22538e93258fSBjoern A. Zeeb .sel_addr = R_AX_WDE_DBG_FUN_INTF_CTL, 22548e93258fSBjoern A. Zeeb .sel_byte = 4, 22558e93258fSBjoern A. Zeeb .sel_msk = B_AX_WDE_DFI_DATA_MASK, 22568e93258fSBjoern A. Zeeb .srt = 0x80050000, 22578e93258fSBjoern A. Zeeb .end = 0x80050FFF, 22588e93258fSBjoern A. Zeeb .rd_addr = R_AX_WDE_DBG_FUN_INTF_DATA, 22598e93258fSBjoern A. Zeeb .rd_byte = 4, 22608e93258fSBjoern A. Zeeb .rd_msk = B_AX_WDE_DFI_DATA_MASK 22618e93258fSBjoern A. Zeeb }; 22628e93258fSBjoern A. Zeeb 22638e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_wde_quemgn_qlnktbl = { 22648e93258fSBjoern A. Zeeb .sel_addr = R_AX_WDE_DBG_FUN_INTF_CTL, 22658e93258fSBjoern A. Zeeb .sel_byte = 4, 22668e93258fSBjoern A. Zeeb .sel_msk = B_AX_WDE_DFI_DATA_MASK, 22678e93258fSBjoern A. Zeeb .srt = 0x80060000, 22688e93258fSBjoern A. Zeeb .end = 0x80060453, 22698e93258fSBjoern A. Zeeb .rd_addr = R_AX_WDE_DBG_FUN_INTF_DATA, 22708e93258fSBjoern A. Zeeb .rd_byte = 4, 22718e93258fSBjoern A. Zeeb .rd_msk = B_AX_WDE_DFI_DATA_MASK 22728e93258fSBjoern A. Zeeb }; 22738e93258fSBjoern A. Zeeb 22748e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_wde_quemgn_qempty = { 22758e93258fSBjoern A. Zeeb .sel_addr = R_AX_WDE_DBG_FUN_INTF_CTL, 22768e93258fSBjoern A. Zeeb .sel_byte = 4, 22778e93258fSBjoern A. Zeeb .sel_msk = B_AX_WDE_DFI_DATA_MASK, 22788e93258fSBjoern A. Zeeb .srt = 0x80070000, 22798e93258fSBjoern A. Zeeb .end = 0x80070011, 22808e93258fSBjoern A. Zeeb .rd_addr = R_AX_WDE_DBG_FUN_INTF_DATA, 22818e93258fSBjoern A. Zeeb .rd_byte = 4, 22828e93258fSBjoern A. Zeeb .rd_msk = B_AX_WDE_DFI_DATA_MASK 22838e93258fSBjoern A. Zeeb }; 22848e93258fSBjoern A. Zeeb 22858e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_ple_bufmgn_freepg = { 22868e93258fSBjoern A. Zeeb .sel_addr = R_AX_PLE_DBG_FUN_INTF_CTL, 22878e93258fSBjoern A. Zeeb .sel_byte = 4, 22888e93258fSBjoern A. Zeeb .sel_msk = B_AX_PLE_DFI_DATA_MASK, 22898e93258fSBjoern A. Zeeb .srt = 0x80000000, 22908e93258fSBjoern A. Zeeb .end = 0x80000001, 22918e93258fSBjoern A. Zeeb .rd_addr = R_AX_PLE_DBG_FUN_INTF_DATA, 22928e93258fSBjoern A. Zeeb .rd_byte = 4, 22938e93258fSBjoern A. Zeeb .rd_msk = B_AX_PLE_DFI_DATA_MASK 22948e93258fSBjoern A. Zeeb }; 22958e93258fSBjoern A. Zeeb 22968e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_ple_bufmgn_quota = { 22978e93258fSBjoern A. Zeeb .sel_addr = R_AX_PLE_DBG_FUN_INTF_CTL, 22988e93258fSBjoern A. Zeeb .sel_byte = 4, 22998e93258fSBjoern A. Zeeb .sel_msk = B_AX_PLE_DFI_DATA_MASK, 23008e93258fSBjoern A. Zeeb .srt = 0x80010000, 23018e93258fSBjoern A. Zeeb .end = 0x8001000A, 23028e93258fSBjoern A. Zeeb .rd_addr = R_AX_PLE_DBG_FUN_INTF_DATA, 23038e93258fSBjoern A. Zeeb .rd_byte = 4, 23048e93258fSBjoern A. Zeeb .rd_msk = B_AX_PLE_DFI_DATA_MASK 23058e93258fSBjoern A. Zeeb }; 23068e93258fSBjoern A. Zeeb 23078e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_ple_bufmgn_pagellt = { 23088e93258fSBjoern A. Zeeb .sel_addr = R_AX_PLE_DBG_FUN_INTF_CTL, 23098e93258fSBjoern A. Zeeb .sel_byte = 4, 23108e93258fSBjoern A. Zeeb .sel_msk = B_AX_PLE_DFI_DATA_MASK, 23118e93258fSBjoern A. Zeeb .srt = 0x80020000, 23128e93258fSBjoern A. Zeeb .end = 0x80020DBF, 23138e93258fSBjoern A. Zeeb .rd_addr = R_AX_PLE_DBG_FUN_INTF_DATA, 23148e93258fSBjoern A. Zeeb .rd_byte = 4, 23158e93258fSBjoern A. Zeeb .rd_msk = B_AX_PLE_DFI_DATA_MASK 23168e93258fSBjoern A. Zeeb }; 23178e93258fSBjoern A. Zeeb 23188e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_ple_bufmgn_pktinfo = { 23198e93258fSBjoern A. Zeeb .sel_addr = R_AX_PLE_DBG_FUN_INTF_CTL, 23208e93258fSBjoern A. Zeeb .sel_byte = 4, 23218e93258fSBjoern A. Zeeb .sel_msk = B_AX_PLE_DFI_DATA_MASK, 23228e93258fSBjoern A. Zeeb .srt = 0x80030000, 23238e93258fSBjoern A. Zeeb .end = 0x80030DBF, 23248e93258fSBjoern A. Zeeb .rd_addr = R_AX_PLE_DBG_FUN_INTF_DATA, 23258e93258fSBjoern A. Zeeb .rd_byte = 4, 23268e93258fSBjoern A. Zeeb .rd_msk = B_AX_PLE_DFI_DATA_MASK 23278e93258fSBjoern A. Zeeb }; 23288e93258fSBjoern A. Zeeb 23298e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_ple_quemgn_prepkt = { 23308e93258fSBjoern A. Zeeb .sel_addr = R_AX_PLE_DBG_FUN_INTF_CTL, 23318e93258fSBjoern A. Zeeb .sel_byte = 4, 23328e93258fSBjoern A. Zeeb .sel_msk = B_AX_PLE_DFI_DATA_MASK, 23338e93258fSBjoern A. Zeeb .srt = 0x80040000, 23348e93258fSBjoern A. Zeeb .end = 0x80040DBF, 23358e93258fSBjoern A. Zeeb .rd_addr = R_AX_PLE_DBG_FUN_INTF_DATA, 23368e93258fSBjoern A. Zeeb .rd_byte = 4, 23378e93258fSBjoern A. Zeeb .rd_msk = B_AX_PLE_DFI_DATA_MASK 23388e93258fSBjoern A. Zeeb }; 23398e93258fSBjoern A. Zeeb 23408e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_ple_quemgn_nxtpkt = { 23418e93258fSBjoern A. Zeeb .sel_addr = R_AX_PLE_DBG_FUN_INTF_CTL, 23428e93258fSBjoern A. Zeeb .sel_byte = 4, 23438e93258fSBjoern A. Zeeb .sel_msk = B_AX_PLE_DFI_DATA_MASK, 23448e93258fSBjoern A. Zeeb .srt = 0x80050000, 23458e93258fSBjoern A. Zeeb .end = 0x80050DBF, 23468e93258fSBjoern A. Zeeb .rd_addr = R_AX_PLE_DBG_FUN_INTF_DATA, 23478e93258fSBjoern A. Zeeb .rd_byte = 4, 23488e93258fSBjoern A. Zeeb .rd_msk = B_AX_PLE_DFI_DATA_MASK 23498e93258fSBjoern A. Zeeb }; 23508e93258fSBjoern A. Zeeb 23518e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_ple_quemgn_qlnktbl = { 23528e93258fSBjoern A. Zeeb .sel_addr = R_AX_PLE_DBG_FUN_INTF_CTL, 23538e93258fSBjoern A. Zeeb .sel_byte = 4, 23548e93258fSBjoern A. Zeeb .sel_msk = B_AX_PLE_DFI_DATA_MASK, 23558e93258fSBjoern A. Zeeb .srt = 0x80060000, 23568e93258fSBjoern A. Zeeb .end = 0x80060041, 23578e93258fSBjoern A. Zeeb .rd_addr = R_AX_PLE_DBG_FUN_INTF_DATA, 23588e93258fSBjoern A. Zeeb .rd_byte = 4, 23598e93258fSBjoern A. Zeeb .rd_msk = B_AX_PLE_DFI_DATA_MASK 23608e93258fSBjoern A. Zeeb }; 23618e93258fSBjoern A. Zeeb 23628e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_ple_quemgn_qempty = { 23638e93258fSBjoern A. Zeeb .sel_addr = R_AX_PLE_DBG_FUN_INTF_CTL, 23648e93258fSBjoern A. Zeeb .sel_byte = 4, 23658e93258fSBjoern A. Zeeb .sel_msk = B_AX_PLE_DFI_DATA_MASK, 23668e93258fSBjoern A. Zeeb .srt = 0x80070000, 23678e93258fSBjoern A. Zeeb .end = 0x80070001, 23688e93258fSBjoern A. Zeeb .rd_addr = R_AX_PLE_DBG_FUN_INTF_DATA, 23698e93258fSBjoern A. Zeeb .rd_byte = 4, 23708e93258fSBjoern A. Zeeb .rd_msk = B_AX_PLE_DFI_DATA_MASK 23718e93258fSBjoern A. Zeeb }; 23728e93258fSBjoern A. Zeeb 23738e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_pktinfo = { 23748e93258fSBjoern A. Zeeb .sel_addr = R_AX_DBG_FUN_INTF_CTL, 23758e93258fSBjoern A. Zeeb .sel_byte = 4, 23768e93258fSBjoern A. Zeeb .sel_msk = B_AX_DFI_DATA_MASK, 23778e93258fSBjoern A. Zeeb .srt = 0x80000000, 23788e93258fSBjoern A. Zeeb .end = 0x8000017f, 23798e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_FUN_INTF_DATA, 23808e93258fSBjoern A. Zeeb .rd_byte = 4, 23818e93258fSBjoern A. Zeeb .rd_msk = B_AX_DFI_DATA_MASK 23828e93258fSBjoern A. Zeeb }; 23838e93258fSBjoern A. Zeeb 23848e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_pcie_txdma = { 23858e93258fSBjoern A. Zeeb .sel_addr = R_AX_PCIE_DBG_CTRL, 23868e93258fSBjoern A. Zeeb .sel_byte = 2, 2387e2340276SBjoern A. Zeeb .sel_msk = B_AX_PCIE_DBG_SEL_MASK, 23888e93258fSBjoern A. Zeeb .srt = 0x00, 23898e93258fSBjoern A. Zeeb .end = 0x03, 23908e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 23918e93258fSBjoern A. Zeeb .rd_byte = 4, 23928e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 23938e93258fSBjoern A. Zeeb }; 23948e93258fSBjoern A. Zeeb 23958e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_pcie_rxdma = { 23968e93258fSBjoern A. Zeeb .sel_addr = R_AX_PCIE_DBG_CTRL, 23978e93258fSBjoern A. Zeeb .sel_byte = 2, 2398e2340276SBjoern A. Zeeb .sel_msk = B_AX_PCIE_DBG_SEL_MASK, 23998e93258fSBjoern A. Zeeb .srt = 0x00, 24008e93258fSBjoern A. Zeeb .end = 0x04, 24018e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 24028e93258fSBjoern A. Zeeb .rd_byte = 4, 24038e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 24048e93258fSBjoern A. Zeeb }; 24058e93258fSBjoern A. Zeeb 24068e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_pcie_cvt = { 24078e93258fSBjoern A. Zeeb .sel_addr = R_AX_PCIE_DBG_CTRL, 24088e93258fSBjoern A. Zeeb .sel_byte = 2, 2409e2340276SBjoern A. Zeeb .sel_msk = B_AX_PCIE_DBG_SEL_MASK, 24108e93258fSBjoern A. Zeeb .srt = 0x00, 24118e93258fSBjoern A. Zeeb .end = 0x01, 24128e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 24138e93258fSBjoern A. Zeeb .rd_byte = 4, 24148e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 24158e93258fSBjoern A. Zeeb }; 24168e93258fSBjoern A. Zeeb 24178e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_pcie_cxpl = { 24188e93258fSBjoern A. Zeeb .sel_addr = R_AX_PCIE_DBG_CTRL, 24198e93258fSBjoern A. Zeeb .sel_byte = 2, 2420e2340276SBjoern A. Zeeb .sel_msk = B_AX_PCIE_DBG_SEL_MASK, 24218e93258fSBjoern A. Zeeb .srt = 0x00, 24228e93258fSBjoern A. Zeeb .end = 0x05, 24238e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 24248e93258fSBjoern A. Zeeb .rd_byte = 4, 24258e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 24268e93258fSBjoern A. Zeeb }; 24278e93258fSBjoern A. Zeeb 24288e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_pcie_io = { 24298e93258fSBjoern A. Zeeb .sel_addr = R_AX_PCIE_DBG_CTRL, 24308e93258fSBjoern A. Zeeb .sel_byte = 2, 2431e2340276SBjoern A. Zeeb .sel_msk = B_AX_PCIE_DBG_SEL_MASK, 24328e93258fSBjoern A. Zeeb .srt = 0x00, 24338e93258fSBjoern A. Zeeb .end = 0x05, 24348e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 24358e93258fSBjoern A. Zeeb .rd_byte = 4, 24368e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 24378e93258fSBjoern A. Zeeb }; 24388e93258fSBjoern A. Zeeb 24398e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_pcie_misc = { 24408e93258fSBjoern A. Zeeb .sel_addr = R_AX_PCIE_DBG_CTRL, 24418e93258fSBjoern A. Zeeb .sel_byte = 2, 2442e2340276SBjoern A. Zeeb .sel_msk = B_AX_PCIE_DBG_SEL_MASK, 24438e93258fSBjoern A. Zeeb .srt = 0x00, 24448e93258fSBjoern A. Zeeb .end = 0x06, 24458e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 24468e93258fSBjoern A. Zeeb .rd_byte = 4, 24478e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 24488e93258fSBjoern A. Zeeb }; 24498e93258fSBjoern A. Zeeb 24508e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info dbg_port_pcie_misc2 = { 24518e93258fSBjoern A. Zeeb .sel_addr = R_AX_DBG_CTRL, 24528e93258fSBjoern A. Zeeb .sel_byte = 1, 24538e93258fSBjoern A. Zeeb .sel_msk = B_AX_DBG_SEL0, 24548e93258fSBjoern A. Zeeb .srt = 0x34, 24558e93258fSBjoern A. Zeeb .end = 0x3C, 24568e93258fSBjoern A. Zeeb .rd_addr = R_AX_DBG_PORT_SEL, 24578e93258fSBjoern A. Zeeb .rd_byte = 4, 24588e93258fSBjoern A. Zeeb .rd_msk = B_AX_DEBUG_ST_MASK 24598e93258fSBjoern A. Zeeb }; 24608e93258fSBjoern A. Zeeb 24618e93258fSBjoern A. Zeeb static const struct rtw89_mac_dbg_port_info * 24628e93258fSBjoern A. Zeeb rtw89_debug_mac_dbg_port_sel(struct seq_file *m, 24638e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev, u32 sel) 24648e93258fSBjoern A. Zeeb { 24658e93258fSBjoern A. Zeeb const struct rtw89_mac_dbg_port_info *info; 2466e2340276SBjoern A. Zeeb u32 index; 24678e93258fSBjoern A. Zeeb u32 val32; 24688e93258fSBjoern A. Zeeb u16 val16; 24698e93258fSBjoern A. Zeeb u8 val8; 24708e93258fSBjoern A. Zeeb 24718e93258fSBjoern A. Zeeb switch (sel) { 24728e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PTCL_C0: 24738e93258fSBjoern A. Zeeb info = &dbg_port_ptcl_c0; 24748e93258fSBjoern A. Zeeb val16 = rtw89_read16(rtwdev, R_AX_PTCL_DBG); 24758e93258fSBjoern A. Zeeb val16 |= B_AX_PTCL_DBG_EN; 24768e93258fSBjoern A. Zeeb rtw89_write16(rtwdev, R_AX_PTCL_DBG, val16); 24778e93258fSBjoern A. Zeeb seq_puts(m, "Enable PTCL C0 dbgport.\n"); 24788e93258fSBjoern A. Zeeb break; 24798e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PTCL_C1: 24808e93258fSBjoern A. Zeeb info = &dbg_port_ptcl_c1; 24818e93258fSBjoern A. Zeeb val16 = rtw89_read16(rtwdev, R_AX_PTCL_DBG_C1); 24828e93258fSBjoern A. Zeeb val16 |= B_AX_PTCL_DBG_EN; 24838e93258fSBjoern A. Zeeb rtw89_write16(rtwdev, R_AX_PTCL_DBG_C1, val16); 24848e93258fSBjoern A. Zeeb seq_puts(m, "Enable PTCL C1 dbgport.\n"); 24858e93258fSBjoern A. Zeeb break; 24868e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_SCH_C0: 24878e93258fSBjoern A. Zeeb info = &dbg_port_sch_c0; 24888e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_SCH_DBG_SEL); 24898e93258fSBjoern A. Zeeb val32 |= B_AX_SCH_DBG_EN; 24908e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_SCH_DBG_SEL, val32); 24918e93258fSBjoern A. Zeeb seq_puts(m, "Enable SCH C0 dbgport.\n"); 24928e93258fSBjoern A. Zeeb break; 24938e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_SCH_C1: 24948e93258fSBjoern A. Zeeb info = &dbg_port_sch_c1; 24958e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_SCH_DBG_SEL_C1); 24968e93258fSBjoern A. Zeeb val32 |= B_AX_SCH_DBG_EN; 24978e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_SCH_DBG_SEL_C1, val32); 24988e93258fSBjoern A. Zeeb seq_puts(m, "Enable SCH C1 dbgport.\n"); 24998e93258fSBjoern A. Zeeb break; 25008e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TMAC_C0: 25018e93258fSBjoern A. Zeeb info = &dbg_port_tmac_c0; 25028e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBGSEL_TRXPTCL); 25038e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TRXPTRL_DBG_SEL_TMAC, 25048e93258fSBjoern A. Zeeb B_AX_DBGSEL_TRXPTCL_MASK); 25058e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBGSEL_TRXPTCL, val32); 25068e93258fSBjoern A. Zeeb 25078e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 25088e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TMAC_DBG_SEL_C0, B_AX_DBG_SEL0); 25098e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TMAC_DBG_SEL_C0, B_AX_DBG_SEL1); 25108e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 25118e93258fSBjoern A. Zeeb 25128e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_SYS_STATUS1); 25138e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, MAC_DBG_SEL, B_AX_SEL_0XC0_MASK); 25148e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_SYS_STATUS1, val32); 25158e93258fSBjoern A. Zeeb seq_puts(m, "Enable TMAC C0 dbgport.\n"); 25168e93258fSBjoern A. Zeeb break; 25178e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TMAC_C1: 25188e93258fSBjoern A. Zeeb info = &dbg_port_tmac_c1; 25198e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBGSEL_TRXPTCL_C1); 25208e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TRXPTRL_DBG_SEL_TMAC, 25218e93258fSBjoern A. Zeeb B_AX_DBGSEL_TRXPTCL_MASK); 25228e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBGSEL_TRXPTCL_C1, val32); 25238e93258fSBjoern A. Zeeb 25248e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 25258e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TMAC_DBG_SEL_C1, B_AX_DBG_SEL0); 25268e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TMAC_DBG_SEL_C1, B_AX_DBG_SEL1); 25278e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 25288e93258fSBjoern A. Zeeb 25298e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_SYS_STATUS1); 25308e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, MAC_DBG_SEL, B_AX_SEL_0XC0_MASK); 25318e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_SYS_STATUS1, val32); 25328e93258fSBjoern A. Zeeb seq_puts(m, "Enable TMAC C1 dbgport.\n"); 25338e93258fSBjoern A. Zeeb break; 25348e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_RMAC_C0: 25358e93258fSBjoern A. Zeeb info = &dbg_port_rmac_c0; 25368e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBGSEL_TRXPTCL); 25378e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TRXPTRL_DBG_SEL_RMAC, 25388e93258fSBjoern A. Zeeb B_AX_DBGSEL_TRXPTCL_MASK); 25398e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBGSEL_TRXPTCL, val32); 25408e93258fSBjoern A. Zeeb 25418e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 25428e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, RMAC_DBG_SEL_C0, B_AX_DBG_SEL0); 25438e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, RMAC_DBG_SEL_C0, B_AX_DBG_SEL1); 25448e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 25458e93258fSBjoern A. Zeeb 25468e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_SYS_STATUS1); 25478e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, MAC_DBG_SEL, B_AX_SEL_0XC0_MASK); 25488e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_SYS_STATUS1, val32); 25498e93258fSBjoern A. Zeeb 25508e93258fSBjoern A. Zeeb val8 = rtw89_read8(rtwdev, R_AX_DBGSEL_TRXPTCL); 25518e93258fSBjoern A. Zeeb val8 = u8_replace_bits(val8, RMAC_CMAC_DBG_SEL, 25528e93258fSBjoern A. Zeeb B_AX_DBGSEL_TRXPTCL_MASK); 25538e93258fSBjoern A. Zeeb rtw89_write8(rtwdev, R_AX_DBGSEL_TRXPTCL, val8); 25548e93258fSBjoern A. Zeeb seq_puts(m, "Enable RMAC C0 dbgport.\n"); 25558e93258fSBjoern A. Zeeb break; 25568e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_RMAC_C1: 25578e93258fSBjoern A. Zeeb info = &dbg_port_rmac_c1; 25588e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBGSEL_TRXPTCL_C1); 25598e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TRXPTRL_DBG_SEL_RMAC, 25608e93258fSBjoern A. Zeeb B_AX_DBGSEL_TRXPTCL_MASK); 25618e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBGSEL_TRXPTCL_C1, val32); 25628e93258fSBjoern A. Zeeb 25638e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 25648e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, RMAC_DBG_SEL_C1, B_AX_DBG_SEL0); 25658e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, RMAC_DBG_SEL_C1, B_AX_DBG_SEL1); 25668e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 25678e93258fSBjoern A. Zeeb 25688e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_SYS_STATUS1); 25698e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, MAC_DBG_SEL, B_AX_SEL_0XC0_MASK); 25708e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_SYS_STATUS1, val32); 25718e93258fSBjoern A. Zeeb 25728e93258fSBjoern A. Zeeb val8 = rtw89_read8(rtwdev, R_AX_DBGSEL_TRXPTCL_C1); 25738e93258fSBjoern A. Zeeb val8 = u8_replace_bits(val8, RMAC_CMAC_DBG_SEL, 25748e93258fSBjoern A. Zeeb B_AX_DBGSEL_TRXPTCL_MASK); 25758e93258fSBjoern A. Zeeb rtw89_write8(rtwdev, R_AX_DBGSEL_TRXPTCL_C1, val8); 25768e93258fSBjoern A. Zeeb seq_puts(m, "Enable RMAC C1 dbgport.\n"); 25778e93258fSBjoern A. Zeeb break; 25788e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_RMACST_C0: 25798e93258fSBjoern A. Zeeb info = &dbg_port_rmacst_c0; 25808e93258fSBjoern A. Zeeb seq_puts(m, "Enable RMAC state C0 dbgport.\n"); 25818e93258fSBjoern A. Zeeb break; 25828e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_RMACST_C1: 25838e93258fSBjoern A. Zeeb info = &dbg_port_rmacst_c1; 25848e93258fSBjoern A. Zeeb seq_puts(m, "Enable RMAC state C1 dbgport.\n"); 25858e93258fSBjoern A. Zeeb break; 25868e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_RMAC_PLCP_C0: 25878e93258fSBjoern A. Zeeb info = &dbg_port_rmac_plcp_c0; 25888e93258fSBjoern A. Zeeb seq_puts(m, "Enable RMAC PLCP C0 dbgport.\n"); 25898e93258fSBjoern A. Zeeb break; 25908e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_RMAC_PLCP_C1: 25918e93258fSBjoern A. Zeeb info = &dbg_port_rmac_plcp_c1; 25928e93258fSBjoern A. Zeeb seq_puts(m, "Enable RMAC PLCP C1 dbgport.\n"); 25938e93258fSBjoern A. Zeeb break; 25948e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TRXPTCL_C0: 25958e93258fSBjoern A. Zeeb info = &dbg_port_trxptcl_c0; 25968e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 25978e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TRXPTCL_DBG_SEL_C0, B_AX_DBG_SEL0); 25988e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TRXPTCL_DBG_SEL_C0, B_AX_DBG_SEL1); 25998e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 26008e93258fSBjoern A. Zeeb 26018e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_SYS_STATUS1); 26028e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, MAC_DBG_SEL, B_AX_SEL_0XC0_MASK); 26038e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_SYS_STATUS1, val32); 26048e93258fSBjoern A. Zeeb seq_puts(m, "Enable TRXPTCL C0 dbgport.\n"); 26058e93258fSBjoern A. Zeeb break; 26068e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TRXPTCL_C1: 26078e93258fSBjoern A. Zeeb info = &dbg_port_trxptcl_c1; 26088e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 26098e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TRXPTCL_DBG_SEL_C1, B_AX_DBG_SEL0); 26108e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, TRXPTCL_DBG_SEL_C1, B_AX_DBG_SEL1); 26118e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 26128e93258fSBjoern A. Zeeb 26138e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_SYS_STATUS1); 26148e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, MAC_DBG_SEL, B_AX_SEL_0XC0_MASK); 26158e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_SYS_STATUS1, val32); 26168e93258fSBjoern A. Zeeb seq_puts(m, "Enable TRXPTCL C1 dbgport.\n"); 26178e93258fSBjoern A. Zeeb break; 26188e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TX_INFOL_C0: 26198e93258fSBjoern A. Zeeb info = &dbg_port_tx_infol_c0; 26208e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_TCR1); 26218e93258fSBjoern A. Zeeb val32 |= B_AX_TCR_FORCE_READ_TXDFIFO; 26228e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_TCR1, val32); 26238e93258fSBjoern A. Zeeb seq_puts(m, "Enable tx infol dump.\n"); 26248e93258fSBjoern A. Zeeb break; 26258e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TX_INFOH_C0: 26268e93258fSBjoern A. Zeeb info = &dbg_port_tx_infoh_c0; 26278e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_TCR1); 26288e93258fSBjoern A. Zeeb val32 |= B_AX_TCR_FORCE_READ_TXDFIFO; 26298e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_TCR1, val32); 26308e93258fSBjoern A. Zeeb seq_puts(m, "Enable tx infoh dump.\n"); 26318e93258fSBjoern A. Zeeb break; 26328e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TX_INFOL_C1: 26338e93258fSBjoern A. Zeeb info = &dbg_port_tx_infol_c1; 26348e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_TCR1_C1); 26358e93258fSBjoern A. Zeeb val32 |= B_AX_TCR_FORCE_READ_TXDFIFO; 26368e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_TCR1_C1, val32); 26378e93258fSBjoern A. Zeeb seq_puts(m, "Enable tx infol dump.\n"); 26388e93258fSBjoern A. Zeeb break; 26398e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TX_INFOH_C1: 26408e93258fSBjoern A. Zeeb info = &dbg_port_tx_infoh_c1; 26418e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_TCR1_C1); 26428e93258fSBjoern A. Zeeb val32 |= B_AX_TCR_FORCE_READ_TXDFIFO; 26438e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_TCR1_C1, val32); 26448e93258fSBjoern A. Zeeb seq_puts(m, "Enable tx infoh dump.\n"); 26458e93258fSBjoern A. Zeeb break; 26468e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TXTF_INFOL_C0: 26478e93258fSBjoern A. Zeeb info = &dbg_port_txtf_infol_c0; 26488e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_TCR1); 26498e93258fSBjoern A. Zeeb val32 |= B_AX_TCR_FORCE_READ_TXDFIFO; 26508e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_TCR1, val32); 26518e93258fSBjoern A. Zeeb seq_puts(m, "Enable tx tf infol dump.\n"); 26528e93258fSBjoern A. Zeeb break; 26538e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TXTF_INFOH_C0: 26548e93258fSBjoern A. Zeeb info = &dbg_port_txtf_infoh_c0; 26558e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_TCR1); 26568e93258fSBjoern A. Zeeb val32 |= B_AX_TCR_FORCE_READ_TXDFIFO; 26578e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_TCR1, val32); 26588e93258fSBjoern A. Zeeb seq_puts(m, "Enable tx tf infoh dump.\n"); 26598e93258fSBjoern A. Zeeb break; 26608e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TXTF_INFOL_C1: 26618e93258fSBjoern A. Zeeb info = &dbg_port_txtf_infol_c1; 26628e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_TCR1_C1); 26638e93258fSBjoern A. Zeeb val32 |= B_AX_TCR_FORCE_READ_TXDFIFO; 26648e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_TCR1_C1, val32); 26658e93258fSBjoern A. Zeeb seq_puts(m, "Enable tx tf infol dump.\n"); 26668e93258fSBjoern A. Zeeb break; 26678e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_TXTF_INFOH_C1: 26688e93258fSBjoern A. Zeeb info = &dbg_port_txtf_infoh_c1; 26698e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_TCR1_C1); 26708e93258fSBjoern A. Zeeb val32 |= B_AX_TCR_FORCE_READ_TXDFIFO; 26718e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_TCR1_C1, val32); 26728e93258fSBjoern A. Zeeb seq_puts(m, "Enable tx tf infoh dump.\n"); 26738e93258fSBjoern A. Zeeb break; 26748e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_WDE_BUFMGN_FREEPG: 26758e93258fSBjoern A. Zeeb info = &dbg_port_wde_bufmgn_freepg; 26768e93258fSBjoern A. Zeeb seq_puts(m, "Enable wde bufmgn freepg dump.\n"); 26778e93258fSBjoern A. Zeeb break; 26788e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_WDE_BUFMGN_QUOTA: 26798e93258fSBjoern A. Zeeb info = &dbg_port_wde_bufmgn_quota; 26808e93258fSBjoern A. Zeeb seq_puts(m, "Enable wde bufmgn quota dump.\n"); 26818e93258fSBjoern A. Zeeb break; 26828e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_WDE_BUFMGN_PAGELLT: 26838e93258fSBjoern A. Zeeb info = &dbg_port_wde_bufmgn_pagellt; 26848e93258fSBjoern A. Zeeb seq_puts(m, "Enable wde bufmgn pagellt dump.\n"); 26858e93258fSBjoern A. Zeeb break; 26868e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_WDE_BUFMGN_PKTINFO: 26878e93258fSBjoern A. Zeeb info = &dbg_port_wde_bufmgn_pktinfo; 26888e93258fSBjoern A. Zeeb seq_puts(m, "Enable wde bufmgn pktinfo dump.\n"); 26898e93258fSBjoern A. Zeeb break; 26908e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_WDE_QUEMGN_PREPKT: 26918e93258fSBjoern A. Zeeb info = &dbg_port_wde_quemgn_prepkt; 26928e93258fSBjoern A. Zeeb seq_puts(m, "Enable wde quemgn prepkt dump.\n"); 26938e93258fSBjoern A. Zeeb break; 26948e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_WDE_QUEMGN_NXTPKT: 26958e93258fSBjoern A. Zeeb info = &dbg_port_wde_quemgn_nxtpkt; 26968e93258fSBjoern A. Zeeb seq_puts(m, "Enable wde quemgn nxtpkt dump.\n"); 26978e93258fSBjoern A. Zeeb break; 26988e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_WDE_QUEMGN_QLNKTBL: 26998e93258fSBjoern A. Zeeb info = &dbg_port_wde_quemgn_qlnktbl; 27008e93258fSBjoern A. Zeeb seq_puts(m, "Enable wde quemgn qlnktbl dump.\n"); 27018e93258fSBjoern A. Zeeb break; 27028e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_WDE_QUEMGN_QEMPTY: 27038e93258fSBjoern A. Zeeb info = &dbg_port_wde_quemgn_qempty; 27048e93258fSBjoern A. Zeeb seq_puts(m, "Enable wde quemgn qempty dump.\n"); 27058e93258fSBjoern A. Zeeb break; 27068e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PLE_BUFMGN_FREEPG: 27078e93258fSBjoern A. Zeeb info = &dbg_port_ple_bufmgn_freepg; 27088e93258fSBjoern A. Zeeb seq_puts(m, "Enable ple bufmgn freepg dump.\n"); 27098e93258fSBjoern A. Zeeb break; 27108e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PLE_BUFMGN_QUOTA: 27118e93258fSBjoern A. Zeeb info = &dbg_port_ple_bufmgn_quota; 27128e93258fSBjoern A. Zeeb seq_puts(m, "Enable ple bufmgn quota dump.\n"); 27138e93258fSBjoern A. Zeeb break; 27148e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PLE_BUFMGN_PAGELLT: 27158e93258fSBjoern A. Zeeb info = &dbg_port_ple_bufmgn_pagellt; 27168e93258fSBjoern A. Zeeb seq_puts(m, "Enable ple bufmgn pagellt dump.\n"); 27178e93258fSBjoern A. Zeeb break; 27188e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PLE_BUFMGN_PKTINFO: 27198e93258fSBjoern A. Zeeb info = &dbg_port_ple_bufmgn_pktinfo; 27208e93258fSBjoern A. Zeeb seq_puts(m, "Enable ple bufmgn pktinfo dump.\n"); 27218e93258fSBjoern A. Zeeb break; 27228e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PLE_QUEMGN_PREPKT: 27238e93258fSBjoern A. Zeeb info = &dbg_port_ple_quemgn_prepkt; 27248e93258fSBjoern A. Zeeb seq_puts(m, "Enable ple quemgn prepkt dump.\n"); 27258e93258fSBjoern A. Zeeb break; 27268e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PLE_QUEMGN_NXTPKT: 27278e93258fSBjoern A. Zeeb info = &dbg_port_ple_quemgn_nxtpkt; 27288e93258fSBjoern A. Zeeb seq_puts(m, "Enable ple quemgn nxtpkt dump.\n"); 27298e93258fSBjoern A. Zeeb break; 27308e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PLE_QUEMGN_QLNKTBL: 27318e93258fSBjoern A. Zeeb info = &dbg_port_ple_quemgn_qlnktbl; 27328e93258fSBjoern A. Zeeb seq_puts(m, "Enable ple quemgn qlnktbl dump.\n"); 27338e93258fSBjoern A. Zeeb break; 27348e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PLE_QUEMGN_QEMPTY: 27358e93258fSBjoern A. Zeeb info = &dbg_port_ple_quemgn_qempty; 27368e93258fSBjoern A. Zeeb seq_puts(m, "Enable ple quemgn qempty dump.\n"); 27378e93258fSBjoern A. Zeeb break; 27388e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PKTINFO: 27398e93258fSBjoern A. Zeeb info = &dbg_port_pktinfo; 27408e93258fSBjoern A. Zeeb seq_puts(m, "Enable pktinfo dump.\n"); 27418e93258fSBjoern A. Zeeb break; 2742e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TX0: 2743e2340276SBjoern A. Zeeb rtw89_write32_mask(rtwdev, R_AX_DBG_CTRL, 2744e2340276SBjoern A. Zeeb B_AX_DBG_SEL0, 0x80); 2745e2340276SBjoern A. Zeeb rtw89_write32_mask(rtwdev, R_AX_SYS_STATUS1, 2746e2340276SBjoern A. Zeeb B_AX_SEL_0XC0_MASK, 1); 2747e2340276SBjoern A. Zeeb fallthrough; 2748e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TX1: 2749e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TX2: 2750e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TX3: 2751e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TX4: 2752e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TX5: 2753e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_tx0_5; 2754e2340276SBjoern A. Zeeb index = sel - RTW89_DBG_PORT_SEL_DSPT_HDT_TX0; 2755e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2756e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 0); 2757e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2758e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, index); 2759e2340276SBjoern A. Zeeb seq_printf(m, "Enable Dispatcher hdt tx%x dump.\n", index); 2760e2340276SBjoern A. Zeeb break; 2761e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TX6: 2762e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_tx6; 2763e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2764e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 0); 2765e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2766e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 6); 2767e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher hdt tx6 dump.\n"); 2768e2340276SBjoern A. Zeeb break; 2769e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TX7: 2770e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_tx7; 2771e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2772e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 0); 2773e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2774e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 7); 2775e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher hdt tx7 dump.\n"); 2776e2340276SBjoern A. Zeeb break; 2777e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TX8: 2778e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_tx8; 2779e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2780e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 0); 2781e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2782e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 8); 2783e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher hdt tx8 dump.\n"); 2784e2340276SBjoern A. Zeeb break; 2785e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TX9: 2786e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TXA: 2787e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TXB: 2788e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TXC: 2789e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_tx9_C; 2790e2340276SBjoern A. Zeeb index = sel + 9 - RTW89_DBG_PORT_SEL_DSPT_HDT_TX9; 2791e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2792e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 0); 2793e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2794e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, index); 2795e2340276SBjoern A. Zeeb seq_printf(m, "Enable Dispatcher hdt tx%x dump.\n", index); 2796e2340276SBjoern A. Zeeb break; 2797e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_TXD: 2798e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_txD; 2799e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2800e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 0); 2801e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2802e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 0xD); 2803e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher hdt txD dump.\n"); 2804e2340276SBjoern A. Zeeb break; 2805e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TX0: 2806e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_tx0; 2807e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2808e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 1); 2809e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2810e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 0); 2811e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher cdt tx0 dump.\n"); 2812e2340276SBjoern A. Zeeb break; 2813e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TX1: 2814e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_tx1; 2815e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2816e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 1); 2817e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2818e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 1); 2819e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher cdt tx1 dump.\n"); 2820e2340276SBjoern A. Zeeb break; 2821e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TX3: 2822e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_tx3; 2823e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2824e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 1); 2825e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2826e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 3); 2827e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher cdt tx3 dump.\n"); 2828e2340276SBjoern A. Zeeb break; 2829e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TX4: 2830e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_tx4; 2831e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2832e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 1); 2833e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2834e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 4); 2835e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher cdt tx4 dump.\n"); 2836e2340276SBjoern A. Zeeb break; 2837e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TX5: 2838e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TX6: 2839e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TX7: 2840e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TX8: 2841e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_tx5_8; 2842e2340276SBjoern A. Zeeb index = sel + 5 - RTW89_DBG_PORT_SEL_DSPT_CDT_TX5; 2843e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2844e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 1); 2845e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2846e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, index); 2847e2340276SBjoern A. Zeeb seq_printf(m, "Enable Dispatcher cdt tx%x dump.\n", index); 2848e2340276SBjoern A. Zeeb break; 2849e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TX9: 2850e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_tx9; 2851e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2852e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 1); 2853e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2854e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 9); 2855e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher cdt tx9 dump.\n"); 2856e2340276SBjoern A. Zeeb break; 2857e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TXA: 2858e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TXB: 2859e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_TXC: 2860e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_txA_C; 2861e2340276SBjoern A. Zeeb index = sel + 0xA - RTW89_DBG_PORT_SEL_DSPT_CDT_TXA; 2862e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2863e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 1); 2864e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2865e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, index); 2866e2340276SBjoern A. Zeeb seq_printf(m, "Enable Dispatcher cdt tx%x dump.\n", index); 2867e2340276SBjoern A. Zeeb break; 2868e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_RX0: 2869e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_rx0; 2870e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2871e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 2); 2872e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2873e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 0); 2874e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher hdt rx0 dump.\n"); 2875e2340276SBjoern A. Zeeb break; 2876e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_RX1: 2877e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_RX2: 2878e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_rx1_2; 2879e2340276SBjoern A. Zeeb index = sel + 1 - RTW89_DBG_PORT_SEL_DSPT_HDT_RX1; 2880e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2881e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 2); 2882e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2883e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, index); 2884e2340276SBjoern A. Zeeb seq_printf(m, "Enable Dispatcher hdt rx%x dump.\n", index); 2885e2340276SBjoern A. Zeeb break; 2886e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_RX3: 2887e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_rx3; 2888e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2889e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 2); 2890e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2891e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 3); 2892e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher hdt rx3 dump.\n"); 2893e2340276SBjoern A. Zeeb break; 2894e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_RX4: 2895e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_rx4; 2896e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2897e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 2); 2898e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2899e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 4); 2900e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher hdt rx4 dump.\n"); 2901e2340276SBjoern A. Zeeb break; 2902e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_HDT_RX5: 2903e2340276SBjoern A. Zeeb info = &dbg_port_dspt_hdt_rx5; 2904e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2905e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 2); 2906e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2907e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 5); 2908e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher hdt rx5 dump.\n"); 2909e2340276SBjoern A. Zeeb break; 2910e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_RX_P0_0: 2911e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_rx_p0_0; 2912e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2913e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 3); 2914e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2915e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 0); 2916e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher cdt rx part0 0 dump.\n"); 2917e2340276SBjoern A. Zeeb break; 2918e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_RX_P0: 2919e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_RX_P0_1: 2920e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_rx_p0_1; 2921e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2922e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 3); 2923e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2924e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 1); 2925e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher cdt rx part0 1 dump.\n"); 2926e2340276SBjoern A. Zeeb break; 2927e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_RX_P0_2: 2928e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_rx_p0_2; 2929e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2930e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 3); 2931e2340276SBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 2932e2340276SBjoern A. Zeeb B_AX_DISPATCHER_CH_SEL_MASK, 2); 2933e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher cdt rx part0 2 dump.\n"); 2934e2340276SBjoern A. Zeeb break; 2935e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_CDT_RX_P1: 2936e2340276SBjoern A. Zeeb info = &dbg_port_dspt_cdt_rx_p1; 2937e2340276SBjoern A. Zeeb rtw89_write8_mask(rtwdev, info->sel_addr, 2938e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 3); 2939e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher cdt rx part1 dump.\n"); 2940e2340276SBjoern A. Zeeb break; 2941e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_STF_CTRL: 2942e2340276SBjoern A. Zeeb info = &dbg_port_dspt_stf_ctrl; 2943e2340276SBjoern A. Zeeb rtw89_write8_mask(rtwdev, info->sel_addr, 2944e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 4); 2945e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher stf control dump.\n"); 2946e2340276SBjoern A. Zeeb break; 2947e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_ADDR_CTRL: 2948e2340276SBjoern A. Zeeb info = &dbg_port_dspt_addr_ctrl; 2949e2340276SBjoern A. Zeeb rtw89_write8_mask(rtwdev, info->sel_addr, 2950e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 5); 2951e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher addr control dump.\n"); 2952e2340276SBjoern A. Zeeb break; 2953e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_WDE_INTF: 2954e2340276SBjoern A. Zeeb info = &dbg_port_dspt_wde_intf; 2955e2340276SBjoern A. Zeeb rtw89_write8_mask(rtwdev, info->sel_addr, 2956e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 6); 2957e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher wde interface dump.\n"); 2958e2340276SBjoern A. Zeeb break; 2959e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_PLE_INTF: 2960e2340276SBjoern A. Zeeb info = &dbg_port_dspt_ple_intf; 2961e2340276SBjoern A. Zeeb rtw89_write8_mask(rtwdev, info->sel_addr, 2962e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 7); 2963e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher ple interface dump.\n"); 2964e2340276SBjoern A. Zeeb break; 2965e2340276SBjoern A. Zeeb case RTW89_DBG_PORT_SEL_DSPT_FLOW_CTRL: 2966e2340276SBjoern A. Zeeb info = &dbg_port_dspt_flow_ctrl; 2967e2340276SBjoern A. Zeeb rtw89_write8_mask(rtwdev, info->sel_addr, 2968e2340276SBjoern A. Zeeb B_AX_DISPATCHER_INTN_SEL_MASK, 8); 2969e2340276SBjoern A. Zeeb seq_puts(m, "Enable Dispatcher flow control dump.\n"); 2970e2340276SBjoern A. Zeeb break; 29718e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PCIE_TXDMA: 29728e93258fSBjoern A. Zeeb info = &dbg_port_pcie_txdma; 29738e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 29748e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_TXDMA_DBG_SEL, B_AX_DBG_SEL0); 29758e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_TXDMA_DBG_SEL, B_AX_DBG_SEL1); 29768e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 29778e93258fSBjoern A. Zeeb seq_puts(m, "Enable pcie txdma dump.\n"); 29788e93258fSBjoern A. Zeeb break; 29798e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PCIE_RXDMA: 29808e93258fSBjoern A. Zeeb info = &dbg_port_pcie_rxdma; 29818e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 29828e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_RXDMA_DBG_SEL, B_AX_DBG_SEL0); 29838e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_RXDMA_DBG_SEL, B_AX_DBG_SEL1); 29848e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 29858e93258fSBjoern A. Zeeb seq_puts(m, "Enable pcie rxdma dump.\n"); 29868e93258fSBjoern A. Zeeb break; 29878e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PCIE_CVT: 29888e93258fSBjoern A. Zeeb info = &dbg_port_pcie_cvt; 29898e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 29908e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_CVT_DBG_SEL, B_AX_DBG_SEL0); 29918e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_CVT_DBG_SEL, B_AX_DBG_SEL1); 29928e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 29938e93258fSBjoern A. Zeeb seq_puts(m, "Enable pcie cvt dump.\n"); 29948e93258fSBjoern A. Zeeb break; 29958e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PCIE_CXPL: 29968e93258fSBjoern A. Zeeb info = &dbg_port_pcie_cxpl; 29978e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 29988e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_CXPL_DBG_SEL, B_AX_DBG_SEL0); 29998e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_CXPL_DBG_SEL, B_AX_DBG_SEL1); 30008e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 30018e93258fSBjoern A. Zeeb seq_puts(m, "Enable pcie cxpl dump.\n"); 30028e93258fSBjoern A. Zeeb break; 30038e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PCIE_IO: 30048e93258fSBjoern A. Zeeb info = &dbg_port_pcie_io; 30058e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 30068e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_IO_DBG_SEL, B_AX_DBG_SEL0); 30078e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_IO_DBG_SEL, B_AX_DBG_SEL1); 30088e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 30098e93258fSBjoern A. Zeeb seq_puts(m, "Enable pcie io dump.\n"); 30108e93258fSBjoern A. Zeeb break; 30118e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PCIE_MISC: 30128e93258fSBjoern A. Zeeb info = &dbg_port_pcie_misc; 30138e93258fSBjoern A. Zeeb val32 = rtw89_read32(rtwdev, R_AX_DBG_CTRL); 30148e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_MISC_DBG_SEL, B_AX_DBG_SEL0); 30158e93258fSBjoern A. Zeeb val32 = u32_replace_bits(val32, PCIE_MISC_DBG_SEL, B_AX_DBG_SEL1); 30168e93258fSBjoern A. Zeeb rtw89_write32(rtwdev, R_AX_DBG_CTRL, val32); 30178e93258fSBjoern A. Zeeb seq_puts(m, "Enable pcie misc dump.\n"); 30188e93258fSBjoern A. Zeeb break; 30198e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_PCIE_MISC2: 30208e93258fSBjoern A. Zeeb info = &dbg_port_pcie_misc2; 30218e93258fSBjoern A. Zeeb val16 = rtw89_read16(rtwdev, R_AX_PCIE_DBG_CTRL); 30228e93258fSBjoern A. Zeeb val16 = u16_replace_bits(val16, PCIE_MISC2_DBG_SEL, 3023e2340276SBjoern A. Zeeb B_AX_PCIE_DBG_SEL_MASK); 30248e93258fSBjoern A. Zeeb rtw89_write16(rtwdev, R_AX_PCIE_DBG_CTRL, val16); 30258e93258fSBjoern A. Zeeb seq_puts(m, "Enable pcie misc2 dump.\n"); 30268e93258fSBjoern A. Zeeb break; 30278e93258fSBjoern A. Zeeb default: 30288e93258fSBjoern A. Zeeb seq_puts(m, "Dbg port select err\n"); 30298e93258fSBjoern A. Zeeb return NULL; 30308e93258fSBjoern A. Zeeb } 30318e93258fSBjoern A. Zeeb 30328e93258fSBjoern A. Zeeb return info; 30338e93258fSBjoern A. Zeeb } 30348e93258fSBjoern A. Zeeb 30358e93258fSBjoern A. Zeeb static bool is_dbg_port_valid(struct rtw89_dev *rtwdev, u32 sel) 30368e93258fSBjoern A. Zeeb { 30378e93258fSBjoern A. Zeeb if (rtwdev->hci.type != RTW89_HCI_TYPE_PCIE && 30388e93258fSBjoern A. Zeeb sel >= RTW89_DBG_PORT_SEL_PCIE_TXDMA && 30398e93258fSBjoern A. Zeeb sel <= RTW89_DBG_PORT_SEL_PCIE_MISC2) 30408e93258fSBjoern A. Zeeb return false; 30416d67aabdSBjoern A. Zeeb if (rtw89_is_rtl885xb(rtwdev) && 30428e93258fSBjoern A. Zeeb sel >= RTW89_DBG_PORT_SEL_PTCL_C1 && 30438e93258fSBjoern A. Zeeb sel <= RTW89_DBG_PORT_SEL_TXTF_INFOH_C1) 30448e93258fSBjoern A. Zeeb return false; 30458e93258fSBjoern A. Zeeb if (rtw89_mac_check_mac_en(rtwdev, 0, RTW89_DMAC_SEL) && 30468e93258fSBjoern A. Zeeb sel >= RTW89_DBG_PORT_SEL_WDE_BUFMGN_FREEPG && 30478e93258fSBjoern A. Zeeb sel <= RTW89_DBG_PORT_SEL_PKTINFO) 30488e93258fSBjoern A. Zeeb return false; 3049e2340276SBjoern A. Zeeb if (rtw89_mac_check_mac_en(rtwdev, 0, RTW89_DMAC_SEL) && 3050e2340276SBjoern A. Zeeb sel >= RTW89_DBG_PORT_SEL_DSPT_HDT_TX0 && 3051e2340276SBjoern A. Zeeb sel <= RTW89_DBG_PORT_SEL_DSPT_FLOW_CTRL) 3052e2340276SBjoern A. Zeeb return false; 30538e93258fSBjoern A. Zeeb if (rtw89_mac_check_mac_en(rtwdev, 0, RTW89_CMAC_SEL) && 30548e93258fSBjoern A. Zeeb sel >= RTW89_DBG_PORT_SEL_PTCL_C0 && 30558e93258fSBjoern A. Zeeb sel <= RTW89_DBG_PORT_SEL_TXTF_INFOH_C0) 30568e93258fSBjoern A. Zeeb return false; 30578e93258fSBjoern A. Zeeb if (rtw89_mac_check_mac_en(rtwdev, 1, RTW89_CMAC_SEL) && 30588e93258fSBjoern A. Zeeb sel >= RTW89_DBG_PORT_SEL_PTCL_C1 && 30598e93258fSBjoern A. Zeeb sel <= RTW89_DBG_PORT_SEL_TXTF_INFOH_C1) 30608e93258fSBjoern A. Zeeb return false; 30618e93258fSBjoern A. Zeeb 30628e93258fSBjoern A. Zeeb return true; 30638e93258fSBjoern A. Zeeb } 30648e93258fSBjoern A. Zeeb 30658e93258fSBjoern A. Zeeb static int rtw89_debug_mac_dbg_port_dump(struct rtw89_dev *rtwdev, 30668e93258fSBjoern A. Zeeb struct seq_file *m, u32 sel) 30678e93258fSBjoern A. Zeeb { 30688e93258fSBjoern A. Zeeb const struct rtw89_mac_dbg_port_info *info; 30698e93258fSBjoern A. Zeeb u8 val8; 30708e93258fSBjoern A. Zeeb u16 val16; 30718e93258fSBjoern A. Zeeb u32 val32; 30728e93258fSBjoern A. Zeeb u32 i; 30738e93258fSBjoern A. Zeeb 30748e93258fSBjoern A. Zeeb info = rtw89_debug_mac_dbg_port_sel(m, rtwdev, sel); 30758e93258fSBjoern A. Zeeb if (!info) { 30768e93258fSBjoern A. Zeeb rtw89_err(rtwdev, "failed to select debug port %d\n", sel); 30778e93258fSBjoern A. Zeeb return -EINVAL; 30788e93258fSBjoern A. Zeeb } 30798e93258fSBjoern A. Zeeb 30808e93258fSBjoern A. Zeeb #define case_DBG_SEL(__sel) \ 30818e93258fSBjoern A. Zeeb case RTW89_DBG_PORT_SEL_##__sel: \ 30828e93258fSBjoern A. Zeeb seq_puts(m, "Dump debug port " #__sel ":\n"); \ 30838e93258fSBjoern A. Zeeb break 30848e93258fSBjoern A. Zeeb 30858e93258fSBjoern A. Zeeb switch (sel) { 30868e93258fSBjoern A. Zeeb case_DBG_SEL(PTCL_C0); 30878e93258fSBjoern A. Zeeb case_DBG_SEL(PTCL_C1); 30888e93258fSBjoern A. Zeeb case_DBG_SEL(SCH_C0); 30898e93258fSBjoern A. Zeeb case_DBG_SEL(SCH_C1); 30908e93258fSBjoern A. Zeeb case_DBG_SEL(TMAC_C0); 30918e93258fSBjoern A. Zeeb case_DBG_SEL(TMAC_C1); 30928e93258fSBjoern A. Zeeb case_DBG_SEL(RMAC_C0); 30938e93258fSBjoern A. Zeeb case_DBG_SEL(RMAC_C1); 30948e93258fSBjoern A. Zeeb case_DBG_SEL(RMACST_C0); 30958e93258fSBjoern A. Zeeb case_DBG_SEL(RMACST_C1); 30968e93258fSBjoern A. Zeeb case_DBG_SEL(TRXPTCL_C0); 30978e93258fSBjoern A. Zeeb case_DBG_SEL(TRXPTCL_C1); 30988e93258fSBjoern A. Zeeb case_DBG_SEL(TX_INFOL_C0); 30998e93258fSBjoern A. Zeeb case_DBG_SEL(TX_INFOH_C0); 31008e93258fSBjoern A. Zeeb case_DBG_SEL(TX_INFOL_C1); 31018e93258fSBjoern A. Zeeb case_DBG_SEL(TX_INFOH_C1); 31028e93258fSBjoern A. Zeeb case_DBG_SEL(TXTF_INFOL_C0); 31038e93258fSBjoern A. Zeeb case_DBG_SEL(TXTF_INFOH_C0); 31048e93258fSBjoern A. Zeeb case_DBG_SEL(TXTF_INFOL_C1); 31058e93258fSBjoern A. Zeeb case_DBG_SEL(TXTF_INFOH_C1); 31068e93258fSBjoern A. Zeeb case_DBG_SEL(WDE_BUFMGN_FREEPG); 31078e93258fSBjoern A. Zeeb case_DBG_SEL(WDE_BUFMGN_QUOTA); 31088e93258fSBjoern A. Zeeb case_DBG_SEL(WDE_BUFMGN_PAGELLT); 31098e93258fSBjoern A. Zeeb case_DBG_SEL(WDE_BUFMGN_PKTINFO); 31108e93258fSBjoern A. Zeeb case_DBG_SEL(WDE_QUEMGN_PREPKT); 31118e93258fSBjoern A. Zeeb case_DBG_SEL(WDE_QUEMGN_NXTPKT); 31128e93258fSBjoern A. Zeeb case_DBG_SEL(WDE_QUEMGN_QLNKTBL); 31138e93258fSBjoern A. Zeeb case_DBG_SEL(WDE_QUEMGN_QEMPTY); 31148e93258fSBjoern A. Zeeb case_DBG_SEL(PLE_BUFMGN_FREEPG); 31158e93258fSBjoern A. Zeeb case_DBG_SEL(PLE_BUFMGN_QUOTA); 31168e93258fSBjoern A. Zeeb case_DBG_SEL(PLE_BUFMGN_PAGELLT); 31178e93258fSBjoern A. Zeeb case_DBG_SEL(PLE_BUFMGN_PKTINFO); 31188e93258fSBjoern A. Zeeb case_DBG_SEL(PLE_QUEMGN_PREPKT); 31198e93258fSBjoern A. Zeeb case_DBG_SEL(PLE_QUEMGN_NXTPKT); 31208e93258fSBjoern A. Zeeb case_DBG_SEL(PLE_QUEMGN_QLNKTBL); 31218e93258fSBjoern A. Zeeb case_DBG_SEL(PLE_QUEMGN_QEMPTY); 31228e93258fSBjoern A. Zeeb case_DBG_SEL(PKTINFO); 3123e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TX0); 3124e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TX1); 3125e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TX2); 3126e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TX3); 3127e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TX4); 3128e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TX5); 3129e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TX6); 3130e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TX7); 3131e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TX8); 3132e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TX9); 3133e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TXA); 3134e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TXB); 3135e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TXC); 3136e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TXD); 3137e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TXE); 3138e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_TXF); 3139e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TX0); 3140e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TX1); 3141e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TX3); 3142e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TX4); 3143e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TX5); 3144e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TX6); 3145e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TX7); 3146e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TX8); 3147e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TX9); 3148e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TXA); 3149e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TXB); 3150e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_TXC); 3151e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_RX0); 3152e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_RX1); 3153e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_RX2); 3154e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_RX3); 3155e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_RX4); 3156e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_HDT_RX5); 3157e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_RX_P0); 3158e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_RX_P0_0); 3159e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_RX_P0_1); 3160e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_RX_P0_2); 3161e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_CDT_RX_P1); 3162e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_STF_CTRL); 3163e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_ADDR_CTRL); 3164e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_WDE_INTF); 3165e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_PLE_INTF); 3166e2340276SBjoern A. Zeeb case_DBG_SEL(DSPT_FLOW_CTRL); 31678e93258fSBjoern A. Zeeb case_DBG_SEL(PCIE_TXDMA); 31688e93258fSBjoern A. Zeeb case_DBG_SEL(PCIE_RXDMA); 31698e93258fSBjoern A. Zeeb case_DBG_SEL(PCIE_CVT); 31708e93258fSBjoern A. Zeeb case_DBG_SEL(PCIE_CXPL); 31718e93258fSBjoern A. Zeeb case_DBG_SEL(PCIE_IO); 31728e93258fSBjoern A. Zeeb case_DBG_SEL(PCIE_MISC); 31738e93258fSBjoern A. Zeeb case_DBG_SEL(PCIE_MISC2); 31748e93258fSBjoern A. Zeeb } 31758e93258fSBjoern A. Zeeb 31768e93258fSBjoern A. Zeeb #undef case_DBG_SEL 31778e93258fSBjoern A. Zeeb 31788e93258fSBjoern A. Zeeb seq_printf(m, "Sel addr = 0x%X\n", info->sel_addr); 31798e93258fSBjoern A. Zeeb seq_printf(m, "Read addr = 0x%X\n", info->rd_addr); 31808e93258fSBjoern A. Zeeb 31818e93258fSBjoern A. Zeeb for (i = info->srt; i <= info->end; i++) { 31828e93258fSBjoern A. Zeeb switch (info->sel_byte) { 31838e93258fSBjoern A. Zeeb case 1: 31848e93258fSBjoern A. Zeeb default: 31858e93258fSBjoern A. Zeeb rtw89_write8_mask(rtwdev, info->sel_addr, 31868e93258fSBjoern A. Zeeb info->sel_msk, i); 31878e93258fSBjoern A. Zeeb seq_printf(m, "0x%02X: ", i); 31888e93258fSBjoern A. Zeeb break; 31898e93258fSBjoern A. Zeeb case 2: 31908e93258fSBjoern A. Zeeb rtw89_write16_mask(rtwdev, info->sel_addr, 31918e93258fSBjoern A. Zeeb info->sel_msk, i); 31928e93258fSBjoern A. Zeeb seq_printf(m, "0x%04X: ", i); 31938e93258fSBjoern A. Zeeb break; 31948e93258fSBjoern A. Zeeb case 4: 31958e93258fSBjoern A. Zeeb rtw89_write32_mask(rtwdev, info->sel_addr, 31968e93258fSBjoern A. Zeeb info->sel_msk, i); 31978e93258fSBjoern A. Zeeb seq_printf(m, "0x%04X: ", i); 31988e93258fSBjoern A. Zeeb break; 31998e93258fSBjoern A. Zeeb } 32008e93258fSBjoern A. Zeeb 32018e93258fSBjoern A. Zeeb udelay(10); 32028e93258fSBjoern A. Zeeb 32038e93258fSBjoern A. Zeeb switch (info->rd_byte) { 32048e93258fSBjoern A. Zeeb case 1: 32058e93258fSBjoern A. Zeeb default: 32068e93258fSBjoern A. Zeeb val8 = rtw89_read8_mask(rtwdev, 32078e93258fSBjoern A. Zeeb info->rd_addr, info->rd_msk); 32088e93258fSBjoern A. Zeeb seq_printf(m, "0x%02X\n", val8); 32098e93258fSBjoern A. Zeeb break; 32108e93258fSBjoern A. Zeeb case 2: 32118e93258fSBjoern A. Zeeb val16 = rtw89_read16_mask(rtwdev, 32128e93258fSBjoern A. Zeeb info->rd_addr, info->rd_msk); 32138e93258fSBjoern A. Zeeb seq_printf(m, "0x%04X\n", val16); 32148e93258fSBjoern A. Zeeb break; 32158e93258fSBjoern A. Zeeb case 4: 32168e93258fSBjoern A. Zeeb val32 = rtw89_read32_mask(rtwdev, 32178e93258fSBjoern A. Zeeb info->rd_addr, info->rd_msk); 32188e93258fSBjoern A. Zeeb seq_printf(m, "0x%08X\n", val32); 32198e93258fSBjoern A. Zeeb break; 32208e93258fSBjoern A. Zeeb } 32218e93258fSBjoern A. Zeeb } 32228e93258fSBjoern A. Zeeb 32238e93258fSBjoern A. Zeeb return 0; 32248e93258fSBjoern A. Zeeb } 32258e93258fSBjoern A. Zeeb 32268e93258fSBjoern A. Zeeb static int rtw89_debug_mac_dump_dbg_port(struct rtw89_dev *rtwdev, 32278e93258fSBjoern A. Zeeb struct seq_file *m) 32288e93258fSBjoern A. Zeeb { 32298e93258fSBjoern A. Zeeb u32 sel; 32308e93258fSBjoern A. Zeeb int ret = 0; 32318e93258fSBjoern A. Zeeb 32328e93258fSBjoern A. Zeeb for (sel = RTW89_DBG_PORT_SEL_PTCL_C0; 32338e93258fSBjoern A. Zeeb sel < RTW89_DBG_PORT_SEL_LAST; sel++) { 32348e93258fSBjoern A. Zeeb if (!is_dbg_port_valid(rtwdev, sel)) 32358e93258fSBjoern A. Zeeb continue; 32368e93258fSBjoern A. Zeeb ret = rtw89_debug_mac_dbg_port_dump(rtwdev, m, sel); 32378e93258fSBjoern A. Zeeb if (ret) { 32388e93258fSBjoern A. Zeeb rtw89_err(rtwdev, 32398e93258fSBjoern A. Zeeb "failed to dump debug port %d\n", sel); 32408e93258fSBjoern A. Zeeb break; 32418e93258fSBjoern A. Zeeb } 32428e93258fSBjoern A. Zeeb } 32438e93258fSBjoern A. Zeeb 32448e93258fSBjoern A. Zeeb return ret; 32458e93258fSBjoern A. Zeeb } 32468e93258fSBjoern A. Zeeb 32478e93258fSBjoern A. Zeeb static int 32488e93258fSBjoern A. Zeeb rtw89_debug_priv_mac_dbg_port_dump_get(struct seq_file *m, void *v) 32498e93258fSBjoern A. Zeeb { 32508e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 32518e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 32528e93258fSBjoern A. Zeeb 32538e93258fSBjoern A. Zeeb if (debugfs_priv->dbgpkg_en.ss_dbg) 32548e93258fSBjoern A. Zeeb rtw89_debug_mac_dump_ss_dbg(rtwdev, m); 32558e93258fSBjoern A. Zeeb if (debugfs_priv->dbgpkg_en.dle_dbg) 32568e93258fSBjoern A. Zeeb rtw89_debug_mac_dump_dle_dbg(rtwdev, m); 32578e93258fSBjoern A. Zeeb if (debugfs_priv->dbgpkg_en.dmac_dbg) 32588e93258fSBjoern A. Zeeb rtw89_debug_mac_dump_dmac_dbg(rtwdev, m); 32598e93258fSBjoern A. Zeeb if (debugfs_priv->dbgpkg_en.cmac_dbg) 32608e93258fSBjoern A. Zeeb rtw89_debug_mac_dump_cmac_dbg(rtwdev, m); 32618e93258fSBjoern A. Zeeb if (debugfs_priv->dbgpkg_en.dbg_port) 32628e93258fSBjoern A. Zeeb rtw89_debug_mac_dump_dbg_port(rtwdev, m); 32638e93258fSBjoern A. Zeeb 32648e93258fSBjoern A. Zeeb return 0; 32658e93258fSBjoern A. Zeeb }; 32668e93258fSBjoern A. Zeeb 32678e93258fSBjoern A. Zeeb static u8 *rtw89_hex2bin_user(struct rtw89_dev *rtwdev, 32688e93258fSBjoern A. Zeeb const char __user *user_buf, size_t count) 32698e93258fSBjoern A. Zeeb { 32708e93258fSBjoern A. Zeeb char *buf; 32718e93258fSBjoern A. Zeeb u8 *bin; 32728e93258fSBjoern A. Zeeb int num; 32738e93258fSBjoern A. Zeeb int err = 0; 32748e93258fSBjoern A. Zeeb 32758e93258fSBjoern A. Zeeb buf = memdup_user(user_buf, count); 32768e93258fSBjoern A. Zeeb if (IS_ERR(buf)) 32778e93258fSBjoern A. Zeeb return buf; 32788e93258fSBjoern A. Zeeb 32798e93258fSBjoern A. Zeeb num = count / 2; 32808e93258fSBjoern A. Zeeb bin = kmalloc(num, GFP_KERNEL); 32818e93258fSBjoern A. Zeeb if (!bin) { 32828e93258fSBjoern A. Zeeb err = -EFAULT; 32838e93258fSBjoern A. Zeeb goto out; 32848e93258fSBjoern A. Zeeb } 32858e93258fSBjoern A. Zeeb 32868e93258fSBjoern A. Zeeb if (hex2bin(bin, buf, num)) { 32878e93258fSBjoern A. Zeeb rtw89_info(rtwdev, "valid format: H1H2H3...\n"); 32888e93258fSBjoern A. Zeeb kfree(bin); 32898e93258fSBjoern A. Zeeb err = -EINVAL; 32908e93258fSBjoern A. Zeeb } 32918e93258fSBjoern A. Zeeb 32928e93258fSBjoern A. Zeeb out: 32938e93258fSBjoern A. Zeeb kfree(buf); 32948e93258fSBjoern A. Zeeb 32958e93258fSBjoern A. Zeeb return err ? ERR_PTR(err) : bin; 32968e93258fSBjoern A. Zeeb } 32978e93258fSBjoern A. Zeeb 32988e93258fSBjoern A. Zeeb static ssize_t rtw89_debug_priv_send_h2c_set(struct file *filp, 32998e93258fSBjoern A. Zeeb const char __user *user_buf, 33008e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 33018e93258fSBjoern A. Zeeb { 33028e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = filp->private_data; 33038e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 33048e93258fSBjoern A. Zeeb u8 *h2c; 3305e2340276SBjoern A. Zeeb int ret; 33068e93258fSBjoern A. Zeeb u16 h2c_len = count / 2; 33078e93258fSBjoern A. Zeeb 33088e93258fSBjoern A. Zeeb h2c = rtw89_hex2bin_user(rtwdev, user_buf, count); 33098e93258fSBjoern A. Zeeb if (IS_ERR(h2c)) 33108e93258fSBjoern A. Zeeb return -EFAULT; 33118e93258fSBjoern A. Zeeb 3312e2340276SBjoern A. Zeeb ret = rtw89_fw_h2c_raw(rtwdev, h2c, h2c_len); 33138e93258fSBjoern A. Zeeb 33148e93258fSBjoern A. Zeeb kfree(h2c); 33158e93258fSBjoern A. Zeeb 3316e2340276SBjoern A. Zeeb return ret ? ret : count; 33178e93258fSBjoern A. Zeeb } 33188e93258fSBjoern A. Zeeb 33198e93258fSBjoern A. Zeeb static int 33208e93258fSBjoern A. Zeeb rtw89_debug_priv_early_h2c_get(struct seq_file *m, void *v) 33218e93258fSBjoern A. Zeeb { 33228e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 33238e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 33248e93258fSBjoern A. Zeeb struct rtw89_early_h2c *early_h2c; 33258e93258fSBjoern A. Zeeb int seq = 0; 33268e93258fSBjoern A. Zeeb 33278e93258fSBjoern A. Zeeb mutex_lock(&rtwdev->mutex); 33288e93258fSBjoern A. Zeeb list_for_each_entry(early_h2c, &rtwdev->early_h2c_list, list) 33298e93258fSBjoern A. Zeeb seq_printf(m, "%d: %*ph\n", ++seq, early_h2c->h2c_len, early_h2c->h2c); 33308e93258fSBjoern A. Zeeb mutex_unlock(&rtwdev->mutex); 33318e93258fSBjoern A. Zeeb 33328e93258fSBjoern A. Zeeb return 0; 33338e93258fSBjoern A. Zeeb } 33348e93258fSBjoern A. Zeeb 33358e93258fSBjoern A. Zeeb static ssize_t 33368e93258fSBjoern A. Zeeb rtw89_debug_priv_early_h2c_set(struct file *filp, const char __user *user_buf, 33378e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 33388e93258fSBjoern A. Zeeb { 33398e93258fSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)filp->private_data; 33408e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 33418e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 33428e93258fSBjoern A. Zeeb struct rtw89_early_h2c *early_h2c; 33438e93258fSBjoern A. Zeeb u8 *h2c; 33448e93258fSBjoern A. Zeeb u16 h2c_len = count / 2; 33458e93258fSBjoern A. Zeeb 33468e93258fSBjoern A. Zeeb h2c = rtw89_hex2bin_user(rtwdev, user_buf, count); 33478e93258fSBjoern A. Zeeb if (IS_ERR(h2c)) 33488e93258fSBjoern A. Zeeb return -EFAULT; 33498e93258fSBjoern A. Zeeb 33508e93258fSBjoern A. Zeeb if (h2c_len >= 2 && h2c[0] == 0x00 && h2c[1] == 0x00) { 33518e93258fSBjoern A. Zeeb kfree(h2c); 33528e93258fSBjoern A. Zeeb rtw89_fw_free_all_early_h2c(rtwdev); 33538e93258fSBjoern A. Zeeb goto out; 33548e93258fSBjoern A. Zeeb } 33558e93258fSBjoern A. Zeeb 33568e93258fSBjoern A. Zeeb early_h2c = kmalloc(sizeof(*early_h2c), GFP_KERNEL); 33578e93258fSBjoern A. Zeeb if (!early_h2c) { 33588e93258fSBjoern A. Zeeb kfree(h2c); 33598e93258fSBjoern A. Zeeb return -EFAULT; 33608e93258fSBjoern A. Zeeb } 33618e93258fSBjoern A. Zeeb 33628e93258fSBjoern A. Zeeb early_h2c->h2c = h2c; 33638e93258fSBjoern A. Zeeb early_h2c->h2c_len = h2c_len; 33648e93258fSBjoern A. Zeeb 33658e93258fSBjoern A. Zeeb mutex_lock(&rtwdev->mutex); 33668e93258fSBjoern A. Zeeb list_add_tail(&early_h2c->list, &rtwdev->early_h2c_list); 33678e93258fSBjoern A. Zeeb mutex_unlock(&rtwdev->mutex); 33688e93258fSBjoern A. Zeeb 33698e93258fSBjoern A. Zeeb out: 33708e93258fSBjoern A. Zeeb return count; 33718e93258fSBjoern A. Zeeb } 33728e93258fSBjoern A. Zeeb 3373e2340276SBjoern A. Zeeb static int rtw89_dbg_trigger_ctrl_error(struct rtw89_dev *rtwdev) 3374e2340276SBjoern A. Zeeb { 33756d67aabdSBjoern A. Zeeb const struct rtw89_mac_gen_def *mac = rtwdev->chip->mac_def; 3376e2340276SBjoern A. Zeeb struct rtw89_cpuio_ctrl ctrl_para = {0}; 3377e2340276SBjoern A. Zeeb u16 pkt_id; 3378e2340276SBjoern A. Zeeb int ret; 3379e2340276SBjoern A. Zeeb 3380e2340276SBjoern A. Zeeb rtw89_leave_ps_mode(rtwdev); 3381e2340276SBjoern A. Zeeb 33826d67aabdSBjoern A. Zeeb ret = mac->dle_buf_req(rtwdev, 0x20, true, &pkt_id); 3383e2340276SBjoern A. Zeeb if (ret) 3384e2340276SBjoern A. Zeeb return ret; 3385e2340276SBjoern A. Zeeb 3386e2340276SBjoern A. Zeeb /* intentionally, enqueue two pkt, but has only one pkt id */ 3387e2340276SBjoern A. Zeeb ctrl_para.cmd_type = CPUIO_OP_CMD_ENQ_TO_HEAD; 3388e2340276SBjoern A. Zeeb ctrl_para.start_pktid = pkt_id; 3389e2340276SBjoern A. Zeeb ctrl_para.end_pktid = pkt_id; 3390e2340276SBjoern A. Zeeb ctrl_para.pkt_num = 1; /* start from 0 */ 3391e2340276SBjoern A. Zeeb ctrl_para.dst_pid = WDE_DLE_PORT_ID_WDRLS; 3392e2340276SBjoern A. Zeeb ctrl_para.dst_qid = WDE_DLE_QUEID_NO_REPORT; 3393e2340276SBjoern A. Zeeb 33946d67aabdSBjoern A. Zeeb if (mac->set_cpuio(rtwdev, &ctrl_para, true)) 3395e2340276SBjoern A. Zeeb return -EFAULT; 3396e2340276SBjoern A. Zeeb 3397e2340276SBjoern A. Zeeb return 0; 3398e2340276SBjoern A. Zeeb } 3399e2340276SBjoern A. Zeeb 34008e93258fSBjoern A. Zeeb static int 34018e93258fSBjoern A. Zeeb rtw89_debug_priv_fw_crash_get(struct seq_file *m, void *v) 34028e93258fSBjoern A. Zeeb { 34038e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 34048e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 34058e93258fSBjoern A. Zeeb 34068e93258fSBjoern A. Zeeb seq_printf(m, "%d\n", 3407e2340276SBjoern A. Zeeb test_bit(RTW89_FLAG_CRASH_SIMULATING, rtwdev->flags)); 34088e93258fSBjoern A. Zeeb return 0; 34098e93258fSBjoern A. Zeeb } 34108e93258fSBjoern A. Zeeb 3411e2340276SBjoern A. Zeeb enum rtw89_dbg_crash_simulation_type { 3412e2340276SBjoern A. Zeeb RTW89_DBG_SIM_CPU_EXCEPTION = 1, 3413e2340276SBjoern A. Zeeb RTW89_DBG_SIM_CTRL_ERROR = 2, 3414e2340276SBjoern A. Zeeb }; 3415e2340276SBjoern A. Zeeb 34168e93258fSBjoern A. Zeeb static ssize_t 34178e93258fSBjoern A. Zeeb rtw89_debug_priv_fw_crash_set(struct file *filp, const char __user *user_buf, 34188e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 34198e93258fSBjoern A. Zeeb { 34208e93258fSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)filp->private_data; 34218e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 34228e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 3423e2340276SBjoern A. Zeeb int (*sim)(struct rtw89_dev *rtwdev); 3424e2340276SBjoern A. Zeeb u8 crash_type; 34258e93258fSBjoern A. Zeeb int ret; 34268e93258fSBjoern A. Zeeb 3427e2340276SBjoern A. Zeeb ret = kstrtou8_from_user(user_buf, count, 0, &crash_type); 34288e93258fSBjoern A. Zeeb if (ret) 34298e93258fSBjoern A. Zeeb return -EINVAL; 34308e93258fSBjoern A. Zeeb 3431e2340276SBjoern A. Zeeb switch (crash_type) { 3432e2340276SBjoern A. Zeeb case RTW89_DBG_SIM_CPU_EXCEPTION: 3433e2340276SBjoern A. Zeeb if (!RTW89_CHK_FW_FEATURE(CRASH_TRIGGER, &rtwdev->fw)) 3434e2340276SBjoern A. Zeeb return -EOPNOTSUPP; 3435e2340276SBjoern A. Zeeb sim = rtw89_fw_h2c_trigger_cpu_exception; 3436e2340276SBjoern A. Zeeb break; 3437e2340276SBjoern A. Zeeb case RTW89_DBG_SIM_CTRL_ERROR: 3438e2340276SBjoern A. Zeeb sim = rtw89_dbg_trigger_ctrl_error; 3439e2340276SBjoern A. Zeeb break; 3440e2340276SBjoern A. Zeeb default: 34418e93258fSBjoern A. Zeeb return -EINVAL; 3442e2340276SBjoern A. Zeeb } 34438e93258fSBjoern A. Zeeb 34448e93258fSBjoern A. Zeeb mutex_lock(&rtwdev->mutex); 3445e2340276SBjoern A. Zeeb set_bit(RTW89_FLAG_CRASH_SIMULATING, rtwdev->flags); 3446e2340276SBjoern A. Zeeb ret = sim(rtwdev); 34478e93258fSBjoern A. Zeeb mutex_unlock(&rtwdev->mutex); 34488e93258fSBjoern A. Zeeb 34498e93258fSBjoern A. Zeeb if (ret) 34508e93258fSBjoern A. Zeeb return ret; 34518e93258fSBjoern A. Zeeb 34528e93258fSBjoern A. Zeeb return count; 34538e93258fSBjoern A. Zeeb } 34548e93258fSBjoern A. Zeeb 34558e93258fSBjoern A. Zeeb static int rtw89_debug_priv_btc_info_get(struct seq_file *m, void *v) 34568e93258fSBjoern A. Zeeb { 34578e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 34588e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 34598e93258fSBjoern A. Zeeb 34608e93258fSBjoern A. Zeeb rtw89_btc_dump_info(rtwdev, m); 34618e93258fSBjoern A. Zeeb 34628e93258fSBjoern A. Zeeb return 0; 34638e93258fSBjoern A. Zeeb } 34648e93258fSBjoern A. Zeeb 34658e93258fSBjoern A. Zeeb static ssize_t rtw89_debug_priv_btc_manual_set(struct file *filp, 34668e93258fSBjoern A. Zeeb const char __user *user_buf, 34678e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 34688e93258fSBjoern A. Zeeb { 34698e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = filp->private_data; 34708e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 34718e93258fSBjoern A. Zeeb struct rtw89_btc *btc = &rtwdev->btc; 34726d67aabdSBjoern A. Zeeb const struct rtw89_btc_ver *ver = btc->ver; 3473e2340276SBjoern A. Zeeb int ret; 34748e93258fSBjoern A. Zeeb 34756d67aabdSBjoern A. Zeeb ret = kstrtobool_from_user(user_buf, count, &btc->manual_ctrl); 3476e2340276SBjoern A. Zeeb if (ret) 3477e2340276SBjoern A. Zeeb return ret; 34788e93258fSBjoern A. Zeeb 34796d67aabdSBjoern A. Zeeb if (ver->fcxctrl == 7) 34806d67aabdSBjoern A. Zeeb btc->ctrl.ctrl_v7.manual = btc->manual_ctrl; 34816d67aabdSBjoern A. Zeeb else 34826d67aabdSBjoern A. Zeeb btc->ctrl.ctrl.manual = btc->manual_ctrl; 3483e2340276SBjoern A. Zeeb 34848e93258fSBjoern A. Zeeb return count; 34858e93258fSBjoern A. Zeeb } 34868e93258fSBjoern A. Zeeb 3487e2340276SBjoern A. Zeeb static ssize_t rtw89_debug_fw_log_manual_set(struct file *filp, 34888e93258fSBjoern A. Zeeb const char __user *user_buf, 34898e93258fSBjoern A. Zeeb size_t count, loff_t *loff) 34908e93258fSBjoern A. Zeeb { 34918e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = filp->private_data; 34928e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 3493e2340276SBjoern A. Zeeb struct rtw89_fw_log *log = &rtwdev->fw.log; 34948e93258fSBjoern A. Zeeb bool fw_log_manual; 34958e93258fSBjoern A. Zeeb 34968e93258fSBjoern A. Zeeb if (kstrtobool_from_user(user_buf, count, &fw_log_manual)) 34978e93258fSBjoern A. Zeeb goto out; 34988e93258fSBjoern A. Zeeb 34998e93258fSBjoern A. Zeeb mutex_lock(&rtwdev->mutex); 3500e2340276SBjoern A. Zeeb log->enable = fw_log_manual; 3501e2340276SBjoern A. Zeeb if (log->enable) 3502e2340276SBjoern A. Zeeb rtw89_fw_log_prepare(rtwdev); 35038e93258fSBjoern A. Zeeb rtw89_fw_h2c_fw_log(rtwdev, fw_log_manual); 35048e93258fSBjoern A. Zeeb mutex_unlock(&rtwdev->mutex); 35058e93258fSBjoern A. Zeeb out: 35068e93258fSBjoern A. Zeeb return count; 35078e93258fSBjoern A. Zeeb } 35088e93258fSBjoern A. Zeeb 35098e93258fSBjoern A. Zeeb static void rtw89_sta_info_get_iter(void *data, struct ieee80211_sta *sta) 35108e93258fSBjoern A. Zeeb { 35118e93258fSBjoern A. Zeeb static const char * const he_gi_str[] = { 35128e93258fSBjoern A. Zeeb [NL80211_RATE_INFO_HE_GI_0_8] = "0.8", 35138e93258fSBjoern A. Zeeb [NL80211_RATE_INFO_HE_GI_1_6] = "1.6", 35148e93258fSBjoern A. Zeeb [NL80211_RATE_INFO_HE_GI_3_2] = "3.2", 35158e93258fSBjoern A. Zeeb }; 35166d67aabdSBjoern A. Zeeb static const char * const eht_gi_str[] = { 35176d67aabdSBjoern A. Zeeb [NL80211_RATE_INFO_EHT_GI_0_8] = "0.8", 35186d67aabdSBjoern A. Zeeb [NL80211_RATE_INFO_EHT_GI_1_6] = "1.6", 35196d67aabdSBjoern A. Zeeb [NL80211_RATE_INFO_EHT_GI_3_2] = "3.2", 35206d67aabdSBjoern A. Zeeb }; 35218e93258fSBjoern A. Zeeb struct rtw89_sta *rtwsta = (struct rtw89_sta *)sta->drv_priv; 35228e93258fSBjoern A. Zeeb struct rate_info *rate = &rtwsta->ra_report.txrate; 35238e93258fSBjoern A. Zeeb struct ieee80211_rx_status *status = &rtwsta->rx_status; 35248e93258fSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)data; 3525e2340276SBjoern A. Zeeb struct rtw89_dev *rtwdev = rtwsta->rtwdev; 3526e2340276SBjoern A. Zeeb struct rtw89_hal *hal = &rtwdev->hal; 3527e2340276SBjoern A. Zeeb u8 ant_num = hal->ant_diversity ? 2 : rtwdev->chip->rf_path_num; 3528e2340276SBjoern A. Zeeb bool ant_asterisk = hal->tx_path_diversity || hal->ant_diversity; 3529e2340276SBjoern A. Zeeb u8 evm_min, evm_max; 35308e93258fSBjoern A. Zeeb u8 rssi; 3531e2340276SBjoern A. Zeeb u8 snr; 3532e2340276SBjoern A. Zeeb int i; 35338e93258fSBjoern A. Zeeb 35348e93258fSBjoern A. Zeeb seq_printf(m, "TX rate [%d]: ", rtwsta->mac_id); 35358e93258fSBjoern A. Zeeb 35368e93258fSBjoern A. Zeeb if (rate->flags & RATE_INFO_FLAGS_MCS) 35378e93258fSBjoern A. Zeeb seq_printf(m, "HT MCS-%d%s", rate->mcs, 35388e93258fSBjoern A. Zeeb rate->flags & RATE_INFO_FLAGS_SHORT_GI ? " SGI" : ""); 35398e93258fSBjoern A. Zeeb else if (rate->flags & RATE_INFO_FLAGS_VHT_MCS) 35408e93258fSBjoern A. Zeeb seq_printf(m, "VHT %dSS MCS-%d%s", rate->nss, rate->mcs, 35418e93258fSBjoern A. Zeeb rate->flags & RATE_INFO_FLAGS_SHORT_GI ? " SGI" : ""); 35428e93258fSBjoern A. Zeeb else if (rate->flags & RATE_INFO_FLAGS_HE_MCS) 35438e93258fSBjoern A. Zeeb seq_printf(m, "HE %dSS MCS-%d GI:%s", rate->nss, rate->mcs, 35448e93258fSBjoern A. Zeeb rate->he_gi <= NL80211_RATE_INFO_HE_GI_3_2 ? 35458e93258fSBjoern A. Zeeb he_gi_str[rate->he_gi] : "N/A"); 35466d67aabdSBjoern A. Zeeb else if (rate->flags & RATE_INFO_FLAGS_EHT_MCS) 35476d67aabdSBjoern A. Zeeb seq_printf(m, "EHT %dSS MCS-%d GI:%s", rate->nss, rate->mcs, 35486d67aabdSBjoern A. Zeeb rate->eht_gi < ARRAY_SIZE(eht_gi_str) ? 35496d67aabdSBjoern A. Zeeb eht_gi_str[rate->eht_gi] : "N/A"); 35508e93258fSBjoern A. Zeeb else 35518e93258fSBjoern A. Zeeb seq_printf(m, "Legacy %d", rate->legacy); 35528e93258fSBjoern A. Zeeb seq_printf(m, "%s", rtwsta->ra_report.might_fallback_legacy ? " FB_G" : ""); 3553e2340276SBjoern A. Zeeb seq_printf(m, " BW:%u", rtw89_rate_info_bw_to_mhz(rate->bw)); 35548e93258fSBjoern A. Zeeb seq_printf(m, "\t(hw_rate=0x%x)", rtwsta->ra_report.hw_rate); 35558e93258fSBjoern A. Zeeb seq_printf(m, "\t==> agg_wait=%d (%d)\n", rtwsta->max_agg_wait, 3556e2340276SBjoern A. Zeeb sta->deflink.agg.max_rc_amsdu_len); 35578e93258fSBjoern A. Zeeb 35588e93258fSBjoern A. Zeeb seq_printf(m, "RX rate [%d]: ", rtwsta->mac_id); 35598e93258fSBjoern A. Zeeb 35608e93258fSBjoern A. Zeeb switch (status->encoding) { 35618e93258fSBjoern A. Zeeb case RX_ENC_LEGACY: 35628e93258fSBjoern A. Zeeb seq_printf(m, "Legacy %d", status->rate_idx + 35638e93258fSBjoern A. Zeeb (status->band != NL80211_BAND_2GHZ ? 4 : 0)); 35648e93258fSBjoern A. Zeeb break; 35658e93258fSBjoern A. Zeeb case RX_ENC_HT: 35668e93258fSBjoern A. Zeeb seq_printf(m, "HT MCS-%d%s", status->rate_idx, 35678e93258fSBjoern A. Zeeb status->enc_flags & RX_ENC_FLAG_SHORT_GI ? " SGI" : ""); 35688e93258fSBjoern A. Zeeb break; 35698e93258fSBjoern A. Zeeb case RX_ENC_VHT: 35708e93258fSBjoern A. Zeeb seq_printf(m, "VHT %dSS MCS-%d%s", status->nss, status->rate_idx, 35718e93258fSBjoern A. Zeeb status->enc_flags & RX_ENC_FLAG_SHORT_GI ? " SGI" : ""); 35728e93258fSBjoern A. Zeeb break; 35738e93258fSBjoern A. Zeeb case RX_ENC_HE: 35748e93258fSBjoern A. Zeeb seq_printf(m, "HE %dSS MCS-%d GI:%s", status->nss, status->rate_idx, 35758e93258fSBjoern A. Zeeb status->he_gi <= NL80211_RATE_INFO_HE_GI_3_2 ? 35766d67aabdSBjoern A. Zeeb he_gi_str[status->he_gi] : "N/A"); 35776d67aabdSBjoern A. Zeeb break; 35786d67aabdSBjoern A. Zeeb case RX_ENC_EHT: 35796d67aabdSBjoern A. Zeeb seq_printf(m, "EHT %dSS MCS-%d GI:%s", status->nss, status->rate_idx, 35806d67aabdSBjoern A. Zeeb status->eht.gi < ARRAY_SIZE(eht_gi_str) ? 35816d67aabdSBjoern A. Zeeb eht_gi_str[status->eht.gi] : "N/A"); 35828e93258fSBjoern A. Zeeb break; 35838e93258fSBjoern A. Zeeb } 3584e2340276SBjoern A. Zeeb seq_printf(m, " BW:%u", rtw89_rate_info_bw_to_mhz(status->bw)); 35858e93258fSBjoern A. Zeeb seq_printf(m, "\t(hw_rate=0x%x)\n", rtwsta->rx_hw_rate); 35868e93258fSBjoern A. Zeeb 35878e93258fSBjoern A. Zeeb rssi = ewma_rssi_read(&rtwsta->avg_rssi); 3588e2340276SBjoern A. Zeeb seq_printf(m, "RSSI: %d dBm (raw=%d, prev=%d) [", 35898e93258fSBjoern A. Zeeb RTW89_RSSI_RAW_TO_DBM(rssi), rssi, rtwsta->prev_rssi); 3590e2340276SBjoern A. Zeeb for (i = 0; i < ant_num; i++) { 3591e2340276SBjoern A. Zeeb rssi = ewma_rssi_read(&rtwsta->rssi[i]); 3592e2340276SBjoern A. Zeeb seq_printf(m, "%d%s%s", RTW89_RSSI_RAW_TO_DBM(rssi), 3593e2340276SBjoern A. Zeeb ant_asterisk && (hal->antenna_tx & BIT(i)) ? "*" : "", 3594e2340276SBjoern A. Zeeb i + 1 == ant_num ? "" : ", "); 3595e2340276SBjoern A. Zeeb } 3596e2340276SBjoern A. Zeeb seq_puts(m, "]\n"); 3597e2340276SBjoern A. Zeeb 3598e2340276SBjoern A. Zeeb seq_puts(m, "EVM: ["); 3599e2340276SBjoern A. Zeeb for (i = 0; i < (hal->ant_diversity ? 2 : 1); i++) { 3600e2340276SBjoern A. Zeeb evm_min = ewma_evm_read(&rtwsta->evm_min[i]); 3601e2340276SBjoern A. Zeeb evm_max = ewma_evm_read(&rtwsta->evm_max[i]); 3602e2340276SBjoern A. Zeeb 3603e2340276SBjoern A. Zeeb seq_printf(m, "%s(%2u.%02u, %2u.%02u)", i == 0 ? "" : " ", 3604e2340276SBjoern A. Zeeb evm_min >> 2, (evm_min & 0x3) * 25, 3605e2340276SBjoern A. Zeeb evm_max >> 2, (evm_max & 0x3) * 25); 3606e2340276SBjoern A. Zeeb } 3607e2340276SBjoern A. Zeeb seq_puts(m, "]\t"); 3608e2340276SBjoern A. Zeeb 3609e2340276SBjoern A. Zeeb snr = ewma_snr_read(&rtwsta->avg_snr); 3610e2340276SBjoern A. Zeeb seq_printf(m, "SNR: %u\n", snr); 36118e93258fSBjoern A. Zeeb } 36128e93258fSBjoern A. Zeeb 36138e93258fSBjoern A. Zeeb static void 36148e93258fSBjoern A. Zeeb rtw89_debug_append_rx_rate(struct seq_file *m, struct rtw89_pkt_stat *pkt_stat, 36158e93258fSBjoern A. Zeeb enum rtw89_hw_rate first_rate, int len) 36168e93258fSBjoern A. Zeeb { 36178e93258fSBjoern A. Zeeb int i; 36188e93258fSBjoern A. Zeeb 36198e93258fSBjoern A. Zeeb for (i = 0; i < len; i++) 36208e93258fSBjoern A. Zeeb seq_printf(m, "%s%u", i == 0 ? "" : ", ", 36218e93258fSBjoern A. Zeeb pkt_stat->rx_rate_cnt[first_rate + i]); 36228e93258fSBjoern A. Zeeb } 36238e93258fSBjoern A. Zeeb 3624e2340276SBjoern A. Zeeb #define FIRST_RATE_SAME(rate) {RTW89_HW_RATE_ ## rate, RTW89_HW_RATE_ ## rate} 3625e2340276SBjoern A. Zeeb #define FIRST_RATE_ENUM(rate) {RTW89_HW_RATE_ ## rate, RTW89_HW_RATE_V1_ ## rate} 3626e2340276SBjoern A. Zeeb #define FIRST_RATE_GEV1(rate) {RTW89_HW_RATE_INVAL, RTW89_HW_RATE_V1_ ## rate} 3627e2340276SBjoern A. Zeeb 36288e93258fSBjoern A. Zeeb static const struct rtw89_rx_rate_cnt_info { 3629e2340276SBjoern A. Zeeb enum rtw89_hw_rate first_rate[RTW89_CHIP_GEN_NUM]; 36308e93258fSBjoern A. Zeeb int len; 36318e93258fSBjoern A. Zeeb int ext; 36328e93258fSBjoern A. Zeeb const char *rate_mode; 36338e93258fSBjoern A. Zeeb } rtw89_rx_rate_cnt_infos[] = { 3634e2340276SBjoern A. Zeeb {FIRST_RATE_SAME(CCK1), 4, 0, "Legacy:"}, 3635e2340276SBjoern A. Zeeb {FIRST_RATE_SAME(OFDM6), 8, 0, "OFDM:"}, 3636e2340276SBjoern A. Zeeb {FIRST_RATE_ENUM(MCS0), 8, 0, "HT 0:"}, 3637e2340276SBjoern A. Zeeb {FIRST_RATE_ENUM(MCS8), 8, 0, "HT 1:"}, 3638e2340276SBjoern A. Zeeb {FIRST_RATE_ENUM(VHT_NSS1_MCS0), 10, 2, "VHT 1SS:"}, 3639e2340276SBjoern A. Zeeb {FIRST_RATE_ENUM(VHT_NSS2_MCS0), 10, 2, "VHT 2SS:"}, 3640e2340276SBjoern A. Zeeb {FIRST_RATE_ENUM(HE_NSS1_MCS0), 12, 0, "HE 1SS:"}, 3641e2340276SBjoern A. Zeeb {FIRST_RATE_ENUM(HE_NSS2_MCS0), 12, 0, "HE 2SS:"}, 3642e2340276SBjoern A. Zeeb {FIRST_RATE_GEV1(EHT_NSS1_MCS0), 14, 2, "EHT 1SS:"}, 3643e2340276SBjoern A. Zeeb {FIRST_RATE_GEV1(EHT_NSS2_MCS0), 14, 0, "EHT 2SS:"}, 36448e93258fSBjoern A. Zeeb }; 36458e93258fSBjoern A. Zeeb 36468e93258fSBjoern A. Zeeb static int rtw89_debug_priv_phy_info_get(struct seq_file *m, void *v) 36478e93258fSBjoern A. Zeeb { 36488e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 36498e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 36508e93258fSBjoern A. Zeeb struct rtw89_traffic_stats *stats = &rtwdev->stats; 36518e93258fSBjoern A. Zeeb struct rtw89_pkt_stat *pkt_stat = &rtwdev->phystat.last_pkt_stat; 3652e2340276SBjoern A. Zeeb const struct rtw89_chip_info *chip = rtwdev->chip; 36538e93258fSBjoern A. Zeeb const struct rtw89_rx_rate_cnt_info *info; 3654e2340276SBjoern A. Zeeb enum rtw89_hw_rate first_rate; 36558e93258fSBjoern A. Zeeb int i; 36568e93258fSBjoern A. Zeeb 36578e93258fSBjoern A. Zeeb seq_printf(m, "TP TX: %u [%u] Mbps (lv: %d), RX: %u [%u] Mbps (lv: %d)\n", 36588e93258fSBjoern A. Zeeb stats->tx_throughput, stats->tx_throughput_raw, stats->tx_tfc_lv, 36598e93258fSBjoern A. Zeeb stats->rx_throughput, stats->rx_throughput_raw, stats->rx_tfc_lv); 36608e93258fSBjoern A. Zeeb seq_printf(m, "Beacon: %u, TF: %u\n", pkt_stat->beacon_nr, 36618e93258fSBjoern A. Zeeb stats->rx_tf_periodic); 36628e93258fSBjoern A. Zeeb seq_printf(m, "Avg packet length: TX=%u, RX=%u\n", stats->tx_avg_len, 36638e93258fSBjoern A. Zeeb stats->rx_avg_len); 36648e93258fSBjoern A. Zeeb 36658e93258fSBjoern A. Zeeb seq_puts(m, "RX count:\n"); 3666e2340276SBjoern A. Zeeb 36678e93258fSBjoern A. Zeeb for (i = 0; i < ARRAY_SIZE(rtw89_rx_rate_cnt_infos); i++) { 36688e93258fSBjoern A. Zeeb info = &rtw89_rx_rate_cnt_infos[i]; 3669e2340276SBjoern A. Zeeb first_rate = info->first_rate[chip->chip_gen]; 3670e2340276SBjoern A. Zeeb if (first_rate >= RTW89_HW_RATE_NR) 3671e2340276SBjoern A. Zeeb continue; 3672e2340276SBjoern A. Zeeb 36738e93258fSBjoern A. Zeeb seq_printf(m, "%10s [", info->rate_mode); 36748e93258fSBjoern A. Zeeb rtw89_debug_append_rx_rate(m, pkt_stat, 3675e2340276SBjoern A. Zeeb first_rate, info->len); 36768e93258fSBjoern A. Zeeb if (info->ext) { 36778e93258fSBjoern A. Zeeb seq_puts(m, "]["); 36788e93258fSBjoern A. Zeeb rtw89_debug_append_rx_rate(m, pkt_stat, 3679e2340276SBjoern A. Zeeb first_rate + info->len, info->ext); 36808e93258fSBjoern A. Zeeb } 36818e93258fSBjoern A. Zeeb seq_puts(m, "]\n"); 36828e93258fSBjoern A. Zeeb } 36838e93258fSBjoern A. Zeeb 36848e93258fSBjoern A. Zeeb ieee80211_iterate_stations_atomic(rtwdev->hw, rtw89_sta_info_get_iter, m); 36858e93258fSBjoern A. Zeeb 36868e93258fSBjoern A. Zeeb return 0; 36878e93258fSBjoern A. Zeeb } 36888e93258fSBjoern A. Zeeb 36898e93258fSBjoern A. Zeeb static void rtw89_dump_addr_cam(struct seq_file *m, 36906d67aabdSBjoern A. Zeeb struct rtw89_dev *rtwdev, 36918e93258fSBjoern A. Zeeb struct rtw89_addr_cam_entry *addr_cam) 36928e93258fSBjoern A. Zeeb { 36936d67aabdSBjoern A. Zeeb struct rtw89_cam_info *cam_info = &rtwdev->cam_info; 36946d67aabdSBjoern A. Zeeb const struct rtw89_sec_cam_entry *sec_entry; 36956d67aabdSBjoern A. Zeeb u8 sec_cam_idx; 36968e93258fSBjoern A. Zeeb int i; 36978e93258fSBjoern A. Zeeb 36988e93258fSBjoern A. Zeeb seq_printf(m, "\taddr_cam_idx=%u\n", addr_cam->addr_cam_idx); 36998e93258fSBjoern A. Zeeb seq_printf(m, "\t-> bssid_cam_idx=%u\n", addr_cam->bssid_cam_idx); 37008e93258fSBjoern A. Zeeb seq_printf(m, "\tsec_cam_bitmap=%*ph\n", (int)sizeof(addr_cam->sec_cam_map), 37018e93258fSBjoern A. Zeeb addr_cam->sec_cam_map); 37026d67aabdSBjoern A. Zeeb for_each_set_bit(i, addr_cam->sec_cam_map, RTW89_SEC_CAM_IN_ADDR_CAM) { 37036d67aabdSBjoern A. Zeeb sec_cam_idx = addr_cam->sec_ent[i]; 37046d67aabdSBjoern A. Zeeb sec_entry = cam_info->sec_entries[sec_cam_idx]; 37058e93258fSBjoern A. Zeeb if (!sec_entry) 37068e93258fSBjoern A. Zeeb continue; 37078e93258fSBjoern A. Zeeb seq_printf(m, "\tsec[%d]: sec_cam_idx %u", i, sec_entry->sec_cam_idx); 37088e93258fSBjoern A. Zeeb if (sec_entry->ext_key) 37098e93258fSBjoern A. Zeeb seq_printf(m, ", %u", sec_entry->sec_cam_idx + 1); 37108e93258fSBjoern A. Zeeb seq_puts(m, "\n"); 37118e93258fSBjoern A. Zeeb } 37128e93258fSBjoern A. Zeeb } 37138e93258fSBjoern A. Zeeb 3714e2340276SBjoern A. Zeeb __printf(3, 4) 3715e2340276SBjoern A. Zeeb static void rtw89_dump_pkt_offload(struct seq_file *m, struct list_head *pkt_list, 3716e2340276SBjoern A. Zeeb const char *fmt, ...) 3717e2340276SBjoern A. Zeeb { 3718e2340276SBjoern A. Zeeb struct rtw89_pktofld_info *info; 3719e2340276SBjoern A. Zeeb struct va_format vaf; 3720e2340276SBjoern A. Zeeb va_list args; 3721e2340276SBjoern A. Zeeb 3722e2340276SBjoern A. Zeeb if (list_empty(pkt_list)) 3723e2340276SBjoern A. Zeeb return; 3724e2340276SBjoern A. Zeeb 3725e2340276SBjoern A. Zeeb va_start(args, fmt); 3726e2340276SBjoern A. Zeeb vaf.va = &args; 3727e2340276SBjoern A. Zeeb vaf.fmt = fmt; 3728e2340276SBjoern A. Zeeb 3729e2340276SBjoern A. Zeeb seq_printf(m, "%pV", &vaf); 3730e2340276SBjoern A. Zeeb 3731e2340276SBjoern A. Zeeb va_end(args); 3732e2340276SBjoern A. Zeeb 3733e2340276SBjoern A. Zeeb list_for_each_entry(info, pkt_list, list) 3734e2340276SBjoern A. Zeeb seq_printf(m, "%d ", info->id); 3735e2340276SBjoern A. Zeeb 3736e2340276SBjoern A. Zeeb seq_puts(m, "\n"); 3737e2340276SBjoern A. Zeeb } 3738e2340276SBjoern A. Zeeb 37398e93258fSBjoern A. Zeeb static 37408e93258fSBjoern A. Zeeb void rtw89_vif_ids_get_iter(void *data, u8 *mac, struct ieee80211_vif *vif) 37418e93258fSBjoern A. Zeeb { 37428e93258fSBjoern A. Zeeb struct rtw89_vif *rtwvif = (struct rtw89_vif *)vif->drv_priv; 37436d67aabdSBjoern A. Zeeb struct rtw89_dev *rtwdev = rtwvif->rtwdev; 37448e93258fSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)data; 37458e93258fSBjoern A. Zeeb struct rtw89_bssid_cam_entry *bssid_cam = &rtwvif->bssid_cam; 37468e93258fSBjoern A. Zeeb 37478e93258fSBjoern A. Zeeb seq_printf(m, "VIF [%d] %pM\n", rtwvif->mac_id, rtwvif->mac_addr); 37488e93258fSBjoern A. Zeeb seq_printf(m, "\tbssid_cam_idx=%u\n", bssid_cam->bssid_cam_idx); 37496d67aabdSBjoern A. Zeeb rtw89_dump_addr_cam(m, rtwdev, &rtwvif->addr_cam); 3750e2340276SBjoern A. Zeeb rtw89_dump_pkt_offload(m, &rtwvif->general_pkt_list, "\tpkt_ofld[GENERAL]: "); 37518e93258fSBjoern A. Zeeb } 37528e93258fSBjoern A. Zeeb 37538e93258fSBjoern A. Zeeb static void rtw89_dump_ba_cam(struct seq_file *m, struct rtw89_sta *rtwsta) 37548e93258fSBjoern A. Zeeb { 37558e93258fSBjoern A. Zeeb struct rtw89_vif *rtwvif = rtwsta->rtwvif; 37568e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = rtwvif->rtwdev; 37578e93258fSBjoern A. Zeeb struct rtw89_ba_cam_entry *entry; 37588e93258fSBjoern A. Zeeb bool first = true; 37598e93258fSBjoern A. Zeeb 37608e93258fSBjoern A. Zeeb list_for_each_entry(entry, &rtwsta->ba_cam_list, list) { 37618e93258fSBjoern A. Zeeb if (first) { 37628e93258fSBjoern A. Zeeb seq_puts(m, "\tba_cam "); 37638e93258fSBjoern A. Zeeb first = false; 37648e93258fSBjoern A. Zeeb } else { 37658e93258fSBjoern A. Zeeb seq_puts(m, ", "); 37668e93258fSBjoern A. Zeeb } 37678e93258fSBjoern A. Zeeb seq_printf(m, "tid[%u]=%d", entry->tid, 37688e93258fSBjoern A. Zeeb (int)(entry - rtwdev->cam_info.ba_cam_entry)); 37698e93258fSBjoern A. Zeeb } 37708e93258fSBjoern A. Zeeb seq_puts(m, "\n"); 37718e93258fSBjoern A. Zeeb } 37728e93258fSBjoern A. Zeeb 37738e93258fSBjoern A. Zeeb static void rtw89_sta_ids_get_iter(void *data, struct ieee80211_sta *sta) 37748e93258fSBjoern A. Zeeb { 37758e93258fSBjoern A. Zeeb struct rtw89_sta *rtwsta = (struct rtw89_sta *)sta->drv_priv; 37766d67aabdSBjoern A. Zeeb struct rtw89_dev *rtwdev = rtwsta->rtwdev; 37778e93258fSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)data; 37788e93258fSBjoern A. Zeeb 37798e93258fSBjoern A. Zeeb seq_printf(m, "STA [%d] %pM %s\n", rtwsta->mac_id, sta->addr, 37808e93258fSBjoern A. Zeeb sta->tdls ? "(TDLS)" : ""); 37816d67aabdSBjoern A. Zeeb rtw89_dump_addr_cam(m, rtwdev, &rtwsta->addr_cam); 37828e93258fSBjoern A. Zeeb rtw89_dump_ba_cam(m, rtwsta); 37838e93258fSBjoern A. Zeeb } 37848e93258fSBjoern A. Zeeb 37858e93258fSBjoern A. Zeeb static int rtw89_debug_priv_stations_get(struct seq_file *m, void *v) 37868e93258fSBjoern A. Zeeb { 37878e93258fSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 37888e93258fSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 37898e93258fSBjoern A. Zeeb struct rtw89_cam_info *cam_info = &rtwdev->cam_info; 3790e2340276SBjoern A. Zeeb u8 idx; 37918e93258fSBjoern A. Zeeb 37928e93258fSBjoern A. Zeeb mutex_lock(&rtwdev->mutex); 37938e93258fSBjoern A. Zeeb 37948e93258fSBjoern A. Zeeb seq_puts(m, "map:\n"); 37958e93258fSBjoern A. Zeeb seq_printf(m, "\tmac_id: %*ph\n", (int)sizeof(rtwdev->mac_id_map), 37968e93258fSBjoern A. Zeeb rtwdev->mac_id_map); 37978e93258fSBjoern A. Zeeb seq_printf(m, "\taddr_cam: %*ph\n", (int)sizeof(cam_info->addr_cam_map), 37988e93258fSBjoern A. Zeeb cam_info->addr_cam_map); 37998e93258fSBjoern A. Zeeb seq_printf(m, "\tbssid_cam: %*ph\n", (int)sizeof(cam_info->bssid_cam_map), 38008e93258fSBjoern A. Zeeb cam_info->bssid_cam_map); 38018e93258fSBjoern A. Zeeb seq_printf(m, "\tsec_cam: %*ph\n", (int)sizeof(cam_info->sec_cam_map), 38028e93258fSBjoern A. Zeeb cam_info->sec_cam_map); 38038e93258fSBjoern A. Zeeb seq_printf(m, "\tba_cam: %*ph\n", (int)sizeof(cam_info->ba_cam_map), 38048e93258fSBjoern A. Zeeb cam_info->ba_cam_map); 3805e2340276SBjoern A. Zeeb seq_printf(m, "\tpkt_ofld: %*ph\n", (int)sizeof(rtwdev->pkt_offload), 3806e2340276SBjoern A. Zeeb rtwdev->pkt_offload); 3807e2340276SBjoern A. Zeeb 3808e2340276SBjoern A. Zeeb for (idx = NL80211_BAND_2GHZ; idx < NUM_NL80211_BANDS; idx++) { 3809e2340276SBjoern A. Zeeb if (!(rtwdev->chip->support_bands & BIT(idx))) 3810e2340276SBjoern A. Zeeb continue; 3811e2340276SBjoern A. Zeeb rtw89_dump_pkt_offload(m, &rtwdev->scan_info.pkt_list[idx], 3812e2340276SBjoern A. Zeeb "\t\t[SCAN %u]: ", idx); 3813e2340276SBjoern A. Zeeb } 38148e93258fSBjoern A. Zeeb 38158e93258fSBjoern A. Zeeb ieee80211_iterate_active_interfaces_atomic(rtwdev->hw, 38168e93258fSBjoern A. Zeeb IEEE80211_IFACE_ITER_NORMAL, rtw89_vif_ids_get_iter, m); 38178e93258fSBjoern A. Zeeb 38188e93258fSBjoern A. Zeeb ieee80211_iterate_stations_atomic(rtwdev->hw, rtw89_sta_ids_get_iter, m); 38198e93258fSBjoern A. Zeeb 38208e93258fSBjoern A. Zeeb mutex_unlock(&rtwdev->mutex); 38218e93258fSBjoern A. Zeeb 38228e93258fSBjoern A. Zeeb return 0; 38238e93258fSBjoern A. Zeeb } 38248e93258fSBjoern A. Zeeb 38256d67aabdSBjoern A. Zeeb #define DM_INFO(type) {RTW89_DM_ ## type, #type} 38266d67aabdSBjoern A. Zeeb 38276d67aabdSBjoern A. Zeeb static const struct rtw89_disabled_dm_info { 38286d67aabdSBjoern A. Zeeb enum rtw89_dm_type type; 38296d67aabdSBjoern A. Zeeb const char *name; 38306d67aabdSBjoern A. Zeeb } rtw89_disabled_dm_infos[] = { 38316d67aabdSBjoern A. Zeeb DM_INFO(DYNAMIC_EDCCA), 38326d67aabdSBjoern A. Zeeb }; 38336d67aabdSBjoern A. Zeeb 38346d67aabdSBjoern A. Zeeb static int 38356d67aabdSBjoern A. Zeeb rtw89_debug_priv_disable_dm_get(struct seq_file *m, void *v) 38366d67aabdSBjoern A. Zeeb { 38376d67aabdSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 38386d67aabdSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 38396d67aabdSBjoern A. Zeeb const struct rtw89_disabled_dm_info *info; 38406d67aabdSBjoern A. Zeeb struct rtw89_hal *hal = &rtwdev->hal; 38416d67aabdSBjoern A. Zeeb u32 disabled; 38426d67aabdSBjoern A. Zeeb int i; 38436d67aabdSBjoern A. Zeeb 38446d67aabdSBjoern A. Zeeb seq_printf(m, "Disabled DM: 0x%x\n", hal->disabled_dm_bitmap); 38456d67aabdSBjoern A. Zeeb 38466d67aabdSBjoern A. Zeeb for (i = 0; i < ARRAY_SIZE(rtw89_disabled_dm_infos); i++) { 38476d67aabdSBjoern A. Zeeb info = &rtw89_disabled_dm_infos[i]; 38486d67aabdSBjoern A. Zeeb disabled = BIT(info->type) & hal->disabled_dm_bitmap; 38496d67aabdSBjoern A. Zeeb 38506d67aabdSBjoern A. Zeeb seq_printf(m, "[%d] %s: %c\n", info->type, info->name, 38516d67aabdSBjoern A. Zeeb disabled ? 'X' : 'O'); 38526d67aabdSBjoern A. Zeeb } 38536d67aabdSBjoern A. Zeeb 38546d67aabdSBjoern A. Zeeb return 0; 38556d67aabdSBjoern A. Zeeb } 38566d67aabdSBjoern A. Zeeb 38576d67aabdSBjoern A. Zeeb static ssize_t 38586d67aabdSBjoern A. Zeeb rtw89_debug_priv_disable_dm_set(struct file *filp, const char __user *user_buf, 38596d67aabdSBjoern A. Zeeb size_t count, loff_t *loff) 38606d67aabdSBjoern A. Zeeb { 38616d67aabdSBjoern A. Zeeb struct seq_file *m = (struct seq_file *)filp->private_data; 38626d67aabdSBjoern A. Zeeb struct rtw89_debugfs_priv *debugfs_priv = m->private; 38636d67aabdSBjoern A. Zeeb struct rtw89_dev *rtwdev = debugfs_priv->rtwdev; 38646d67aabdSBjoern A. Zeeb struct rtw89_hal *hal = &rtwdev->hal; 38656d67aabdSBjoern A. Zeeb u32 conf; 38666d67aabdSBjoern A. Zeeb int ret; 38676d67aabdSBjoern A. Zeeb 38686d67aabdSBjoern A. Zeeb ret = kstrtou32_from_user(user_buf, count, 0, &conf); 38696d67aabdSBjoern A. Zeeb if (ret) 38706d67aabdSBjoern A. Zeeb return -EINVAL; 38716d67aabdSBjoern A. Zeeb 38726d67aabdSBjoern A. Zeeb hal->disabled_dm_bitmap = conf; 38736d67aabdSBjoern A. Zeeb 38746d67aabdSBjoern A. Zeeb return count; 38756d67aabdSBjoern A. Zeeb } 38766d67aabdSBjoern A. Zeeb 38778e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_read_reg = { 38788e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_read_reg_get, 38798e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_read_reg_select, 38808e93258fSBjoern A. Zeeb }; 38818e93258fSBjoern A. Zeeb 38828e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_write_reg = { 38838e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_write_reg_set, 38848e93258fSBjoern A. Zeeb }; 38858e93258fSBjoern A. Zeeb 38868e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_read_rf = { 38878e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_read_rf_get, 38888e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_read_rf_select, 38898e93258fSBjoern A. Zeeb }; 38908e93258fSBjoern A. Zeeb 38918e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_write_rf = { 38928e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_write_rf_set, 38938e93258fSBjoern A. Zeeb }; 38948e93258fSBjoern A. Zeeb 38958e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_rf_reg_dump = { 38968e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_rf_reg_dump_get, 38978e93258fSBjoern A. Zeeb }; 38988e93258fSBjoern A. Zeeb 38998e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_txpwr_table = { 39008e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_txpwr_table_get, 39018e93258fSBjoern A. Zeeb }; 39028e93258fSBjoern A. Zeeb 39038e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_mac_reg_dump = { 39048e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_mac_reg_dump_get, 39058e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_mac_reg_dump_select, 39068e93258fSBjoern A. Zeeb }; 39078e93258fSBjoern A. Zeeb 39088e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_mac_mem_dump = { 39098e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_mac_mem_dump_get, 39108e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_mac_mem_dump_select, 39118e93258fSBjoern A. Zeeb }; 39128e93258fSBjoern A. Zeeb 39138e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_mac_dbg_port_dump = { 39148e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_mac_dbg_port_dump_get, 39158e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_mac_dbg_port_dump_select, 39168e93258fSBjoern A. Zeeb }; 39178e93258fSBjoern A. Zeeb 39188e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_send_h2c = { 39198e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_send_h2c_set, 39208e93258fSBjoern A. Zeeb }; 39218e93258fSBjoern A. Zeeb 39228e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_early_h2c = { 39238e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_early_h2c_get, 39248e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_early_h2c_set, 39258e93258fSBjoern A. Zeeb }; 39268e93258fSBjoern A. Zeeb 39278e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_fw_crash = { 39288e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_fw_crash_get, 39298e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_fw_crash_set, 39308e93258fSBjoern A. Zeeb }; 39318e93258fSBjoern A. Zeeb 39328e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_btc_info = { 39338e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_btc_info_get, 39348e93258fSBjoern A. Zeeb }; 39358e93258fSBjoern A. Zeeb 39368e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_btc_manual = { 39378e93258fSBjoern A. Zeeb .cb_write = rtw89_debug_priv_btc_manual_set, 39388e93258fSBjoern A. Zeeb }; 39398e93258fSBjoern A. Zeeb 39408e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_fw_log_manual = { 3941e2340276SBjoern A. Zeeb .cb_write = rtw89_debug_fw_log_manual_set, 39428e93258fSBjoern A. Zeeb }; 39438e93258fSBjoern A. Zeeb 39448e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_phy_info = { 39458e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_phy_info_get, 39468e93258fSBjoern A. Zeeb }; 39478e93258fSBjoern A. Zeeb 39488e93258fSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_stations = { 39498e93258fSBjoern A. Zeeb .cb_read = rtw89_debug_priv_stations_get, 39508e93258fSBjoern A. Zeeb }; 39518e93258fSBjoern A. Zeeb 39526d67aabdSBjoern A. Zeeb static struct rtw89_debugfs_priv rtw89_debug_priv_disable_dm = { 39536d67aabdSBjoern A. Zeeb .cb_read = rtw89_debug_priv_disable_dm_get, 39546d67aabdSBjoern A. Zeeb .cb_write = rtw89_debug_priv_disable_dm_set, 39556d67aabdSBjoern A. Zeeb }; 39566d67aabdSBjoern A. Zeeb 39578e93258fSBjoern A. Zeeb #define rtw89_debugfs_add(name, mode, fopname, parent) \ 39588e93258fSBjoern A. Zeeb do { \ 39598e93258fSBjoern A. Zeeb rtw89_debug_priv_ ##name.rtwdev = rtwdev; \ 39608e93258fSBjoern A. Zeeb if (!debugfs_create_file(#name, mode, \ 39618e93258fSBjoern A. Zeeb parent, &rtw89_debug_priv_ ##name, \ 39628e93258fSBjoern A. Zeeb &file_ops_ ##fopname)) \ 39638e93258fSBjoern A. Zeeb pr_debug("Unable to initialize debugfs:%s\n", #name); \ 39648e93258fSBjoern A. Zeeb } while (0) 39658e93258fSBjoern A. Zeeb 39668e93258fSBjoern A. Zeeb #define rtw89_debugfs_add_w(name) \ 39678e93258fSBjoern A. Zeeb rtw89_debugfs_add(name, S_IFREG | 0222, single_w, debugfs_topdir) 39688e93258fSBjoern A. Zeeb #define rtw89_debugfs_add_rw(name) \ 39698e93258fSBjoern A. Zeeb rtw89_debugfs_add(name, S_IFREG | 0666, common_rw, debugfs_topdir) 39708e93258fSBjoern A. Zeeb #define rtw89_debugfs_add_r(name) \ 39718e93258fSBjoern A. Zeeb rtw89_debugfs_add(name, S_IFREG | 0444, single_r, debugfs_topdir) 39728e93258fSBjoern A. Zeeb 39738e93258fSBjoern A. Zeeb void rtw89_debugfs_init(struct rtw89_dev *rtwdev) 39748e93258fSBjoern A. Zeeb { 39758e93258fSBjoern A. Zeeb struct dentry *debugfs_topdir; 39768e93258fSBjoern A. Zeeb 3977*b4886c4eSBjoern A. Zeeb #if defined(__linux__) 39788e93258fSBjoern A. Zeeb debugfs_topdir = debugfs_create_dir("rtw89", 3979*b4886c4eSBjoern A. Zeeb #elif defined(__FreeBSD__) 3980*b4886c4eSBjoern A. Zeeb debugfs_topdir = debugfs_create_dir(dev_name(rtwdev->dev), 3981*b4886c4eSBjoern A. Zeeb #endif 39828e93258fSBjoern A. Zeeb rtwdev->hw->wiphy->debugfsdir); 39838e93258fSBjoern A. Zeeb 39848e93258fSBjoern A. Zeeb rtw89_debugfs_add_rw(read_reg); 39858e93258fSBjoern A. Zeeb rtw89_debugfs_add_w(write_reg); 39868e93258fSBjoern A. Zeeb rtw89_debugfs_add_rw(read_rf); 39878e93258fSBjoern A. Zeeb rtw89_debugfs_add_w(write_rf); 39888e93258fSBjoern A. Zeeb rtw89_debugfs_add_r(rf_reg_dump); 39898e93258fSBjoern A. Zeeb rtw89_debugfs_add_r(txpwr_table); 39908e93258fSBjoern A. Zeeb rtw89_debugfs_add_rw(mac_reg_dump); 39918e93258fSBjoern A. Zeeb rtw89_debugfs_add_rw(mac_mem_dump); 39928e93258fSBjoern A. Zeeb rtw89_debugfs_add_rw(mac_dbg_port_dump); 39938e93258fSBjoern A. Zeeb rtw89_debugfs_add_w(send_h2c); 39948e93258fSBjoern A. Zeeb rtw89_debugfs_add_rw(early_h2c); 39958e93258fSBjoern A. Zeeb rtw89_debugfs_add_rw(fw_crash); 39968e93258fSBjoern A. Zeeb rtw89_debugfs_add_r(btc_info); 39978e93258fSBjoern A. Zeeb rtw89_debugfs_add_w(btc_manual); 39988e93258fSBjoern A. Zeeb rtw89_debugfs_add_w(fw_log_manual); 39998e93258fSBjoern A. Zeeb rtw89_debugfs_add_r(phy_info); 40008e93258fSBjoern A. Zeeb rtw89_debugfs_add_r(stations); 40016d67aabdSBjoern A. Zeeb rtw89_debugfs_add_rw(disable_dm); 40028e93258fSBjoern A. Zeeb } 40038e93258fSBjoern A. Zeeb #endif 40048e93258fSBjoern A. Zeeb 40058e93258fSBjoern A. Zeeb #ifdef CONFIG_RTW89_DEBUGMSG 40066d67aabdSBjoern A. Zeeb void rtw89_debug(struct rtw89_dev *rtwdev, enum rtw89_debug_mask mask, 40078e93258fSBjoern A. Zeeb const char *fmt, ...) 40088e93258fSBjoern A. Zeeb { 40098e93258fSBjoern A. Zeeb struct va_format vaf = { 40108e93258fSBjoern A. Zeeb .fmt = fmt, 40118e93258fSBjoern A. Zeeb }; 40128e93258fSBjoern A. Zeeb 40138e93258fSBjoern A. Zeeb va_list args; 40148e93258fSBjoern A. Zeeb 40158e93258fSBjoern A. Zeeb va_start(args, fmt); 40168e93258fSBjoern A. Zeeb vaf.va = &args; 40178e93258fSBjoern A. Zeeb 40188e93258fSBjoern A. Zeeb if (rtw89_debug_mask & mask) 40198e93258fSBjoern A. Zeeb #if defined(__linux__) 40208e93258fSBjoern A. Zeeb dev_printk(KERN_DEBUG, rtwdev->dev, "%pV", &vaf); 40218e93258fSBjoern A. Zeeb #elif defined(__FreeBSD__) 40228e93258fSBjoern A. Zeeb { 40238e93258fSBjoern A. Zeeb char *str; 4024f621b087SBjoern A. Zeeb vasprintf(&str, M_KMALLOC, vaf.fmt, args); 40258e93258fSBjoern A. Zeeb dev_printk(KERN_DEBUG, rtwdev->dev, "%s", str); 40268e93258fSBjoern A. Zeeb free(str, M_KMALLOC); 40278e93258fSBjoern A. Zeeb } 40288e93258fSBjoern A. Zeeb #endif 40298e93258fSBjoern A. Zeeb 40308e93258fSBjoern A. Zeeb va_end(args); 40318e93258fSBjoern A. Zeeb } 40326d67aabdSBjoern A. Zeeb EXPORT_SYMBOL(rtw89_debug); 40338e93258fSBjoern A. Zeeb #endif 4034