12774f206SBjoern A. Zeeb /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 22774f206SBjoern A. Zeeb /* Copyright(c) 2018-2019 Realtek Corporation 32774f206SBjoern A. Zeeb */ 42774f206SBjoern A. Zeeb 52774f206SBjoern A. Zeeb #ifndef __RTW_TX_H_ 62774f206SBjoern A. Zeeb #define __RTW_TX_H_ 72774f206SBjoern A. Zeeb 82774f206SBjoern A. Zeeb #define RTK_TX_MAX_AGG_NUM_MASK 0x1f 92774f206SBjoern A. Zeeb 102774f206SBjoern A. Zeeb #define RTW_TX_PROBE_TIMEOUT msecs_to_jiffies(500) 112774f206SBjoern A. Zeeb 1290aac0d8SBjoern A. Zeeb struct rtw_tx_desc { 1390aac0d8SBjoern A. Zeeb __le32 w0; 1490aac0d8SBjoern A. Zeeb __le32 w1; 1590aac0d8SBjoern A. Zeeb __le32 w2; 1690aac0d8SBjoern A. Zeeb __le32 w3; 1790aac0d8SBjoern A. Zeeb __le32 w4; 1890aac0d8SBjoern A. Zeeb __le32 w5; 1990aac0d8SBjoern A. Zeeb __le32 w6; 2090aac0d8SBjoern A. Zeeb __le32 w7; 2190aac0d8SBjoern A. Zeeb __le32 w8; 2290aac0d8SBjoern A. Zeeb __le32 w9; 2390aac0d8SBjoern A. Zeeb } __packed; 2490aac0d8SBjoern A. Zeeb 2590aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W0_TXPKTSIZE GENMASK(15, 0) 2690aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W0_OFFSET GENMASK(23, 16) 2790aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W0_BMC BIT(24) 2890aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W0_LS BIT(26) 2990aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W0_DISQSELSEQ BIT(31) 30*a0ccc12fSBjoern A. Zeeb #define RTW_TX_DESC_W1_MACID GENMASK(7, 0) 3190aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W1_QSEL GENMASK(12, 8) 3290aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W1_RATE_ID GENMASK(20, 16) 3390aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W1_SEC_TYPE GENMASK(23, 22) 3490aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W1_PKT_OFFSET GENMASK(28, 24) 3590aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W1_MORE_DATA BIT(29) 3690aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W2_AGG_EN BIT(12) 3790aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W2_SPE_RPT BIT(19) 3890aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W2_AMPDU_DEN GENMASK(22, 20) 3990aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W2_BT_NULL BIT(23) 4090aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W3_HW_SSN_SEL GENMASK(7, 6) 4190aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W3_USE_RATE BIT(8) 4290aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W3_DISDATAFB BIT(10) 4390aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W3_USE_RTS BIT(12) 4490aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W3_NAVUSEHDR BIT(15) 4590aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W3_MAX_AGG_NUM GENMASK(21, 17) 4690aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W4_DATARATE GENMASK(6, 0) 47*a0ccc12fSBjoern A. Zeeb #define RTW_TX_DESC_W4_DATARATE_FB_LIMIT GENMASK(12, 8) 4890aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W4_RTSRATE GENMASK(28, 24) 4990aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W5_DATA_SHORT BIT(4) 5090aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W5_DATA_BW GENMASK(6, 5) 5190aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W5_DATA_LDPC BIT(7) 5290aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W5_DATA_STBC GENMASK(9, 8) 5390aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W5_DATA_RTS_SHORT BIT(12) 5490aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W6_SW_DEFINE GENMASK(11, 0) 5590aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W7_TXDESC_CHECKSUM GENMASK(15, 0) 5690aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W7_DMA_TXAGG_NUM GENMASK(31, 24) 5790aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W8_EN_HWSEQ BIT(15) 5890aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W9_SW_SEQ GENMASK(23, 12) 5990aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W9_TIM_EN BIT(7) 6090aac0d8SBjoern A. Zeeb #define RTW_TX_DESC_W9_TIM_OFFSET GENMASK(6, 0) 612774f206SBjoern A. Zeeb 622774f206SBjoern A. Zeeb enum rtw_tx_desc_queue_select { 632774f206SBjoern A. Zeeb TX_DESC_QSEL_TID0 = 0, 642774f206SBjoern A. Zeeb TX_DESC_QSEL_TID1 = 1, 652774f206SBjoern A. Zeeb TX_DESC_QSEL_TID2 = 2, 662774f206SBjoern A. Zeeb TX_DESC_QSEL_TID3 = 3, 672774f206SBjoern A. Zeeb TX_DESC_QSEL_TID4 = 4, 682774f206SBjoern A. Zeeb TX_DESC_QSEL_TID5 = 5, 692774f206SBjoern A. Zeeb TX_DESC_QSEL_TID6 = 6, 702774f206SBjoern A. Zeeb TX_DESC_QSEL_TID7 = 7, 712774f206SBjoern A. Zeeb TX_DESC_QSEL_TID8 = 8, 722774f206SBjoern A. Zeeb TX_DESC_QSEL_TID9 = 9, 732774f206SBjoern A. Zeeb TX_DESC_QSEL_TID10 = 10, 742774f206SBjoern A. Zeeb TX_DESC_QSEL_TID11 = 11, 752774f206SBjoern A. Zeeb TX_DESC_QSEL_TID12 = 12, 762774f206SBjoern A. Zeeb TX_DESC_QSEL_TID13 = 13, 772774f206SBjoern A. Zeeb TX_DESC_QSEL_TID14 = 14, 782774f206SBjoern A. Zeeb TX_DESC_QSEL_TID15 = 15, 792774f206SBjoern A. Zeeb TX_DESC_QSEL_BEACON = 16, 802774f206SBjoern A. Zeeb TX_DESC_QSEL_HIGH = 17, 812774f206SBjoern A. Zeeb TX_DESC_QSEL_MGMT = 18, 822774f206SBjoern A. Zeeb TX_DESC_QSEL_H2C = 19, 832774f206SBjoern A. Zeeb }; 842774f206SBjoern A. Zeeb 852774f206SBjoern A. Zeeb enum rtw_rsvd_packet_type; 862774f206SBjoern A. Zeeb 872774f206SBjoern A. Zeeb void rtw_tx(struct rtw_dev *rtwdev, 882774f206SBjoern A. Zeeb struct ieee80211_tx_control *control, 892774f206SBjoern A. Zeeb struct sk_buff *skb); 902774f206SBjoern A. Zeeb void rtw_txq_init(struct rtw_dev *rtwdev, struct ieee80211_txq *txq); 912774f206SBjoern A. Zeeb void rtw_txq_cleanup(struct rtw_dev *rtwdev, struct ieee80211_txq *txq); 922774f206SBjoern A. Zeeb void rtw_tx_work(struct work_struct *w); 9390aac0d8SBjoern A. Zeeb void __rtw_tx_work(struct rtw_dev *rtwdev); 942774f206SBjoern A. Zeeb void rtw_tx_pkt_info_update(struct rtw_dev *rtwdev, 952774f206SBjoern A. Zeeb struct rtw_tx_pkt_info *pkt_info, 962774f206SBjoern A. Zeeb struct ieee80211_sta *sta, 972774f206SBjoern A. Zeeb struct sk_buff *skb); 98*a0ccc12fSBjoern A. Zeeb void rtw_tx_fill_tx_desc(struct rtw_dev *rtwdev, 99*a0ccc12fSBjoern A. Zeeb struct rtw_tx_pkt_info *pkt_info, struct sk_buff *skb); 1002774f206SBjoern A. Zeeb void rtw_tx_report_enqueue(struct rtw_dev *rtwdev, struct sk_buff *skb, u8 sn); 1012774f206SBjoern A. Zeeb void rtw_tx_report_handle(struct rtw_dev *rtwdev, struct sk_buff *skb, int src); 1022774f206SBjoern A. Zeeb void rtw_tx_rsvd_page_pkt_info_update(struct rtw_dev *rtwdev, 1032774f206SBjoern A. Zeeb struct rtw_tx_pkt_info *pkt_info, 1042774f206SBjoern A. Zeeb struct sk_buff *skb, 1052774f206SBjoern A. Zeeb enum rtw_rsvd_packet_type type); 1062774f206SBjoern A. Zeeb struct sk_buff * 1072774f206SBjoern A. Zeeb rtw_tx_write_data_rsvd_page_get(struct rtw_dev *rtwdev, 1082774f206SBjoern A. Zeeb struct rtw_tx_pkt_info *pkt_info, 1092774f206SBjoern A. Zeeb u8 *buf, u32 size); 1102774f206SBjoern A. Zeeb struct sk_buff * 1112774f206SBjoern A. Zeeb rtw_tx_write_data_h2c_get(struct rtw_dev *rtwdev, 1122774f206SBjoern A. Zeeb struct rtw_tx_pkt_info *pkt_info, 1132774f206SBjoern A. Zeeb u8 *buf, u32 size); 1142774f206SBjoern A. Zeeb 11590aac0d8SBjoern A. Zeeb enum rtw_tx_queue_type rtw_tx_ac_to_hwq(enum ieee80211_ac_numbers ac); 11690aac0d8SBjoern A. Zeeb enum rtw_tx_queue_type rtw_tx_queue_mapping(struct sk_buff *skb); 11790aac0d8SBjoern A. Zeeb 11890aac0d8SBjoern A. Zeeb static inline 11990aac0d8SBjoern A. Zeeb void fill_txdesc_checksum_common(u8 *txdesc, size_t words) 12090aac0d8SBjoern A. Zeeb { 12190aac0d8SBjoern A. Zeeb __le16 chksum = 0; 12290aac0d8SBjoern A. Zeeb __le16 *data = (__le16 *)(txdesc); 12390aac0d8SBjoern A. Zeeb struct rtw_tx_desc *tx_desc = (struct rtw_tx_desc *)txdesc; 12490aac0d8SBjoern A. Zeeb 12590aac0d8SBjoern A. Zeeb le32p_replace_bits(&tx_desc->w7, 0, RTW_TX_DESC_W7_TXDESC_CHECKSUM); 12690aac0d8SBjoern A. Zeeb 12790aac0d8SBjoern A. Zeeb while (words--) 12890aac0d8SBjoern A. Zeeb chksum ^= *data++; 12990aac0d8SBjoern A. Zeeb 13090aac0d8SBjoern A. Zeeb le32p_replace_bits(&tx_desc->w7, __le16_to_cpu(chksum), 13190aac0d8SBjoern A. Zeeb RTW_TX_DESC_W7_TXDESC_CHECKSUM); 13290aac0d8SBjoern A. Zeeb } 13390aac0d8SBjoern A. Zeeb 13490aac0d8SBjoern A. Zeeb static inline void rtw_tx_fill_txdesc_checksum(struct rtw_dev *rtwdev, 13590aac0d8SBjoern A. Zeeb struct rtw_tx_pkt_info *pkt_info, 13690aac0d8SBjoern A. Zeeb u8 *txdesc) 13790aac0d8SBjoern A. Zeeb { 13890aac0d8SBjoern A. Zeeb const struct rtw_chip_info *chip = rtwdev->chip; 13990aac0d8SBjoern A. Zeeb 14090aac0d8SBjoern A. Zeeb chip->ops->fill_txdesc_checksum(rtwdev, pkt_info, txdesc); 14190aac0d8SBjoern A. Zeeb } 14290aac0d8SBjoern A. Zeeb 1432774f206SBjoern A. Zeeb #endif 144