12774f206SBjoern A. Zeeb /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 22774f206SBjoern A. Zeeb /* Copyright(c) 2018-2019 Realtek Corporation 32774f206SBjoern A. Zeeb */ 42774f206SBjoern A. Zeeb 52774f206SBjoern A. Zeeb #ifndef __RTW_REG_DEF_H__ 62774f206SBjoern A. Zeeb #define __RTW_REG_DEF_H__ 72774f206SBjoern A. Zeeb 82774f206SBjoern A. Zeeb #define REG_SYS_FUNC_EN 0x0002 92774f206SBjoern A. Zeeb #define BIT_FEN_EN_25_1 BIT(13) 102774f206SBjoern A. Zeeb #define BIT_FEN_ELDR BIT(12) 112774f206SBjoern A. Zeeb #define BIT_FEN_CPUEN BIT(2) 122774f206SBjoern A. Zeeb #define BIT_FEN_BB_GLB_RST BIT(1) 132774f206SBjoern A. Zeeb #define BIT_FEN_BB_RSTB BIT(0) 142774f206SBjoern A. Zeeb #define BIT_R_DIS_PRST BIT(6) 152774f206SBjoern A. Zeeb #define BIT_WLOCK_1C_B6 BIT(5) 162774f206SBjoern A. Zeeb #define REG_SYS_PW_CTRL 0x0004 172774f206SBjoern A. Zeeb #define BIT_PFM_WOWL BIT(3) 182774f206SBjoern A. Zeeb #define REG_SYS_CLK_CTRL 0x0008 192774f206SBjoern A. Zeeb #define BIT_CPU_CLK_EN BIT(14) 202774f206SBjoern A. Zeeb 212774f206SBjoern A. Zeeb #define REG_SYS_CLKR 0x0008 222774f206SBjoern A. Zeeb #define BIT_ANA8M BIT(1) 232774f206SBjoern A. Zeeb #define BIT_WAKEPAD_EN BIT(3) 242774f206SBjoern A. Zeeb #define BIT_LOADER_CLK_EN BIT(5) 252774f206SBjoern A. Zeeb 262774f206SBjoern A. Zeeb #define REG_RSV_CTRL 0x001C 272774f206SBjoern A. Zeeb #define DISABLE_PI 0x3 282774f206SBjoern A. Zeeb #define ENABLE_PI 0x2 292774f206SBjoern A. Zeeb #define BITS_RFC_DIRECT (BIT(31) | BIT(30)) 302774f206SBjoern A. Zeeb #define BIT_WLMCU_IOIF BIT(0) 312774f206SBjoern A. Zeeb #define REG_RF_CTRL 0x001F 322774f206SBjoern A. Zeeb #define BIT_RF_SDM_RSTB BIT(2) 332774f206SBjoern A. Zeeb #define BIT_RF_RSTB BIT(1) 342774f206SBjoern A. Zeeb #define BIT_RF_EN BIT(0) 352774f206SBjoern A. Zeeb 362774f206SBjoern A. Zeeb #define REG_AFE_CTRL1 0x0024 372774f206SBjoern A. Zeeb #define BIT_MAC_CLK_SEL (BIT(20) | BIT(21)) 382774f206SBjoern A. Zeeb #define REG_EFUSE_CTRL 0x0030 392774f206SBjoern A. Zeeb #define BIT_EF_FLAG BIT(31) 402774f206SBjoern A. Zeeb #define BIT_SHIFT_EF_ADDR 8 412774f206SBjoern A. Zeeb #define BIT_MASK_EF_ADDR 0x3ff 422774f206SBjoern A. Zeeb #define BIT_MASK_EF_DATA 0xff 432774f206SBjoern A. Zeeb #define BITS_EF_ADDR (BIT_MASK_EF_ADDR << BIT_SHIFT_EF_ADDR) 442774f206SBjoern A. Zeeb #define BITS_PLL 0xf0 452774f206SBjoern A. Zeeb 462774f206SBjoern A. Zeeb #define REG_AFE_XTAL_CTRL 0x24 472774f206SBjoern A. Zeeb #define REG_AFE_PLL_CTRL 0x28 482774f206SBjoern A. Zeeb #define REG_AFE_CTRL3 0x2c 492774f206SBjoern A. Zeeb #define BIT_MASK_XTAL 0x00FFF000 502774f206SBjoern A. Zeeb #define BIT_XTAL_GMP_BIT4 BIT(28) 512774f206SBjoern A. Zeeb 522774f206SBjoern A. Zeeb #define REG_LDO_EFUSE_CTRL 0x0034 532774f206SBjoern A. Zeeb #define BIT_MASK_EFUSE_BANK_SEL (BIT(8) | BIT(9)) 542774f206SBjoern A. Zeeb 552774f206SBjoern A. Zeeb #define BIT_LDO25_VOLTAGE_V25 0x03 562774f206SBjoern A. Zeeb #define BIT_MASK_LDO25_VOLTAGE GENMASK(6, 4) 572774f206SBjoern A. Zeeb #define BIT_SHIFT_LDO25_VOLTAGE 4 582774f206SBjoern A. Zeeb #define BIT_LDO25_EN BIT(7) 592774f206SBjoern A. Zeeb 602774f206SBjoern A. Zeeb #define REG_GPIO_MUXCFG 0x0040 612774f206SBjoern A. Zeeb #define BIT_FSPI_EN BIT(19) 622774f206SBjoern A. Zeeb #define BIT_EN_SIC BIT(12) 632774f206SBjoern A. Zeeb 642774f206SBjoern A. Zeeb #define BIT_PO_BT_PTA_PINS BIT(9) 652774f206SBjoern A. Zeeb #define BIT_BT_PTA_EN BIT(5) 662774f206SBjoern A. Zeeb #define BIT_WLRFE_4_5_EN BIT(2) 672774f206SBjoern A. Zeeb 682774f206SBjoern A. Zeeb #define REG_LED_CFG 0x004C 692774f206SBjoern A. Zeeb #define BIT_LNAON_SEL_EN BIT(26) 702774f206SBjoern A. Zeeb #define BIT_PAPE_SEL_EN BIT(25) 712774f206SBjoern A. Zeeb #define BIT_DPDT_WL_SEL BIT(24) 722774f206SBjoern A. Zeeb #define BIT_DPDT_SEL_EN BIT(23) 732774f206SBjoern A. Zeeb #define REG_LEDCFG2 0x004E 742774f206SBjoern A. Zeeb #define REG_PAD_CTRL1 0x0064 752774f206SBjoern A. Zeeb #define BIT_BT_BTG_SEL BIT(31) 762774f206SBjoern A. Zeeb #define BIT_PAPE_WLBT_SEL BIT(29) 772774f206SBjoern A. Zeeb #define BIT_LNAON_WLBT_SEL BIT(28) 782774f206SBjoern A. Zeeb #define BIT_BTGP_JTAG_EN BIT(24) 792774f206SBjoern A. Zeeb #define BIT_BTGP_SPI_EN BIT(20) 802774f206SBjoern A. Zeeb #define BIT_LED1DIS BIT(15) 812774f206SBjoern A. Zeeb #define BIT_SW_DPDT_SEL_DATA BIT(0) 822774f206SBjoern A. Zeeb #define REG_WL_BT_PWR_CTRL 0x0068 832774f206SBjoern A. Zeeb #define BIT_BT_FUNC_EN BIT(18) 842774f206SBjoern A. Zeeb #define BIT_BT_DIG_CLK_EN BIT(8) 852774f206SBjoern A. Zeeb #define REG_SYS_SDIO_CTRL 0x0070 862774f206SBjoern A. Zeeb #define BIT_DBG_GNT_WL_BT BIT(27) 872774f206SBjoern A. Zeeb #define BIT_LTE_MUX_CTRL_PATH BIT(26) 882774f206SBjoern A. Zeeb #define REG_HCI_OPT_CTRL 0x0074 892774f206SBjoern A. Zeeb #define BIT_USB_SUS_DIS BIT(8) 9090aac0d8SBjoern A. Zeeb #define BIT_SDIO_PAD_E5 BIT(18) 912774f206SBjoern A. Zeeb 922774f206SBjoern A. Zeeb #define REG_AFE_CTRL_4 0x0078 932774f206SBjoern A. Zeeb #define BIT_CK320M_AFE_EN BIT(4) 942774f206SBjoern A. Zeeb #define BIT_EN_SYN BIT(15) 952774f206SBjoern A. Zeeb 962774f206SBjoern A. Zeeb #define REG_LDO_SWR_CTRL 0x007C 972774f206SBjoern A. Zeeb #define LDO_SEL 0xC3 982774f206SBjoern A. Zeeb #define SPS_SEL 0x83 992774f206SBjoern A. Zeeb #define BIT_XTA1 BIT(29) 1002774f206SBjoern A. Zeeb #define BIT_XTA0 BIT(28) 1012774f206SBjoern A. Zeeb 1022774f206SBjoern A. Zeeb #define REG_MCUFW_CTRL 0x0080 1032774f206SBjoern A. Zeeb #define BIT_ANA_PORT_EN BIT(22) 1042774f206SBjoern A. Zeeb #define BIT_MAC_PORT_EN BIT(21) 1052774f206SBjoern A. Zeeb #define BIT_BOOT_FSPI_EN BIT(20) 1062774f206SBjoern A. Zeeb #define BIT_ROM_DLEN BIT(19) 1072774f206SBjoern A. Zeeb #define BIT_ROM_PGE GENMASK(18, 16) /* legacy only */ 1082774f206SBjoern A. Zeeb #define BIT_SHIFT_ROM_PGE 16 1092774f206SBjoern A. Zeeb #define BIT_FW_INIT_RDY BIT(15) 1102774f206SBjoern A. Zeeb #define BIT_FW_DW_RDY BIT(14) 1112774f206SBjoern A. Zeeb #define BIT_RPWM_TOGGLE BIT(7) 1122774f206SBjoern A. Zeeb #define BIT_RAM_DL_SEL BIT(7) /* legacy only */ 1132774f206SBjoern A. Zeeb #define BIT_DMEM_CHKSUM_OK BIT(6) 1142774f206SBjoern A. Zeeb #define BIT_WINTINI_RDY BIT(6) /* legacy only */ 1152774f206SBjoern A. Zeeb #define BIT_DMEM_DW_OK BIT(5) 1162774f206SBjoern A. Zeeb #define BIT_IMEM_CHKSUM_OK BIT(4) 1172774f206SBjoern A. Zeeb #define BIT_IMEM_DW_OK BIT(3) 1182774f206SBjoern A. Zeeb #define BIT_IMEM_BOOT_LOAD_CHECKSUM_OK BIT(2) 1192774f206SBjoern A. Zeeb #define BIT_FWDL_CHK_RPT BIT(2) /* legacy only */ 1202774f206SBjoern A. Zeeb #define BIT_MCUFWDL_RDY BIT(1) /* legacy only */ 1212774f206SBjoern A. Zeeb #define BIT_MCUFWDL_EN BIT(0) 1222774f206SBjoern A. Zeeb #define BIT_CHECK_SUM_OK (BIT(4) | BIT(6)) 1232774f206SBjoern A. Zeeb #define FW_READY (BIT_FW_INIT_RDY | BIT_FW_DW_RDY | \ 1242774f206SBjoern A. Zeeb BIT_IMEM_DW_OK | BIT_DMEM_DW_OK | \ 1252774f206SBjoern A. Zeeb BIT_CHECK_SUM_OK) 1262774f206SBjoern A. Zeeb #define FW_READY_LEGACY (BIT_MCUFWDL_RDY | BIT_FWDL_CHK_RPT | \ 1272774f206SBjoern A. Zeeb BIT_WINTINI_RDY | BIT_RAM_DL_SEL) 1282774f206SBjoern A. Zeeb #define FW_READY_MASK 0xffff 1292774f206SBjoern A. Zeeb 1302774f206SBjoern A. Zeeb #define REG_MCU_TST_CFG 0x84 1312774f206SBjoern A. Zeeb #define VAL_FW_TRIGGER 0x1 1322774f206SBjoern A. Zeeb 1332774f206SBjoern A. Zeeb #define REG_PMC_DBG_CTRL1 0xa8 1342774f206SBjoern A. Zeeb #define BITS_PMC_BT_IQK_STS GENMASK(22, 21) 1352774f206SBjoern A. Zeeb 1362774f206SBjoern A. Zeeb #define REG_EFUSE_ACCESS 0x00CF 1372774f206SBjoern A. Zeeb #define EFUSE_ACCESS_ON 0x69 1382774f206SBjoern A. Zeeb #define EFUSE_ACCESS_OFF 0x00 1392774f206SBjoern A. Zeeb 1402774f206SBjoern A. Zeeb #define REG_WLRF1 0x00EC 1412774f206SBjoern A. Zeeb #define REG_WIFI_BT_INFO 0x00AA 1422774f206SBjoern A. Zeeb #define BIT_BT_INT_EN BIT(15) 1432774f206SBjoern A. Zeeb #define REG_SYS_CFG1 0x00F0 1442774f206SBjoern A. Zeeb #define BIT_RTL_ID BIT(23) 1452774f206SBjoern A. Zeeb #define BIT_LDO BIT(24) 1462774f206SBjoern A. Zeeb #define BIT_RF_TYPE_ID BIT(27) 1472774f206SBjoern A. Zeeb #define BIT_SHIFT_VENDOR_ID 16 1482774f206SBjoern A. Zeeb #define BIT_MASK_VENDOR_ID 0xf 1492774f206SBjoern A. Zeeb #define BIT_VENDOR_ID(x) (((x) & BIT_MASK_VENDOR_ID) << BIT_SHIFT_VENDOR_ID) 1502774f206SBjoern A. Zeeb #define BITS_VENDOR_ID (BIT_MASK_VENDOR_ID << BIT_SHIFT_VENDOR_ID) 1512774f206SBjoern A. Zeeb #define BIT_CLEAR_VENDOR_ID(x) ((x) & (~BITS_VENDOR_ID)) 1522774f206SBjoern A. Zeeb #define BIT_GET_VENDOR_ID(x) (((x) >> BIT_SHIFT_VENDOR_ID) & BIT_MASK_VENDOR_ID) 1532774f206SBjoern A. Zeeb #define BIT_SHIFT_CHIP_VER 12 1542774f206SBjoern A. Zeeb #define BIT_MASK_CHIP_VER 0xf 1552774f206SBjoern A. Zeeb #define BIT_CHIP_VER(x) (((x) & BIT_MASK_CHIP_VER) << BIT_SHIFT_CHIP_VER) 1562774f206SBjoern A. Zeeb #define BITS_CHIP_VER (BIT_MASK_CHIP_VER << BIT_SHIFT_CHIP_VER) 1572774f206SBjoern A. Zeeb #define BIT_CLEAR_CHIP_VER(x) ((x) & (~BITS_CHIP_VER)) 1582774f206SBjoern A. Zeeb #define BIT_GET_CHIP_VER(x) (((x) >> BIT_SHIFT_CHIP_VER) & BIT_MASK_CHIP_VER) 1592774f206SBjoern A. Zeeb #define REG_SYS_STATUS1 0x00F4 1602774f206SBjoern A. Zeeb #define REG_SYS_STATUS2 0x00F8 1612774f206SBjoern A. Zeeb #define REG_SYS_CFG2 0x00FC 1622774f206SBjoern A. Zeeb #define REG_WLRF1 0x00EC 1632774f206SBjoern A. Zeeb #define BIT_WLRF1_BBRF_EN (BIT(24) | BIT(25) | BIT(26)) 1642774f206SBjoern A. Zeeb #define REG_CR 0x0100 1652774f206SBjoern A. Zeeb #define BIT_32K_CAL_TMR_EN BIT(10) 1662774f206SBjoern A. Zeeb #define BIT_MAC_SEC_EN BIT(9) 1672774f206SBjoern A. Zeeb #define BIT_ENSWBCN BIT(8) 1682774f206SBjoern A. Zeeb #define BIT_MACRXEN BIT(7) 1692774f206SBjoern A. Zeeb #define BIT_MACTXEN BIT(6) 1702774f206SBjoern A. Zeeb #define BIT_SCHEDULE_EN BIT(5) 1712774f206SBjoern A. Zeeb #define BIT_PROTOCOL_EN BIT(4) 1722774f206SBjoern A. Zeeb #define BIT_RXDMA_EN BIT(3) 1732774f206SBjoern A. Zeeb #define BIT_TXDMA_EN BIT(2) 1742774f206SBjoern A. Zeeb #define BIT_HCI_RXDMA_EN BIT(1) 1752774f206SBjoern A. Zeeb #define BIT_HCI_TXDMA_EN BIT(0) 1762774f206SBjoern A. Zeeb #define MAC_TRX_ENABLE (BIT_HCI_TXDMA_EN | BIT_HCI_RXDMA_EN | BIT_TXDMA_EN | \ 1772774f206SBjoern A. Zeeb BIT_RXDMA_EN | BIT_PROTOCOL_EN | BIT_SCHEDULE_EN | \ 1782774f206SBjoern A. Zeeb BIT_MACTXEN | BIT_MACRXEN) 1792774f206SBjoern A. Zeeb #define BIT_SHIFT_TXDMA_VOQ_MAP 4 1802774f206SBjoern A. Zeeb #define BIT_MASK_TXDMA_VOQ_MAP 0x3 1812774f206SBjoern A. Zeeb #define BIT_TXDMA_VOQ_MAP(x) \ 1822774f206SBjoern A. Zeeb (((x) & BIT_MASK_TXDMA_VOQ_MAP) << BIT_SHIFT_TXDMA_VOQ_MAP) 1832774f206SBjoern A. Zeeb #define BIT_SHIFT_TXDMA_VIQ_MAP 6 1842774f206SBjoern A. Zeeb #define BIT_MASK_TXDMA_VIQ_MAP 0x3 1852774f206SBjoern A. Zeeb #define BIT_TXDMA_VIQ_MAP(x) \ 1862774f206SBjoern A. Zeeb (((x) & BIT_MASK_TXDMA_VIQ_MAP) << BIT_SHIFT_TXDMA_VIQ_MAP) 1872774f206SBjoern A. Zeeb #define REG_TXDMA_PQ_MAP 0x010C 18890aac0d8SBjoern A. Zeeb #define BIT_RXDMA_ARBBW_EN BIT(0) 18990aac0d8SBjoern A. Zeeb #define BIT_RXSHFT_EN BIT(1) 19090aac0d8SBjoern A. Zeeb #define BIT_RXDMA_AGG_EN BIT(2) 19190aac0d8SBjoern A. Zeeb #define BIT_TXDMA_BW_EN BIT(3) 1922774f206SBjoern A. Zeeb #define BIT_SHIFT_TXDMA_BEQ_MAP 8 1932774f206SBjoern A. Zeeb #define BIT_MASK_TXDMA_BEQ_MAP 0x3 1942774f206SBjoern A. Zeeb #define BIT_TXDMA_BEQ_MAP(x) \ 1952774f206SBjoern A. Zeeb (((x) & BIT_MASK_TXDMA_BEQ_MAP) << BIT_SHIFT_TXDMA_BEQ_MAP) 1962774f206SBjoern A. Zeeb #define BIT_SHIFT_TXDMA_BKQ_MAP 10 1972774f206SBjoern A. Zeeb #define BIT_MASK_TXDMA_BKQ_MAP 0x3 1982774f206SBjoern A. Zeeb #define BIT_TXDMA_BKQ_MAP(x) \ 1992774f206SBjoern A. Zeeb (((x) & BIT_MASK_TXDMA_BKQ_MAP) << BIT_SHIFT_TXDMA_BKQ_MAP) 2002774f206SBjoern A. Zeeb #define BIT_SHIFT_TXDMA_MGQ_MAP 12 2012774f206SBjoern A. Zeeb #define BIT_MASK_TXDMA_MGQ_MAP 0x3 2022774f206SBjoern A. Zeeb #define BIT_TXDMA_MGQ_MAP(x) \ 2032774f206SBjoern A. Zeeb (((x) & BIT_MASK_TXDMA_MGQ_MAP) << BIT_SHIFT_TXDMA_MGQ_MAP) 2042774f206SBjoern A. Zeeb #define BIT_SHIFT_TXDMA_HIQ_MAP 14 2052774f206SBjoern A. Zeeb #define BIT_MASK_TXDMA_HIQ_MAP 0x3 2062774f206SBjoern A. Zeeb #define BIT_TXDMA_HIQ_MAP(x) \ 2072774f206SBjoern A. Zeeb (((x) & BIT_MASK_TXDMA_HIQ_MAP) << BIT_SHIFT_TXDMA_HIQ_MAP) 2082774f206SBjoern A. Zeeb #define BIT_SHIFT_TXSC_40M 4 2092774f206SBjoern A. Zeeb #define BIT_MASK_TXSC_40M 0xf 2102774f206SBjoern A. Zeeb #define BIT_TXSC_40M(x) \ 2112774f206SBjoern A. Zeeb (((x) & BIT_MASK_TXSC_40M) << BIT_SHIFT_TXSC_40M) 2122774f206SBjoern A. Zeeb #define BIT_SHIFT_TXSC_20M 0 2132774f206SBjoern A. Zeeb #define BIT_MASK_TXSC_20M 0xf 2142774f206SBjoern A. Zeeb #define BIT_TXSC_20M(x) \ 2152774f206SBjoern A. Zeeb (((x) & BIT_MASK_TXSC_20M) << BIT_SHIFT_TXSC_20M) 2162774f206SBjoern A. Zeeb #define BIT_SHIFT_MAC_CLK_SEL 20 2172774f206SBjoern A. Zeeb #define MAC_CLK_HW_DEF_80M 0 2182774f206SBjoern A. Zeeb #define MAC_CLK_HW_DEF_40M 1 2192774f206SBjoern A. Zeeb #define MAC_CLK_HW_DEF_20M 2 2202774f206SBjoern A. Zeeb #define MAC_CLK_SPEED 80 2212774f206SBjoern A. Zeeb 2222774f206SBjoern A. Zeeb #define REG_CR 0x0100 2232774f206SBjoern A. Zeeb #define REG_TRXFF_BNDY 0x0114 2242774f206SBjoern A. Zeeb #define REG_RXFF_BNDY 0x011C 2252774f206SBjoern A. Zeeb #define REG_FE1IMR 0x0120 2262774f206SBjoern A. Zeeb #define BIT_FS_RXDONE BIT(16) 227*11c53278SBjoern A. Zeeb #define REG_CPWM 0x012C 228*11c53278SBjoern A. Zeeb #define REG_FWIMR 0x0130 229*11c53278SBjoern A. Zeeb #define BIT_FS_H2CCMD_INT_EN BIT(4) 230*11c53278SBjoern A. Zeeb #define BIT_FS_HRCV_INT_EN BIT(5) 231*11c53278SBjoern A. Zeeb #define REG_FWISR 0x0134 232*11c53278SBjoern A. Zeeb #define BIT_FS_H2CCMD_INT BIT(4) 233*11c53278SBjoern A. Zeeb #define BIT_FS_HRCV_INT BIT(5) 2342774f206SBjoern A. Zeeb #define REG_PKTBUF_DBG_CTRL 0x0140 2352774f206SBjoern A. Zeeb #define REG_C2HEVT 0x01A0 2362774f206SBjoern A. Zeeb #define REG_MCUTST_1 0x01C0 2372774f206SBjoern A. Zeeb #define REG_MCUTST_II 0x01C4 2382774f206SBjoern A. Zeeb #define REG_WOWLAN_WAKE_REASON 0x01C7 2392774f206SBjoern A. Zeeb #define REG_HMETFR 0x01CC 240*11c53278SBjoern A. Zeeb #define BIT_INT_BOX0 BIT(0) 241*11c53278SBjoern A. Zeeb #define BIT_INT_BOX1 BIT(1) 242*11c53278SBjoern A. Zeeb #define BIT_INT_BOX2 BIT(2) 243*11c53278SBjoern A. Zeeb #define BIT_INT_BOX3 BIT(3) 244*11c53278SBjoern A. Zeeb #define BIT_INT_BOX_ALL (BIT_INT_BOX0 | BIT_INT_BOX1 | BIT_INT_BOX2 | \ 245*11c53278SBjoern A. Zeeb BIT_INT_BOX3) 2462774f206SBjoern A. Zeeb #define REG_HMEBOX0 0x01D0 2472774f206SBjoern A. Zeeb #define REG_HMEBOX1 0x01D4 2482774f206SBjoern A. Zeeb #define REG_HMEBOX2 0x01D8 2492774f206SBjoern A. Zeeb #define REG_HMEBOX3 0x01DC 2502774f206SBjoern A. Zeeb #define REG_HMEBOX0_EX 0x01F0 2512774f206SBjoern A. Zeeb #define REG_HMEBOX1_EX 0x01F4 2522774f206SBjoern A. Zeeb #define REG_HMEBOX2_EX 0x01F8 2532774f206SBjoern A. Zeeb #define REG_HMEBOX3_EX 0x01FC 2542774f206SBjoern A. Zeeb 2552774f206SBjoern A. Zeeb #define REG_RQPN 0x0200 2562774f206SBjoern A. Zeeb #define BIT_MASK_HPQ 0xff 2572774f206SBjoern A. Zeeb #define BIT_SHIFT_HPQ 0 2582774f206SBjoern A. Zeeb #define BIT_RQPN_HPQ(x) (((x) & BIT_MASK_HPQ) << BIT_SHIFT_HPQ) 2592774f206SBjoern A. Zeeb #define BIT_MASK_LPQ 0xff 2602774f206SBjoern A. Zeeb #define BIT_SHIFT_LPQ 8 2612774f206SBjoern A. Zeeb #define BIT_RQPN_LPQ(x) (((x) & BIT_MASK_LPQ) << BIT_SHIFT_LPQ) 2622774f206SBjoern A. Zeeb #define BIT_MASK_PUBQ 0xff 2632774f206SBjoern A. Zeeb #define BIT_SHIFT_PUBQ 16 2642774f206SBjoern A. Zeeb #define BIT_RQPN_PUBQ(x) (((x) & BIT_MASK_PUBQ) << BIT_SHIFT_PUBQ) 2652774f206SBjoern A. Zeeb #define BIT_RQPN_HLP(h, l, p) (BIT_LD_RQPN | BIT_RQPN_HPQ(h) | \ 2662774f206SBjoern A. Zeeb BIT_RQPN_LPQ(l) | BIT_RQPN_PUBQ(p)) 2672774f206SBjoern A. Zeeb 2682774f206SBjoern A. Zeeb #define REG_FIFOPAGE_CTRL_2 0x0204 2692774f206SBjoern A. Zeeb #define BIT_BCN_VALID_V1 BIT(15) 2702774f206SBjoern A. Zeeb #define BIT_MASK_BCN_HEAD_1_V1 0xfff 2712774f206SBjoern A. Zeeb #define REG_AUTO_LLT_V1 0x0208 2722774f206SBjoern A. Zeeb #define BIT_AUTO_INIT_LLT_V1 BIT(0) 273*11c53278SBjoern A. Zeeb #define BIT_MASK_BLK_DESC_NUM GENMASK(7, 4) 2742774f206SBjoern A. Zeeb #define REG_DWBCN0_CTRL 0x0208 2752774f206SBjoern A. Zeeb #define BIT_BCN_VALID BIT(16) 2762774f206SBjoern A. Zeeb #define REG_TXDMA_OFFSET_CHK 0x020C 2772774f206SBjoern A. Zeeb #define BIT_DROP_DATA_EN BIT(9) 2782774f206SBjoern A. Zeeb #define REG_TXDMA_STATUS 0x0210 2792774f206SBjoern A. Zeeb #define BTI_PAGE_OVF BIT(2) 2802774f206SBjoern A. Zeeb 2812774f206SBjoern A. Zeeb #define REG_RQPN_NPQ 0x0214 2822774f206SBjoern A. Zeeb #define BIT_MASK_NPQ 0xff 2832774f206SBjoern A. Zeeb #define BIT_SHIFT_NPQ 0 2842774f206SBjoern A. Zeeb #define BIT_MASK_EPQ 0xff 2852774f206SBjoern A. Zeeb #define BIT_SHIFT_EPQ 16 2862774f206SBjoern A. Zeeb #define BIT_RQPN_NPQ(x) (((x) & BIT_MASK_NPQ) << BIT_SHIFT_NPQ) 2872774f206SBjoern A. Zeeb #define BIT_RQPN_EPQ(x) (((x) & BIT_MASK_EPQ) << BIT_SHIFT_EPQ) 2882774f206SBjoern A. Zeeb #define BIT_RQPN_NE(n, e) (BIT_RQPN_NPQ(n) | BIT_RQPN_EPQ(e)) 2892774f206SBjoern A. Zeeb 2902774f206SBjoern A. Zeeb #define REG_AUTO_LLT 0x0224 2912774f206SBjoern A. Zeeb #define BIT_AUTO_INIT_LLT BIT(16) 2922774f206SBjoern A. Zeeb #define REG_RQPN_CTRL_1 0x0228 2932774f206SBjoern A. Zeeb #define REG_RQPN_CTRL_2 0x022C 2942774f206SBjoern A. Zeeb #define BIT_LD_RQPN BIT(31) 2952774f206SBjoern A. Zeeb #define REG_FIFOPAGE_INFO_1 0x0230 2962774f206SBjoern A. Zeeb #define REG_FIFOPAGE_INFO_2 0x0234 2972774f206SBjoern A. Zeeb #define REG_FIFOPAGE_INFO_3 0x0238 2982774f206SBjoern A. Zeeb #define REG_FIFOPAGE_INFO_4 0x023C 2992774f206SBjoern A. Zeeb #define REG_FIFOPAGE_INFO_5 0x0240 3002774f206SBjoern A. Zeeb #define REG_H2C_HEAD 0x0244 3012774f206SBjoern A. Zeeb #define REG_H2C_TAIL 0x0248 3022774f206SBjoern A. Zeeb #define REG_H2C_READ_ADDR 0x024C 3032774f206SBjoern A. Zeeb #define REG_H2C_INFO 0x0254 30490aac0d8SBjoern A. Zeeb #define REG_RXDMA_AGG_PG_TH 0x0280 30590aac0d8SBjoern A. Zeeb #define BIT_RXDMA_AGG_PG_TH GENMASK(7, 0) 30690aac0d8SBjoern A. Zeeb #define BIT_DMA_AGG_TO_V1 GENMASK(15, 8) 30790aac0d8SBjoern A. Zeeb #define BIT_EN_PRE_CALC BIT(29) 3082774f206SBjoern A. Zeeb #define REG_RXPKT_NUM 0x0284 3092774f206SBjoern A. Zeeb #define BIT_RXDMA_REQ BIT(19) 3102774f206SBjoern A. Zeeb #define BIT_RW_RELEASE BIT(18) 3112774f206SBjoern A. Zeeb #define BIT_RXDMA_IDLE BIT(17) 31290aac0d8SBjoern A. Zeeb #define REG_RXDMA_STATUS 0x0288 31390aac0d8SBjoern A. Zeeb #define REG_RXDMA_DPR 0x028C 31490aac0d8SBjoern A. Zeeb #define REG_RXDMA_MODE 0x0290 31590aac0d8SBjoern A. Zeeb #define BIT_DMA_MODE BIT(1) 3162774f206SBjoern A. Zeeb #define REG_RXPKTNUM 0x02B0 3172774f206SBjoern A. Zeeb 3182774f206SBjoern A. Zeeb #define REG_INT_MIG 0x0304 3192774f206SBjoern A. Zeeb #define REG_HCI_MIX_CFG 0x03FC 3202774f206SBjoern A. Zeeb #define BIT_PCIE_EMAC_PDN_AUX_TO_FAST_CLK BIT(26) 3212774f206SBjoern A. Zeeb 3222774f206SBjoern A. Zeeb #define REG_BCNQ_INFO 0x0418 3232774f206SBjoern A. Zeeb #define BIT_MGQ_CPU_EMPTY BIT(24) 3242774f206SBjoern A. Zeeb #define REG_FWHW_TXQ_CTRL 0x0420 3252774f206SBjoern A. Zeeb #define BIT_EN_BCNQ_DL BIT(22) 3262774f206SBjoern A. Zeeb #define BIT_EN_WR_FREE_TAIL BIT(20) 3272774f206SBjoern A. Zeeb #define REG_HWSEQ_CTRL 0x0423 3282774f206SBjoern A. Zeeb 3292774f206SBjoern A. Zeeb #define REG_BCNQ_BDNY_V1 0x0424 3302774f206SBjoern A. Zeeb #define REG_BCNQ_BDNY 0x0424 3312774f206SBjoern A. Zeeb #define REG_MGQ_BDNY 0x0425 3322774f206SBjoern A. Zeeb #define REG_LIFETIME_EN 0x0426 3332774f206SBjoern A. Zeeb #define BIT_BA_PARSER_EN BIT(5) 3342774f206SBjoern A. Zeeb #define REG_SPEC_SIFS 0x0428 3352774f206SBjoern A. Zeeb #define REG_RETRY_LIMIT 0x042a 3362774f206SBjoern A. Zeeb #define REG_DARFRC 0x0430 3372774f206SBjoern A. Zeeb #define REG_DARFRCH 0x0434 3382774f206SBjoern A. Zeeb #define REG_RARFRCH 0x043C 3392774f206SBjoern A. Zeeb #define REG_RRSR 0x0440 3402774f206SBjoern A. Zeeb #define BITS_RRSR_RSC GENMASK(22, 21) 3412774f206SBjoern A. Zeeb #define REG_ARFR0 0x0444 3422774f206SBjoern A. Zeeb #define REG_ARFRH0 0x0448 3432774f206SBjoern A. Zeeb #define REG_ARFR1_V1 0x044C 3442774f206SBjoern A. Zeeb #define REG_ARFRH1_V1 0x0450 3452774f206SBjoern A. Zeeb #define REG_CCK_CHECK 0x0454 3462774f206SBjoern A. Zeeb #define BIT_CHECK_CCK_EN BIT(7) 3472774f206SBjoern A. Zeeb #define REG_AMPDU_MAX_TIME_V1 0x0455 3482774f206SBjoern A. Zeeb #define REG_BCNQ1_BDNY_V1 0x0456 3492774f206SBjoern A. Zeeb #define REG_AMPDU_MAX_TIME 0x0456 3502774f206SBjoern A. Zeeb #define REG_WMAC_LBK_BF_HD 0x045D 3512774f206SBjoern A. Zeeb #define REG_TX_HANG_CTRL 0x045E 3522774f206SBjoern A. Zeeb #define BIT_EN_GNT_BT_AWAKE BIT(3) 3532774f206SBjoern A. Zeeb #define BIT_EN_EOF_V1 BIT(2) 3542774f206SBjoern A. Zeeb #define REG_DATA_SC 0x0483 355*11c53278SBjoern A. Zeeb #define REG_ARFR2_V1 0x048C 356*11c53278SBjoern A. Zeeb #define REG_ARFRH2_V1 0x0490 357*11c53278SBjoern A. Zeeb #define REG_ARFR3_V1 0x0494 358*11c53278SBjoern A. Zeeb #define BIT_EXC_CODE GENMASK(6, 2) 359*11c53278SBjoern A. Zeeb #define REG_ARFRH3_V1 0x0498 3602774f206SBjoern A. Zeeb #define REG_ARFR4 0x049C 3612774f206SBjoern A. Zeeb #define BIT_WL_RFK BIT(0) 3622774f206SBjoern A. Zeeb #define REG_ARFRH4 0x04A0 3632774f206SBjoern A. Zeeb #define REG_ARFR5 0x04A4 3642774f206SBjoern A. Zeeb #define REG_ARFRH5 0x04A8 3652774f206SBjoern A. Zeeb #define REG_SW_AMPDU_BURST_MODE_CTRL 0x04BC 3662774f206SBjoern A. Zeeb #define BIT_PRE_TX_CMD BIT(6) 3672774f206SBjoern A. Zeeb #define REG_QUEUE_CTRL 0x04C6 3682774f206SBjoern A. Zeeb #define BIT_PTA_WL_TX_EN BIT(4) 3692774f206SBjoern A. Zeeb #define BIT_PTA_EDCCA_EN BIT(5) 3702774f206SBjoern A. Zeeb #define REG_SINGLE_AMPDU_CTRL 0x04C7 3712774f206SBjoern A. Zeeb #define BIT_EN_SINGLE_APMDU BIT(7) 3722774f206SBjoern A. Zeeb #define REG_PROT_MODE_CTRL 0x04C8 3732774f206SBjoern A. Zeeb #define REG_MAX_AGGR_NUM 0x04CA 3742774f206SBjoern A. Zeeb #define REG_BAR_MODE_CTRL 0x04CC 3752774f206SBjoern A. Zeeb #define REG_PRECNT_CTRL 0x04E5 3762774f206SBjoern A. Zeeb #define BIT_BTCCA_CTRL (BIT(0) | BIT(1)) 3772774f206SBjoern A. Zeeb #define BIT_EN_PRECNT BIT(11) 3782774f206SBjoern A. Zeeb #define REG_DUMMY_PAGE4_V1 0x04FC 3792774f206SBjoern A. Zeeb 3802774f206SBjoern A. Zeeb #define REG_EDCA_VO_PARAM 0x0500 3812774f206SBjoern A. Zeeb #define REG_EDCA_VI_PARAM 0x0504 3822774f206SBjoern A. Zeeb #define REG_EDCA_BE_PARAM 0x0508 3832774f206SBjoern A. Zeeb #define REG_EDCA_BK_PARAM 0x050C 3842774f206SBjoern A. Zeeb #define BIT_MASK_TXOP_LMT GENMASK(26, 16) 3852774f206SBjoern A. Zeeb #define BIT_MASK_CWMAX GENMASK(15, 12) 3862774f206SBjoern A. Zeeb #define BIT_MASK_CWMIN GENMASK(11, 8) 3872774f206SBjoern A. Zeeb #define BIT_MASK_AIFS GENMASK(7, 0) 3882774f206SBjoern A. Zeeb #define REG_PIFS 0x0512 3892774f206SBjoern A. Zeeb #define REG_SIFS 0x0514 3902774f206SBjoern A. Zeeb #define BIT_SHIFT_SIFS_OFDM_CTX 8 3912774f206SBjoern A. Zeeb #define BIT_SHIFT_SIFS_CCK_TRX 16 3922774f206SBjoern A. Zeeb #define BIT_SHIFT_SIFS_OFDM_TRX 24 3932774f206SBjoern A. Zeeb #define REG_AGGR_BREAK_TIME 0x051A 3942774f206SBjoern A. Zeeb #define REG_SLOT 0x051B 3952774f206SBjoern A. Zeeb #define REG_TX_PTCL_CTRL 0x0520 3962774f206SBjoern A. Zeeb #define BIT_DIS_EDCCA BIT(15) 3972774f206SBjoern A. Zeeb #define BIT_SIFS_BK_EN BIT(12) 3982774f206SBjoern A. Zeeb #define REG_TXPAUSE 0x0522 3992774f206SBjoern A. Zeeb #define BIT_AC_QUEUE GENMASK(7, 0) 40090aac0d8SBjoern A. Zeeb #define BIT_HIGH_QUEUE BIT(5) 4012774f206SBjoern A. Zeeb #define REG_RD_CTRL 0x0524 4022774f206SBjoern A. Zeeb #define BIT_EDCCA_MSK_CNTDOWN_EN BIT(11) 4032774f206SBjoern A. Zeeb #define BIT_DIS_TXOP_CFE BIT(10) 4042774f206SBjoern A. Zeeb #define BIT_DIS_LSIG_CFE BIT(9) 4052774f206SBjoern A. Zeeb #define BIT_DIS_STBC_CFE BIT(8) 4062774f206SBjoern A. Zeeb #define REG_TBTT_PROHIBIT 0x0540 4072774f206SBjoern A. Zeeb #define BIT_SHIFT_TBTT_HOLD_TIME_AP 8 4082774f206SBjoern A. Zeeb #define REG_RD_NAV_NXT 0x0544 4092774f206SBjoern A. Zeeb #define REG_NAV_PROT_LEN 0x0546 4102774f206SBjoern A. Zeeb #define REG_BCN_CTRL 0x0550 4112774f206SBjoern A. Zeeb #define BIT_DIS_TSF_UDT BIT(4) 4122774f206SBjoern A. Zeeb #define BIT_EN_BCN_FUNCTION BIT(3) 4132774f206SBjoern A. Zeeb #define BIT_EN_TXBCN_RPT BIT(2) 4142774f206SBjoern A. Zeeb #define REG_BCN_CTRL_CLINT0 0x0551 4152774f206SBjoern A. Zeeb #define REG_DRVERLYINT 0x0558 4162774f206SBjoern A. Zeeb #define REG_BCNDMATIM 0x0559 4172774f206SBjoern A. Zeeb #define REG_ATIMWND 0x055A 4182774f206SBjoern A. Zeeb #define REG_USTIME_TSF 0x055C 4192774f206SBjoern A. Zeeb #define REG_BCN_MAX_ERR 0x055D 4202774f206SBjoern A. Zeeb #define REG_RXTSF_OFFSET_CCK 0x055E 4212774f206SBjoern A. Zeeb #define REG_MISC_CTRL 0x0577 4222774f206SBjoern A. Zeeb #define BIT_EN_FREE_CNT BIT(3) 4232774f206SBjoern A. Zeeb #define BIT_DIS_SECOND_CCA (BIT(0) | BIT(1)) 4242774f206SBjoern A. Zeeb #define REG_HIQ_NO_LMT_EN 0x5A7 4259c951734SBjoern A. Zeeb #define REG_DTIM_COUNTER_ROOT 0x5A8 4262774f206SBjoern A. Zeeb #define BIT_HIQ_NO_LMT_EN_ROOT BIT(0) 4272774f206SBjoern A. Zeeb #define REG_TIMER0_SRC_SEL 0x05B4 4282774f206SBjoern A. Zeeb #define BIT_TSFT_SEL_TIMER0 (BIT(4) | BIT(5) | BIT(6)) 4292774f206SBjoern A. Zeeb 4302774f206SBjoern A. Zeeb #define REG_TCR 0x0604 4312774f206SBjoern A. Zeeb #define BIT_PWRMGT_HWDATA_EN BIT(7) 4329c951734SBjoern A. Zeeb #define BIT_TCR_UPDATE_TIMIE BIT(5) 43390aac0d8SBjoern A. Zeeb #define BIT_TCR_UPDATE_HGQMD BIT(4) 4342774f206SBjoern A. Zeeb #define REG_RCR 0x0608 4352774f206SBjoern A. Zeeb #define BIT_APP_FCS BIT(31) 4362774f206SBjoern A. Zeeb #define BIT_APP_MIC BIT(30) 4372774f206SBjoern A. Zeeb #define BIT_APP_ICV BIT(29) 4382774f206SBjoern A. Zeeb #define BIT_APP_PHYSTS BIT(28) 4392774f206SBjoern A. Zeeb #define BIT_APP_BASSN BIT(27) 4402774f206SBjoern A. Zeeb #define BIT_VHT_DACK BIT(26) 4412774f206SBjoern A. Zeeb #define BIT_TCPOFLD_EN BIT(25) 4422774f206SBjoern A. Zeeb #define BIT_ENMBID BIT(24) 4432774f206SBjoern A. Zeeb #define BIT_LSIGEN BIT(23) 4442774f206SBjoern A. Zeeb #define BIT_MFBEN BIT(22) 4452774f206SBjoern A. Zeeb #define BIT_DISCHKPPDLLEN BIT(21) 4462774f206SBjoern A. Zeeb #define BIT_PKTCTL_DLEN BIT(20) 4472774f206SBjoern A. Zeeb #define BIT_DISGCLK BIT(19) 4482774f206SBjoern A. Zeeb #define BIT_TIM_PARSER_EN BIT(18) 4492774f206SBjoern A. Zeeb #define BIT_BC_MD_EN BIT(17) 4502774f206SBjoern A. Zeeb #define BIT_UC_MD_EN BIT(16) 4512774f206SBjoern A. Zeeb #define BIT_RXSK_PERPKT BIT(15) 4522774f206SBjoern A. Zeeb #define BIT_HTC_LOC_CTRL BIT(14) 4532774f206SBjoern A. Zeeb #define BIT_RPFM_CAM_ENABLE BIT(12) 4542774f206SBjoern A. Zeeb #define BIT_TA_BCN BIT(11) 4552774f206SBjoern A. Zeeb #define BIT_RCR_ADF BIT(11) 4562774f206SBjoern A. Zeeb #define BIT_DISDECMYPKT BIT(10) 4572774f206SBjoern A. Zeeb #define BIT_AICV BIT(9) 4582774f206SBjoern A. Zeeb #define BIT_ACRC32 BIT(8) 4592774f206SBjoern A. Zeeb #define BIT_CBSSID_BCN BIT(7) 4602774f206SBjoern A. Zeeb #define BIT_CBSSID_DATA BIT(6) 4612774f206SBjoern A. Zeeb #define BIT_APWRMGT BIT(5) 4622774f206SBjoern A. Zeeb #define BIT_ADD3 BIT(4) 4632774f206SBjoern A. Zeeb #define BIT_AB BIT(3) 4642774f206SBjoern A. Zeeb #define BIT_AM BIT(2) 4652774f206SBjoern A. Zeeb #define BIT_APM BIT(1) 4662774f206SBjoern A. Zeeb #define BIT_AAP BIT(0) 4672774f206SBjoern A. Zeeb #define REG_RX_PKT_LIMIT 0x060C 4682774f206SBjoern A. Zeeb #define REG_RX_DRVINFO_SZ 0x060F 4692774f206SBjoern A. Zeeb #define BIT_APP_PHYSTS BIT(28) 4702774f206SBjoern A. Zeeb #define REG_MAR 0x0620 4712774f206SBjoern A. Zeeb #define REG_USTIME_EDCA 0x0638 4722774f206SBjoern A. Zeeb #define REG_ACKTO_CCK 0x0639 4732774f206SBjoern A. Zeeb #define REG_MAC_SPEC_SIFS 0x063A 4742774f206SBjoern A. Zeeb #define REG_RESP_SIFS_CCK 0x063C 4752774f206SBjoern A. Zeeb #define REG_RESP_SIFS_OFDM 0x063E 4762774f206SBjoern A. Zeeb #define REG_ACKTO 0x0640 4772774f206SBjoern A. Zeeb #define REG_EIFS 0x0642 4782774f206SBjoern A. Zeeb #define REG_NAV_CTRL 0x0650 4792774f206SBjoern A. Zeeb #define REG_WMAC_TRXPTCL_CTL 0x0668 4802774f206SBjoern A. Zeeb #define BIT_RFMOD (BIT(7) | BIT(8)) 4812774f206SBjoern A. Zeeb #define BIT_RFMOD_80M BIT(8) 4822774f206SBjoern A. Zeeb #define BIT_RFMOD_40M BIT(7) 4832774f206SBjoern A. Zeeb #define REG_WMAC_TRXPTCL_CTL_H 0x066C 4842774f206SBjoern A. Zeeb #define REG_WKFMCAM_CMD 0x0698 4852774f206SBjoern A. Zeeb #define BIT_WKFCAM_POLLING_V1 BIT(31) 4862774f206SBjoern A. Zeeb #define BIT_WKFCAM_CLR_V1 BIT(30) 4872774f206SBjoern A. Zeeb #define BIT_WKFCAM_WE BIT(16) 4882774f206SBjoern A. Zeeb #define BIT_SHIFT_WKFCAM_ADDR_V2 8 4892774f206SBjoern A. Zeeb #define BIT_MASK_WKFCAM_ADDR_V2 0xff 4902774f206SBjoern A. Zeeb #define BIT_WKFCAM_ADDR_V2(x) \ 4912774f206SBjoern A. Zeeb (((x) & BIT_MASK_WKFCAM_ADDR_V2) << BIT_SHIFT_WKFCAM_ADDR_V2) 4922774f206SBjoern A. Zeeb #define REG_WKFMCAM_RWD 0x069C 4932774f206SBjoern A. Zeeb #define BIT_WKFMCAM_VALID BIT(31) 4942774f206SBjoern A. Zeeb #define BIT_WKFMCAM_BC BIT(26) 4952774f206SBjoern A. Zeeb #define BIT_WKFMCAM_MC BIT(25) 4962774f206SBjoern A. Zeeb #define BIT_WKFMCAM_UC BIT(24) 4972774f206SBjoern A. Zeeb 4982774f206SBjoern A. Zeeb #define REG_RXFLTMAP0 0x06A0 4992774f206SBjoern A. Zeeb #define REG_RXFLTMAP1 0x06A2 5002774f206SBjoern A. Zeeb #define REG_RXFLTMAP2 0x06A4 5012774f206SBjoern A. Zeeb #define REG_RXFLTMAP4 0x068A 5022774f206SBjoern A. Zeeb #define REG_BT_COEX_TABLE0 0x06C0 5032774f206SBjoern A. Zeeb #define REG_BT_COEX_TABLE1 0x06C4 5042774f206SBjoern A. Zeeb #define REG_BT_COEX_BRK_TABLE 0x06C8 5052774f206SBjoern A. Zeeb #define REG_BT_COEX_TABLE_H 0x06CC 5062774f206SBjoern A. Zeeb #define REG_BT_COEX_TABLE_H1 0x06CD 5072774f206SBjoern A. Zeeb #define REG_BT_COEX_TABLE_H2 0x06CE 5082774f206SBjoern A. Zeeb #define REG_BT_COEX_TABLE_H3 0x06CF 5092774f206SBjoern A. Zeeb #define REG_BBPSF_CTRL 0x06DC 5102774f206SBjoern A. Zeeb 5112774f206SBjoern A. Zeeb #define REG_BT_COEX_V2 0x0762 5122774f206SBjoern A. Zeeb #define BIT_GNT_BT_POLARITY BIT(12) 5132774f206SBjoern A. Zeeb #define BIT_LTE_COEX_EN BIT(7) 5142774f206SBjoern A. Zeeb #define REG_BT_COEX_ENH_INTR_CTRL 0x76E 5152774f206SBjoern A. Zeeb #define BIT_R_GRANTALL_WLMASK BIT(3) 5162774f206SBjoern A. Zeeb #define BIT_STATIS_BT_EN BIT(2) 5172774f206SBjoern A. Zeeb #define REG_BT_ACT_STATISTICS 0x0770 5182774f206SBjoern A. Zeeb #define REG_BT_ACT_STATISTICS_1 0x0774 5192774f206SBjoern A. Zeeb #define REG_BT_STAT_CTRL 0x0778 5202774f206SBjoern A. Zeeb #define REG_BT_TDMA_TIME 0x0790 5212774f206SBjoern A. Zeeb #define BIT_MASK_SAMPLE_RATE GENMASK(5, 0) 5222774f206SBjoern A. Zeeb #define REG_LTR_IDLE_LATENCY 0x0798 5232774f206SBjoern A. Zeeb #define REG_LTR_ACTIVE_LATENCY 0x079C 5242774f206SBjoern A. Zeeb #define REG_LTR_CTRL_BASIC 0x07A4 5252774f206SBjoern A. Zeeb #define REG_WMAC_OPTION_FUNCTION 0x07D0 5262774f206SBjoern A. Zeeb #define REG_WMAC_OPTION_FUNCTION_1 0x07D4 5272774f206SBjoern A. Zeeb 5282774f206SBjoern A. Zeeb #define REG_FPGA0_RFMOD 0x0800 5292774f206SBjoern A. Zeeb #define BIT_CCKEN BIT(24) 5302774f206SBjoern A. Zeeb #define BIT_OFDMEN BIT(25) 5312774f206SBjoern A. Zeeb #define REG_RX_GAIN_EN 0x081c 5322774f206SBjoern A. Zeeb 5332774f206SBjoern A. Zeeb #define REG_RFE_CTRL_E 0x0974 5342774f206SBjoern A. Zeeb #define REG_2ND_CCA_CTRL 0x0976 5352774f206SBjoern A. Zeeb 5362774f206SBjoern A. Zeeb #define REG_CCK0_FAREPORT 0xa2c 5372774f206SBjoern A. Zeeb #define BIT_CCK0_2RX BIT(18) 5382774f206SBjoern A. Zeeb #define BIT_CCK0_MRC BIT(22) 5392774f206SBjoern A. Zeeb 5402774f206SBjoern A. Zeeb #define REG_DIS_DPD 0x0a70 5412774f206SBjoern A. Zeeb #define DIS_DPD_MASK GENMASK(9, 0) 5422774f206SBjoern A. Zeeb #define DIS_DPD_RATE6M BIT(0) 5432774f206SBjoern A. Zeeb #define DIS_DPD_RATE9M BIT(1) 5442774f206SBjoern A. Zeeb #define DIS_DPD_RATEMCS0 BIT(2) 5452774f206SBjoern A. Zeeb #define DIS_DPD_RATEMCS1 BIT(3) 5462774f206SBjoern A. Zeeb #define DIS_DPD_RATEMCS8 BIT(4) 5472774f206SBjoern A. Zeeb #define DIS_DPD_RATEMCS9 BIT(5) 5482774f206SBjoern A. Zeeb #define DIS_DPD_RATEVHT1SS_MCS0 BIT(6) 5492774f206SBjoern A. Zeeb #define DIS_DPD_RATEVHT1SS_MCS1 BIT(7) 5502774f206SBjoern A. Zeeb #define DIS_DPD_RATEVHT2SS_MCS0 BIT(8) 5512774f206SBjoern A. Zeeb #define DIS_DPD_RATEVHT2SS_MCS1 BIT(9) 5522774f206SBjoern A. Zeeb #define DIS_DPD_RATEALL GENMASK(9, 0) 5532774f206SBjoern A. Zeeb 5542774f206SBjoern A. Zeeb #define REG_RFE_CTRL8 0x0cb4 5552774f206SBjoern A. Zeeb #define BIT_MASK_RFE_SEL89 GENMASK(7, 0) 5562774f206SBjoern A. Zeeb #define REG_RFE_INV8 0x0cbd 5572774f206SBjoern A. Zeeb #define BIT_MASK_RFE_INV89 GENMASK(1, 0) 5582774f206SBjoern A. Zeeb #define REG_RFE_INV16 0x0cbe 5592774f206SBjoern A. Zeeb #define BIT_RFE_BUF_EN BIT(3) 5602774f206SBjoern A. Zeeb 561*11c53278SBjoern A. Zeeb #define REG_ANAPARSW_MAC_0 0x1010 562*11c53278SBjoern A. Zeeb #define BIT_CF_L_V2 GENMASK(29, 28) 563*11c53278SBjoern A. Zeeb 5642774f206SBjoern A. Zeeb #define REG_ANAPAR_XTAL_0 0x1040 5652774f206SBjoern A. Zeeb #define BIT_XCAP_0 GENMASK(23, 10) 5662774f206SBjoern A. Zeeb #define REG_CPU_DMEM_CON 0x1080 5672774f206SBjoern A. Zeeb #define BIT_WL_PLATFORM_RST BIT(16) 5682774f206SBjoern A. Zeeb #define BIT_WL_SECURITY_CLK BIT(15) 5692774f206SBjoern A. Zeeb #define BIT_DDMA_EN BIT(8) 5702774f206SBjoern A. Zeeb 5712774f206SBjoern A. Zeeb #define REG_H2C_PKT_READADDR 0x10D0 5722774f206SBjoern A. Zeeb #define REG_H2C_PKT_WRITEADDR 0x10D4 573*11c53278SBjoern A. Zeeb #define REG_FW_DBG6 0x10F8 5742774f206SBjoern A. Zeeb #define REG_FW_DBG7 0x10FC 5752774f206SBjoern A. Zeeb #define FW_KEY_MASK 0xffffff00 5762774f206SBjoern A. Zeeb 5772774f206SBjoern A. Zeeb #define REG_CR_EXT 0x1100 5782774f206SBjoern A. Zeeb 579*11c53278SBjoern A. Zeeb #define REG_FT1IMR 0x1138 580*11c53278SBjoern A. Zeeb #define BIT_FS_H2C_CMD_OK_INT_EN BIT(25) 581*11c53278SBjoern A. Zeeb #define REG_FT1ISR 0x113c 582*11c53278SBjoern A. Zeeb #define BIT_FS_H2C_CMD_OK_INT BIT(25) 5832774f206SBjoern A. Zeeb #define REG_DDMA_CH0SA 0x1200 5842774f206SBjoern A. Zeeb #define REG_DDMA_CH0DA 0x1204 5852774f206SBjoern A. Zeeb #define REG_DDMA_CH0CTRL 0x1208 5862774f206SBjoern A. Zeeb #define BIT_DDMACH0_OWN BIT(31) 5872774f206SBjoern A. Zeeb #define BIT_DDMACH0_CHKSUM_EN BIT(29) 5882774f206SBjoern A. Zeeb #define BIT_DDMACH0_CHKSUM_STS BIT(27) 5892774f206SBjoern A. Zeeb #define BIT_DDMACH0_DDMA_MODE BIT(26) 5902774f206SBjoern A. Zeeb #define BIT_DDMACH0_RESET_CHKSUM_STS BIT(25) 5912774f206SBjoern A. Zeeb #define BIT_DDMACH0_CHKSUM_CONT BIT(24) 5922774f206SBjoern A. Zeeb #define BIT_MASK_DDMACH0_DLEN 0x3ffff 5932774f206SBjoern A. Zeeb 5942774f206SBjoern A. Zeeb #define REG_H2CQ_CSR 0x1330 5952774f206SBjoern A. Zeeb #define BIT_H2CQ_FULL BIT(31) 5962774f206SBjoern A. Zeeb #define REG_FAST_EDCA_VOVI_SETTING 0x1448 5972774f206SBjoern A. Zeeb #define REG_FAST_EDCA_BEBK_SETTING 0x144C 5982774f206SBjoern A. Zeeb 5992774f206SBjoern A. Zeeb #define REG_RXPSF_CTRL 0x1610 6002774f206SBjoern A. Zeeb #define BIT_RXGCK_FIFOTHR_EN BIT(28) 6012774f206SBjoern A. Zeeb 6022774f206SBjoern A. Zeeb #define BIT_SHIFT_RXGCK_VHT_FIFOTHR 26 6032774f206SBjoern A. Zeeb #define BIT_MASK_RXGCK_VHT_FIFOTHR 0x3 6042774f206SBjoern A. Zeeb #define BIT_RXGCK_VHT_FIFOTHR(x) \ 6052774f206SBjoern A. Zeeb (((x) & BIT_MASK_RXGCK_VHT_FIFOTHR) << BIT_SHIFT_RXGCK_VHT_FIFOTHR) 6062774f206SBjoern A. Zeeb #define BITS_RXGCK_VHT_FIFOTHR \ 6072774f206SBjoern A. Zeeb (BIT_MASK_RXGCK_VHT_FIFOTHR << BIT_SHIFT_RXGCK_VHT_FIFOTHR) 6082774f206SBjoern A. Zeeb 6092774f206SBjoern A. Zeeb #define BIT_SHIFT_RXGCK_HT_FIFOTHR 24 6102774f206SBjoern A. Zeeb #define BIT_MASK_RXGCK_HT_FIFOTHR 0x3 6112774f206SBjoern A. Zeeb #define BIT_RXGCK_HT_FIFOTHR(x) \ 6122774f206SBjoern A. Zeeb (((x) & BIT_MASK_RXGCK_HT_FIFOTHR) << BIT_SHIFT_RXGCK_HT_FIFOTHR) 6132774f206SBjoern A. Zeeb #define BITS_RXGCK_HT_FIFOTHR \ 6142774f206SBjoern A. Zeeb (BIT_MASK_RXGCK_HT_FIFOTHR << BIT_SHIFT_RXGCK_HT_FIFOTHR) 6152774f206SBjoern A. Zeeb 6162774f206SBjoern A. Zeeb #define BIT_SHIFT_RXGCK_OFDM_FIFOTHR 22 6172774f206SBjoern A. Zeeb #define BIT_MASK_RXGCK_OFDM_FIFOTHR 0x3 6182774f206SBjoern A. Zeeb #define BIT_RXGCK_OFDM_FIFOTHR(x) \ 6192774f206SBjoern A. Zeeb (((x) & BIT_MASK_RXGCK_OFDM_FIFOTHR) << BIT_SHIFT_RXGCK_OFDM_FIFOTHR) 6202774f206SBjoern A. Zeeb #define BITS_RXGCK_OFDM_FIFOTHR \ 6212774f206SBjoern A. Zeeb (BIT_MASK_RXGCK_OFDM_FIFOTHR << BIT_SHIFT_RXGCK_OFDM_FIFOTHR) 6222774f206SBjoern A. Zeeb 6232774f206SBjoern A. Zeeb #define BIT_SHIFT_RXGCK_CCK_FIFOTHR 20 6242774f206SBjoern A. Zeeb #define BIT_MASK_RXGCK_CCK_FIFOTHR 0x3 6252774f206SBjoern A. Zeeb #define BIT_RXGCK_CCK_FIFOTHR(x) \ 6262774f206SBjoern A. Zeeb (((x) & BIT_MASK_RXGCK_CCK_FIFOTHR) << BIT_SHIFT_RXGCK_CCK_FIFOTHR) 6272774f206SBjoern A. Zeeb #define BITS_RXGCK_CCK_FIFOTHR \ 6282774f206SBjoern A. Zeeb (BIT_MASK_RXGCK_CCK_FIFOTHR << BIT_SHIFT_RXGCK_CCK_FIFOTHR) 6292774f206SBjoern A. Zeeb 6302774f206SBjoern A. Zeeb #define BIT_RXGCK_OFDMCCA_EN BIT(16) 6312774f206SBjoern A. Zeeb 6322774f206SBjoern A. Zeeb #define BIT_SHIFT_RXPSF_PKTLENTHR 13 6332774f206SBjoern A. Zeeb #define BIT_MASK_RXPSF_PKTLENTHR 0x7 6342774f206SBjoern A. Zeeb #define BIT_RXPSF_PKTLENTHR(x) \ 6352774f206SBjoern A. Zeeb (((x) & BIT_MASK_RXPSF_PKTLENTHR) << BIT_SHIFT_RXPSF_PKTLENTHR) 6362774f206SBjoern A. Zeeb #define BITS_RXPSF_PKTLENTHR \ 6372774f206SBjoern A. Zeeb (BIT_MASK_RXPSF_PKTLENTHR << BIT_SHIFT_RXPSF_PKTLENTHR) 6382774f206SBjoern A. Zeeb #define BIT_CLEAR_RXPSF_PKTLENTHR(x) ((x) & (~BITS_RXPSF_PKTLENTHR)) 6392774f206SBjoern A. Zeeb #define BIT_SET_RXPSF_PKTLENTHR(x, v) \ 6402774f206SBjoern A. Zeeb (BIT_CLEAR_RXPSF_PKTLENTHR(x) | BIT_RXPSF_PKTLENTHR(v)) 6412774f206SBjoern A. Zeeb 6422774f206SBjoern A. Zeeb #define BIT_RXPSF_CTRLEN BIT(12) 6432774f206SBjoern A. Zeeb #define BIT_RXPSF_VHTCHKEN BIT(11) 6442774f206SBjoern A. Zeeb #define BIT_RXPSF_HTCHKEN BIT(10) 6452774f206SBjoern A. Zeeb #define BIT_RXPSF_OFDMCHKEN BIT(9) 6462774f206SBjoern A. Zeeb #define BIT_RXPSF_CCKCHKEN BIT(8) 6472774f206SBjoern A. Zeeb #define BIT_RXPSF_OFDMRST BIT(7) 6482774f206SBjoern A. Zeeb #define BIT_RXPSF_CCKRST BIT(6) 6492774f206SBjoern A. Zeeb #define BIT_RXPSF_MHCHKEN BIT(5) 6502774f206SBjoern A. Zeeb #define BIT_RXPSF_CONT_ERRCHKEN BIT(4) 6512774f206SBjoern A. Zeeb #define BIT_RXPSF_ALL_ERRCHKEN BIT(3) 6522774f206SBjoern A. Zeeb 6532774f206SBjoern A. Zeeb #define BIT_SHIFT_RXPSF_ERRTHR 0 6542774f206SBjoern A. Zeeb #define BIT_MASK_RXPSF_ERRTHR 0x7 6552774f206SBjoern A. Zeeb #define BIT_RXPSF_ERRTHR(x) \ 6562774f206SBjoern A. Zeeb (((x) & BIT_MASK_RXPSF_ERRTHR) << BIT_SHIFT_RXPSF_ERRTHR) 6572774f206SBjoern A. Zeeb #define BITS_RXPSF_ERRTHR (BIT_MASK_RXPSF_ERRTHR << BIT_SHIFT_RXPSF_ERRTHR) 6582774f206SBjoern A. Zeeb #define BIT_CLEAR_RXPSF_ERRTHR(x) ((x) & (~BITS_RXPSF_ERRTHR)) 6592774f206SBjoern A. Zeeb #define BIT_GET_RXPSF_ERRTHR(x) \ 6602774f206SBjoern A. Zeeb (((x) >> BIT_SHIFT_RXPSF_ERRTHR) & BIT_MASK_RXPSF_ERRTHR) 6612774f206SBjoern A. Zeeb #define BIT_SET_RXPSF_ERRTHR(x, v) \ 6622774f206SBjoern A. Zeeb (BIT_CLEAR_RXPSF_ERRTHR(x) | BIT_RXPSF_ERRTHR(v)) 6632774f206SBjoern A. Zeeb 6642774f206SBjoern A. Zeeb #define REG_RXPSF_TYPE_CTRL 0x1614 6652774f206SBjoern A. Zeeb #define REG_GENERAL_OPTION 0x1664 6662774f206SBjoern A. Zeeb #define BIT_DUMMY_FCS_READY_MASK_EN BIT(9) 6672774f206SBjoern A. Zeeb 6682774f206SBjoern A. Zeeb #define REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1 0x1700 6692774f206SBjoern A. Zeeb #define REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1 0x1704 6702774f206SBjoern A. Zeeb #define REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1 0x1708 6712774f206SBjoern A. Zeeb #define LTECOEX_READY BIT(29) 6722774f206SBjoern A. Zeeb #define LTECOEX_ACCESS_CTRL REG_WL2LTECOEX_INDIRECT_ACCESS_CTRL_V1 6732774f206SBjoern A. Zeeb #define LTECOEX_WRITE_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_WRITE_DATA_V1 6742774f206SBjoern A. Zeeb #define LTECOEX_READ_DATA REG_WL2LTECOEX_INDIRECT_ACCESS_READ_DATA_V1 6752774f206SBjoern A. Zeeb 6762774f206SBjoern A. Zeeb #define REG_IGN_GNT_BT1 0x1860 6772774f206SBjoern A. Zeeb 6782774f206SBjoern A. Zeeb #define REG_RFESEL_CTRL 0x1990 6792774f206SBjoern A. Zeeb 6802774f206SBjoern A. Zeeb #define REG_NOMASK_TXBT 0x1ca7 6812774f206SBjoern A. Zeeb #define REG_ANAPAR 0x1c30 6822774f206SBjoern A. Zeeb #define BIT_ANAPAR_BTPS BIT(22) 6832774f206SBjoern A. Zeeb #define REG_RSTB_SEL 0x1c38 6842774f206SBjoern A. Zeeb #define BIT_DAC_OFF_ENABLE BIT(4) 6852774f206SBjoern A. Zeeb #define BIT_PI_IGNORE_GNT_BT BIT(3) 6862774f206SBjoern A. Zeeb #define BIT_NOMASK_TXBT_ENABLE BIT(3) 6872774f206SBjoern A. Zeeb 6882774f206SBjoern A. Zeeb #define REG_HRCV_MSG 0x1cf 6892774f206SBjoern A. Zeeb 6902774f206SBjoern A. Zeeb #define REG_EDCCA_REPORT 0x2d38 6912774f206SBjoern A. Zeeb #define BIT_EDCCA_FLAG BIT(24) 6922774f206SBjoern A. Zeeb 6932774f206SBjoern A. Zeeb #define REG_IGN_GNTBT4 0x4160 6942774f206SBjoern A. Zeeb 6952774f206SBjoern A. Zeeb #define RF_MODE 0x00 6962774f206SBjoern A. Zeeb #define RF_MODOPT 0x01 6972774f206SBjoern A. Zeeb #define RF_WLINT 0x01 6982774f206SBjoern A. Zeeb #define RF_WLSEL 0x02 6992774f206SBjoern A. Zeeb #define RF_DTXLOK 0x08 7002774f206SBjoern A. Zeeb #define RF_CFGCH 0x18 7012774f206SBjoern A. Zeeb #define BIT_BAND GENMASK(18, 16) 7022774f206SBjoern A. Zeeb #define RF_RCK 0x1d 7032774f206SBjoern A. Zeeb #define RF_LUTWA 0x33 7042774f206SBjoern A. Zeeb #define RF_LUTWD1 0x3e 7052774f206SBjoern A. Zeeb #define RF_LUTWD0 0x3f 7062774f206SBjoern A. Zeeb #define BIT_GAIN_EXT BIT(12) 7072774f206SBjoern A. Zeeb #define BIT_DATA_L GENMASK(11, 0) 7082774f206SBjoern A. Zeeb #define RF_T_METER 0x42 7092774f206SBjoern A. Zeeb #define RF_BSPAD 0x54 7102774f206SBjoern A. Zeeb #define RF_GAINTX 0x56 7112774f206SBjoern A. Zeeb #define RF_TXATANK 0x64 7122774f206SBjoern A. Zeeb #define RF_TRXIQ 0x66 7132774f206SBjoern A. Zeeb #define RF_RXIQGEN 0x8d 7142774f206SBjoern A. Zeeb #define RF_SYN_PFD 0xb0 7152774f206SBjoern A. Zeeb #define RF_XTALX2 0xb8 7162774f206SBjoern A. Zeeb #define RF_SYN_CTRL 0xbb 7172774f206SBjoern A. Zeeb #define RF_MALSEL 0xbe 7182774f206SBjoern A. Zeeb #define RF_SYN_AAC 0xc9 7192774f206SBjoern A. Zeeb #define RF_AAC_CTRL 0xca 7202774f206SBjoern A. Zeeb #define RF_FAST_LCK 0xcc 7212774f206SBjoern A. Zeeb #define RF_RCKD 0xde 7222774f206SBjoern A. Zeeb #define RF_TXADBG 0xde 7232774f206SBjoern A. Zeeb #define RF_LUTDBG 0xdf 7242774f206SBjoern A. Zeeb #define BIT_TXA_TANK BIT(4) 7252774f206SBjoern A. Zeeb #define RF_LUTWE2 0xee 7262774f206SBjoern A. Zeeb #define RF_LUTWE 0xef 7272774f206SBjoern A. Zeeb 7282774f206SBjoern A. Zeeb #define LTE_COEX_CTRL 0x38 7292774f206SBjoern A. Zeeb #define LTE_WL_TRX_CTRL 0xa0 7302774f206SBjoern A. Zeeb #define LTE_BT_TRX_CTRL 0xa4 7312774f206SBjoern A. Zeeb 7322774f206SBjoern A. Zeeb #endif 733