12774f206SBjoern A. Zeeb /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
22774f206SBjoern A. Zeeb /* Copyright(c) 2018-2019 Realtek Corporation
32774f206SBjoern A. Zeeb */
42774f206SBjoern A. Zeeb
52774f206SBjoern A. Zeeb #ifndef __RTW_PHY_H_
62774f206SBjoern A. Zeeb #define __RTW_PHY_H_
72774f206SBjoern A. Zeeb
82774f206SBjoern A. Zeeb #include "debug.h"
92774f206SBjoern A. Zeeb
102774f206SBjoern A. Zeeb extern u8 rtw_cck_rates[];
112774f206SBjoern A. Zeeb extern u8 rtw_ofdm_rates[];
122774f206SBjoern A. Zeeb extern u8 rtw_ht_1s_rates[];
132774f206SBjoern A. Zeeb extern u8 rtw_ht_2s_rates[];
142774f206SBjoern A. Zeeb extern u8 rtw_vht_1s_rates[];
152774f206SBjoern A. Zeeb extern u8 rtw_vht_2s_rates[];
162774f206SBjoern A. Zeeb extern u8 *rtw_rate_section[];
172774f206SBjoern A. Zeeb extern u8 rtw_rate_size[];
182774f206SBjoern A. Zeeb
192774f206SBjoern A. Zeeb void rtw_phy_init(struct rtw_dev *rtwdev);
202774f206SBjoern A. Zeeb void rtw_phy_dynamic_mechanism(struct rtw_dev *rtwdev);
212774f206SBjoern A. Zeeb u8 rtw_phy_rf_power_2_rssi(s8 *rf_power, u8 path_num);
222774f206SBjoern A. Zeeb u32 rtw_phy_read_rf(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
232774f206SBjoern A. Zeeb u32 addr, u32 mask);
242774f206SBjoern A. Zeeb u32 rtw_phy_read_rf_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
252774f206SBjoern A. Zeeb u32 addr, u32 mask);
262774f206SBjoern A. Zeeb bool rtw_phy_write_rf_reg_sipi(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
272774f206SBjoern A. Zeeb u32 addr, u32 mask, u32 data);
282774f206SBjoern A. Zeeb bool rtw_phy_write_rf_reg(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
292774f206SBjoern A. Zeeb u32 addr, u32 mask, u32 data);
302774f206SBjoern A. Zeeb bool rtw_phy_write_rf_reg_mix(struct rtw_dev *rtwdev, enum rtw_rf_path rf_path,
312774f206SBjoern A. Zeeb u32 addr, u32 mask, u32 data);
322774f206SBjoern A. Zeeb void rtw_phy_setup_phy_cond(struct rtw_dev *rtwdev, u32 pkg);
332774f206SBjoern A. Zeeb void rtw_parse_tbl_phy_cond(struct rtw_dev *rtwdev, const struct rtw_table *tbl);
342774f206SBjoern A. Zeeb void rtw_parse_tbl_bb_pg(struct rtw_dev *rtwdev, const struct rtw_table *tbl);
352774f206SBjoern A. Zeeb void rtw_parse_tbl_txpwr_lmt(struct rtw_dev *rtwdev, const struct rtw_table *tbl);
362774f206SBjoern A. Zeeb void rtw_phy_cfg_mac(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
372774f206SBjoern A. Zeeb u32 addr, u32 data);
382774f206SBjoern A. Zeeb void rtw_phy_cfg_agc(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
392774f206SBjoern A. Zeeb u32 addr, u32 data);
402774f206SBjoern A. Zeeb void rtw_phy_cfg_bb(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
412774f206SBjoern A. Zeeb u32 addr, u32 data);
422774f206SBjoern A. Zeeb void rtw_phy_cfg_rf(struct rtw_dev *rtwdev, const struct rtw_table *tbl,
432774f206SBjoern A. Zeeb u32 addr, u32 data);
442774f206SBjoern A. Zeeb void rtw_phy_init_tx_power(struct rtw_dev *rtwdev);
452774f206SBjoern A. Zeeb void rtw_phy_load_tables(struct rtw_dev *rtwdev);
462774f206SBjoern A. Zeeb u8 rtw_phy_get_tx_power_index(struct rtw_dev *rtwdev, u8 rf_path, u8 rate,
472774f206SBjoern A. Zeeb enum rtw_bandwidth bw, u8 channel, u8 regd);
482774f206SBjoern A. Zeeb void rtw_phy_set_tx_power_level(struct rtw_dev *rtwdev, u8 channel);
492774f206SBjoern A. Zeeb void rtw_phy_tx_power_by_rate_config(struct rtw_hal *hal);
502774f206SBjoern A. Zeeb void rtw_phy_tx_power_limit_config(struct rtw_hal *hal);
512774f206SBjoern A. Zeeb void rtw_phy_pwrtrack_avg(struct rtw_dev *rtwdev, u8 thermal, u8 path);
522774f206SBjoern A. Zeeb bool rtw_phy_pwrtrack_thermal_changed(struct rtw_dev *rtwdev, u8 thermal,
532774f206SBjoern A. Zeeb u8 path);
542774f206SBjoern A. Zeeb u8 rtw_phy_pwrtrack_get_delta(struct rtw_dev *rtwdev, u8 path);
552774f206SBjoern A. Zeeb s8 rtw_phy_pwrtrack_get_pwridx(struct rtw_dev *rtwdev,
562774f206SBjoern A. Zeeb struct rtw_swing_table *swing_table,
572774f206SBjoern A. Zeeb u8 tbl_path, u8 therm_path, u8 delta);
582774f206SBjoern A. Zeeb bool rtw_phy_pwrtrack_need_lck(struct rtw_dev *rtwdev);
592774f206SBjoern A. Zeeb bool rtw_phy_pwrtrack_need_iqk(struct rtw_dev *rtwdev);
602774f206SBjoern A. Zeeb void rtw_phy_config_swing_table(struct rtw_dev *rtwdev,
612774f206SBjoern A. Zeeb struct rtw_swing_table *swing_table);
622774f206SBjoern A. Zeeb void rtw_phy_set_edcca_th(struct rtw_dev *rtwdev, u8 l2h, u8 h2l);
632774f206SBjoern A. Zeeb void rtw_phy_adaptivity_set_mode(struct rtw_dev *rtwdev);
642774f206SBjoern A. Zeeb void rtw_phy_parsing_cfo(struct rtw_dev *rtwdev,
652774f206SBjoern A. Zeeb struct rtw_rx_pkt_stat *pkt_stat);
662774f206SBjoern A. Zeeb void rtw_phy_tx_path_diversity(struct rtw_dev *rtwdev);
672774f206SBjoern A. Zeeb
682774f206SBjoern A. Zeeb struct rtw_txpwr_lmt_cfg_pair {
692774f206SBjoern A. Zeeb u8 regd;
702774f206SBjoern A. Zeeb u8 band;
712774f206SBjoern A. Zeeb u8 bw;
722774f206SBjoern A. Zeeb u8 rs;
732774f206SBjoern A. Zeeb u8 ch;
742774f206SBjoern A. Zeeb s8 txpwr_lmt;
752774f206SBjoern A. Zeeb };
762774f206SBjoern A. Zeeb
772774f206SBjoern A. Zeeb struct rtw_phy_pg_cfg_pair {
782774f206SBjoern A. Zeeb u32 band;
792774f206SBjoern A. Zeeb u32 rf_path;
802774f206SBjoern A. Zeeb u32 tx_num;
812774f206SBjoern A. Zeeb u32 addr;
822774f206SBjoern A. Zeeb u32 bitmask;
832774f206SBjoern A. Zeeb u32 data;
842774f206SBjoern A. Zeeb };
852774f206SBjoern A. Zeeb
862774f206SBjoern A. Zeeb #define RTW_DECL_TABLE_PHY_COND_CORE(name, cfg, path) \
872774f206SBjoern A. Zeeb const struct rtw_table name ## _tbl = { \
882774f206SBjoern A. Zeeb .data = name, \
892774f206SBjoern A. Zeeb .size = ARRAY_SIZE(name), \
902774f206SBjoern A. Zeeb .parse = rtw_parse_tbl_phy_cond, \
912774f206SBjoern A. Zeeb .do_cfg = cfg, \
922774f206SBjoern A. Zeeb .rf_path = path, \
932774f206SBjoern A. Zeeb }
942774f206SBjoern A. Zeeb
952774f206SBjoern A. Zeeb #define RTW_DECL_TABLE_PHY_COND(name, cfg) \
962774f206SBjoern A. Zeeb RTW_DECL_TABLE_PHY_COND_CORE(name, cfg, 0)
972774f206SBjoern A. Zeeb
982774f206SBjoern A. Zeeb #define RTW_DECL_TABLE_RF_RADIO(name, path) \
992774f206SBjoern A. Zeeb RTW_DECL_TABLE_PHY_COND_CORE(name, rtw_phy_cfg_rf, RF_PATH_ ## path)
1002774f206SBjoern A. Zeeb
1012774f206SBjoern A. Zeeb #define RTW_DECL_TABLE_BB_PG(name) \
1022774f206SBjoern A. Zeeb const struct rtw_table name ## _tbl = { \
1032774f206SBjoern A. Zeeb .data = name, \
1042774f206SBjoern A. Zeeb .size = ARRAY_SIZE(name), \
1052774f206SBjoern A. Zeeb .parse = rtw_parse_tbl_bb_pg, \
1062774f206SBjoern A. Zeeb }
1072774f206SBjoern A. Zeeb
1082774f206SBjoern A. Zeeb #define RTW_DECL_TABLE_TXPWR_LMT(name) \
1092774f206SBjoern A. Zeeb const struct rtw_table name ## _tbl = { \
1102774f206SBjoern A. Zeeb .data = name, \
1112774f206SBjoern A. Zeeb .size = ARRAY_SIZE(name), \
1122774f206SBjoern A. Zeeb .parse = rtw_parse_tbl_txpwr_lmt, \
1132774f206SBjoern A. Zeeb }
1142774f206SBjoern A. Zeeb
rtw_get_rfe_def(struct rtw_dev * rtwdev)1152774f206SBjoern A. Zeeb static inline const struct rtw_rfe_def *rtw_get_rfe_def(struct rtw_dev *rtwdev)
1162774f206SBjoern A. Zeeb {
117*90aac0d8SBjoern A. Zeeb const struct rtw_chip_info *chip = rtwdev->chip;
1182774f206SBjoern A. Zeeb struct rtw_efuse *efuse = &rtwdev->efuse;
1192774f206SBjoern A. Zeeb const struct rtw_rfe_def *rfe_def = NULL;
1202774f206SBjoern A. Zeeb
1212774f206SBjoern A. Zeeb if (chip->rfe_defs_size == 0)
1222774f206SBjoern A. Zeeb return NULL;
1232774f206SBjoern A. Zeeb
1242774f206SBjoern A. Zeeb if (efuse->rfe_option < chip->rfe_defs_size)
1252774f206SBjoern A. Zeeb rfe_def = &chip->rfe_defs[efuse->rfe_option];
1262774f206SBjoern A. Zeeb
1272774f206SBjoern A. Zeeb rtw_dbg(rtwdev, RTW_DBG_PHY, "use rfe_def[%d]\n", efuse->rfe_option);
1282774f206SBjoern A. Zeeb return rfe_def;
1292774f206SBjoern A. Zeeb }
1302774f206SBjoern A. Zeeb
rtw_check_supported_rfe(struct rtw_dev * rtwdev)1312774f206SBjoern A. Zeeb static inline int rtw_check_supported_rfe(struct rtw_dev *rtwdev)
1322774f206SBjoern A. Zeeb {
1332774f206SBjoern A. Zeeb const struct rtw_rfe_def *rfe_def = rtw_get_rfe_def(rtwdev);
1342774f206SBjoern A. Zeeb
1352774f206SBjoern A. Zeeb if (!rfe_def || !rfe_def->phy_pg_tbl || !rfe_def->txpwr_lmt_tbl) {
1362774f206SBjoern A. Zeeb rtw_err(rtwdev, "rfe %d isn't supported\n",
1372774f206SBjoern A. Zeeb rtwdev->efuse.rfe_option);
1382774f206SBjoern A. Zeeb return -ENODEV;
1392774f206SBjoern A. Zeeb }
1402774f206SBjoern A. Zeeb
1412774f206SBjoern A. Zeeb return 0;
1422774f206SBjoern A. Zeeb }
1432774f206SBjoern A. Zeeb
1442774f206SBjoern A. Zeeb void rtw_phy_dig_write(struct rtw_dev *rtwdev, u8 igi);
1452774f206SBjoern A. Zeeb
1462774f206SBjoern A. Zeeb struct rtw_power_params {
1472774f206SBjoern A. Zeeb u8 pwr_base;
1482774f206SBjoern A. Zeeb s8 pwr_offset;
1492774f206SBjoern A. Zeeb s8 pwr_limit;
1502774f206SBjoern A. Zeeb s8 pwr_remnant;
1512774f206SBjoern A. Zeeb s8 pwr_sar;
1522774f206SBjoern A. Zeeb };
1532774f206SBjoern A. Zeeb
1542774f206SBjoern A. Zeeb void
1552774f206SBjoern A. Zeeb rtw_get_tx_power_params(struct rtw_dev *rtwdev, u8 path,
1562774f206SBjoern A. Zeeb u8 rate, u8 bw, u8 ch, u8 regd,
1572774f206SBjoern A. Zeeb struct rtw_power_params *pwr_param);
1582774f206SBjoern A. Zeeb
1592774f206SBjoern A. Zeeb enum rtw_phy_cck_pd_lv {
1602774f206SBjoern A. Zeeb CCK_PD_LV0,
1612774f206SBjoern A. Zeeb CCK_PD_LV1,
1622774f206SBjoern A. Zeeb CCK_PD_LV2,
1632774f206SBjoern A. Zeeb CCK_PD_LV3,
1642774f206SBjoern A. Zeeb CCK_PD_LV4,
1652774f206SBjoern A. Zeeb CCK_PD_LV_MAX,
1662774f206SBjoern A. Zeeb };
1672774f206SBjoern A. Zeeb
1682774f206SBjoern A. Zeeb #define MASKBYTE0 0xff
1692774f206SBjoern A. Zeeb #define MASKBYTE1 0xff00
1702774f206SBjoern A. Zeeb #define MASKBYTE2 0xff0000
1712774f206SBjoern A. Zeeb #define MASKBYTE3 0xff000000
1722774f206SBjoern A. Zeeb #define MASKHWORD 0xffff0000
1732774f206SBjoern A. Zeeb #define MASKLWORD 0x0000ffff
1742774f206SBjoern A. Zeeb #define MASKDWORD 0xffffffff
1752774f206SBjoern A. Zeeb #define RFREG_MASK 0xfffff
1762774f206SBjoern A. Zeeb
1772774f206SBjoern A. Zeeb #define MASK7BITS 0x7f
1782774f206SBjoern A. Zeeb #define MASK12BITS 0xfff
1792774f206SBjoern A. Zeeb #define MASKH4BITS 0xf0000000
1802774f206SBjoern A. Zeeb #define MASK20BITS 0xfffff
1812774f206SBjoern A. Zeeb #define MASK24BITS 0xffffff
1822774f206SBjoern A. Zeeb
1832774f206SBjoern A. Zeeb #define MASKH3BYTES 0xffffff00
1842774f206SBjoern A. Zeeb #define MASKL3BYTES 0x00ffffff
1852774f206SBjoern A. Zeeb #define MASKBYTE2HIGHNIBBLE 0x00f00000
1862774f206SBjoern A. Zeeb #define MASKBYTE3LOWNIBBLE 0x0f000000
1872774f206SBjoern A. Zeeb #define MASKL3BYTES 0x00ffffff
1882774f206SBjoern A. Zeeb
1892774f206SBjoern A. Zeeb #define CCK_FA_AVG_RESET 0xffffffff
1902774f206SBjoern A. Zeeb
1912774f206SBjoern A. Zeeb #define LSSI_READ_ADDR_MASK 0x7f800000
1922774f206SBjoern A. Zeeb #define LSSI_READ_EDGE_MASK 0x80000000
1932774f206SBjoern A. Zeeb #define LSSI_READ_DATA_MASK 0xfffff
1942774f206SBjoern A. Zeeb
1952774f206SBjoern A. Zeeb #define RRSR_RATE_ORDER_MAX 0xfffff
1962774f206SBjoern A. Zeeb #define RRSR_RATE_ORDER_CCK_LEN 4
1972774f206SBjoern A. Zeeb
1982774f206SBjoern A. Zeeb #endif
199