xref: /freebsd/sys/contrib/dev/rtw88/bf.c (revision 2774f206809b8fd3a4904fe945f029a414fbc642)
1*2774f206SBjoern A. Zeeb // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2*2774f206SBjoern A. Zeeb /* Copyright(c) 2018-2019  Realtek Corporation.
3*2774f206SBjoern A. Zeeb  */
4*2774f206SBjoern A. Zeeb 
5*2774f206SBjoern A. Zeeb #include "main.h"
6*2774f206SBjoern A. Zeeb #include "reg.h"
7*2774f206SBjoern A. Zeeb #include "bf.h"
8*2774f206SBjoern A. Zeeb #include "debug.h"
9*2774f206SBjoern A. Zeeb 
10*2774f206SBjoern A. Zeeb void rtw_bf_disassoc(struct rtw_dev *rtwdev, struct ieee80211_vif *vif,
11*2774f206SBjoern A. Zeeb 		     struct ieee80211_bss_conf *bss_conf)
12*2774f206SBjoern A. Zeeb {
13*2774f206SBjoern A. Zeeb 	struct rtw_vif *rtwvif = (struct rtw_vif *)vif->drv_priv;
14*2774f206SBjoern A. Zeeb 	struct rtw_bfee *bfee = &rtwvif->bfee;
15*2774f206SBjoern A. Zeeb 	struct rtw_bf_info *bfinfo = &rtwdev->bf_info;
16*2774f206SBjoern A. Zeeb 
17*2774f206SBjoern A. Zeeb 	if (bfee->role == RTW_BFEE_NONE)
18*2774f206SBjoern A. Zeeb 		return;
19*2774f206SBjoern A. Zeeb 
20*2774f206SBjoern A. Zeeb 	if (bfee->role == RTW_BFEE_MU)
21*2774f206SBjoern A. Zeeb 		bfinfo->bfer_mu_cnt--;
22*2774f206SBjoern A. Zeeb 	else if (bfee->role == RTW_BFEE_SU)
23*2774f206SBjoern A. Zeeb 		bfinfo->bfer_su_cnt--;
24*2774f206SBjoern A. Zeeb 
25*2774f206SBjoern A. Zeeb 	rtw_chip_config_bfee(rtwdev, rtwvif, bfee, false);
26*2774f206SBjoern A. Zeeb 
27*2774f206SBjoern A. Zeeb 	bfee->role = RTW_BFEE_NONE;
28*2774f206SBjoern A. Zeeb }
29*2774f206SBjoern A. Zeeb 
30*2774f206SBjoern A. Zeeb void rtw_bf_assoc(struct rtw_dev *rtwdev, struct ieee80211_vif *vif,
31*2774f206SBjoern A. Zeeb 		  struct ieee80211_bss_conf *bss_conf)
32*2774f206SBjoern A. Zeeb {
33*2774f206SBjoern A. Zeeb 	struct ieee80211_hw *hw = rtwdev->hw;
34*2774f206SBjoern A. Zeeb 	struct rtw_vif *rtwvif = (struct rtw_vif *)vif->drv_priv;
35*2774f206SBjoern A. Zeeb 	struct rtw_bfee *bfee = &rtwvif->bfee;
36*2774f206SBjoern A. Zeeb 	struct rtw_bf_info *bfinfo = &rtwdev->bf_info;
37*2774f206SBjoern A. Zeeb 	struct rtw_chip_info *chip = rtwdev->chip;
38*2774f206SBjoern A. Zeeb 	struct ieee80211_sta *sta;
39*2774f206SBjoern A. Zeeb 	struct ieee80211_sta_vht_cap *vht_cap;
40*2774f206SBjoern A. Zeeb 	struct ieee80211_sta_vht_cap *ic_vht_cap;
41*2774f206SBjoern A. Zeeb 	const u8 *bssid = bss_conf->bssid;
42*2774f206SBjoern A. Zeeb 	u32 sound_dim;
43*2774f206SBjoern A. Zeeb 	u8 i;
44*2774f206SBjoern A. Zeeb 
45*2774f206SBjoern A. Zeeb 	if (!(chip->band & RTW_BAND_5G))
46*2774f206SBjoern A. Zeeb 		return;
47*2774f206SBjoern A. Zeeb 
48*2774f206SBjoern A. Zeeb 	rcu_read_lock();
49*2774f206SBjoern A. Zeeb 
50*2774f206SBjoern A. Zeeb 	sta = ieee80211_find_sta(vif, bssid);
51*2774f206SBjoern A. Zeeb 	if (!sta) {
52*2774f206SBjoern A. Zeeb #if defined(__linux__)
53*2774f206SBjoern A. Zeeb 		rtw_warn(rtwdev, "failed to find station entry for bss %pM\n",
54*2774f206SBjoern A. Zeeb 			 bssid);
55*2774f206SBjoern A. Zeeb #elif defined(__FreeBSD__)
56*2774f206SBjoern A. Zeeb 		rtw_warn(rtwdev, "failed to find station entry for bss %6D\n",
57*2774f206SBjoern A. Zeeb 			 bssid, ":");
58*2774f206SBjoern A. Zeeb #endif
59*2774f206SBjoern A. Zeeb 		goto out_unlock;
60*2774f206SBjoern A. Zeeb 	}
61*2774f206SBjoern A. Zeeb 
62*2774f206SBjoern A. Zeeb 	ic_vht_cap = &hw->wiphy->bands[NL80211_BAND_5GHZ]->vht_cap;
63*2774f206SBjoern A. Zeeb 	vht_cap = &sta->vht_cap;
64*2774f206SBjoern A. Zeeb 
65*2774f206SBjoern A. Zeeb 	if ((ic_vht_cap->cap & IEEE80211_VHT_CAP_MU_BEAMFORMEE_CAPABLE) &&
66*2774f206SBjoern A. Zeeb 	    (vht_cap->cap & IEEE80211_VHT_CAP_MU_BEAMFORMER_CAPABLE)) {
67*2774f206SBjoern A. Zeeb 		if (bfinfo->bfer_mu_cnt >= chip->bfer_mu_max_num) {
68*2774f206SBjoern A. Zeeb 			rtw_dbg(rtwdev, RTW_DBG_BF, "mu bfer number over limit\n");
69*2774f206SBjoern A. Zeeb 			goto out_unlock;
70*2774f206SBjoern A. Zeeb 		}
71*2774f206SBjoern A. Zeeb 
72*2774f206SBjoern A. Zeeb 		ether_addr_copy(bfee->mac_addr, bssid);
73*2774f206SBjoern A. Zeeb 		bfee->role = RTW_BFEE_MU;
74*2774f206SBjoern A. Zeeb 		bfee->p_aid = (bssid[5] << 1) | (bssid[4] >> 7);
75*2774f206SBjoern A. Zeeb 		bfee->aid = bss_conf->aid;
76*2774f206SBjoern A. Zeeb 		bfinfo->bfer_mu_cnt++;
77*2774f206SBjoern A. Zeeb 
78*2774f206SBjoern A. Zeeb 		rtw_chip_config_bfee(rtwdev, rtwvif, bfee, true);
79*2774f206SBjoern A. Zeeb 	} else if ((ic_vht_cap->cap & IEEE80211_VHT_CAP_SU_BEAMFORMEE_CAPABLE) &&
80*2774f206SBjoern A. Zeeb 		   (vht_cap->cap & IEEE80211_VHT_CAP_SU_BEAMFORMER_CAPABLE)) {
81*2774f206SBjoern A. Zeeb 		if (bfinfo->bfer_su_cnt >= chip->bfer_su_max_num) {
82*2774f206SBjoern A. Zeeb 			rtw_dbg(rtwdev, RTW_DBG_BF, "su bfer number over limit\n");
83*2774f206SBjoern A. Zeeb 			goto out_unlock;
84*2774f206SBjoern A. Zeeb 		}
85*2774f206SBjoern A. Zeeb 
86*2774f206SBjoern A. Zeeb 		sound_dim = vht_cap->cap &
87*2774f206SBjoern A. Zeeb 			    IEEE80211_VHT_CAP_SOUNDING_DIMENSIONS_MASK;
88*2774f206SBjoern A. Zeeb 		sound_dim >>= IEEE80211_VHT_CAP_SOUNDING_DIMENSIONS_SHIFT;
89*2774f206SBjoern A. Zeeb 
90*2774f206SBjoern A. Zeeb 		ether_addr_copy(bfee->mac_addr, bssid);
91*2774f206SBjoern A. Zeeb 		bfee->role = RTW_BFEE_SU;
92*2774f206SBjoern A. Zeeb 		bfee->sound_dim = (u8)sound_dim;
93*2774f206SBjoern A. Zeeb 		bfee->g_id = 0;
94*2774f206SBjoern A. Zeeb 		bfee->p_aid = (bssid[5] << 1) | (bssid[4] >> 7);
95*2774f206SBjoern A. Zeeb 		bfinfo->bfer_su_cnt++;
96*2774f206SBjoern A. Zeeb 		for (i = 0; i < chip->bfer_su_max_num; i++) {
97*2774f206SBjoern A. Zeeb 			if (!test_bit(i, bfinfo->bfer_su_reg_maping)) {
98*2774f206SBjoern A. Zeeb 				set_bit(i, bfinfo->bfer_su_reg_maping);
99*2774f206SBjoern A. Zeeb 				bfee->su_reg_index = i;
100*2774f206SBjoern A. Zeeb 				break;
101*2774f206SBjoern A. Zeeb 			}
102*2774f206SBjoern A. Zeeb 		}
103*2774f206SBjoern A. Zeeb 
104*2774f206SBjoern A. Zeeb 		rtw_chip_config_bfee(rtwdev, rtwvif, bfee, true);
105*2774f206SBjoern A. Zeeb 	}
106*2774f206SBjoern A. Zeeb 
107*2774f206SBjoern A. Zeeb out_unlock:
108*2774f206SBjoern A. Zeeb 	rcu_read_unlock();
109*2774f206SBjoern A. Zeeb }
110*2774f206SBjoern A. Zeeb 
111*2774f206SBjoern A. Zeeb void rtw_bf_init_bfer_entry_mu(struct rtw_dev *rtwdev,
112*2774f206SBjoern A. Zeeb 			       struct mu_bfer_init_para *param)
113*2774f206SBjoern A. Zeeb {
114*2774f206SBjoern A. Zeeb 	u16 mu_bf_ctl = 0;
115*2774f206SBjoern A. Zeeb 	u8 *addr = param->bfer_address;
116*2774f206SBjoern A. Zeeb 	int i;
117*2774f206SBjoern A. Zeeb 
118*2774f206SBjoern A. Zeeb 	for (i = 0; i < ETH_ALEN; i++)
119*2774f206SBjoern A. Zeeb 		rtw_write8(rtwdev, REG_ASSOCIATED_BFMER0_INFO + i, addr[i]);
120*2774f206SBjoern A. Zeeb 	rtw_write16(rtwdev, REG_ASSOCIATED_BFMER0_INFO + 6, param->paid);
121*2774f206SBjoern A. Zeeb 	rtw_write16(rtwdev, REG_TX_CSI_RPT_PARAM_BW20, param->csi_para);
122*2774f206SBjoern A. Zeeb 
123*2774f206SBjoern A. Zeeb 	mu_bf_ctl = rtw_read16(rtwdev, REG_WMAC_MU_BF_CTL) & 0xC000;
124*2774f206SBjoern A. Zeeb 	mu_bf_ctl |= param->my_aid | (param->csi_length_sel << 12);
125*2774f206SBjoern A. Zeeb 	rtw_write16(rtwdev, REG_WMAC_MU_BF_CTL, mu_bf_ctl);
126*2774f206SBjoern A. Zeeb }
127*2774f206SBjoern A. Zeeb 
128*2774f206SBjoern A. Zeeb void rtw_bf_cfg_sounding(struct rtw_dev *rtwdev, struct rtw_vif *vif,
129*2774f206SBjoern A. Zeeb 			 enum rtw_trx_desc_rate rate)
130*2774f206SBjoern A. Zeeb {
131*2774f206SBjoern A. Zeeb 	u32 psf_ctl = 0;
132*2774f206SBjoern A. Zeeb 	u8 csi_rsc = 0x1;
133*2774f206SBjoern A. Zeeb 
134*2774f206SBjoern A. Zeeb 	psf_ctl = rtw_read32(rtwdev, REG_BBPSF_CTRL) |
135*2774f206SBjoern A. Zeeb 		  BIT_WMAC_USE_NDPARATE |
136*2774f206SBjoern A. Zeeb 		  (csi_rsc << 13);
137*2774f206SBjoern A. Zeeb 
138*2774f206SBjoern A. Zeeb 	rtw_write8_mask(rtwdev, REG_SND_PTCL_CTRL, BIT_MASK_BEAMFORM,
139*2774f206SBjoern A. Zeeb 			RTW_SND_CTRL_SOUNDING);
140*2774f206SBjoern A. Zeeb 	rtw_write8(rtwdev, REG_SND_PTCL_CTRL + 3, 0x26);
141*2774f206SBjoern A. Zeeb 	rtw_write8_clr(rtwdev, REG_RXFLTMAP1, BIT_RXFLTMAP1_BF_REPORT_POLL);
142*2774f206SBjoern A. Zeeb 	rtw_write8_clr(rtwdev, REG_RXFLTMAP4, BIT_RXFLTMAP4_BF_REPORT_POLL);
143*2774f206SBjoern A. Zeeb 
144*2774f206SBjoern A. Zeeb 	if (vif->net_type == RTW_NET_AP_MODE)
145*2774f206SBjoern A. Zeeb 		rtw_write32(rtwdev, REG_BBPSF_CTRL, psf_ctl | BIT(12));
146*2774f206SBjoern A. Zeeb 	else
147*2774f206SBjoern A. Zeeb 		rtw_write32(rtwdev, REG_BBPSF_CTRL, psf_ctl & ~BIT(12));
148*2774f206SBjoern A. Zeeb }
149*2774f206SBjoern A. Zeeb 
150*2774f206SBjoern A. Zeeb void rtw_bf_cfg_mu_bfee(struct rtw_dev *rtwdev, struct cfg_mumimo_para *param)
151*2774f206SBjoern A. Zeeb {
152*2774f206SBjoern A. Zeeb 	u8 mu_tbl_sel;
153*2774f206SBjoern A. Zeeb 	u8 mu_valid;
154*2774f206SBjoern A. Zeeb 
155*2774f206SBjoern A. Zeeb 	mu_valid = rtw_read8(rtwdev, REG_MU_TX_CTL) &
156*2774f206SBjoern A. Zeeb 		   ~BIT_MASK_R_MU_TABLE_VALID;
157*2774f206SBjoern A. Zeeb 
158*2774f206SBjoern A. Zeeb 	rtw_write8(rtwdev, REG_MU_TX_CTL,
159*2774f206SBjoern A. Zeeb 		   (mu_valid | BIT(0) | BIT(1)) & ~(BIT(7)));
160*2774f206SBjoern A. Zeeb 
161*2774f206SBjoern A. Zeeb 	mu_tbl_sel = rtw_read8(rtwdev, REG_MU_TX_CTL + 1) & 0xF8;
162*2774f206SBjoern A. Zeeb 
163*2774f206SBjoern A. Zeeb 	rtw_write8(rtwdev, REG_MU_TX_CTL + 1, mu_tbl_sel);
164*2774f206SBjoern A. Zeeb 	rtw_write32(rtwdev, REG_MU_STA_GID_VLD, param->given_gid_tab[0]);
165*2774f206SBjoern A. Zeeb 	rtw_write32(rtwdev, REG_MU_STA_USER_POS_INFO, param->given_user_pos[0]);
166*2774f206SBjoern A. Zeeb 	rtw_write32(rtwdev, REG_MU_STA_USER_POS_INFO + 4,
167*2774f206SBjoern A. Zeeb 		    param->given_user_pos[1]);
168*2774f206SBjoern A. Zeeb 
169*2774f206SBjoern A. Zeeb 	rtw_write8(rtwdev, REG_MU_TX_CTL + 1, mu_tbl_sel | 1);
170*2774f206SBjoern A. Zeeb 	rtw_write32(rtwdev, REG_MU_STA_GID_VLD, param->given_gid_tab[1]);
171*2774f206SBjoern A. Zeeb 	rtw_write32(rtwdev, REG_MU_STA_USER_POS_INFO, param->given_user_pos[2]);
172*2774f206SBjoern A. Zeeb 	rtw_write32(rtwdev, REG_MU_STA_USER_POS_INFO + 4,
173*2774f206SBjoern A. Zeeb 		    param->given_user_pos[3]);
174*2774f206SBjoern A. Zeeb }
175*2774f206SBjoern A. Zeeb 
176*2774f206SBjoern A. Zeeb void rtw_bf_del_bfer_entry_mu(struct rtw_dev *rtwdev)
177*2774f206SBjoern A. Zeeb {
178*2774f206SBjoern A. Zeeb 	rtw_write32(rtwdev, REG_ASSOCIATED_BFMER0_INFO, 0);
179*2774f206SBjoern A. Zeeb 	rtw_write32(rtwdev, REG_ASSOCIATED_BFMER0_INFO + 4, 0);
180*2774f206SBjoern A. Zeeb 	rtw_write16(rtwdev, REG_WMAC_MU_BF_CTL, 0);
181*2774f206SBjoern A. Zeeb 	rtw_write8(rtwdev, REG_MU_TX_CTL, 0);
182*2774f206SBjoern A. Zeeb }
183*2774f206SBjoern A. Zeeb 
184*2774f206SBjoern A. Zeeb void rtw_bf_del_sounding(struct rtw_dev *rtwdev)
185*2774f206SBjoern A. Zeeb {
186*2774f206SBjoern A. Zeeb 	rtw_write8_mask(rtwdev, REG_SND_PTCL_CTRL, BIT_MASK_BEAMFORM, 0);
187*2774f206SBjoern A. Zeeb }
188*2774f206SBjoern A. Zeeb 
189*2774f206SBjoern A. Zeeb void rtw_bf_enable_bfee_su(struct rtw_dev *rtwdev, struct rtw_vif *vif,
190*2774f206SBjoern A. Zeeb 			   struct rtw_bfee *bfee)
191*2774f206SBjoern A. Zeeb {
192*2774f206SBjoern A. Zeeb 	u8 nc_index = hweight8(rtwdev->hal.antenna_rx) - 1;
193*2774f206SBjoern A. Zeeb 	u8 nr_index = bfee->sound_dim;
194*2774f206SBjoern A. Zeeb 	u8 grouping = 0, codebookinfo = 1, coefficientsize = 3;
195*2774f206SBjoern A. Zeeb 	u32 addr_bfer_info, addr_csi_rpt, csi_param;
196*2774f206SBjoern A. Zeeb 	u8 i;
197*2774f206SBjoern A. Zeeb 
198*2774f206SBjoern A. Zeeb 	rtw_dbg(rtwdev, RTW_DBG_BF, "config as an su bfee\n");
199*2774f206SBjoern A. Zeeb 
200*2774f206SBjoern A. Zeeb 	switch (bfee->su_reg_index) {
201*2774f206SBjoern A. Zeeb 	case 1:
202*2774f206SBjoern A. Zeeb 		addr_bfer_info = REG_ASSOCIATED_BFMER1_INFO;
203*2774f206SBjoern A. Zeeb 		addr_csi_rpt = REG_TX_CSI_RPT_PARAM_BW20 + 2;
204*2774f206SBjoern A. Zeeb 		break;
205*2774f206SBjoern A. Zeeb 	case 0:
206*2774f206SBjoern A. Zeeb 	default:
207*2774f206SBjoern A. Zeeb 		addr_bfer_info = REG_ASSOCIATED_BFMER0_INFO;
208*2774f206SBjoern A. Zeeb 		addr_csi_rpt = REG_TX_CSI_RPT_PARAM_BW20;
209*2774f206SBjoern A. Zeeb 		break;
210*2774f206SBjoern A. Zeeb 	}
211*2774f206SBjoern A. Zeeb 
212*2774f206SBjoern A. Zeeb 	/* Sounding protocol control */
213*2774f206SBjoern A. Zeeb 	rtw_write8_mask(rtwdev, REG_SND_PTCL_CTRL, BIT_MASK_BEAMFORM,
214*2774f206SBjoern A. Zeeb 			RTW_SND_CTRL_SOUNDING);
215*2774f206SBjoern A. Zeeb 
216*2774f206SBjoern A. Zeeb 	/* MAC address/Partial AID of Beamformer */
217*2774f206SBjoern A. Zeeb 	for (i = 0; i < ETH_ALEN; i++)
218*2774f206SBjoern A. Zeeb 		rtw_write8(rtwdev, addr_bfer_info + i, bfee->mac_addr[i]);
219*2774f206SBjoern A. Zeeb 
220*2774f206SBjoern A. Zeeb 	csi_param = (u16)((coefficientsize << 10) |
221*2774f206SBjoern A. Zeeb 			  (codebookinfo << 8) |
222*2774f206SBjoern A. Zeeb 			  (grouping << 6) |
223*2774f206SBjoern A. Zeeb 			  (nr_index << 3) |
224*2774f206SBjoern A. Zeeb 			  nc_index);
225*2774f206SBjoern A. Zeeb 	rtw_write16(rtwdev, addr_csi_rpt, csi_param);
226*2774f206SBjoern A. Zeeb 
227*2774f206SBjoern A. Zeeb 	/* ndp rx standby timer */
228*2774f206SBjoern A. Zeeb 	rtw_write8(rtwdev, REG_SND_PTCL_CTRL + 3, RTW_NDP_RX_STANDBY_TIME);
229*2774f206SBjoern A. Zeeb }
230*2774f206SBjoern A. Zeeb EXPORT_SYMBOL(rtw_bf_enable_bfee_su);
231*2774f206SBjoern A. Zeeb 
232*2774f206SBjoern A. Zeeb /* nc index: 1 2T2R 0 1T1R
233*2774f206SBjoern A. Zeeb  * nr index: 1 use Nsts 0 use reg setting
234*2774f206SBjoern A. Zeeb  * codebookinfo: 1 802.11ac 3 802.11n
235*2774f206SBjoern A. Zeeb  */
236*2774f206SBjoern A. Zeeb void rtw_bf_enable_bfee_mu(struct rtw_dev *rtwdev, struct rtw_vif *vif,
237*2774f206SBjoern A. Zeeb 			   struct rtw_bfee *bfee)
238*2774f206SBjoern A. Zeeb {
239*2774f206SBjoern A. Zeeb 	struct rtw_bf_info *bf_info = &rtwdev->bf_info;
240*2774f206SBjoern A. Zeeb 	struct mu_bfer_init_para param;
241*2774f206SBjoern A. Zeeb 	u8 nc_index = hweight8(rtwdev->hal.antenna_rx) - 1;
242*2774f206SBjoern A. Zeeb 	u8 nr_index = 1;
243*2774f206SBjoern A. Zeeb 	u8 grouping = 0, codebookinfo = 1, coefficientsize = 0;
244*2774f206SBjoern A. Zeeb 	u32 csi_param;
245*2774f206SBjoern A. Zeeb 
246*2774f206SBjoern A. Zeeb 	rtw_dbg(rtwdev, RTW_DBG_BF, "config as an mu bfee\n");
247*2774f206SBjoern A. Zeeb 
248*2774f206SBjoern A. Zeeb 	csi_param = (u16)((coefficientsize << 10) |
249*2774f206SBjoern A. Zeeb 			  (codebookinfo << 8) |
250*2774f206SBjoern A. Zeeb 			  (grouping << 6) |
251*2774f206SBjoern A. Zeeb 			  (nr_index << 3) |
252*2774f206SBjoern A. Zeeb 			  nc_index);
253*2774f206SBjoern A. Zeeb 
254*2774f206SBjoern A. Zeeb 	rtw_dbg(rtwdev, RTW_DBG_BF, "nc=%d nr=%d group=%d codebookinfo=%d coefficientsize=%d\n",
255*2774f206SBjoern A. Zeeb 		nc_index, nr_index, grouping, codebookinfo,
256*2774f206SBjoern A. Zeeb 		coefficientsize);
257*2774f206SBjoern A. Zeeb 
258*2774f206SBjoern A. Zeeb 	param.paid = bfee->p_aid;
259*2774f206SBjoern A. Zeeb 	param.csi_para = csi_param;
260*2774f206SBjoern A. Zeeb 	param.my_aid = bfee->aid & 0xfff;
261*2774f206SBjoern A. Zeeb 	param.csi_length_sel = HAL_CSI_SEG_4K;
262*2774f206SBjoern A. Zeeb 	ether_addr_copy(param.bfer_address, bfee->mac_addr);
263*2774f206SBjoern A. Zeeb 
264*2774f206SBjoern A. Zeeb 	rtw_bf_init_bfer_entry_mu(rtwdev, &param);
265*2774f206SBjoern A. Zeeb 
266*2774f206SBjoern A. Zeeb 	bf_info->cur_csi_rpt_rate = DESC_RATE6M;
267*2774f206SBjoern A. Zeeb 	rtw_bf_cfg_sounding(rtwdev, vif, DESC_RATE6M);
268*2774f206SBjoern A. Zeeb 
269*2774f206SBjoern A. Zeeb 	/* accept action_no_ack */
270*2774f206SBjoern A. Zeeb 	rtw_write16_set(rtwdev, REG_RXFLTMAP0, BIT_RXFLTMAP0_ACTIONNOACK);
271*2774f206SBjoern A. Zeeb 
272*2774f206SBjoern A. Zeeb 	/* accept NDPA and BF report poll */
273*2774f206SBjoern A. Zeeb 	rtw_write16_set(rtwdev, REG_RXFLTMAP1, BIT_RXFLTMAP1_BF);
274*2774f206SBjoern A. Zeeb }
275*2774f206SBjoern A. Zeeb EXPORT_SYMBOL(rtw_bf_enable_bfee_mu);
276*2774f206SBjoern A. Zeeb 
277*2774f206SBjoern A. Zeeb void rtw_bf_remove_bfee_su(struct rtw_dev *rtwdev,
278*2774f206SBjoern A. Zeeb 			   struct rtw_bfee *bfee)
279*2774f206SBjoern A. Zeeb {
280*2774f206SBjoern A. Zeeb 	struct rtw_bf_info *bfinfo = &rtwdev->bf_info;
281*2774f206SBjoern A. Zeeb 
282*2774f206SBjoern A. Zeeb 	rtw_dbg(rtwdev, RTW_DBG_BF, "remove as a su bfee\n");
283*2774f206SBjoern A. Zeeb 	rtw_write8_mask(rtwdev, REG_SND_PTCL_CTRL, BIT_MASK_BEAMFORM,
284*2774f206SBjoern A. Zeeb 			RTW_SND_CTRL_REMOVE);
285*2774f206SBjoern A. Zeeb 
286*2774f206SBjoern A. Zeeb 	switch (bfee->su_reg_index) {
287*2774f206SBjoern A. Zeeb 	case 0:
288*2774f206SBjoern A. Zeeb 		rtw_write32(rtwdev, REG_ASSOCIATED_BFMER0_INFO, 0);
289*2774f206SBjoern A. Zeeb 		rtw_write16(rtwdev, REG_ASSOCIATED_BFMER0_INFO + 4, 0);
290*2774f206SBjoern A. Zeeb 		rtw_write16(rtwdev, REG_TX_CSI_RPT_PARAM_BW20, 0);
291*2774f206SBjoern A. Zeeb 		break;
292*2774f206SBjoern A. Zeeb 	case 1:
293*2774f206SBjoern A. Zeeb 		rtw_write32(rtwdev, REG_ASSOCIATED_BFMER1_INFO, 0);
294*2774f206SBjoern A. Zeeb 		rtw_write16(rtwdev, REG_ASSOCIATED_BFMER1_INFO + 4, 0);
295*2774f206SBjoern A. Zeeb 		rtw_write16(rtwdev, REG_TX_CSI_RPT_PARAM_BW20 + 2, 0);
296*2774f206SBjoern A. Zeeb 		break;
297*2774f206SBjoern A. Zeeb 	}
298*2774f206SBjoern A. Zeeb 
299*2774f206SBjoern A. Zeeb 	clear_bit(bfee->su_reg_index, bfinfo->bfer_su_reg_maping);
300*2774f206SBjoern A. Zeeb 	bfee->su_reg_index = 0xFF;
301*2774f206SBjoern A. Zeeb }
302*2774f206SBjoern A. Zeeb EXPORT_SYMBOL(rtw_bf_remove_bfee_su);
303*2774f206SBjoern A. Zeeb 
304*2774f206SBjoern A. Zeeb void rtw_bf_remove_bfee_mu(struct rtw_dev *rtwdev,
305*2774f206SBjoern A. Zeeb 			   struct rtw_bfee *bfee)
306*2774f206SBjoern A. Zeeb {
307*2774f206SBjoern A. Zeeb 	struct rtw_bf_info *bfinfo = &rtwdev->bf_info;
308*2774f206SBjoern A. Zeeb 
309*2774f206SBjoern A. Zeeb 	rtw_write8_mask(rtwdev, REG_SND_PTCL_CTRL, BIT_MASK_BEAMFORM,
310*2774f206SBjoern A. Zeeb 			RTW_SND_CTRL_REMOVE);
311*2774f206SBjoern A. Zeeb 
312*2774f206SBjoern A. Zeeb 	rtw_bf_del_bfer_entry_mu(rtwdev);
313*2774f206SBjoern A. Zeeb 
314*2774f206SBjoern A. Zeeb 	if (bfinfo->bfer_su_cnt == 0 && bfinfo->bfer_mu_cnt == 0)
315*2774f206SBjoern A. Zeeb 		rtw_bf_del_sounding(rtwdev);
316*2774f206SBjoern A. Zeeb }
317*2774f206SBjoern A. Zeeb EXPORT_SYMBOL(rtw_bf_remove_bfee_mu);
318*2774f206SBjoern A. Zeeb 
319*2774f206SBjoern A. Zeeb void rtw_bf_set_gid_table(struct rtw_dev *rtwdev, struct ieee80211_vif *vif,
320*2774f206SBjoern A. Zeeb 			  struct ieee80211_bss_conf *conf)
321*2774f206SBjoern A. Zeeb {
322*2774f206SBjoern A. Zeeb 	struct rtw_vif *rtwvif = (struct rtw_vif *)vif->drv_priv;
323*2774f206SBjoern A. Zeeb 	struct rtw_bfee *bfee = &rtwvif->bfee;
324*2774f206SBjoern A. Zeeb 	struct cfg_mumimo_para param;
325*2774f206SBjoern A. Zeeb 
326*2774f206SBjoern A. Zeeb 	if (bfee->role != RTW_BFEE_MU) {
327*2774f206SBjoern A. Zeeb 		rtw_dbg(rtwdev, RTW_DBG_BF, "this vif is not mu bfee\n");
328*2774f206SBjoern A. Zeeb 		return;
329*2774f206SBjoern A. Zeeb 	}
330*2774f206SBjoern A. Zeeb 
331*2774f206SBjoern A. Zeeb 	param.grouping_bitmap = 0;
332*2774f206SBjoern A. Zeeb 	param.mu_tx_en = 0;
333*2774f206SBjoern A. Zeeb 	memset(param.sounding_sts, 0, 6);
334*2774f206SBjoern A. Zeeb 	memcpy(param.given_gid_tab, conf->mu_group.membership, 8);
335*2774f206SBjoern A. Zeeb 	memcpy(param.given_user_pos, conf->mu_group.position, 16);
336*2774f206SBjoern A. Zeeb 	rtw_dbg(rtwdev, RTW_DBG_BF, "STA0: gid_valid=0x%x, user_position_l=0x%x, user_position_h=0x%x\n",
337*2774f206SBjoern A. Zeeb 		param.given_gid_tab[0], param.given_user_pos[0],
338*2774f206SBjoern A. Zeeb 		param.given_user_pos[1]);
339*2774f206SBjoern A. Zeeb 
340*2774f206SBjoern A. Zeeb 	rtw_dbg(rtwdev, RTW_DBG_BF, "STA1: gid_valid=0x%x, user_position_l=0x%x, user_position_h=0x%x\n",
341*2774f206SBjoern A. Zeeb 		param.given_gid_tab[1], param.given_user_pos[2],
342*2774f206SBjoern A. Zeeb 		param.given_user_pos[3]);
343*2774f206SBjoern A. Zeeb 
344*2774f206SBjoern A. Zeeb 	rtw_bf_cfg_mu_bfee(rtwdev, &param);
345*2774f206SBjoern A. Zeeb }
346*2774f206SBjoern A. Zeeb EXPORT_SYMBOL(rtw_bf_set_gid_table);
347*2774f206SBjoern A. Zeeb 
348*2774f206SBjoern A. Zeeb void rtw_bf_phy_init(struct rtw_dev *rtwdev)
349*2774f206SBjoern A. Zeeb {
350*2774f206SBjoern A. Zeeb 	u8 tmp8;
351*2774f206SBjoern A. Zeeb 	u32 tmp32;
352*2774f206SBjoern A. Zeeb 	u8 retry_limit = 0xA;
353*2774f206SBjoern A. Zeeb 	u8 ndpa_rate = 0x10;
354*2774f206SBjoern A. Zeeb 	u8 ack_policy = 3;
355*2774f206SBjoern A. Zeeb 
356*2774f206SBjoern A. Zeeb 	tmp32 = rtw_read32(rtwdev, REG_MU_TX_CTL);
357*2774f206SBjoern A. Zeeb 	/* Enable P1 aggr new packet according to P0 transfer time */
358*2774f206SBjoern A. Zeeb 	tmp32 |= BIT_MU_P1_WAIT_STATE_EN;
359*2774f206SBjoern A. Zeeb 	/* MU Retry Limit */
360*2774f206SBjoern A. Zeeb 	tmp32 &= ~BIT_MASK_R_MU_RL;
361*2774f206SBjoern A. Zeeb 	tmp32 |= (retry_limit << BIT_SHIFT_R_MU_RL) & BIT_MASK_R_MU_RL;
362*2774f206SBjoern A. Zeeb 	/* Disable Tx MU-MIMO until sounding done */
363*2774f206SBjoern A. Zeeb 	tmp32 &= ~BIT_EN_MU_MIMO;
364*2774f206SBjoern A. Zeeb 	/* Clear validity of MU STAs */
365*2774f206SBjoern A. Zeeb 	tmp32 &= ~BIT_MASK_R_MU_TABLE_VALID;
366*2774f206SBjoern A. Zeeb 	rtw_write32(rtwdev, REG_MU_TX_CTL, tmp32);
367*2774f206SBjoern A. Zeeb 
368*2774f206SBjoern A. Zeeb 	/* MU-MIMO Option as default value */
369*2774f206SBjoern A. Zeeb 	tmp8 = ack_policy << BIT_SHIFT_WMAC_TXMU_ACKPOLICY;
370*2774f206SBjoern A. Zeeb 	tmp8 |= BIT_WMAC_TXMU_ACKPOLICY_EN;
371*2774f206SBjoern A. Zeeb 	rtw_write8(rtwdev, REG_WMAC_MU_BF_OPTION, tmp8);
372*2774f206SBjoern A. Zeeb 
373*2774f206SBjoern A. Zeeb 	/* MU-MIMO Control as default value */
374*2774f206SBjoern A. Zeeb 	rtw_write16(rtwdev, REG_WMAC_MU_BF_CTL, 0);
375*2774f206SBjoern A. Zeeb 	/* Set MU NDPA rate & BW source */
376*2774f206SBjoern A. Zeeb 	rtw_write32_set(rtwdev, REG_TXBF_CTRL, BIT_USE_NDPA_PARAMETER);
377*2774f206SBjoern A. Zeeb 	/* Set NDPA Rate */
378*2774f206SBjoern A. Zeeb 	rtw_write8(rtwdev, REG_NDPA_OPT_CTRL, ndpa_rate);
379*2774f206SBjoern A. Zeeb 
380*2774f206SBjoern A. Zeeb 	rtw_write32_mask(rtwdev, REG_BBPSF_CTRL, BIT_MASK_CSI_RATE,
381*2774f206SBjoern A. Zeeb 			 DESC_RATE6M);
382*2774f206SBjoern A. Zeeb }
383*2774f206SBjoern A. Zeeb EXPORT_SYMBOL(rtw_bf_phy_init);
384*2774f206SBjoern A. Zeeb 
385*2774f206SBjoern A. Zeeb void rtw_bf_cfg_csi_rate(struct rtw_dev *rtwdev, u8 rssi, u8 cur_rate,
386*2774f206SBjoern A. Zeeb 			 u8 fixrate_en, u8 *new_rate)
387*2774f206SBjoern A. Zeeb {
388*2774f206SBjoern A. Zeeb 	u32 csi_cfg;
389*2774f206SBjoern A. Zeeb 	u16 cur_rrsr;
390*2774f206SBjoern A. Zeeb 
391*2774f206SBjoern A. Zeeb 	csi_cfg = rtw_read32(rtwdev, REG_BBPSF_CTRL) & ~BIT_MASK_CSI_RATE;
392*2774f206SBjoern A. Zeeb 	cur_rrsr = rtw_read16(rtwdev, REG_RRSR);
393*2774f206SBjoern A. Zeeb 
394*2774f206SBjoern A. Zeeb 	if (rssi >= 40) {
395*2774f206SBjoern A. Zeeb 		if (cur_rate != DESC_RATE54M) {
396*2774f206SBjoern A. Zeeb 			cur_rrsr |= BIT(DESC_RATE54M);
397*2774f206SBjoern A. Zeeb 			csi_cfg |= (DESC_RATE54M & BIT_MASK_CSI_RATE_VAL) <<
398*2774f206SBjoern A. Zeeb 				   BIT_SHIFT_CSI_RATE;
399*2774f206SBjoern A. Zeeb 			rtw_write16(rtwdev, REG_RRSR, cur_rrsr);
400*2774f206SBjoern A. Zeeb 			rtw_write32(rtwdev, REG_BBPSF_CTRL, csi_cfg);
401*2774f206SBjoern A. Zeeb 		}
402*2774f206SBjoern A. Zeeb 		*new_rate = DESC_RATE54M;
403*2774f206SBjoern A. Zeeb 	} else {
404*2774f206SBjoern A. Zeeb 		if (cur_rate != DESC_RATE24M) {
405*2774f206SBjoern A. Zeeb 			cur_rrsr &= ~BIT(DESC_RATE54M);
406*2774f206SBjoern A. Zeeb 			csi_cfg |= (DESC_RATE54M & BIT_MASK_CSI_RATE_VAL) <<
407*2774f206SBjoern A. Zeeb 				   BIT_SHIFT_CSI_RATE;
408*2774f206SBjoern A. Zeeb 			rtw_write16(rtwdev, REG_RRSR, cur_rrsr);
409*2774f206SBjoern A. Zeeb 			rtw_write32(rtwdev, REG_BBPSF_CTRL, csi_cfg);
410*2774f206SBjoern A. Zeeb 		}
411*2774f206SBjoern A. Zeeb 		*new_rate = DESC_RATE24M;
412*2774f206SBjoern A. Zeeb 	}
413*2774f206SBjoern A. Zeeb }
414*2774f206SBjoern A. Zeeb EXPORT_SYMBOL(rtw_bf_cfg_csi_rate);
415