1cbb3ec25SBjoern A. Zeeb // SPDX-License-Identifier: ISC
2cbb3ec25SBjoern A. Zeeb /*
3cbb3ec25SBjoern A. Zeeb * Copyright (C) 2022 MediaTek Inc.
4cbb3ec25SBjoern A. Zeeb */
5cbb3ec25SBjoern A. Zeeb
6cbb3ec25SBjoern A. Zeeb #include "mt7996.h"
7cbb3ec25SBjoern A. Zeeb #include "../dma.h"
8cbb3ec25SBjoern A. Zeeb #include "mac.h"
9cbb3ec25SBjoern A. Zeeb #if defined(__FreeBSD__)
10cbb3ec25SBjoern A. Zeeb #include <linux/delay.h>
11cbb3ec25SBjoern A. Zeeb #endif
12cbb3ec25SBjoern A. Zeeb
mt7996_init_tx_queues(struct mt7996_phy * phy,int idx,int n_desc,int ring_base,struct mtk_wed_device * wed)13*8ba4d145SBjoern A. Zeeb int mt7996_init_tx_queues(struct mt7996_phy *phy, int idx, int n_desc,
14*8ba4d145SBjoern A. Zeeb int ring_base, struct mtk_wed_device *wed)
15*8ba4d145SBjoern A. Zeeb {
16*8ba4d145SBjoern A. Zeeb struct mt7996_dev *dev = phy->dev;
17*8ba4d145SBjoern A. Zeeb u32 flags = 0;
18*8ba4d145SBjoern A. Zeeb
19*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(wed)) {
20*8ba4d145SBjoern A. Zeeb ring_base += MT_TXQ_ID(0) * MT_RING_SIZE;
21*8ba4d145SBjoern A. Zeeb idx -= MT_TXQ_ID(0);
22*8ba4d145SBjoern A. Zeeb
23*8ba4d145SBjoern A. Zeeb if (phy->mt76->band_idx == MT_BAND2)
24*8ba4d145SBjoern A. Zeeb flags = MT_WED_Q_TX(0);
25*8ba4d145SBjoern A. Zeeb else
26*8ba4d145SBjoern A. Zeeb flags = MT_WED_Q_TX(idx);
27*8ba4d145SBjoern A. Zeeb }
28*8ba4d145SBjoern A. Zeeb
29*8ba4d145SBjoern A. Zeeb return mt76_connac_init_tx_queues(phy->mt76, idx, n_desc,
30*8ba4d145SBjoern A. Zeeb ring_base, wed, flags);
31*8ba4d145SBjoern A. Zeeb }
32*8ba4d145SBjoern A. Zeeb
mt7996_poll_tx(struct napi_struct * napi,int budget)33cbb3ec25SBjoern A. Zeeb static int mt7996_poll_tx(struct napi_struct *napi, int budget)
34cbb3ec25SBjoern A. Zeeb {
35cbb3ec25SBjoern A. Zeeb struct mt7996_dev *dev;
36cbb3ec25SBjoern A. Zeeb
37cbb3ec25SBjoern A. Zeeb dev = container_of(napi, struct mt7996_dev, mt76.tx_napi);
38cbb3ec25SBjoern A. Zeeb
39cbb3ec25SBjoern A. Zeeb mt76_connac_tx_cleanup(&dev->mt76);
40cbb3ec25SBjoern A. Zeeb if (napi_complete_done(napi, 0))
41cbb3ec25SBjoern A. Zeeb mt7996_irq_enable(dev, MT_INT_TX_DONE_MCU);
42cbb3ec25SBjoern A. Zeeb
43cbb3ec25SBjoern A. Zeeb return 0;
44cbb3ec25SBjoern A. Zeeb }
45cbb3ec25SBjoern A. Zeeb
mt7996_dma_config(struct mt7996_dev * dev)46cbb3ec25SBjoern A. Zeeb static void mt7996_dma_config(struct mt7996_dev *dev)
47cbb3ec25SBjoern A. Zeeb {
48cbb3ec25SBjoern A. Zeeb #define Q_CONFIG(q, wfdma, int, id) do { \
49cbb3ec25SBjoern A. Zeeb if (wfdma) \
50cbb3ec25SBjoern A. Zeeb dev->q_wfdma_mask |= (1 << (q)); \
51cbb3ec25SBjoern A. Zeeb dev->q_int_mask[(q)] = int; \
52cbb3ec25SBjoern A. Zeeb dev->q_id[(q)] = id; \
53cbb3ec25SBjoern A. Zeeb } while (0)
54cbb3ec25SBjoern A. Zeeb
55cbb3ec25SBjoern A. Zeeb #define MCUQ_CONFIG(q, wfdma, int, id) Q_CONFIG(q, (wfdma), (int), (id))
56cbb3ec25SBjoern A. Zeeb #define RXQ_CONFIG(q, wfdma, int, id) Q_CONFIG(__RXQ(q), (wfdma), (int), (id))
57cbb3ec25SBjoern A. Zeeb #define TXQ_CONFIG(q, wfdma, int, id) Q_CONFIG(__TXQ(q), (wfdma), (int), (id))
58cbb3ec25SBjoern A. Zeeb
59cbb3ec25SBjoern A. Zeeb /* rx queue */
60cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MCU, WFDMA0, MT_INT_RX_DONE_WM, MT7996_RXQ_MCU_WM);
61cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MCU_WA, WFDMA0, MT_INT_RX_DONE_WA, MT7996_RXQ_MCU_WA);
62cbb3ec25SBjoern A. Zeeb
63*8ba4d145SBjoern A. Zeeb /* mt7996: band0 and band1, mt7992: band0 */
64cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MAIN, WFDMA0, MT_INT_RX_DONE_BAND0, MT7996_RXQ_BAND0);
65cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MAIN_WA, WFDMA0, MT_INT_RX_DONE_WA_MAIN, MT7996_RXQ_MCU_WA_MAIN);
66cbb3ec25SBjoern A. Zeeb
67*8ba4d145SBjoern A. Zeeb if (is_mt7996(&dev->mt76)) {
68*8ba4d145SBjoern A. Zeeb /* mt7996 band2 */
69cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_BAND2, WFDMA0, MT_INT_RX_DONE_BAND2, MT7996_RXQ_BAND2);
70cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_BAND2_WA, WFDMA0, MT_INT_RX_DONE_WA_TRI, MT7996_RXQ_MCU_WA_TRI);
71*8ba4d145SBjoern A. Zeeb } else {
72*8ba4d145SBjoern A. Zeeb /* mt7992 band1 */
73*8ba4d145SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_BAND1, WFDMA0, MT_INT_RX_DONE_BAND1, MT7996_RXQ_BAND1);
74*8ba4d145SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_BAND1_WA, WFDMA0, MT_INT_RX_DONE_WA_EXT, MT7996_RXQ_MCU_WA_EXT);
75*8ba4d145SBjoern A. Zeeb }
76*8ba4d145SBjoern A. Zeeb
77*8ba4d145SBjoern A. Zeeb if (dev->has_rro) {
78*8ba4d145SBjoern A. Zeeb /* band0 */
79*8ba4d145SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_RRO_BAND0, WFDMA0, MT_INT_RX_DONE_RRO_BAND0,
80*8ba4d145SBjoern A. Zeeb MT7996_RXQ_RRO_BAND0);
81*8ba4d145SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MSDU_PAGE_BAND0, WFDMA0, MT_INT_RX_DONE_MSDU_PG_BAND0,
82*8ba4d145SBjoern A. Zeeb MT7996_RXQ_MSDU_PG_BAND0);
83*8ba4d145SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_TXFREE_BAND0, WFDMA0, MT_INT_RX_TXFREE_MAIN,
84*8ba4d145SBjoern A. Zeeb MT7996_RXQ_TXFREE0);
85*8ba4d145SBjoern A. Zeeb /* band1 */
86*8ba4d145SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MSDU_PAGE_BAND1, WFDMA0, MT_INT_RX_DONE_MSDU_PG_BAND1,
87*8ba4d145SBjoern A. Zeeb MT7996_RXQ_MSDU_PG_BAND1);
88*8ba4d145SBjoern A. Zeeb /* band2 */
89*8ba4d145SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_RRO_BAND2, WFDMA0, MT_INT_RX_DONE_RRO_BAND2,
90*8ba4d145SBjoern A. Zeeb MT7996_RXQ_RRO_BAND2);
91*8ba4d145SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MSDU_PAGE_BAND2, WFDMA0, MT_INT_RX_DONE_MSDU_PG_BAND2,
92*8ba4d145SBjoern A. Zeeb MT7996_RXQ_MSDU_PG_BAND2);
93*8ba4d145SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_TXFREE_BAND2, WFDMA0, MT_INT_RX_TXFREE_TRI,
94*8ba4d145SBjoern A. Zeeb MT7996_RXQ_TXFREE2);
95*8ba4d145SBjoern A. Zeeb
96*8ba4d145SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_RRO_IND, WFDMA0, MT_INT_RX_DONE_RRO_IND,
97*8ba4d145SBjoern A. Zeeb MT7996_RXQ_RRO_IND);
98*8ba4d145SBjoern A. Zeeb }
99cbb3ec25SBjoern A. Zeeb
100cbb3ec25SBjoern A. Zeeb /* data tx queue */
101cbb3ec25SBjoern A. Zeeb TXQ_CONFIG(0, WFDMA0, MT_INT_TX_DONE_BAND0, MT7996_TXQ_BAND0);
102*8ba4d145SBjoern A. Zeeb if (is_mt7996(&dev->mt76)) {
103cbb3ec25SBjoern A. Zeeb TXQ_CONFIG(1, WFDMA0, MT_INT_TX_DONE_BAND1, MT7996_TXQ_BAND1);
104cbb3ec25SBjoern A. Zeeb TXQ_CONFIG(2, WFDMA0, MT_INT_TX_DONE_BAND2, MT7996_TXQ_BAND2);
105*8ba4d145SBjoern A. Zeeb } else {
106*8ba4d145SBjoern A. Zeeb TXQ_CONFIG(1, WFDMA0, MT_INT_TX_DONE_BAND1, MT7996_TXQ_BAND1);
107*8ba4d145SBjoern A. Zeeb }
108cbb3ec25SBjoern A. Zeeb
109cbb3ec25SBjoern A. Zeeb /* mcu tx queue */
110cbb3ec25SBjoern A. Zeeb MCUQ_CONFIG(MT_MCUQ_WM, WFDMA0, MT_INT_TX_DONE_MCU_WM, MT7996_TXQ_MCU_WM);
111cbb3ec25SBjoern A. Zeeb MCUQ_CONFIG(MT_MCUQ_WA, WFDMA0, MT_INT_TX_DONE_MCU_WA, MT7996_TXQ_MCU_WA);
112cbb3ec25SBjoern A. Zeeb MCUQ_CONFIG(MT_MCUQ_FWDL, WFDMA0, MT_INT_TX_DONE_FWDL, MT7996_TXQ_FWDL);
113cbb3ec25SBjoern A. Zeeb }
114cbb3ec25SBjoern A. Zeeb
__mt7996_dma_prefetch_base(u16 * base,u8 depth)115*8ba4d145SBjoern A. Zeeb static u32 __mt7996_dma_prefetch_base(u16 *base, u8 depth)
116*8ba4d145SBjoern A. Zeeb {
117*8ba4d145SBjoern A. Zeeb u32 ret = *base << 16 | depth;
118*8ba4d145SBjoern A. Zeeb
119*8ba4d145SBjoern A. Zeeb *base = *base + (depth << 4);
120*8ba4d145SBjoern A. Zeeb
121*8ba4d145SBjoern A. Zeeb return ret;
122*8ba4d145SBjoern A. Zeeb }
123*8ba4d145SBjoern A. Zeeb
__mt7996_dma_prefetch(struct mt7996_dev * dev,u32 ofs)124cbb3ec25SBjoern A. Zeeb static void __mt7996_dma_prefetch(struct mt7996_dev *dev, u32 ofs)
125cbb3ec25SBjoern A. Zeeb {
126*8ba4d145SBjoern A. Zeeb u16 base = 0;
127*8ba4d145SBjoern A. Zeeb u8 queue;
128*8ba4d145SBjoern A. Zeeb
129*8ba4d145SBjoern A. Zeeb #define PREFETCH(_depth) (__mt7996_dma_prefetch_base(&base, (_depth)))
130cbb3ec25SBjoern A. Zeeb /* prefetch SRAM wrapping boundary for tx/rx ring. */
131*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_MCUQ_EXT_CTRL(MT_MCUQ_FWDL) + ofs, PREFETCH(0x2));
132*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_MCUQ_EXT_CTRL(MT_MCUQ_WM) + ofs, PREFETCH(0x2));
133*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_TXQ_EXT_CTRL(0) + ofs, PREFETCH(0x8));
134*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_TXQ_EXT_CTRL(1) + ofs, PREFETCH(0x8));
135*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_MCUQ_EXT_CTRL(MT_MCUQ_WA) + ofs, PREFETCH(0x2));
136*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_TXQ_EXT_CTRL(2) + ofs, PREFETCH(0x8));
137*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MCU) + ofs, PREFETCH(0x2));
138*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MCU_WA) + ofs, PREFETCH(0x2));
139*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MAIN_WA) + ofs, PREFETCH(0x2));
140*8ba4d145SBjoern A. Zeeb
141*8ba4d145SBjoern A. Zeeb queue = is_mt7996(&dev->mt76) ? MT_RXQ_BAND2_WA : MT_RXQ_BAND1_WA;
142*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(queue) + ofs, PREFETCH(0x2));
143*8ba4d145SBjoern A. Zeeb
144*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MAIN) + ofs, PREFETCH(0x10));
145*8ba4d145SBjoern A. Zeeb
146*8ba4d145SBjoern A. Zeeb queue = is_mt7996(&dev->mt76) ? MT_RXQ_BAND2 : MT_RXQ_BAND1;
147*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(queue) + ofs, PREFETCH(0x10));
148*8ba4d145SBjoern A. Zeeb
149*8ba4d145SBjoern A. Zeeb if (dev->has_rro) {
150*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_RRO_BAND0) + ofs,
151*8ba4d145SBjoern A. Zeeb PREFETCH(0x10));
152*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_RRO_BAND2) + ofs,
153*8ba4d145SBjoern A. Zeeb PREFETCH(0x10));
154*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MSDU_PAGE_BAND0) + ofs,
155*8ba4d145SBjoern A. Zeeb PREFETCH(0x4));
156*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MSDU_PAGE_BAND1) + ofs,
157*8ba4d145SBjoern A. Zeeb PREFETCH(0x4));
158*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MSDU_PAGE_BAND2) + ofs,
159*8ba4d145SBjoern A. Zeeb PREFETCH(0x4));
160*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_TXFREE_BAND0) + ofs,
161*8ba4d145SBjoern A. Zeeb PREFETCH(0x4));
162*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_TXFREE_BAND2) + ofs,
163*8ba4d145SBjoern A. Zeeb PREFETCH(0x4));
164*8ba4d145SBjoern A. Zeeb }
165*8ba4d145SBjoern A. Zeeb #undef PREFETCH
166cbb3ec25SBjoern A. Zeeb
167cbb3ec25SBjoern A. Zeeb mt76_set(dev, WF_WFDMA0_GLO_CFG_EXT1 + ofs, WF_WFDMA0_GLO_CFG_EXT1_CALC_MODE);
168cbb3ec25SBjoern A. Zeeb }
169cbb3ec25SBjoern A. Zeeb
mt7996_dma_prefetch(struct mt7996_dev * dev)170cbb3ec25SBjoern A. Zeeb void mt7996_dma_prefetch(struct mt7996_dev *dev)
171cbb3ec25SBjoern A. Zeeb {
172cbb3ec25SBjoern A. Zeeb __mt7996_dma_prefetch(dev, 0);
173cbb3ec25SBjoern A. Zeeb if (dev->hif2)
174cbb3ec25SBjoern A. Zeeb __mt7996_dma_prefetch(dev, MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0));
175cbb3ec25SBjoern A. Zeeb }
176cbb3ec25SBjoern A. Zeeb
mt7996_dma_disable(struct mt7996_dev * dev,bool reset)177cbb3ec25SBjoern A. Zeeb static void mt7996_dma_disable(struct mt7996_dev *dev, bool reset)
178cbb3ec25SBjoern A. Zeeb {
179cbb3ec25SBjoern A. Zeeb u32 hif1_ofs = 0;
180cbb3ec25SBjoern A. Zeeb
181cbb3ec25SBjoern A. Zeeb if (dev->hif2)
182cbb3ec25SBjoern A. Zeeb hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
183cbb3ec25SBjoern A. Zeeb
184cbb3ec25SBjoern A. Zeeb if (reset) {
185cbb3ec25SBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_RST,
186cbb3ec25SBjoern A. Zeeb MT_WFDMA0_RST_DMASHDL_ALL_RST |
187cbb3ec25SBjoern A. Zeeb MT_WFDMA0_RST_LOGIC_RST);
188cbb3ec25SBjoern A. Zeeb
189cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_RST,
190cbb3ec25SBjoern A. Zeeb MT_WFDMA0_RST_DMASHDL_ALL_RST |
191cbb3ec25SBjoern A. Zeeb MT_WFDMA0_RST_LOGIC_RST);
192cbb3ec25SBjoern A. Zeeb
193cbb3ec25SBjoern A. Zeeb if (dev->hif2) {
194cbb3ec25SBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_RST + hif1_ofs,
195cbb3ec25SBjoern A. Zeeb MT_WFDMA0_RST_DMASHDL_ALL_RST |
196cbb3ec25SBjoern A. Zeeb MT_WFDMA0_RST_LOGIC_RST);
197cbb3ec25SBjoern A. Zeeb
198cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_RST + hif1_ofs,
199cbb3ec25SBjoern A. Zeeb MT_WFDMA0_RST_DMASHDL_ALL_RST |
200cbb3ec25SBjoern A. Zeeb MT_WFDMA0_RST_LOGIC_RST);
201cbb3ec25SBjoern A. Zeeb }
202cbb3ec25SBjoern A. Zeeb }
203cbb3ec25SBjoern A. Zeeb
204cbb3ec25SBjoern A. Zeeb /* disable */
205cbb3ec25SBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_GLO_CFG,
206cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
207cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_EN |
208cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
209cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO |
210cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2);
211cbb3ec25SBjoern A. Zeeb
212cbb3ec25SBjoern A. Zeeb if (dev->hif2) {
213cbb3ec25SBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_GLO_CFG + hif1_ofs,
214cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
215cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_EN |
216cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
217cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO |
218cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2);
219cbb3ec25SBjoern A. Zeeb }
220cbb3ec25SBjoern A. Zeeb }
221cbb3ec25SBjoern A. Zeeb
mt7996_dma_start(struct mt7996_dev * dev,bool reset,bool wed_reset)222*8ba4d145SBjoern A. Zeeb void mt7996_dma_start(struct mt7996_dev *dev, bool reset, bool wed_reset)
223cbb3ec25SBjoern A. Zeeb {
224*8ba4d145SBjoern A. Zeeb struct mtk_wed_device *wed = &dev->mt76.mmio.wed;
225cbb3ec25SBjoern A. Zeeb u32 hif1_ofs = 0;
226cbb3ec25SBjoern A. Zeeb u32 irq_mask;
227cbb3ec25SBjoern A. Zeeb
228cbb3ec25SBjoern A. Zeeb if (dev->hif2)
229cbb3ec25SBjoern A. Zeeb hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
230cbb3ec25SBjoern A. Zeeb
231cbb3ec25SBjoern A. Zeeb /* enable WFDMA Tx/Rx */
232cbb3ec25SBjoern A. Zeeb if (!reset) {
233*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(wed) && mtk_wed_get_rx_capa(wed))
234*8ba4d145SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_GLO_CFG,
235*8ba4d145SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
236*8ba4d145SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
237*8ba4d145SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_EXT_EN);
238*8ba4d145SBjoern A. Zeeb else
239cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_GLO_CFG,
240cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
241cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_EN |
242cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
243*8ba4d145SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2 |
244*8ba4d145SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_EXT_EN);
245cbb3ec25SBjoern A. Zeeb
246cbb3ec25SBjoern A. Zeeb if (dev->hif2)
247cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_GLO_CFG + hif1_ofs,
248cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
249cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_EN |
250cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
251*8ba4d145SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2 |
252*8ba4d145SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_EXT_EN);
253cbb3ec25SBjoern A. Zeeb }
254cbb3ec25SBjoern A. Zeeb
255cbb3ec25SBjoern A. Zeeb /* enable interrupts for TX/RX rings */
256*8ba4d145SBjoern A. Zeeb irq_mask = MT_INT_MCU_CMD | MT_INT_RX_DONE_MCU | MT_INT_TX_DONE_MCU;
257cbb3ec25SBjoern A. Zeeb
258*8ba4d145SBjoern A. Zeeb if (mt7996_band_valid(dev, MT_BAND0))
259cbb3ec25SBjoern A. Zeeb irq_mask |= MT_INT_BAND0_RX_DONE;
260cbb3ec25SBjoern A. Zeeb
261*8ba4d145SBjoern A. Zeeb if (mt7996_band_valid(dev, MT_BAND1))
262cbb3ec25SBjoern A. Zeeb irq_mask |= MT_INT_BAND1_RX_DONE;
263cbb3ec25SBjoern A. Zeeb
264*8ba4d145SBjoern A. Zeeb if (mt7996_band_valid(dev, MT_BAND2))
265cbb3ec25SBjoern A. Zeeb irq_mask |= MT_INT_BAND2_RX_DONE;
266cbb3ec25SBjoern A. Zeeb
267*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(wed) && wed_reset) {
268*8ba4d145SBjoern A. Zeeb u32 wed_irq_mask = irq_mask;
269*8ba4d145SBjoern A. Zeeb
270*8ba4d145SBjoern A. Zeeb wed_irq_mask |= MT_INT_TX_DONE_BAND0 | MT_INT_TX_DONE_BAND1;
271*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_INT_MASK_CSR, wed_irq_mask);
272*8ba4d145SBjoern A. Zeeb mtk_wed_device_start(wed, wed_irq_mask);
273*8ba4d145SBjoern A. Zeeb }
274*8ba4d145SBjoern A. Zeeb
275*8ba4d145SBjoern A. Zeeb irq_mask = reset ? MT_INT_MCU_CMD : irq_mask;
276*8ba4d145SBjoern A. Zeeb
277cbb3ec25SBjoern A. Zeeb mt7996_irq_enable(dev, irq_mask);
278cbb3ec25SBjoern A. Zeeb mt7996_irq_disable(dev, 0);
279cbb3ec25SBjoern A. Zeeb }
280cbb3ec25SBjoern A. Zeeb
mt7996_dma_enable(struct mt7996_dev * dev,bool reset)281cbb3ec25SBjoern A. Zeeb static void mt7996_dma_enable(struct mt7996_dev *dev, bool reset)
282cbb3ec25SBjoern A. Zeeb {
283cbb3ec25SBjoern A. Zeeb u32 hif1_ofs = 0;
284cbb3ec25SBjoern A. Zeeb
285cbb3ec25SBjoern A. Zeeb if (dev->hif2)
286cbb3ec25SBjoern A. Zeeb hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
287cbb3ec25SBjoern A. Zeeb
288cbb3ec25SBjoern A. Zeeb /* reset dma idx */
289cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_RST_DTX_PTR, ~0);
290cbb3ec25SBjoern A. Zeeb if (dev->hif2)
291cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_RST_DTX_PTR + hif1_ofs, ~0);
292cbb3ec25SBjoern A. Zeeb
293cbb3ec25SBjoern A. Zeeb /* configure delay interrupt off */
294cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG0, 0);
295cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG1, 0);
296cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG2, 0);
297cbb3ec25SBjoern A. Zeeb
298cbb3ec25SBjoern A. Zeeb if (dev->hif2) {
299cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG0 + hif1_ofs, 0);
300cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG1 + hif1_ofs, 0);
301cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG2 + hif1_ofs, 0);
302cbb3ec25SBjoern A. Zeeb }
303cbb3ec25SBjoern A. Zeeb
304cbb3ec25SBjoern A. Zeeb /* configure perfetch settings */
305cbb3ec25SBjoern A. Zeeb mt7996_dma_prefetch(dev);
306cbb3ec25SBjoern A. Zeeb
307cbb3ec25SBjoern A. Zeeb /* hif wait WFDMA idle */
308cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_BUSY_ENA,
309cbb3ec25SBjoern A. Zeeb MT_WFDMA0_BUSY_ENA_TX_FIFO0 |
310cbb3ec25SBjoern A. Zeeb MT_WFDMA0_BUSY_ENA_TX_FIFO1 |
311cbb3ec25SBjoern A. Zeeb MT_WFDMA0_BUSY_ENA_RX_FIFO);
312cbb3ec25SBjoern A. Zeeb
313cbb3ec25SBjoern A. Zeeb if (dev->hif2)
314cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_BUSY_ENA + hif1_ofs,
315cbb3ec25SBjoern A. Zeeb MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0 |
316cbb3ec25SBjoern A. Zeeb MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1 |
317cbb3ec25SBjoern A. Zeeb MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO);
318cbb3ec25SBjoern A. Zeeb
319cbb3ec25SBjoern A. Zeeb mt76_poll(dev, MT_WFDMA_EXT_CSR_HIF_MISC,
320cbb3ec25SBjoern A. Zeeb MT_WFDMA_EXT_CSR_HIF_MISC_BUSY, 0, 1000);
321cbb3ec25SBjoern A. Zeeb
322cbb3ec25SBjoern A. Zeeb /* GLO_CFG_EXT0 */
323cbb3ec25SBjoern A. Zeeb mt76_set(dev, WF_WFDMA0_GLO_CFG_EXT0,
324cbb3ec25SBjoern A. Zeeb WF_WFDMA0_GLO_CFG_EXT0_RX_WB_RXD |
325cbb3ec25SBjoern A. Zeeb WF_WFDMA0_GLO_CFG_EXT0_WED_MERGE_MODE);
326cbb3ec25SBjoern A. Zeeb
327cbb3ec25SBjoern A. Zeeb /* GLO_CFG_EXT1 */
328cbb3ec25SBjoern A. Zeeb mt76_set(dev, WF_WFDMA0_GLO_CFG_EXT1,
329cbb3ec25SBjoern A. Zeeb WF_WFDMA0_GLO_CFG_EXT1_TX_FCTRL_MODE);
330cbb3ec25SBjoern A. Zeeb
331*8ba4d145SBjoern A. Zeeb /* WFDMA rx threshold */
332*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PAUSE_RX_Q_45_TH, 0xc000c);
333*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PAUSE_RX_Q_67_TH, 0x10008);
334*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PAUSE_RX_Q_89_TH, 0x10008);
335*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PAUSE_RX_Q_RRO_TH, 0x20);
336*8ba4d145SBjoern A. Zeeb
337cbb3ec25SBjoern A. Zeeb if (dev->hif2) {
338cbb3ec25SBjoern A. Zeeb /* GLO_CFG_EXT0 */
339cbb3ec25SBjoern A. Zeeb mt76_set(dev, WF_WFDMA0_GLO_CFG_EXT0 + hif1_ofs,
340cbb3ec25SBjoern A. Zeeb WF_WFDMA0_GLO_CFG_EXT0_RX_WB_RXD |
341cbb3ec25SBjoern A. Zeeb WF_WFDMA0_GLO_CFG_EXT0_WED_MERGE_MODE);
342cbb3ec25SBjoern A. Zeeb
343cbb3ec25SBjoern A. Zeeb /* GLO_CFG_EXT1 */
344cbb3ec25SBjoern A. Zeeb mt76_set(dev, WF_WFDMA0_GLO_CFG_EXT1 + hif1_ofs,
345cbb3ec25SBjoern A. Zeeb WF_WFDMA0_GLO_CFG_EXT1_TX_FCTRL_MODE);
346cbb3ec25SBjoern A. Zeeb
347cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA_HOST_CONFIG,
348*8ba4d145SBjoern A. Zeeb MT_WFDMA_HOST_CONFIG_PDMA_BAND |
349*8ba4d145SBjoern A. Zeeb MT_WFDMA_HOST_CONFIG_BAND2_PCIE1);
350*8ba4d145SBjoern A. Zeeb
351*8ba4d145SBjoern A. Zeeb /* AXI read outstanding number */
352*8ba4d145SBjoern A. Zeeb mt76_rmw(dev, MT_WFDMA_AXI_R2A_CTRL,
353*8ba4d145SBjoern A. Zeeb MT_WFDMA_AXI_R2A_CTRL_OUTSTAND_MASK, 0x14);
354*8ba4d145SBjoern A. Zeeb
355*8ba4d145SBjoern A. Zeeb /* WFDMA rx threshold */
356*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PAUSE_RX_Q_45_TH + hif1_ofs, 0xc000c);
357*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PAUSE_RX_Q_67_TH + hif1_ofs, 0x10008);
358*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PAUSE_RX_Q_89_TH + hif1_ofs, 0x10008);
359*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PAUSE_RX_Q_RRO_TH + hif1_ofs, 0x20);
360cbb3ec25SBjoern A. Zeeb }
361cbb3ec25SBjoern A. Zeeb
362cbb3ec25SBjoern A. Zeeb if (dev->hif2) {
363cbb3ec25SBjoern A. Zeeb /* fix hardware limitation, pcie1's rx ring3 is not available
364cbb3ec25SBjoern A. Zeeb * so, redirect pcie0 rx ring3 interrupt to pcie1
365cbb3ec25SBjoern A. Zeeb */
366*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(&dev->mt76.mmio.wed) &&
367*8ba4d145SBjoern A. Zeeb dev->has_rro)
368*8ba4d145SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_RX_INT_PCIE_SEL + hif1_ofs,
369*8ba4d145SBjoern A. Zeeb MT_WFDMA0_RX_INT_SEL_RING6);
370*8ba4d145SBjoern A. Zeeb else
371cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_RX_INT_PCIE_SEL,
372cbb3ec25SBjoern A. Zeeb MT_WFDMA0_RX_INT_SEL_RING3);
373cbb3ec25SBjoern A. Zeeb }
374cbb3ec25SBjoern A. Zeeb
375*8ba4d145SBjoern A. Zeeb mt7996_dma_start(dev, reset, true);
376cbb3ec25SBjoern A. Zeeb }
377cbb3ec25SBjoern A. Zeeb
378*8ba4d145SBjoern A. Zeeb #ifdef CONFIG_NET_MEDIATEK_SOC_WED
mt7996_dma_rro_init(struct mt7996_dev * dev)379*8ba4d145SBjoern A. Zeeb int mt7996_dma_rro_init(struct mt7996_dev *dev)
380*8ba4d145SBjoern A. Zeeb {
381*8ba4d145SBjoern A. Zeeb struct mt76_dev *mdev = &dev->mt76;
382*8ba4d145SBjoern A. Zeeb u32 irq_mask;
383*8ba4d145SBjoern A. Zeeb int ret;
384*8ba4d145SBjoern A. Zeeb
385*8ba4d145SBjoern A. Zeeb /* ind cmd */
386*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_RRO_IND].flags = MT_WED_RRO_Q_IND;
387*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_RRO_IND].wed = &mdev->mmio.wed;
388*8ba4d145SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &mdev->q_rx[MT_RXQ_RRO_IND],
389*8ba4d145SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_RRO_IND),
390*8ba4d145SBjoern A. Zeeb MT7996_RX_RING_SIZE,
391*8ba4d145SBjoern A. Zeeb 0, MT_RXQ_RRO_IND_RING_BASE);
392*8ba4d145SBjoern A. Zeeb if (ret)
393*8ba4d145SBjoern A. Zeeb return ret;
394*8ba4d145SBjoern A. Zeeb
395*8ba4d145SBjoern A. Zeeb /* rx msdu page queue for band0 */
396*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MSDU_PAGE_BAND0].flags =
397*8ba4d145SBjoern A. Zeeb MT_WED_RRO_Q_MSDU_PG(0) | MT_QFLAG_WED_RRO_EN;
398*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MSDU_PAGE_BAND0].wed = &mdev->mmio.wed;
399*8ba4d145SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &mdev->q_rx[MT_RXQ_MSDU_PAGE_BAND0],
400*8ba4d145SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_MSDU_PAGE_BAND0),
401*8ba4d145SBjoern A. Zeeb MT7996_RX_RING_SIZE,
402*8ba4d145SBjoern A. Zeeb MT7996_RX_MSDU_PAGE_SIZE,
403*8ba4d145SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_MSDU_PAGE_BAND0));
404*8ba4d145SBjoern A. Zeeb if (ret)
405*8ba4d145SBjoern A. Zeeb return ret;
406*8ba4d145SBjoern A. Zeeb
407*8ba4d145SBjoern A. Zeeb if (mt7996_band_valid(dev, MT_BAND1)) {
408*8ba4d145SBjoern A. Zeeb /* rx msdu page queue for band1 */
409*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MSDU_PAGE_BAND1].flags =
410*8ba4d145SBjoern A. Zeeb MT_WED_RRO_Q_MSDU_PG(1) | MT_QFLAG_WED_RRO_EN;
411*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MSDU_PAGE_BAND1].wed = &mdev->mmio.wed;
412*8ba4d145SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &mdev->q_rx[MT_RXQ_MSDU_PAGE_BAND1],
413*8ba4d145SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_MSDU_PAGE_BAND1),
414*8ba4d145SBjoern A. Zeeb MT7996_RX_RING_SIZE,
415*8ba4d145SBjoern A. Zeeb MT7996_RX_MSDU_PAGE_SIZE,
416*8ba4d145SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_MSDU_PAGE_BAND1));
417*8ba4d145SBjoern A. Zeeb if (ret)
418*8ba4d145SBjoern A. Zeeb return ret;
419*8ba4d145SBjoern A. Zeeb }
420*8ba4d145SBjoern A. Zeeb
421*8ba4d145SBjoern A. Zeeb if (mt7996_band_valid(dev, MT_BAND2)) {
422*8ba4d145SBjoern A. Zeeb /* rx msdu page queue for band2 */
423*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MSDU_PAGE_BAND2].flags =
424*8ba4d145SBjoern A. Zeeb MT_WED_RRO_Q_MSDU_PG(2) | MT_QFLAG_WED_RRO_EN;
425*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MSDU_PAGE_BAND2].wed = &mdev->mmio.wed;
426*8ba4d145SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &mdev->q_rx[MT_RXQ_MSDU_PAGE_BAND2],
427*8ba4d145SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_MSDU_PAGE_BAND2),
428*8ba4d145SBjoern A. Zeeb MT7996_RX_RING_SIZE,
429*8ba4d145SBjoern A. Zeeb MT7996_RX_MSDU_PAGE_SIZE,
430*8ba4d145SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_MSDU_PAGE_BAND2));
431*8ba4d145SBjoern A. Zeeb if (ret)
432*8ba4d145SBjoern A. Zeeb return ret;
433*8ba4d145SBjoern A. Zeeb }
434*8ba4d145SBjoern A. Zeeb
435*8ba4d145SBjoern A. Zeeb irq_mask = mdev->mmio.irqmask | MT_INT_RRO_RX_DONE |
436*8ba4d145SBjoern A. Zeeb MT_INT_TX_DONE_BAND2;
437*8ba4d145SBjoern A. Zeeb mt76_wr(dev, MT_INT_MASK_CSR, irq_mask);
438*8ba4d145SBjoern A. Zeeb mtk_wed_device_start_hw_rro(&mdev->mmio.wed, irq_mask, false);
439*8ba4d145SBjoern A. Zeeb mt7996_irq_enable(dev, irq_mask);
440*8ba4d145SBjoern A. Zeeb
441*8ba4d145SBjoern A. Zeeb return 0;
442*8ba4d145SBjoern A. Zeeb }
443*8ba4d145SBjoern A. Zeeb #endif /* CONFIG_NET_MEDIATEK_SOC_WED */
444*8ba4d145SBjoern A. Zeeb
mt7996_dma_init(struct mt7996_dev * dev)445cbb3ec25SBjoern A. Zeeb int mt7996_dma_init(struct mt7996_dev *dev)
446cbb3ec25SBjoern A. Zeeb {
447*8ba4d145SBjoern A. Zeeb struct mtk_wed_device *wed = &dev->mt76.mmio.wed;
448*8ba4d145SBjoern A. Zeeb struct mtk_wed_device *wed_hif2 = &dev->mt76.mmio.wed_hif2;
449*8ba4d145SBjoern A. Zeeb u32 rx_base;
450cbb3ec25SBjoern A. Zeeb u32 hif1_ofs = 0;
451cbb3ec25SBjoern A. Zeeb int ret;
452cbb3ec25SBjoern A. Zeeb
453cbb3ec25SBjoern A. Zeeb mt7996_dma_config(dev);
454cbb3ec25SBjoern A. Zeeb
455cbb3ec25SBjoern A. Zeeb mt76_dma_attach(&dev->mt76);
456cbb3ec25SBjoern A. Zeeb
457cbb3ec25SBjoern A. Zeeb if (dev->hif2)
458cbb3ec25SBjoern A. Zeeb hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
459cbb3ec25SBjoern A. Zeeb
460cbb3ec25SBjoern A. Zeeb mt7996_dma_disable(dev, true);
461cbb3ec25SBjoern A. Zeeb
462cbb3ec25SBjoern A. Zeeb /* init tx queue */
463*8ba4d145SBjoern A. Zeeb ret = mt7996_init_tx_queues(&dev->phy,
464cbb3ec25SBjoern A. Zeeb MT_TXQ_ID(dev->mphy.band_idx),
465cbb3ec25SBjoern A. Zeeb MT7996_TX_RING_SIZE,
466*8ba4d145SBjoern A. Zeeb MT_TXQ_RING_BASE(0),
467*8ba4d145SBjoern A. Zeeb wed);
468cbb3ec25SBjoern A. Zeeb if (ret)
469cbb3ec25SBjoern A. Zeeb return ret;
470cbb3ec25SBjoern A. Zeeb
471cbb3ec25SBjoern A. Zeeb /* command to WM */
472cbb3ec25SBjoern A. Zeeb ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WM,
473cbb3ec25SBjoern A. Zeeb MT_MCUQ_ID(MT_MCUQ_WM),
474cbb3ec25SBjoern A. Zeeb MT7996_TX_MCU_RING_SIZE,
475cbb3ec25SBjoern A. Zeeb MT_MCUQ_RING_BASE(MT_MCUQ_WM));
476cbb3ec25SBjoern A. Zeeb if (ret)
477cbb3ec25SBjoern A. Zeeb return ret;
478cbb3ec25SBjoern A. Zeeb
479cbb3ec25SBjoern A. Zeeb /* command to WA */
480cbb3ec25SBjoern A. Zeeb ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WA,
481cbb3ec25SBjoern A. Zeeb MT_MCUQ_ID(MT_MCUQ_WA),
482cbb3ec25SBjoern A. Zeeb MT7996_TX_MCU_RING_SIZE,
483cbb3ec25SBjoern A. Zeeb MT_MCUQ_RING_BASE(MT_MCUQ_WA));
484cbb3ec25SBjoern A. Zeeb if (ret)
485cbb3ec25SBjoern A. Zeeb return ret;
486cbb3ec25SBjoern A. Zeeb
487cbb3ec25SBjoern A. Zeeb /* firmware download */
488cbb3ec25SBjoern A. Zeeb ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_FWDL,
489cbb3ec25SBjoern A. Zeeb MT_MCUQ_ID(MT_MCUQ_FWDL),
490cbb3ec25SBjoern A. Zeeb MT7996_TX_FWDL_RING_SIZE,
491cbb3ec25SBjoern A. Zeeb MT_MCUQ_RING_BASE(MT_MCUQ_FWDL));
492cbb3ec25SBjoern A. Zeeb if (ret)
493cbb3ec25SBjoern A. Zeeb return ret;
494cbb3ec25SBjoern A. Zeeb
495cbb3ec25SBjoern A. Zeeb /* event from WM */
496cbb3ec25SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU],
497cbb3ec25SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_MCU),
498cbb3ec25SBjoern A. Zeeb MT7996_RX_MCU_RING_SIZE,
499cbb3ec25SBjoern A. Zeeb MT_RX_BUF_SIZE,
500cbb3ec25SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_MCU));
501cbb3ec25SBjoern A. Zeeb if (ret)
502cbb3ec25SBjoern A. Zeeb return ret;
503cbb3ec25SBjoern A. Zeeb
504cbb3ec25SBjoern A. Zeeb /* event from WA */
505cbb3ec25SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU_WA],
506cbb3ec25SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_MCU_WA),
507cbb3ec25SBjoern A. Zeeb MT7996_RX_MCU_RING_SIZE_WA,
508cbb3ec25SBjoern A. Zeeb MT_RX_BUF_SIZE,
509cbb3ec25SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_MCU_WA));
510cbb3ec25SBjoern A. Zeeb if (ret)
511cbb3ec25SBjoern A. Zeeb return ret;
512cbb3ec25SBjoern A. Zeeb
513*8ba4d145SBjoern A. Zeeb /* rx data queue for band0 and mt7996 band1 */
514*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(wed) && mtk_wed_get_rx_capa(wed)) {
515*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_MAIN].flags = MT_WED_Q_RX(0);
516*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_MAIN].wed = wed;
517*8ba4d145SBjoern A. Zeeb }
518*8ba4d145SBjoern A. Zeeb
519cbb3ec25SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MAIN],
520cbb3ec25SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_MAIN),
521cbb3ec25SBjoern A. Zeeb MT7996_RX_RING_SIZE,
522cbb3ec25SBjoern A. Zeeb MT_RX_BUF_SIZE,
523cbb3ec25SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_MAIN));
524cbb3ec25SBjoern A. Zeeb if (ret)
525cbb3ec25SBjoern A. Zeeb return ret;
526cbb3ec25SBjoern A. Zeeb
527cbb3ec25SBjoern A. Zeeb /* tx free notify event from WA for band0 */
528*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(wed) && !dev->has_rro) {
529*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_MAIN_WA].flags = MT_WED_Q_TXFREE;
530*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_MAIN_WA].wed = wed;
531*8ba4d145SBjoern A. Zeeb }
532*8ba4d145SBjoern A. Zeeb
533cbb3ec25SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MAIN_WA],
534cbb3ec25SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_MAIN_WA),
535cbb3ec25SBjoern A. Zeeb MT7996_RX_MCU_RING_SIZE,
536cbb3ec25SBjoern A. Zeeb MT_RX_BUF_SIZE,
537cbb3ec25SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_MAIN_WA));
538cbb3ec25SBjoern A. Zeeb if (ret)
539cbb3ec25SBjoern A. Zeeb return ret;
540cbb3ec25SBjoern A. Zeeb
541*8ba4d145SBjoern A. Zeeb if (mt7996_band_valid(dev, MT_BAND2)) {
542*8ba4d145SBjoern A. Zeeb /* rx data queue for mt7996 band2 */
543*8ba4d145SBjoern A. Zeeb rx_base = MT_RXQ_RING_BASE(MT_RXQ_BAND2) + hif1_ofs;
544cbb3ec25SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_BAND2],
545cbb3ec25SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_BAND2),
546cbb3ec25SBjoern A. Zeeb MT7996_RX_RING_SIZE,
547cbb3ec25SBjoern A. Zeeb MT_RX_BUF_SIZE,
548*8ba4d145SBjoern A. Zeeb rx_base);
549cbb3ec25SBjoern A. Zeeb if (ret)
550cbb3ec25SBjoern A. Zeeb return ret;
551cbb3ec25SBjoern A. Zeeb
552*8ba4d145SBjoern A. Zeeb /* tx free notify event from WA for mt7996 band2
553cbb3ec25SBjoern A. Zeeb * use pcie0's rx ring3, but, redirect pcie0 rx ring3 interrupt to pcie1
554cbb3ec25SBjoern A. Zeeb */
555*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(wed_hif2) && !dev->has_rro) {
556*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_BAND2_WA].flags = MT_WED_Q_TXFREE;
557*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_BAND2_WA].wed = wed_hif2;
558*8ba4d145SBjoern A. Zeeb }
559*8ba4d145SBjoern A. Zeeb
560cbb3ec25SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_BAND2_WA],
561cbb3ec25SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_BAND2_WA),
562cbb3ec25SBjoern A. Zeeb MT7996_RX_MCU_RING_SIZE,
563cbb3ec25SBjoern A. Zeeb MT_RX_BUF_SIZE,
564cbb3ec25SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_BAND2_WA));
565cbb3ec25SBjoern A. Zeeb if (ret)
566cbb3ec25SBjoern A. Zeeb return ret;
567*8ba4d145SBjoern A. Zeeb } else if (mt7996_band_valid(dev, MT_BAND1)) {
568*8ba4d145SBjoern A. Zeeb /* rx data queue for mt7992 band1 */
569*8ba4d145SBjoern A. Zeeb rx_base = MT_RXQ_RING_BASE(MT_RXQ_BAND1) + hif1_ofs;
570*8ba4d145SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_BAND1],
571*8ba4d145SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_BAND1),
572*8ba4d145SBjoern A. Zeeb MT7996_RX_RING_SIZE,
573*8ba4d145SBjoern A. Zeeb MT_RX_BUF_SIZE,
574*8ba4d145SBjoern A. Zeeb rx_base);
575*8ba4d145SBjoern A. Zeeb if (ret)
576*8ba4d145SBjoern A. Zeeb return ret;
577*8ba4d145SBjoern A. Zeeb
578*8ba4d145SBjoern A. Zeeb /* tx free notify event from WA for mt7992 band1 */
579*8ba4d145SBjoern A. Zeeb rx_base = MT_RXQ_RING_BASE(MT_RXQ_BAND1_WA) + hif1_ofs;
580*8ba4d145SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_BAND1_WA],
581*8ba4d145SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_BAND1_WA),
582*8ba4d145SBjoern A. Zeeb MT7996_RX_MCU_RING_SIZE,
583*8ba4d145SBjoern A. Zeeb MT_RX_BUF_SIZE,
584*8ba4d145SBjoern A. Zeeb rx_base);
585*8ba4d145SBjoern A. Zeeb if (ret)
586*8ba4d145SBjoern A. Zeeb return ret;
587*8ba4d145SBjoern A. Zeeb }
588*8ba4d145SBjoern A. Zeeb
589*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(wed) && mtk_wed_get_rx_capa(wed) &&
590*8ba4d145SBjoern A. Zeeb dev->has_rro) {
591*8ba4d145SBjoern A. Zeeb /* rx rro data queue for band0 */
592*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_RRO_BAND0].flags =
593*8ba4d145SBjoern A. Zeeb MT_WED_RRO_Q_DATA(0) | MT_QFLAG_WED_RRO_EN;
594*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_RRO_BAND0].wed = wed;
595*8ba4d145SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_RRO_BAND0],
596*8ba4d145SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_RRO_BAND0),
597*8ba4d145SBjoern A. Zeeb MT7996_RX_RING_SIZE,
598*8ba4d145SBjoern A. Zeeb MT7996_RX_BUF_SIZE,
599*8ba4d145SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_RRO_BAND0));
600*8ba4d145SBjoern A. Zeeb if (ret)
601*8ba4d145SBjoern A. Zeeb return ret;
602*8ba4d145SBjoern A. Zeeb
603*8ba4d145SBjoern A. Zeeb /* tx free notify event from WA for band0 */
604*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_TXFREE_BAND0].flags = MT_WED_Q_TXFREE;
605*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_TXFREE_BAND0].wed = wed;
606*8ba4d145SBjoern A. Zeeb
607*8ba4d145SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_TXFREE_BAND0],
608*8ba4d145SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_TXFREE_BAND0),
609*8ba4d145SBjoern A. Zeeb MT7996_RX_MCU_RING_SIZE,
610*8ba4d145SBjoern A. Zeeb MT7996_RX_BUF_SIZE,
611*8ba4d145SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_TXFREE_BAND0));
612*8ba4d145SBjoern A. Zeeb if (ret)
613*8ba4d145SBjoern A. Zeeb return ret;
614*8ba4d145SBjoern A. Zeeb
615*8ba4d145SBjoern A. Zeeb if (mt7996_band_valid(dev, MT_BAND2)) {
616*8ba4d145SBjoern A. Zeeb /* rx rro data queue for band2 */
617*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_RRO_BAND2].flags =
618*8ba4d145SBjoern A. Zeeb MT_WED_RRO_Q_DATA(1) | MT_QFLAG_WED_RRO_EN;
619*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_RRO_BAND2].wed = wed;
620*8ba4d145SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_RRO_BAND2],
621*8ba4d145SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_RRO_BAND2),
622*8ba4d145SBjoern A. Zeeb MT7996_RX_RING_SIZE,
623*8ba4d145SBjoern A. Zeeb MT7996_RX_BUF_SIZE,
624*8ba4d145SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_RRO_BAND2) + hif1_ofs);
625*8ba4d145SBjoern A. Zeeb if (ret)
626*8ba4d145SBjoern A. Zeeb return ret;
627*8ba4d145SBjoern A. Zeeb
628*8ba4d145SBjoern A. Zeeb /* tx free notify event from MAC for band2 */
629*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(wed_hif2)) {
630*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_TXFREE_BAND2].flags = MT_WED_Q_TXFREE;
631*8ba4d145SBjoern A. Zeeb dev->mt76.q_rx[MT_RXQ_TXFREE_BAND2].wed = wed_hif2;
632*8ba4d145SBjoern A. Zeeb }
633*8ba4d145SBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_TXFREE_BAND2],
634*8ba4d145SBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_TXFREE_BAND2),
635*8ba4d145SBjoern A. Zeeb MT7996_RX_MCU_RING_SIZE,
636*8ba4d145SBjoern A. Zeeb MT7996_RX_BUF_SIZE,
637*8ba4d145SBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_TXFREE_BAND2) + hif1_ofs);
638*8ba4d145SBjoern A. Zeeb if (ret)
639*8ba4d145SBjoern A. Zeeb return ret;
640*8ba4d145SBjoern A. Zeeb }
641cbb3ec25SBjoern A. Zeeb }
642cbb3ec25SBjoern A. Zeeb
643cbb3ec25SBjoern A. Zeeb ret = mt76_init_queues(dev, mt76_dma_rx_poll);
644cbb3ec25SBjoern A. Zeeb if (ret < 0)
645cbb3ec25SBjoern A. Zeeb return ret;
646cbb3ec25SBjoern A. Zeeb
647*8ba4d145SBjoern A. Zeeb netif_napi_add_tx(dev->mt76.tx_napi_dev, &dev->mt76.tx_napi,
648cbb3ec25SBjoern A. Zeeb mt7996_poll_tx);
649cbb3ec25SBjoern A. Zeeb napi_enable(&dev->mt76.tx_napi);
650cbb3ec25SBjoern A. Zeeb
651cbb3ec25SBjoern A. Zeeb mt7996_dma_enable(dev, false);
652cbb3ec25SBjoern A. Zeeb
653cbb3ec25SBjoern A. Zeeb return 0;
654cbb3ec25SBjoern A. Zeeb }
655cbb3ec25SBjoern A. Zeeb
mt7996_dma_reset(struct mt7996_dev * dev,bool force)656cbb3ec25SBjoern A. Zeeb void mt7996_dma_reset(struct mt7996_dev *dev, bool force)
657cbb3ec25SBjoern A. Zeeb {
658cbb3ec25SBjoern A. Zeeb struct mt76_phy *phy2 = dev->mt76.phys[MT_BAND1];
659cbb3ec25SBjoern A. Zeeb struct mt76_phy *phy3 = dev->mt76.phys[MT_BAND2];
660cbb3ec25SBjoern A. Zeeb u32 hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
661cbb3ec25SBjoern A. Zeeb int i;
662cbb3ec25SBjoern A. Zeeb
663cbb3ec25SBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_GLO_CFG,
664cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
665cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_EN);
666cbb3ec25SBjoern A. Zeeb
667cbb3ec25SBjoern A. Zeeb if (dev->hif2)
668cbb3ec25SBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_GLO_CFG + hif1_ofs,
669cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
670cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_EN);
671cbb3ec25SBjoern A. Zeeb
672cbb3ec25SBjoern A. Zeeb usleep_range(1000, 2000);
673cbb3ec25SBjoern A. Zeeb
674cbb3ec25SBjoern A. Zeeb for (i = 0; i < __MT_TXQ_MAX; i++) {
675cbb3ec25SBjoern A. Zeeb mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[i], true);
676cbb3ec25SBjoern A. Zeeb if (phy2)
677cbb3ec25SBjoern A. Zeeb mt76_queue_tx_cleanup(dev, phy2->q_tx[i], true);
678cbb3ec25SBjoern A. Zeeb if (phy3)
679cbb3ec25SBjoern A. Zeeb mt76_queue_tx_cleanup(dev, phy3->q_tx[i], true);
680cbb3ec25SBjoern A. Zeeb }
681cbb3ec25SBjoern A. Zeeb
682cbb3ec25SBjoern A. Zeeb for (i = 0; i < __MT_MCUQ_MAX; i++)
683cbb3ec25SBjoern A. Zeeb mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[i], true);
684cbb3ec25SBjoern A. Zeeb
685cbb3ec25SBjoern A. Zeeb mt76_for_each_q_rx(&dev->mt76, i)
686cbb3ec25SBjoern A. Zeeb mt76_queue_rx_cleanup(dev, &dev->mt76.q_rx[i]);
687cbb3ec25SBjoern A. Zeeb
688cbb3ec25SBjoern A. Zeeb mt76_tx_status_check(&dev->mt76, true);
689cbb3ec25SBjoern A. Zeeb
690cbb3ec25SBjoern A. Zeeb /* reset wfsys */
691cbb3ec25SBjoern A. Zeeb if (force)
692cbb3ec25SBjoern A. Zeeb mt7996_wfsys_reset(dev);
693cbb3ec25SBjoern A. Zeeb
694*8ba4d145SBjoern A. Zeeb if (dev->hif2 && mtk_wed_device_active(&dev->mt76.mmio.wed_hif2))
695*8ba4d145SBjoern A. Zeeb mtk_wed_device_dma_reset(&dev->mt76.mmio.wed_hif2);
696*8ba4d145SBjoern A. Zeeb
697*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(&dev->mt76.mmio.wed))
698*8ba4d145SBjoern A. Zeeb mtk_wed_device_dma_reset(&dev->mt76.mmio.wed);
699*8ba4d145SBjoern A. Zeeb
700cbb3ec25SBjoern A. Zeeb mt7996_dma_disable(dev, force);
701*8ba4d145SBjoern A. Zeeb mt76_wed_dma_reset(&dev->mt76);
702cbb3ec25SBjoern A. Zeeb
703cbb3ec25SBjoern A. Zeeb /* reset hw queues */
704cbb3ec25SBjoern A. Zeeb for (i = 0; i < __MT_TXQ_MAX; i++) {
705*8ba4d145SBjoern A. Zeeb mt76_dma_reset_tx_queue(&dev->mt76, dev->mphy.q_tx[i]);
706cbb3ec25SBjoern A. Zeeb if (phy2)
707*8ba4d145SBjoern A. Zeeb mt76_dma_reset_tx_queue(&dev->mt76, phy2->q_tx[i]);
708cbb3ec25SBjoern A. Zeeb if (phy3)
709*8ba4d145SBjoern A. Zeeb mt76_dma_reset_tx_queue(&dev->mt76, phy3->q_tx[i]);
710cbb3ec25SBjoern A. Zeeb }
711cbb3ec25SBjoern A. Zeeb
712cbb3ec25SBjoern A. Zeeb for (i = 0; i < __MT_MCUQ_MAX; i++)
713cbb3ec25SBjoern A. Zeeb mt76_queue_reset(dev, dev->mt76.q_mcu[i]);
714cbb3ec25SBjoern A. Zeeb
715cbb3ec25SBjoern A. Zeeb mt76_for_each_q_rx(&dev->mt76, i) {
716*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(&dev->mt76.mmio.wed))
717*8ba4d145SBjoern A. Zeeb if (mt76_queue_is_wed_rro(&dev->mt76.q_rx[i]) ||
718*8ba4d145SBjoern A. Zeeb mt76_queue_is_wed_tx_free(&dev->mt76.q_rx[i]))
719*8ba4d145SBjoern A. Zeeb continue;
720*8ba4d145SBjoern A. Zeeb
721cbb3ec25SBjoern A. Zeeb mt76_queue_reset(dev, &dev->mt76.q_rx[i]);
722cbb3ec25SBjoern A. Zeeb }
723cbb3ec25SBjoern A. Zeeb
724cbb3ec25SBjoern A. Zeeb mt76_tx_status_check(&dev->mt76, true);
725cbb3ec25SBjoern A. Zeeb
726cbb3ec25SBjoern A. Zeeb mt76_for_each_q_rx(&dev->mt76, i)
727cbb3ec25SBjoern A. Zeeb mt76_queue_rx_reset(dev, i);
728cbb3ec25SBjoern A. Zeeb
729cbb3ec25SBjoern A. Zeeb mt7996_dma_enable(dev, !force);
730cbb3ec25SBjoern A. Zeeb }
731cbb3ec25SBjoern A. Zeeb
mt7996_dma_cleanup(struct mt7996_dev * dev)732cbb3ec25SBjoern A. Zeeb void mt7996_dma_cleanup(struct mt7996_dev *dev)
733cbb3ec25SBjoern A. Zeeb {
734cbb3ec25SBjoern A. Zeeb mt7996_dma_disable(dev, true);
735cbb3ec25SBjoern A. Zeeb
736cbb3ec25SBjoern A. Zeeb mt76_dma_cleanup(&dev->mt76);
737cbb3ec25SBjoern A. Zeeb }
738