xref: /freebsd/sys/contrib/dev/mediatek/mt76/mt792x_regs.h (revision cbb3ec25236ba72f91cbdf23f8b78b9d1af0cedf)
1*cbb3ec25SBjoern A. Zeeb /* SPDX-License-Identifier: ISC */
2*cbb3ec25SBjoern A. Zeeb /* Copyright (C) 2023 MediaTek Inc. */
3*cbb3ec25SBjoern A. Zeeb 
4*cbb3ec25SBjoern A. Zeeb #ifndef __MT792X_REGS_H
5*cbb3ec25SBjoern A. Zeeb #define __MT792X_REGS_H
6*cbb3ec25SBjoern A. Zeeb 
7*cbb3ec25SBjoern A. Zeeb /* MCU WFDMA1 */
8*cbb3ec25SBjoern A. Zeeb #define MT_MCU_WFDMA1_BASE		0x3000
9*cbb3ec25SBjoern A. Zeeb #define MT_MCU_WFDMA1(ofs)		(MT_MCU_WFDMA1_BASE + (ofs))
10*cbb3ec25SBjoern A. Zeeb 
11*cbb3ec25SBjoern A. Zeeb #define MT_MCU_INT_EVENT		MT_MCU_WFDMA1(0x108)
12*cbb3ec25SBjoern A. Zeeb #define MT_MCU_INT_EVENT_DMA_STOPPED	BIT(0)
13*cbb3ec25SBjoern A. Zeeb #define MT_MCU_INT_EVENT_DMA_INIT	BIT(1)
14*cbb3ec25SBjoern A. Zeeb #define MT_MCU_INT_EVENT_SER_TRIGGER	BIT(2)
15*cbb3ec25SBjoern A. Zeeb #define MT_MCU_INT_EVENT_RESET_DONE	BIT(3)
16*cbb3ec25SBjoern A. Zeeb 
17*cbb3ec25SBjoern A. Zeeb #define MT_PLE_BASE			0x820c0000
18*cbb3ec25SBjoern A. Zeeb #define MT_PLE(ofs)			(MT_PLE_BASE + (ofs))
19*cbb3ec25SBjoern A. Zeeb 
20*cbb3ec25SBjoern A. Zeeb #define MT_PLE_FL_Q0_CTRL		MT_PLE(0x3e0)
21*cbb3ec25SBjoern A. Zeeb #define MT_PLE_FL_Q1_CTRL		MT_PLE(0x3e4)
22*cbb3ec25SBjoern A. Zeeb #define MT_PLE_FL_Q2_CTRL		MT_PLE(0x3e8)
23*cbb3ec25SBjoern A. Zeeb #define MT_PLE_FL_Q3_CTRL		MT_PLE(0x3ec)
24*cbb3ec25SBjoern A. Zeeb 
25*cbb3ec25SBjoern A. Zeeb #define MT_PLE_AC_QEMPTY(_n)		MT_PLE(0x500 + 0x40 * (_n))
26*cbb3ec25SBjoern A. Zeeb #define MT_PLE_AMSDU_PACK_MSDU_CNT(n)	MT_PLE(0x10e0 + ((n) << 2))
27*cbb3ec25SBjoern A. Zeeb 
28*cbb3ec25SBjoern A. Zeeb /* TMAC: band 0(0x21000), band 1(0xa1000) */
29*cbb3ec25SBjoern A. Zeeb #define MT_WF_TMAC_BASE(_band)		((_band) ? 0x820f4000 : 0x820e4000)
30*cbb3ec25SBjoern A. Zeeb #define MT_WF_TMAC(_band, ofs)		(MT_WF_TMAC_BASE(_band) + (ofs))
31*cbb3ec25SBjoern A. Zeeb 
32*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_TCR0(_band)		MT_WF_TMAC(_band, 0)
33*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_TCR0_TBTT_STOP_CTRL	BIT(25)
34*cbb3ec25SBjoern A. Zeeb 
35*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_CDTR(_band)		MT_WF_TMAC(_band, 0x090)
36*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_ODTR(_band)		MT_WF_TMAC(_band, 0x094)
37*cbb3ec25SBjoern A. Zeeb #define MT_TIMEOUT_VAL_PLCP		GENMASK(15, 0)
38*cbb3ec25SBjoern A. Zeeb #define MT_TIMEOUT_VAL_CCA		GENMASK(31, 16)
39*cbb3ec25SBjoern A. Zeeb 
40*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_ICR0(_band)		MT_WF_TMAC(_band, 0x0a4)
41*cbb3ec25SBjoern A. Zeeb #define MT_IFS_EIFS			GENMASK(8, 0)
42*cbb3ec25SBjoern A. Zeeb #define MT_IFS_RIFS			GENMASK(14, 10)
43*cbb3ec25SBjoern A. Zeeb #define MT_IFS_SIFS			GENMASK(22, 16)
44*cbb3ec25SBjoern A. Zeeb #define MT_IFS_SLOT			GENMASK(30, 24)
45*cbb3ec25SBjoern A. Zeeb 
46*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_CTCR0(_band)			MT_WF_TMAC(_band, 0x0f4)
47*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_CTCR0_INS_DDLMT_REFTIME		GENMASK(5, 0)
48*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_CTCR0_INS_DDLMT_EN		BIT(17)
49*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN	BIT(18)
50*cbb3ec25SBjoern A. Zeeb 
51*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_TRCR0(_band)		MT_WF_TMAC(_band, 0x09c)
52*cbb3ec25SBjoern A. Zeeb #define MT_TMAC_TFCR0(_band)		MT_WF_TMAC(_band, 0x1e0)
53*cbb3ec25SBjoern A. Zeeb 
54*cbb3ec25SBjoern A. Zeeb #define MT_WF_DMA_BASE(_band)		((_band) ? 0x820f7000 : 0x820e7000)
55*cbb3ec25SBjoern A. Zeeb #define MT_WF_DMA(_band, ofs)		(MT_WF_DMA_BASE(_band) + (ofs))
56*cbb3ec25SBjoern A. Zeeb 
57*cbb3ec25SBjoern A. Zeeb #define MT_DMA_DCR0(_band)		MT_WF_DMA(_band, 0x000)
58*cbb3ec25SBjoern A. Zeeb #define MT_DMA_DCR0_MAX_RX_LEN		GENMASK(15, 3)
59*cbb3ec25SBjoern A. Zeeb #define MT_DMA_DCR0_RXD_G5_EN		BIT(23)
60*cbb3ec25SBjoern A. Zeeb 
61*cbb3ec25SBjoern A. Zeeb /* WTBLOFF TOP: band 0(0x820e9000),band 1(0x820f9000) */
62*cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_BASE(_band)	((_band) ? 0x820f9000 : 0x820e9000)
63*cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP(_band, ofs)	(MT_WTBLOFF_TOP_BASE(_band) + (ofs))
64*cbb3ec25SBjoern A. Zeeb 
65*cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_RSCR(_band)	MT_WTBLOFF_TOP(_band, 0x008)
66*cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_RSCR_RCPI_MODE	GENMASK(31, 30)
67*cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_RSCR_RCPI_PARAM	GENMASK(25, 24)
68*cbb3ec25SBjoern A. Zeeb 
69*cbb3ec25SBjoern A. Zeeb /* LPON: band 0(0x24200), band 1(0xa4200) */
70*cbb3ec25SBjoern A. Zeeb #define MT_WF_LPON_BASE(_band)		((_band) ? 0x820fb000 : 0x820eb000)
71*cbb3ec25SBjoern A. Zeeb #define MT_WF_LPON(_band, ofs)		(MT_WF_LPON_BASE(_band) + (ofs))
72*cbb3ec25SBjoern A. Zeeb 
73*cbb3ec25SBjoern A. Zeeb #define MT_LPON_UTTR0(_band)		MT_WF_LPON(_band, 0x080)
74*cbb3ec25SBjoern A. Zeeb #define MT_LPON_UTTR1(_band)		MT_WF_LPON(_band, 0x084)
75*cbb3ec25SBjoern A. Zeeb 
76*cbb3ec25SBjoern A. Zeeb #define MT_LPON_TCR(_band, n)		MT_WF_LPON(_band, 0x0a8 + (n) * 4)
77*cbb3ec25SBjoern A. Zeeb #define MT_LPON_TCR_SW_MODE		GENMASK(1, 0)
78*cbb3ec25SBjoern A. Zeeb #define MT_LPON_TCR_SW_WRITE		BIT(0)
79*cbb3ec25SBjoern A. Zeeb 
80*cbb3ec25SBjoern A. Zeeb /* ETBF: band 0(0x24000), band 1(0xa4000) */
81*cbb3ec25SBjoern A. Zeeb #define MT_WF_ETBF_BASE(_band)		((_band) ? 0x820fa000 : 0x820ea000)
82*cbb3ec25SBjoern A. Zeeb #define MT_WF_ETBF(_band, ofs)		(MT_WF_ETBF_BASE(_band) + (ofs))
83*cbb3ec25SBjoern A. Zeeb 
84*cbb3ec25SBjoern A. Zeeb #define MT_ETBF_TX_APP_CNT(_band)	MT_WF_ETBF(_band, 0x150)
85*cbb3ec25SBjoern A. Zeeb #define MT_ETBF_TX_IBF_CNT		GENMASK(31, 16)
86*cbb3ec25SBjoern A. Zeeb #define MT_ETBF_TX_EBF_CNT		GENMASK(15, 0)
87*cbb3ec25SBjoern A. Zeeb 
88*cbb3ec25SBjoern A. Zeeb #define MT_ETBF_RX_FB_CNT(_band)	MT_WF_ETBF(_band, 0x158)
89*cbb3ec25SBjoern A. Zeeb #define MT_ETBF_RX_FB_ALL		GENMASK(31, 24)
90*cbb3ec25SBjoern A. Zeeb #define MT_ETBF_RX_FB_HE		GENMASK(23, 16)
91*cbb3ec25SBjoern A. Zeeb #define MT_ETBF_RX_FB_VHT		GENMASK(15, 8)
92*cbb3ec25SBjoern A. Zeeb #define MT_ETBF_RX_FB_HT		GENMASK(7, 0)
93*cbb3ec25SBjoern A. Zeeb 
94*cbb3ec25SBjoern A. Zeeb /* MIB: band 0(0x24800), band 1(0xa4800) */
95*cbb3ec25SBjoern A. Zeeb #define MT_WF_MIB_BASE(_band)		((_band) ? 0x820fd000 : 0x820ed000)
96*cbb3ec25SBjoern A. Zeeb #define MT_WF_MIB(_band, ofs)		(MT_WF_MIB_BASE(_band) + (ofs))
97*cbb3ec25SBjoern A. Zeeb 
98*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SCR1(_band)		MT_WF_MIB(_band, 0x004)
99*cbb3ec25SBjoern A. Zeeb #define MT_MIB_TXDUR_EN			BIT(8)
100*cbb3ec25SBjoern A. Zeeb #define MT_MIB_RXDUR_EN			BIT(9)
101*cbb3ec25SBjoern A. Zeeb 
102*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR3(_band)		MT_WF_MIB(_band, 0x698)
103*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR3_FCS_ERR_MASK	GENMASK(31, 16)
104*cbb3ec25SBjoern A. Zeeb 
105*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR5(_band)		MT_WF_MIB(_band, 0x780)
106*cbb3ec25SBjoern A. Zeeb 
107*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR9(_band)		MT_WF_MIB(_band, 0x02c)
108*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR9_BUSY_MASK		GENMASK(23, 0)
109*cbb3ec25SBjoern A. Zeeb 
110*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR12(_band)		MT_WF_MIB(_band, 0x558)
111*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR14(_band)		MT_WF_MIB(_band, 0x564)
112*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR15(_band)		MT_WF_MIB(_band, 0x568)
113*cbb3ec25SBjoern A. Zeeb 
114*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR16(_band)		MT_WF_MIB(_band, 0x048)
115*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR16_BUSY_MASK		GENMASK(23, 0)
116*cbb3ec25SBjoern A. Zeeb 
117*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR22(_band)		MT_WF_MIB(_band, 0x770)
118*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR23(_band)		MT_WF_MIB(_band, 0x774)
119*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR31(_band)		MT_WF_MIB(_band, 0x55c)
120*cbb3ec25SBjoern A. Zeeb 
121*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR32(_band)		MT_WF_MIB(_band, 0x7a8)
122*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR9_IBF_CNT_MASK	GENMASK(31, 16)
123*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR9_EBF_CNT_MASK	GENMASK(15, 0)
124*cbb3ec25SBjoern A. Zeeb 
125*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR34(_band)		MT_WF_MIB(_band, 0x090)
126*cbb3ec25SBjoern A. Zeeb #define MT_MIB_MU_BF_TX_CNT		GENMASK(15, 0)
127*cbb3ec25SBjoern A. Zeeb 
128*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR36(_band)		MT_WF_MIB(_band, 0x054)
129*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR36_TXTIME_MASK	GENMASK(23, 0)
130*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR37(_band)		MT_WF_MIB(_band, 0x058)
131*cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR37_RXTIME_MASK	GENMASK(23, 0)
132*cbb3ec25SBjoern A. Zeeb 
133*cbb3ec25SBjoern A. Zeeb #define MT_MIB_DR8(_band)		MT_WF_MIB(_band, 0x0c0)
134*cbb3ec25SBjoern A. Zeeb #define MT_MIB_DR9(_band)		MT_WF_MIB(_band, 0x0c4)
135*cbb3ec25SBjoern A. Zeeb #define MT_MIB_DR11(_band)		MT_WF_MIB(_band, 0x0cc)
136*cbb3ec25SBjoern A. Zeeb 
137*cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_SDR0(_band, n)	MT_WF_MIB(_band, 0x100 + ((n) << 4))
138*cbb3ec25SBjoern A. Zeeb #define MT_MIB_RTS_RETRIES_COUNT_MASK	GENMASK(31, 16)
139*cbb3ec25SBjoern A. Zeeb 
140*cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_BSDR0(_band)		MT_WF_MIB(_band, 0x688)
141*cbb3ec25SBjoern A. Zeeb #define MT_MIB_RTS_COUNT_MASK		GENMASK(15, 0)
142*cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_BSDR1(_band)		MT_WF_MIB(_band, 0x690)
143*cbb3ec25SBjoern A. Zeeb #define MT_MIB_RTS_FAIL_COUNT_MASK	GENMASK(15, 0)
144*cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_BSDR2(_band)		MT_WF_MIB(_band, 0x518)
145*cbb3ec25SBjoern A. Zeeb #define MT_MIB_BA_FAIL_COUNT_MASK	GENMASK(15, 0)
146*cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_BSDR3(_band)		MT_WF_MIB(_band, 0x520)
147*cbb3ec25SBjoern A. Zeeb #define MT_MIB_ACK_FAIL_COUNT_MASK	GENMASK(15, 0)
148*cbb3ec25SBjoern A. Zeeb 
149*cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_SDR2(_band, n)	MT_WF_MIB(_band, 0x108 + ((n) << 4))
150*cbb3ec25SBjoern A. Zeeb #define MT_MIB_FRAME_RETRIES_COUNT_MASK	GENMASK(15, 0)
151*cbb3ec25SBjoern A. Zeeb 
152*cbb3ec25SBjoern A. Zeeb #define MT_TX_AGG_CNT(_band, n)		MT_WF_MIB(_band, 0x7dc + ((n) << 2))
153*cbb3ec25SBjoern A. Zeeb #define MT_TX_AGG_CNT2(_band, n)	MT_WF_MIB(_band, 0x7ec + ((n) << 2))
154*cbb3ec25SBjoern A. Zeeb #define MT_MIB_ARNG(_band, n)		MT_WF_MIB(_band, 0x0b0 + ((n) << 2))
155*cbb3ec25SBjoern A. Zeeb #define MT_MIB_ARNCR_RANGE(val, n)	(((val) >> ((n) << 3)) & GENMASK(7, 0))
156*cbb3ec25SBjoern A. Zeeb 
157*cbb3ec25SBjoern A. Zeeb #define MT_WTBLON_TOP_BASE		0x820d4000
158*cbb3ec25SBjoern A. Zeeb #define MT_WTBLON_TOP(ofs)		(MT_WTBLON_TOP_BASE + (ofs))
159*cbb3ec25SBjoern A. Zeeb 
160*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_UPDATE_BUSY		BIT(31)
161*cbb3ec25SBjoern A. Zeeb 
162*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_ITCR			MT_WTBLON_TOP(0x3b0)
163*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_ITCR_WR			BIT(16)
164*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_ITCR_EXEC		BIT(31)
165*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_ITDR0			MT_WTBLON_TOP(0x3b8)
166*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_ITDR1			MT_WTBLON_TOP(0x3bc)
167*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_SPE_IDX_SEL		BIT(6)
168*cbb3ec25SBjoern A. Zeeb 
169*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_BASE			0x820d8000
170*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_LMAC_ID			GENMASK(14, 8)
171*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_LMAC_DW			GENMASK(7, 2)
172*cbb3ec25SBjoern A. Zeeb #define MT_WTBL_LMAC_OFFS(_id, _dw)	(MT_WTBL_BASE | \
173*cbb3ec25SBjoern A. Zeeb 					 FIELD_PREP(MT_WTBL_LMAC_ID, _id) | \
174*cbb3ec25SBjoern A. Zeeb 					 FIELD_PREP(MT_WTBL_LMAC_DW, _dw))
175*cbb3ec25SBjoern A. Zeeb 
176*cbb3ec25SBjoern A. Zeeb /* AGG: band 0(0x20800), band 1(0xa0800) */
177*cbb3ec25SBjoern A. Zeeb #define MT_WF_AGG_BASE(_band)		((_band) ? 0x820f2000 : 0x820e2000)
178*cbb3ec25SBjoern A. Zeeb #define MT_WF_AGG(_band, ofs)		(MT_WF_AGG_BASE(_band) + (ofs))
179*cbb3ec25SBjoern A. Zeeb 
180*cbb3ec25SBjoern A. Zeeb #define MT_AGG_AWSCR0(_band, _n)	MT_WF_AGG(_band, 0x05c + (_n) * 4)
181*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0(_band, _n)		MT_WF_AGG(_band, 0x06c + (_n) * 4)
182*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_MM_PROT		BIT(0)
183*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_GF_PROT		BIT(1)
184*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_BW20_PROT		BIT(2)
185*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_BW40_PROT		BIT(4)
186*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_BW80_PROT		BIT(6)
187*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_ERP_PROT		GENMASK(12, 8)
188*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_VHT_PROT		BIT(13)
189*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_PTA_WIN_DIS		BIT(15)
190*cbb3ec25SBjoern A. Zeeb 
191*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR1_RTS0_NUM_THRES	GENMASK(31, 23)
192*cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR1_RTS0_LEN_THRES	GENMASK(19, 0)
193*cbb3ec25SBjoern A. Zeeb 
194*cbb3ec25SBjoern A. Zeeb #define MT_AGG_ACR0(_band)		MT_WF_AGG(_band, 0x084)
195*cbb3ec25SBjoern A. Zeeb #define MT_AGG_ACR_CFEND_RATE		GENMASK(13, 0)
196*cbb3ec25SBjoern A. Zeeb #define MT_AGG_ACR_BAR_RATE		GENMASK(29, 16)
197*cbb3ec25SBjoern A. Zeeb 
198*cbb3ec25SBjoern A. Zeeb #define MT_AGG_MRCR(_band)		MT_WF_AGG(_band, 0x098)
199*cbb3ec25SBjoern A. Zeeb #define MT_AGG_MRCR_BAR_CNT_LIMIT	GENMASK(15, 12)
200*cbb3ec25SBjoern A. Zeeb #define MT_AGG_MRCR_LAST_RTS_CTS_RN	BIT(6)
201*cbb3ec25SBjoern A. Zeeb #define MT_AGG_MRCR_RTS_FAIL_LIMIT	GENMASK(11, 7)
202*cbb3ec25SBjoern A. Zeeb #define MT_AGG_MRCR_TXCMD_RTS_FAIL_LIMIT	GENMASK(28, 24)
203*cbb3ec25SBjoern A. Zeeb 
204*cbb3ec25SBjoern A. Zeeb #define MT_AGG_ATCR1(_band)		MT_WF_AGG(_band, 0x0f0)
205*cbb3ec25SBjoern A. Zeeb #define MT_AGG_ATCR3(_band)		MT_WF_AGG(_band, 0x0f4)
206*cbb3ec25SBjoern A. Zeeb 
207*cbb3ec25SBjoern A. Zeeb /* ARB: band 0(0x20c00), band 1(0xa0c00) */
208*cbb3ec25SBjoern A. Zeeb #define MT_WF_ARB_BASE(_band)		((_band) ? 0x820f3000 : 0x820e3000)
209*cbb3ec25SBjoern A. Zeeb #define MT_WF_ARB(_band, ofs)		(MT_WF_ARB_BASE(_band) + (ofs))
210*cbb3ec25SBjoern A. Zeeb 
211*cbb3ec25SBjoern A. Zeeb #define MT_ARB_SCR(_band)		MT_WF_ARB(_band, 0x080)
212*cbb3ec25SBjoern A. Zeeb #define MT_ARB_SCR_TX_DISABLE		BIT(8)
213*cbb3ec25SBjoern A. Zeeb #define MT_ARB_SCR_RX_DISABLE		BIT(9)
214*cbb3ec25SBjoern A. Zeeb 
215*cbb3ec25SBjoern A. Zeeb #define MT_ARB_DRNGR0(_band, _n)	MT_WF_ARB(_band, 0x194 + (_n) * 4)
216*cbb3ec25SBjoern A. Zeeb 
217*cbb3ec25SBjoern A. Zeeb /* RMAC: band 0(0x21400), band 1(0xa1400) */
218*cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_BASE(_band)		((_band) ? 0x820f5000 : 0x820e5000)
219*cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC(_band, ofs)		(MT_WF_RMAC_BASE(_band) + (ofs))
220*cbb3ec25SBjoern A. Zeeb 
221*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR(_band)		MT_WF_RMAC(_band, 0x000)
222*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_STBC_MULTI	BIT(0)
223*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_FCSFAIL		BIT(1)
224*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_VERSION		BIT(3)
225*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_PROBEREQ	BIT(4)
226*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_MCAST		BIT(5)
227*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_BCAST		BIT(6)
228*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_MCAST_FILTERED	BIT(7)
229*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_A3_MAC		BIT(8)
230*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_A3_BSSID	BIT(9)
231*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_A2_BSSID	BIT(10)
232*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_BEACON	BIT(11)
233*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_FRAME_REPORT	BIT(12)
234*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_CTL_RSV		BIT(13)
235*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_CTS		BIT(14)
236*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_RTS		BIT(15)
237*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_DUPLICATE	BIT(16)
238*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_BSS	BIT(17)
239*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_UC	BIT(18)
240*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_TIM	BIT(19)
241*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_NDPA		BIT(20)
242*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_UNWANTED_CTL	BIT(21)
243*cbb3ec25SBjoern A. Zeeb 
244*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1(_band)		MT_WF_RMAC(_band, 0x004)
245*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1_DROP_ACK		BIT(4)
246*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1_DROP_BF_POLL	BIT(5)
247*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1_DROP_BA		BIT(6)
248*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1_DROP_CFEND		BIT(7)
249*cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1_DROP_CFACK		BIT(8)
250*cbb3ec25SBjoern A. Zeeb 
251*cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_TIME0(_band)	MT_WF_RMAC(_band, 0x03c4)
252*cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_RXTIME_CLR	BIT(31)
253*cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_RXTIME_EN	BIT(30)
254*cbb3ec25SBjoern A. Zeeb 
255*cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_AIRTIME14(_band)	MT_WF_RMAC(_band, 0x03b8)
256*cbb3ec25SBjoern A. Zeeb #define MT_MIB_OBSSTIME_MASK		GENMASK(23, 0)
257*cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_AIRTIME0(_band)	MT_WF_RMAC(_band, 0x0380)
258*cbb3ec25SBjoern A. Zeeb 
259*cbb3ec25SBjoern A. Zeeb /* WFDMA0 */
260*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_BASE			0xd4000
261*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0(ofs)			(MT_WFDMA0_BASE + (ofs))
262*cbb3ec25SBjoern A. Zeeb 
263*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RST			MT_WFDMA0(0x100)
264*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RST_LOGIC_RST		BIT(4)
265*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RST_DMASHDL_ALL_RST	BIT(5)
266*cbb3ec25SBjoern A. Zeeb 
267*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA		MT_WFDMA0(0x13c)
268*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA_TX_FIFO0	BIT(0)
269*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA_TX_FIFO1	BIT(1)
270*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA_RX_FIFO	BIT(2)
271*cbb3ec25SBjoern A. Zeeb 
272*cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD			MT_WFDMA0(0x1f0)
273*cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_WAKE_RX_PCIE		BIT(0)
274*cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_STOP_DMA_FW_RELOAD	BIT(1)
275*cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_STOP_DMA		BIT(2)
276*cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_RESET_DONE		BIT(3)
277*cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_RECOVERY_DONE	BIT(4)
278*cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_NORMAL_STATE		BIT(5)
279*cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_ERROR_MASK		GENMASK(5, 1)
280*cbb3ec25SBjoern A. Zeeb 
281*cbb3ec25SBjoern A. Zeeb #define MT_MCU2HOST_SW_INT_ENA		MT_WFDMA0(0x1f4)
282*cbb3ec25SBjoern A. Zeeb 
283*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_HOST_INT_STA		MT_WFDMA0(0x200)
284*cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_STS0		BIT(0)	/* Rx mcu */
285*cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_STS2		BIT(2)	/* Rx data */
286*cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_STS4		BIT(22)	/* Rx mcu after fw downloaded */
287*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_STS16		BIT(26)
288*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_STS17		BIT(27) /* MCU tx done*/
289*cbb3ec25SBjoern A. Zeeb 
290*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG		MT_WFDMA0(0x208)
291*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_TX_DMA_EN	BIT(0)
292*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_TX_DMA_BUSY	BIT(1)
293*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_RX_DMA_EN	BIT(2)
294*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_RX_DMA_BUSY	BIT(3)
295*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_TX_WB_DDONE	BIT(6)
296*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_FW_DWLD_BYPASS_DMASHDL BIT(9)
297*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_FIFO_LITTLE_ENDIAN	BIT(12)
298*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_CSR_DISP_BASE_PTR_CHAIN_EN BIT(15)
299*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2	BIT(21)
300*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO	BIT(27)
301*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_OMIT_TX_INFO	BIT(28)
302*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_CLK_GAT_DIS	BIT(30)
303*cbb3ec25SBjoern A. Zeeb 
304*cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_ENA0		BIT(0)
305*cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_ENA1		BIT(1)
306*cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_ENA2		BIT(2)
307*cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_ENA3		BIT(3)
308*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA0		BIT(4)
309*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA1		BIT(5)
310*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA2		BIT(6)
311*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA3		BIT(7)
312*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA4		BIT(8)
313*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA5		BIT(9)
314*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA6		BIT(10)
315*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA7		BIT(11)
316*cbb3ec25SBjoern A. Zeeb #define HOST_RX_COHERENT_EN		BIT(20)
317*cbb3ec25SBjoern A. Zeeb #define HOST_TX_COHERENT_EN		BIT(21)
318*cbb3ec25SBjoern A. Zeeb #define MCU2HOST_SW_INT_ENA		BIT(29)
319*cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA18		BIT(30)
320*cbb3ec25SBjoern A. Zeeb 
321*cbb3ec25SBjoern A. Zeeb #define MT_INT_MCU_CMD			MCU2HOST_SW_INT_ENA
322*cbb3ec25SBjoern A. Zeeb 
323*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RST_DTX_PTR		MT_WFDMA0(0x20c)
324*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RST_DRX_PTR		MT_WFDMA0(0x280)
325*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_EXT0		MT_WFDMA0(0x2b0)
326*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_CSR_TX_DMASHDL_ENABLE	BIT(6)
327*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_PRI_DLY_INT_CFG0	MT_WFDMA0(0x2f0)
328*cbb3ec25SBjoern A. Zeeb 
329*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING0_EXT_CTRL	MT_WFDMA0(0x600)
330*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING1_EXT_CTRL	MT_WFDMA0(0x604)
331*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING2_EXT_CTRL	MT_WFDMA0(0x608)
332*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING3_EXT_CTRL	MT_WFDMA0(0x60c)
333*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING4_EXT_CTRL	MT_WFDMA0(0x610)
334*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING5_EXT_CTRL	MT_WFDMA0(0x614)
335*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING6_EXT_CTRL	MT_WFDMA0(0x618)
336*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING15_EXT_CTRL	MT_WFDMA0(0x63c)
337*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING16_EXT_CTRL	MT_WFDMA0(0x640)
338*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING17_EXT_CTRL	MT_WFDMA0(0x644)
339*cbb3ec25SBjoern A. Zeeb 
340*cbb3ec25SBjoern A. Zeeb #define MT_WPDMA0_MAX_CNT_MASK		GENMASK(7, 0)
341*cbb3ec25SBjoern A. Zeeb #define MT_WPDMA0_BASE_PTR_MASK		GENMASK(31, 16)
342*cbb3ec25SBjoern A. Zeeb 
343*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING0_EXT_CTRL	MT_WFDMA0(0x680)
344*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING1_EXT_CTRL	MT_WFDMA0(0x684)
345*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING2_EXT_CTRL	MT_WFDMA0(0x688)
346*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING3_EXT_CTRL	MT_WFDMA0(0x68c)
347*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING4_EXT_CTRL	MT_WFDMA0(0x690)
348*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING5_EXT_CTRL	MT_WFDMA0(0x694)
349*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING6_EXT_CTRL	MT_WFDMA0(0x698)
350*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING7_EXT_CTRL	MT_WFDMA0(0x69c)
351*cbb3ec25SBjoern A. Zeeb 
352*cbb3ec25SBjoern A. Zeeb #define MT_TX_RING_BASE			MT_WFDMA0(0x300)
353*cbb3ec25SBjoern A. Zeeb #define MT_RX_EVENT_RING_BASE		MT_WFDMA0(0x500)
354*cbb3ec25SBjoern A. Zeeb 
355*cbb3ec25SBjoern A. Zeeb /* WFDMA CSR */
356*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_BASE          0xd7000
357*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_EXT_CSR(ofs)          (MT_WFDMA_EXT_CSR_BASE + (ofs))
358*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_HIF_MISC	MT_WFDMA_EXT_CSR(0x44)
359*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_HIF_MISC_BUSY	BIT(0)
360*cbb3ec25SBjoern A. Zeeb 
361*cbb3ec25SBjoern A. Zeeb #define MT_SWDEF_BASE			0x41f200
362*cbb3ec25SBjoern A. Zeeb #define MT_SWDEF(ofs)			(MT_SWDEF_BASE + (ofs))
363*cbb3ec25SBjoern A. Zeeb #define MT_SWDEF_MODE			MT_SWDEF(0x3c)
364*cbb3ec25SBjoern A. Zeeb #define MT_SWDEF_NORMAL_MODE		0
365*cbb3ec25SBjoern A. Zeeb #define MT_SWDEF_ICAP_MODE		1
366*cbb3ec25SBjoern A. Zeeb #define MT_SWDEF_SPECTRUM_MODE		2
367*cbb3ec25SBjoern A. Zeeb 
368*cbb3ec25SBjoern A. Zeeb #define MT_TOP_BASE			0x18060000
369*cbb3ec25SBjoern A. Zeeb #define MT_TOP(ofs)			(MT_TOP_BASE + (ofs))
370*cbb3ec25SBjoern A. Zeeb 
371*cbb3ec25SBjoern A. Zeeb #define MT_TOP_LPCR_HOST_BAND0		MT_TOP(0x10)
372*cbb3ec25SBjoern A. Zeeb #define MT_TOP_LPCR_HOST_FW_OWN		BIT(0)
373*cbb3ec25SBjoern A. Zeeb #define MT_TOP_LPCR_HOST_DRV_OWN	BIT(1)
374*cbb3ec25SBjoern A. Zeeb 
375*cbb3ec25SBjoern A. Zeeb #define MT_TOP_MISC			MT_TOP(0xf0)
376*cbb3ec25SBjoern A. Zeeb #define MT_TOP_MISC_FW_STATE		GENMASK(2, 0)
377*cbb3ec25SBjoern A. Zeeb 
378*cbb3ec25SBjoern A. Zeeb #define MT_MCU_WPDMA0_BASE		0x54000000
379*cbb3ec25SBjoern A. Zeeb #define MT_MCU_WPDMA0(ofs)		(MT_MCU_WPDMA0_BASE + (ofs))
380*cbb3ec25SBjoern A. Zeeb 
381*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_DUMMY_CR		MT_MCU_WPDMA0(0x120)
382*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_NEED_REINIT		BIT(1)
383*cbb3ec25SBjoern A. Zeeb 
384*cbb3ec25SBjoern A. Zeeb #define MT_CBTOP_RGU(ofs)		(0x70002000 + (ofs))
385*cbb3ec25SBjoern A. Zeeb #define MT_CBTOP_RGU_WF_SUBSYS_RST	MT_CBTOP_RGU(0x600)
386*cbb3ec25SBjoern A. Zeeb #define MT_CBTOP_RGU_WF_SUBSYS_RST_WF_WHOLE_PATH BIT(0)
387*cbb3ec25SBjoern A. Zeeb 
388*cbb3ec25SBjoern A. Zeeb #define MT_HW_BOUND			0x70010020
389*cbb3ec25SBjoern A. Zeeb #define MT_HW_CHIPID			0x70010200
390*cbb3ec25SBjoern A. Zeeb #define MT_HW_REV			0x70010204
391*cbb3ec25SBjoern A. Zeeb 
392*cbb3ec25SBjoern A. Zeeb #define MT_PCIE_MAC_BASE		0x10000
393*cbb3ec25SBjoern A. Zeeb #define MT_PCIE_MAC(ofs)		(MT_PCIE_MAC_BASE + (ofs))
394*cbb3ec25SBjoern A. Zeeb #define MT_PCIE_MAC_INT_ENABLE		MT_PCIE_MAC(0x188)
395*cbb3ec25SBjoern A. Zeeb #define MT_PCIE_MAC_PM			MT_PCIE_MAC(0x194)
396*cbb3ec25SBjoern A. Zeeb #define MT_PCIE_MAC_PM_L0S_DIS		BIT(8)
397*cbb3ec25SBjoern A. Zeeb 
398*cbb3ec25SBjoern A. Zeeb #define MT_DMA_SHDL(ofs)		(0x7c026000 + (ofs))
399*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_SW_CONTROL		MT_DMA_SHDL(0x004)
400*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_DMASHDL_BYPASS	BIT(28)
401*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_OPTIONAL		MT_DMA_SHDL(0x008)
402*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_PAGE			MT_DMA_SHDL(0x00c)
403*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_GROUP_SEQ_ORDER	BIT(16)
404*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_REFILL		MT_DMA_SHDL(0x010)
405*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_REFILL_MASK		GENMASK(31, 16)
406*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_PKT_MAX_SIZE		MT_DMA_SHDL(0x01c)
407*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_PKT_MAX_SIZE_PLE	GENMASK(11, 0)
408*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_PKT_MAX_SIZE_PSE	GENMASK(27, 16)
409*cbb3ec25SBjoern A. Zeeb 
410*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_GROUP_QUOTA(_n)	MT_DMA_SHDL(0x020 + ((_n) << 2))
411*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_GROUP_QUOTA_MIN	GENMASK(11, 0)
412*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_GROUP_QUOTA_MAX	GENMASK(27, 16)
413*cbb3ec25SBjoern A. Zeeb 
414*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_Q_MAP(_n)		MT_DMA_SHDL(0x060 + ((_n) << 2))
415*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_Q_MAP_MASK		GENMASK(3, 0)
416*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_Q_MAP_SHIFT(_n)	(4 * ((_n) % 8))
417*cbb3ec25SBjoern A. Zeeb 
418*cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_SCHED_SET(_n)	MT_DMA_SHDL(0x070 + ((_n) << 2))
419*cbb3ec25SBjoern A. Zeeb 
420*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_HOST_CONFIG		0x7c027030
421*cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_HOST_CONFIG_USB_RXEVT_EP4_EN	BIT(6)
422*cbb3ec25SBjoern A. Zeeb 
423*cbb3ec25SBjoern A. Zeeb #define MT_UMAC(ofs)			(0x74000000 + (ofs))
424*cbb3ec25SBjoern A. Zeeb #define MT_UDMA_TX_QSEL			MT_UMAC(0x008)
425*cbb3ec25SBjoern A. Zeeb #define MT_FW_DL_EN			BIT(3)
426*cbb3ec25SBjoern A. Zeeb 
427*cbb3ec25SBjoern A. Zeeb #define MT_UDMA_WLCFG_1			MT_UMAC(0x00c)
428*cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_AGG_PKT_LMT		GENMASK(7, 0)
429*cbb3ec25SBjoern A. Zeeb #define MT_WL_TX_TMOUT_LMT		GENMASK(27, 8)
430*cbb3ec25SBjoern A. Zeeb 
431*cbb3ec25SBjoern A. Zeeb #define MT_UDMA_WLCFG_0			MT_UMAC(0x18)
432*cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_AGG_TO			GENMASK(7, 0)
433*cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_AGG_LMT		GENMASK(15, 8)
434*cbb3ec25SBjoern A. Zeeb #define MT_WL_TX_TMOUT_FUNC_EN		BIT(16)
435*cbb3ec25SBjoern A. Zeeb #define MT_WL_TX_DPH_CHK_EN		BIT(17)
436*cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_MPSZ_PAD0		BIT(18)
437*cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_FLUSH			BIT(19)
438*cbb3ec25SBjoern A. Zeeb #define MT_TICK_1US_EN			BIT(20)
439*cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_AGG_EN			BIT(21)
440*cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_EN			BIT(22)
441*cbb3ec25SBjoern A. Zeeb #define MT_WL_TX_EN			BIT(23)
442*cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_BUSY			BIT(30)
443*cbb3ec25SBjoern A. Zeeb #define MT_WL_TX_BUSY			BIT(31)
444*cbb3ec25SBjoern A. Zeeb 
445*cbb3ec25SBjoern A. Zeeb #define MT_UDMA_CONN_INFRA_STATUS	MT_UMAC(0xa20)
446*cbb3ec25SBjoern A. Zeeb #define MT_UDMA_CONN_WFSYS_INIT_DONE	BIT(22)
447*cbb3ec25SBjoern A. Zeeb #define MT_UDMA_CONN_INFRA_STATUS_SEL	MT_UMAC(0xa24)
448*cbb3ec25SBjoern A. Zeeb 
449*cbb3ec25SBjoern A. Zeeb #define MT_SSUSB_EPCTL_CSR(ofs)		(0x74011800 + (ofs))
450*cbb3ec25SBjoern A. Zeeb #define MT_SSUSB_EPCTL_CSR_EP_RST_OPT	MT_SSUSB_EPCTL_CSR(0x090)
451*cbb3ec25SBjoern A. Zeeb 
452*cbb3ec25SBjoern A. Zeeb #define MT_UWFDMA0(ofs)			(0x7c024000 + (ofs))
453*cbb3ec25SBjoern A. Zeeb #define MT_UWFDMA0_GLO_CFG		MT_UWFDMA0(0x208)
454*cbb3ec25SBjoern A. Zeeb #define MT_UWFDMA0_GLO_CFG_EXT0		MT_UWFDMA0(0x2b0)
455*cbb3ec25SBjoern A. Zeeb #define MT_UWFDMA0_GLO_CFG_EXT1		MT_UWFDMA0(0x2b4)
456*cbb3ec25SBjoern A. Zeeb #define MT_UWFDMA0_TX_RING_EXT_CTRL(_n)	MT_UWFDMA0(0x600 + ((_n) << 2))
457*cbb3ec25SBjoern A. Zeeb 
458*cbb3ec25SBjoern A. Zeeb #define MT_CONN_STATUS			0x7c053c10
459*cbb3ec25SBjoern A. Zeeb #define MT_WIFI_PATCH_DL_STATE		BIT(0)
460*cbb3ec25SBjoern A. Zeeb 
461*cbb3ec25SBjoern A. Zeeb #define MT_CONN_ON_LPCTL		0x7c060010
462*cbb3ec25SBjoern A. Zeeb #define PCIE_LPCR_HOST_SET_OWN		BIT(0)
463*cbb3ec25SBjoern A. Zeeb #define PCIE_LPCR_HOST_CLR_OWN		BIT(1)
464*cbb3ec25SBjoern A. Zeeb #define PCIE_LPCR_HOST_OWN_SYNC		BIT(2)
465*cbb3ec25SBjoern A. Zeeb 
466*cbb3ec25SBjoern A. Zeeb #define MT_CONN_ON_MISC			0x7c0600f0
467*cbb3ec25SBjoern A. Zeeb #define MT_TOP_MISC2_FW_PWR_ON		BIT(0)
468*cbb3ec25SBjoern A. Zeeb #define MT_TOP_MISC2_FW_N9_ON		BIT(1)
469*cbb3ec25SBjoern A. Zeeb #define MT_TOP_MISC2_FW_N9_RDY		GENMASK(1, 0)
470*cbb3ec25SBjoern A. Zeeb 
471*cbb3ec25SBjoern A. Zeeb #define MT_WF_SW_DEF_CR(ofs)		(0x401a00 + (ofs))
472*cbb3ec25SBjoern A. Zeeb #define MT_WF_SW_DEF_CR_USB_MCU_EVENT	MT_WF_SW_DEF_CR(0x028)
473*cbb3ec25SBjoern A. Zeeb #define MT_WF_SW_SER_TRIGGER_SUSPEND	BIT(6)
474*cbb3ec25SBjoern A. Zeeb #define MT_WF_SW_SER_DONE_SUSPEND	BIT(7)
475*cbb3ec25SBjoern A. Zeeb 
476*cbb3ec25SBjoern A. Zeeb #define WFSYS_SW_RST_B			BIT(0)
477*cbb3ec25SBjoern A. Zeeb #define WFSYS_SW_INIT_DONE		BIT(4)
478*cbb3ec25SBjoern A. Zeeb 
479*cbb3ec25SBjoern A. Zeeb #endif /* __MT792X_REGS_H */
480