xref: /freebsd/sys/contrib/dev/mediatek/mt76/mt792x_regs.h (revision 8ba4d145d351db26e07695b8e90697398c5dfec2)
1cbb3ec25SBjoern A. Zeeb /* SPDX-License-Identifier: ISC */
2cbb3ec25SBjoern A. Zeeb /* Copyright (C) 2023 MediaTek Inc. */
3cbb3ec25SBjoern A. Zeeb 
4cbb3ec25SBjoern A. Zeeb #ifndef __MT792X_REGS_H
5cbb3ec25SBjoern A. Zeeb #define __MT792X_REGS_H
6cbb3ec25SBjoern A. Zeeb 
7cbb3ec25SBjoern A. Zeeb /* MCU WFDMA1 */
8cbb3ec25SBjoern A. Zeeb #define MT_MCU_WFDMA1_BASE		0x3000
9cbb3ec25SBjoern A. Zeeb #define MT_MCU_WFDMA1(ofs)		(MT_MCU_WFDMA1_BASE + (ofs))
10cbb3ec25SBjoern A. Zeeb 
11cbb3ec25SBjoern A. Zeeb #define MT_MCU_INT_EVENT		MT_MCU_WFDMA1(0x108)
12cbb3ec25SBjoern A. Zeeb #define MT_MCU_INT_EVENT_DMA_STOPPED	BIT(0)
13cbb3ec25SBjoern A. Zeeb #define MT_MCU_INT_EVENT_DMA_INIT	BIT(1)
14cbb3ec25SBjoern A. Zeeb #define MT_MCU_INT_EVENT_SER_TRIGGER	BIT(2)
15cbb3ec25SBjoern A. Zeeb #define MT_MCU_INT_EVENT_RESET_DONE	BIT(3)
16cbb3ec25SBjoern A. Zeeb 
17cbb3ec25SBjoern A. Zeeb #define MT_PLE_BASE			0x820c0000
18cbb3ec25SBjoern A. Zeeb #define MT_PLE(ofs)			(MT_PLE_BASE + (ofs))
19cbb3ec25SBjoern A. Zeeb 
20cbb3ec25SBjoern A. Zeeb #define MT_PLE_FL_Q0_CTRL		MT_PLE(0x3e0)
21cbb3ec25SBjoern A. Zeeb #define MT_PLE_FL_Q1_CTRL		MT_PLE(0x3e4)
22cbb3ec25SBjoern A. Zeeb #define MT_PLE_FL_Q2_CTRL		MT_PLE(0x3e8)
23cbb3ec25SBjoern A. Zeeb #define MT_PLE_FL_Q3_CTRL		MT_PLE(0x3ec)
24cbb3ec25SBjoern A. Zeeb 
25cbb3ec25SBjoern A. Zeeb #define MT_PLE_AC_QEMPTY(_n)		MT_PLE(0x500 + 0x40 * (_n))
26cbb3ec25SBjoern A. Zeeb #define MT_PLE_AMSDU_PACK_MSDU_CNT(n)	MT_PLE(0x10e0 + ((n) << 2))
27cbb3ec25SBjoern A. Zeeb 
28cbb3ec25SBjoern A. Zeeb /* TMAC: band 0(0x21000), band 1(0xa1000) */
29cbb3ec25SBjoern A. Zeeb #define MT_WF_TMAC_BASE(_band)		((_band) ? 0x820f4000 : 0x820e4000)
30cbb3ec25SBjoern A. Zeeb #define MT_WF_TMAC(_band, ofs)		(MT_WF_TMAC_BASE(_band) + (ofs))
31cbb3ec25SBjoern A. Zeeb 
32cbb3ec25SBjoern A. Zeeb #define MT_TMAC_TCR0(_band)		MT_WF_TMAC(_band, 0)
33cbb3ec25SBjoern A. Zeeb #define MT_TMAC_TCR0_TBTT_STOP_CTRL	BIT(25)
34cbb3ec25SBjoern A. Zeeb 
35cbb3ec25SBjoern A. Zeeb #define MT_TMAC_CDTR(_band)		MT_WF_TMAC(_band, 0x090)
36cbb3ec25SBjoern A. Zeeb #define MT_TMAC_ODTR(_band)		MT_WF_TMAC(_band, 0x094)
37cbb3ec25SBjoern A. Zeeb #define MT_TIMEOUT_VAL_PLCP		GENMASK(15, 0)
38cbb3ec25SBjoern A. Zeeb #define MT_TIMEOUT_VAL_CCA		GENMASK(31, 16)
39cbb3ec25SBjoern A. Zeeb 
40cbb3ec25SBjoern A. Zeeb #define MT_TMAC_ICR0(_band)		MT_WF_TMAC(_band, 0x0a4)
41cbb3ec25SBjoern A. Zeeb #define MT_IFS_EIFS			GENMASK(8, 0)
42cbb3ec25SBjoern A. Zeeb #define MT_IFS_RIFS			GENMASK(14, 10)
43cbb3ec25SBjoern A. Zeeb #define MT_IFS_SIFS			GENMASK(22, 16)
44cbb3ec25SBjoern A. Zeeb #define MT_IFS_SLOT			GENMASK(30, 24)
45cbb3ec25SBjoern A. Zeeb 
46cbb3ec25SBjoern A. Zeeb #define MT_TMAC_CTCR0(_band)			MT_WF_TMAC(_band, 0x0f4)
47cbb3ec25SBjoern A. Zeeb #define MT_TMAC_CTCR0_INS_DDLMT_REFTIME		GENMASK(5, 0)
48cbb3ec25SBjoern A. Zeeb #define MT_TMAC_CTCR0_INS_DDLMT_EN		BIT(17)
49cbb3ec25SBjoern A. Zeeb #define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN	BIT(18)
50cbb3ec25SBjoern A. Zeeb 
51cbb3ec25SBjoern A. Zeeb #define MT_TMAC_TRCR0(_band)		MT_WF_TMAC(_band, 0x09c)
52cbb3ec25SBjoern A. Zeeb #define MT_TMAC_TFCR0(_band)		MT_WF_TMAC(_band, 0x1e0)
53cbb3ec25SBjoern A. Zeeb 
54cbb3ec25SBjoern A. Zeeb #define MT_WF_DMA_BASE(_band)		((_band) ? 0x820f7000 : 0x820e7000)
55cbb3ec25SBjoern A. Zeeb #define MT_WF_DMA(_band, ofs)		(MT_WF_DMA_BASE(_band) + (ofs))
56cbb3ec25SBjoern A. Zeeb 
57cbb3ec25SBjoern A. Zeeb #define MT_DMA_DCR0(_band)		MT_WF_DMA(_band, 0x000)
58cbb3ec25SBjoern A. Zeeb #define MT_DMA_DCR0_MAX_RX_LEN		GENMASK(15, 3)
59cbb3ec25SBjoern A. Zeeb #define MT_DMA_DCR0_RXD_G5_EN		BIT(23)
60cbb3ec25SBjoern A. Zeeb 
61cbb3ec25SBjoern A. Zeeb /* WTBLOFF TOP: band 0(0x820e9000),band 1(0x820f9000) */
62cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_BASE(_band)	((_band) ? 0x820f9000 : 0x820e9000)
63cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP(_band, ofs)	(MT_WTBLOFF_TOP_BASE(_band) + (ofs))
64cbb3ec25SBjoern A. Zeeb 
65cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_RSCR(_band)	MT_WTBLOFF_TOP(_band, 0x008)
66cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_RSCR_RCPI_MODE	GENMASK(31, 30)
67cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_RSCR_RCPI_PARAM	GENMASK(25, 24)
68cbb3ec25SBjoern A. Zeeb 
69cbb3ec25SBjoern A. Zeeb /* LPON: band 0(0x24200), band 1(0xa4200) */
70cbb3ec25SBjoern A. Zeeb #define MT_WF_LPON_BASE(_band)		((_band) ? 0x820fb000 : 0x820eb000)
71cbb3ec25SBjoern A. Zeeb #define MT_WF_LPON(_band, ofs)		(MT_WF_LPON_BASE(_band) + (ofs))
72cbb3ec25SBjoern A. Zeeb 
73cbb3ec25SBjoern A. Zeeb #define MT_LPON_UTTR0(_band)		MT_WF_LPON(_band, 0x080)
74cbb3ec25SBjoern A. Zeeb #define MT_LPON_UTTR1(_band)		MT_WF_LPON(_band, 0x084)
75cbb3ec25SBjoern A. Zeeb 
76cbb3ec25SBjoern A. Zeeb #define MT_LPON_TCR(_band, n)		MT_WF_LPON(_band, 0x0a8 + (n) * 4)
77cbb3ec25SBjoern A. Zeeb #define MT_LPON_TCR_SW_MODE		GENMASK(1, 0)
78cbb3ec25SBjoern A. Zeeb #define MT_LPON_TCR_SW_WRITE		BIT(0)
79cbb3ec25SBjoern A. Zeeb 
80cbb3ec25SBjoern A. Zeeb /* ETBF: band 0(0x24000), band 1(0xa4000) */
81cbb3ec25SBjoern A. Zeeb #define MT_WF_ETBF_BASE(_band)		((_band) ? 0x820fa000 : 0x820ea000)
82cbb3ec25SBjoern A. Zeeb #define MT_WF_ETBF(_band, ofs)		(MT_WF_ETBF_BASE(_band) + (ofs))
83cbb3ec25SBjoern A. Zeeb 
84cbb3ec25SBjoern A. Zeeb #define MT_ETBF_TX_APP_CNT(_band)	MT_WF_ETBF(_band, 0x150)
85cbb3ec25SBjoern A. Zeeb #define MT_ETBF_TX_IBF_CNT		GENMASK(31, 16)
86cbb3ec25SBjoern A. Zeeb #define MT_ETBF_TX_EBF_CNT		GENMASK(15, 0)
87cbb3ec25SBjoern A. Zeeb 
88cbb3ec25SBjoern A. Zeeb #define MT_ETBF_RX_FB_CNT(_band)	MT_WF_ETBF(_band, 0x158)
89cbb3ec25SBjoern A. Zeeb #define MT_ETBF_RX_FB_ALL		GENMASK(31, 24)
90cbb3ec25SBjoern A. Zeeb #define MT_ETBF_RX_FB_HE		GENMASK(23, 16)
91cbb3ec25SBjoern A. Zeeb #define MT_ETBF_RX_FB_VHT		GENMASK(15, 8)
92cbb3ec25SBjoern A. Zeeb #define MT_ETBF_RX_FB_HT		GENMASK(7, 0)
93cbb3ec25SBjoern A. Zeeb 
94cbb3ec25SBjoern A. Zeeb /* MIB: band 0(0x24800), band 1(0xa4800) */
95cbb3ec25SBjoern A. Zeeb #define MT_WF_MIB_BASE(_band)		((_band) ? 0x820fd000 : 0x820ed000)
96cbb3ec25SBjoern A. Zeeb #define MT_WF_MIB(_band, ofs)		(MT_WF_MIB_BASE(_band) + (ofs))
97cbb3ec25SBjoern A. Zeeb 
98cbb3ec25SBjoern A. Zeeb #define MT_MIB_SCR1(_band)		MT_WF_MIB(_band, 0x004)
99cbb3ec25SBjoern A. Zeeb #define MT_MIB_TXDUR_EN			BIT(8)
100cbb3ec25SBjoern A. Zeeb #define MT_MIB_RXDUR_EN			BIT(9)
101cbb3ec25SBjoern A. Zeeb 
102cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR3(_band)		MT_WF_MIB(_band, 0x698)
103cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR3_FCS_ERR_MASK	GENMASK(31, 16)
104cbb3ec25SBjoern A. Zeeb 
105cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR5(_band)		MT_WF_MIB(_band, 0x780)
106cbb3ec25SBjoern A. Zeeb 
107cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR9(_band)		MT_WF_MIB(_band, 0x02c)
108cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR9_BUSY_MASK		GENMASK(23, 0)
109cbb3ec25SBjoern A. Zeeb 
110cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR12(_band)		MT_WF_MIB(_band, 0x558)
111cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR14(_band)		MT_WF_MIB(_band, 0x564)
112cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR15(_band)		MT_WF_MIB(_band, 0x568)
113cbb3ec25SBjoern A. Zeeb 
114cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR16(_band)		MT_WF_MIB(_band, 0x048)
115cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR16_BUSY_MASK		GENMASK(23, 0)
116cbb3ec25SBjoern A. Zeeb 
117cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR22(_band)		MT_WF_MIB(_band, 0x770)
118cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR23(_band)		MT_WF_MIB(_band, 0x774)
119cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR31(_band)		MT_WF_MIB(_band, 0x55c)
120cbb3ec25SBjoern A. Zeeb 
121cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR32(_band)		MT_WF_MIB(_band, 0x7a8)
122cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR9_IBF_CNT_MASK	GENMASK(31, 16)
123cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR9_EBF_CNT_MASK	GENMASK(15, 0)
124cbb3ec25SBjoern A. Zeeb 
125cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR34(_band)		MT_WF_MIB(_band, 0x090)
126cbb3ec25SBjoern A. Zeeb #define MT_MIB_MU_BF_TX_CNT		GENMASK(15, 0)
127cbb3ec25SBjoern A. Zeeb 
128cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR36(_band)		MT_WF_MIB(_band, 0x054)
129cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR36_TXTIME_MASK	GENMASK(23, 0)
130cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR37(_band)		MT_WF_MIB(_band, 0x058)
131cbb3ec25SBjoern A. Zeeb #define MT_MIB_SDR37_RXTIME_MASK	GENMASK(23, 0)
132cbb3ec25SBjoern A. Zeeb 
133cbb3ec25SBjoern A. Zeeb #define MT_MIB_DR8(_band)		MT_WF_MIB(_band, 0x0c0)
134cbb3ec25SBjoern A. Zeeb #define MT_MIB_DR9(_band)		MT_WF_MIB(_band, 0x0c4)
135cbb3ec25SBjoern A. Zeeb #define MT_MIB_DR11(_band)		MT_WF_MIB(_band, 0x0cc)
136cbb3ec25SBjoern A. Zeeb 
137cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_SDR0(_band, n)	MT_WF_MIB(_band, 0x100 + ((n) << 4))
138cbb3ec25SBjoern A. Zeeb #define MT_MIB_RTS_RETRIES_COUNT_MASK	GENMASK(31, 16)
139cbb3ec25SBjoern A. Zeeb 
140cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_BSDR0(_band)		MT_WF_MIB(_band, 0x688)
141cbb3ec25SBjoern A. Zeeb #define MT_MIB_RTS_COUNT_MASK		GENMASK(15, 0)
142cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_BSDR1(_band)		MT_WF_MIB(_band, 0x690)
143cbb3ec25SBjoern A. Zeeb #define MT_MIB_RTS_FAIL_COUNT_MASK	GENMASK(15, 0)
144cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_BSDR2(_band)		MT_WF_MIB(_band, 0x518)
145cbb3ec25SBjoern A. Zeeb #define MT_MIB_BA_FAIL_COUNT_MASK	GENMASK(15, 0)
146cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_BSDR3(_band)		MT_WF_MIB(_band, 0x520)
147cbb3ec25SBjoern A. Zeeb #define MT_MIB_ACK_FAIL_COUNT_MASK	GENMASK(15, 0)
148cbb3ec25SBjoern A. Zeeb 
149cbb3ec25SBjoern A. Zeeb #define MT_MIB_MB_SDR2(_band, n)	MT_WF_MIB(_band, 0x108 + ((n) << 4))
150cbb3ec25SBjoern A. Zeeb #define MT_MIB_FRAME_RETRIES_COUNT_MASK	GENMASK(15, 0)
151cbb3ec25SBjoern A. Zeeb 
152cbb3ec25SBjoern A. Zeeb #define MT_TX_AGG_CNT(_band, n)		MT_WF_MIB(_band, 0x7dc + ((n) << 2))
153cbb3ec25SBjoern A. Zeeb #define MT_TX_AGG_CNT2(_band, n)	MT_WF_MIB(_band, 0x7ec + ((n) << 2))
154cbb3ec25SBjoern A. Zeeb #define MT_MIB_ARNG(_band, n)		MT_WF_MIB(_band, 0x0b0 + ((n) << 2))
155cbb3ec25SBjoern A. Zeeb #define MT_MIB_ARNCR_RANGE(val, n)	(((val) >> ((n) << 3)) & GENMASK(7, 0))
156cbb3ec25SBjoern A. Zeeb 
157cbb3ec25SBjoern A. Zeeb #define MT_WTBLON_TOP_BASE		0x820d4000
158cbb3ec25SBjoern A. Zeeb #define MT_WTBLON_TOP(ofs)		(MT_WTBLON_TOP_BASE + (ofs))
159cbb3ec25SBjoern A. Zeeb 
160cbb3ec25SBjoern A. Zeeb #define MT_WTBL_UPDATE_BUSY		BIT(31)
161cbb3ec25SBjoern A. Zeeb 
162cbb3ec25SBjoern A. Zeeb #define MT_WTBL_ITCR			MT_WTBLON_TOP(0x3b0)
163cbb3ec25SBjoern A. Zeeb #define MT_WTBL_ITCR_WR			BIT(16)
164cbb3ec25SBjoern A. Zeeb #define MT_WTBL_ITCR_EXEC		BIT(31)
165cbb3ec25SBjoern A. Zeeb #define MT_WTBL_ITDR0			MT_WTBLON_TOP(0x3b8)
166cbb3ec25SBjoern A. Zeeb #define MT_WTBL_ITDR1			MT_WTBLON_TOP(0x3bc)
167cbb3ec25SBjoern A. Zeeb #define MT_WTBL_SPE_IDX_SEL		BIT(6)
168cbb3ec25SBjoern A. Zeeb 
169cbb3ec25SBjoern A. Zeeb #define MT_WTBL_BASE			0x820d8000
170cbb3ec25SBjoern A. Zeeb #define MT_WTBL_LMAC_ID			GENMASK(14, 8)
171cbb3ec25SBjoern A. Zeeb #define MT_WTBL_LMAC_DW			GENMASK(7, 2)
172cbb3ec25SBjoern A. Zeeb #define MT_WTBL_LMAC_OFFS(_id, _dw)	(MT_WTBL_BASE | \
173cbb3ec25SBjoern A. Zeeb 					 FIELD_PREP(MT_WTBL_LMAC_ID, _id) | \
174cbb3ec25SBjoern A. Zeeb 					 FIELD_PREP(MT_WTBL_LMAC_DW, _dw))
175cbb3ec25SBjoern A. Zeeb 
176cbb3ec25SBjoern A. Zeeb /* AGG: band 0(0x20800), band 1(0xa0800) */
177cbb3ec25SBjoern A. Zeeb #define MT_WF_AGG_BASE(_band)		((_band) ? 0x820f2000 : 0x820e2000)
178cbb3ec25SBjoern A. Zeeb #define MT_WF_AGG(_band, ofs)		(MT_WF_AGG_BASE(_band) + (ofs))
179cbb3ec25SBjoern A. Zeeb 
180cbb3ec25SBjoern A. Zeeb #define MT_AGG_AWSCR0(_band, _n)	MT_WF_AGG(_band, 0x05c + (_n) * 4)
181cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0(_band, _n)		MT_WF_AGG(_band, 0x06c + (_n) * 4)
182cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_MM_PROT		BIT(0)
183cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_GF_PROT		BIT(1)
184cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_BW20_PROT		BIT(2)
185cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_BW40_PROT		BIT(4)
186cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_BW80_PROT		BIT(6)
187cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_ERP_PROT		GENMASK(12, 8)
188cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_VHT_PROT		BIT(13)
189cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR0_PTA_WIN_DIS		BIT(15)
190cbb3ec25SBjoern A. Zeeb 
191cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR1_RTS0_NUM_THRES	GENMASK(31, 23)
192cbb3ec25SBjoern A. Zeeb #define MT_AGG_PCR1_RTS0_LEN_THRES	GENMASK(19, 0)
193cbb3ec25SBjoern A. Zeeb 
194cbb3ec25SBjoern A. Zeeb #define MT_AGG_ACR0(_band)		MT_WF_AGG(_band, 0x084)
195cbb3ec25SBjoern A. Zeeb #define MT_AGG_ACR_CFEND_RATE		GENMASK(13, 0)
196cbb3ec25SBjoern A. Zeeb #define MT_AGG_ACR_BAR_RATE		GENMASK(29, 16)
197cbb3ec25SBjoern A. Zeeb 
198cbb3ec25SBjoern A. Zeeb #define MT_AGG_MRCR(_band)		MT_WF_AGG(_band, 0x098)
199cbb3ec25SBjoern A. Zeeb #define MT_AGG_MRCR_BAR_CNT_LIMIT	GENMASK(15, 12)
200cbb3ec25SBjoern A. Zeeb #define MT_AGG_MRCR_LAST_RTS_CTS_RN	BIT(6)
201cbb3ec25SBjoern A. Zeeb #define MT_AGG_MRCR_RTS_FAIL_LIMIT	GENMASK(11, 7)
202cbb3ec25SBjoern A. Zeeb #define MT_AGG_MRCR_TXCMD_RTS_FAIL_LIMIT	GENMASK(28, 24)
203cbb3ec25SBjoern A. Zeeb 
204cbb3ec25SBjoern A. Zeeb #define MT_AGG_ATCR1(_band)		MT_WF_AGG(_band, 0x0f0)
205cbb3ec25SBjoern A. Zeeb #define MT_AGG_ATCR3(_band)		MT_WF_AGG(_band, 0x0f4)
206cbb3ec25SBjoern A. Zeeb 
207cbb3ec25SBjoern A. Zeeb /* ARB: band 0(0x20c00), band 1(0xa0c00) */
208cbb3ec25SBjoern A. Zeeb #define MT_WF_ARB_BASE(_band)		((_band) ? 0x820f3000 : 0x820e3000)
209cbb3ec25SBjoern A. Zeeb #define MT_WF_ARB(_band, ofs)		(MT_WF_ARB_BASE(_band) + (ofs))
210cbb3ec25SBjoern A. Zeeb 
211cbb3ec25SBjoern A. Zeeb #define MT_ARB_SCR(_band)		MT_WF_ARB(_band, 0x080)
212cbb3ec25SBjoern A. Zeeb #define MT_ARB_SCR_TX_DISABLE		BIT(8)
213cbb3ec25SBjoern A. Zeeb #define MT_ARB_SCR_RX_DISABLE		BIT(9)
214cbb3ec25SBjoern A. Zeeb 
215cbb3ec25SBjoern A. Zeeb #define MT_ARB_DRNGR0(_band, _n)	MT_WF_ARB(_band, 0x194 + (_n) * 4)
216cbb3ec25SBjoern A. Zeeb 
217cbb3ec25SBjoern A. Zeeb /* RMAC: band 0(0x21400), band 1(0xa1400) */
218cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_BASE(_band)		((_band) ? 0x820f5000 : 0x820e5000)
219cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC(_band, ofs)		(MT_WF_RMAC_BASE(_band) + (ofs))
220cbb3ec25SBjoern A. Zeeb 
221cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR(_band)		MT_WF_RMAC(_band, 0x000)
222cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_STBC_MULTI	BIT(0)
223cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_FCSFAIL		BIT(1)
224cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_VERSION		BIT(3)
225cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_PROBEREQ	BIT(4)
226cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_MCAST		BIT(5)
227cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_BCAST		BIT(6)
228cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_MCAST_FILTERED	BIT(7)
229cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_A3_MAC		BIT(8)
230cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_A3_BSSID	BIT(9)
231cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_A2_BSSID	BIT(10)
232cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_BEACON	BIT(11)
233cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_FRAME_REPORT	BIT(12)
234cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_CTL_RSV		BIT(13)
235cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_CTS		BIT(14)
236cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_RTS		BIT(15)
237cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_DUPLICATE	BIT(16)
238cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_BSS	BIT(17)
239cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_UC	BIT(18)
240cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_TIM	BIT(19)
241cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_NDPA		BIT(20)
242cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR_DROP_UNWANTED_CTL	BIT(21)
243cbb3ec25SBjoern A. Zeeb 
244cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1(_band)		MT_WF_RMAC(_band, 0x004)
245cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1_DROP_ACK		BIT(4)
246cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1_DROP_BF_POLL	BIT(5)
247cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1_DROP_BA		BIT(6)
248cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1_DROP_CFEND		BIT(7)
249cbb3ec25SBjoern A. Zeeb #define MT_WF_RFCR1_DROP_CFACK		BIT(8)
250cbb3ec25SBjoern A. Zeeb 
251cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_TIME0(_band)	MT_WF_RMAC(_band, 0x03c4)
252cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_RXTIME_CLR	BIT(31)
253cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_RXTIME_EN	BIT(30)
254cbb3ec25SBjoern A. Zeeb 
255cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_AIRTIME14(_band)	MT_WF_RMAC(_band, 0x03b8)
256cbb3ec25SBjoern A. Zeeb #define MT_MIB_OBSSTIME_MASK		GENMASK(23, 0)
257cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_AIRTIME0(_band)	MT_WF_RMAC(_band, 0x0380)
258cbb3ec25SBjoern A. Zeeb 
259cbb3ec25SBjoern A. Zeeb /* WFDMA0 */
260cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_BASE			0xd4000
261cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0(ofs)			(MT_WFDMA0_BASE + (ofs))
262cbb3ec25SBjoern A. Zeeb 
263cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RST			MT_WFDMA0(0x100)
264cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RST_LOGIC_RST		BIT(4)
265cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RST_DMASHDL_ALL_RST	BIT(5)
266cbb3ec25SBjoern A. Zeeb 
267cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA		MT_WFDMA0(0x13c)
268cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA_TX_FIFO0	BIT(0)
269cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA_TX_FIFO1	BIT(1)
270cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA_RX_FIFO	BIT(2)
271cbb3ec25SBjoern A. Zeeb 
272cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD			MT_WFDMA0(0x1f0)
273cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_WAKE_RX_PCIE		BIT(0)
274cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_STOP_DMA_FW_RELOAD	BIT(1)
275cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_STOP_DMA		BIT(2)
276cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_RESET_DONE		BIT(3)
277cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_RECOVERY_DONE	BIT(4)
278cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_NORMAL_STATE		BIT(5)
279cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_ERROR_MASK		GENMASK(5, 1)
280cbb3ec25SBjoern A. Zeeb 
281cbb3ec25SBjoern A. Zeeb #define MT_MCU2HOST_SW_INT_ENA		MT_WFDMA0(0x1f4)
282cbb3ec25SBjoern A. Zeeb 
283cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_HOST_INT_STA		MT_WFDMA0(0x200)
284cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_STS0		BIT(0)	/* Rx mcu */
285cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_STS2		BIT(2)	/* Rx data */
286cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_STS4		BIT(22)	/* Rx mcu after fw downloaded */
287cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_STS16		BIT(26)
288cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_STS17		BIT(27) /* MCU tx done*/
289cbb3ec25SBjoern A. Zeeb 
290cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG		MT_WFDMA0(0x208)
291cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_TX_DMA_EN	BIT(0)
292cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_TX_DMA_BUSY	BIT(1)
293cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_RX_DMA_EN	BIT(2)
294cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_RX_DMA_BUSY	BIT(3)
295*8ba4d145SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_DMA_SIZE	GENMASK(5, 4)
296cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_TX_WB_DDONE	BIT(6)
297cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_FW_DWLD_BYPASS_DMASHDL BIT(9)
298*8ba4d145SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_FIFO_DIS_CHECK	BIT(11)
299cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_FIFO_LITTLE_ENDIAN	BIT(12)
300*8ba4d145SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_RX_WB_DDONE	BIT(13)
301cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_CSR_DISP_BASE_PTR_CHAIN_EN BIT(15)
302cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2	BIT(21)
303cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO	BIT(27)
304cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_OMIT_TX_INFO	BIT(28)
305cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_CLK_GAT_DIS	BIT(30)
306cbb3ec25SBjoern A. Zeeb 
307cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_ENA0		BIT(0)
308cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_ENA1		BIT(1)
309cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_ENA2		BIT(2)
310cbb3ec25SBjoern A. Zeeb #define HOST_RX_DONE_INT_ENA3		BIT(3)
311cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA0		BIT(4)
312cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA1		BIT(5)
313cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA2		BIT(6)
314cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA3		BIT(7)
315cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA4		BIT(8)
316cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA5		BIT(9)
317cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA6		BIT(10)
318cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA7		BIT(11)
319cbb3ec25SBjoern A. Zeeb #define HOST_RX_COHERENT_EN		BIT(20)
320cbb3ec25SBjoern A. Zeeb #define HOST_TX_COHERENT_EN		BIT(21)
321cbb3ec25SBjoern A. Zeeb #define MCU2HOST_SW_INT_ENA		BIT(29)
322cbb3ec25SBjoern A. Zeeb #define HOST_TX_DONE_INT_ENA18		BIT(30)
323cbb3ec25SBjoern A. Zeeb 
324cbb3ec25SBjoern A. Zeeb #define MT_INT_MCU_CMD			MCU2HOST_SW_INT_ENA
325cbb3ec25SBjoern A. Zeeb 
326cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RST_DTX_PTR		MT_WFDMA0(0x20c)
327cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RST_DRX_PTR		MT_WFDMA0(0x280)
328*8ba4d145SBjoern A. Zeeb #define MT_WFDMA0_INT_RX_PRI		MT_WFDMA0(0x298)
329*8ba4d145SBjoern A. Zeeb #define MT_WFDMA0_INT_TX_PRI		MT_WFDMA0(0x29c)
330cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_EXT0		MT_WFDMA0(0x2b0)
331cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_CSR_TX_DMASHDL_ENABLE	BIT(6)
332cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_PRI_DLY_INT_CFG0	MT_WFDMA0(0x2f0)
333cbb3ec25SBjoern A. Zeeb 
334cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING0_EXT_CTRL	MT_WFDMA0(0x600)
335cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING1_EXT_CTRL	MT_WFDMA0(0x604)
336cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING2_EXT_CTRL	MT_WFDMA0(0x608)
337cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING3_EXT_CTRL	MT_WFDMA0(0x60c)
338cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING4_EXT_CTRL	MT_WFDMA0(0x610)
339cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING5_EXT_CTRL	MT_WFDMA0(0x614)
340cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING6_EXT_CTRL	MT_WFDMA0(0x618)
341cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING15_EXT_CTRL	MT_WFDMA0(0x63c)
342cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING16_EXT_CTRL	MT_WFDMA0(0x640)
343cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_TX_RING17_EXT_CTRL	MT_WFDMA0(0x644)
344cbb3ec25SBjoern A. Zeeb 
345cbb3ec25SBjoern A. Zeeb #define MT_WPDMA0_MAX_CNT_MASK		GENMASK(7, 0)
346cbb3ec25SBjoern A. Zeeb #define MT_WPDMA0_BASE_PTR_MASK		GENMASK(31, 16)
347cbb3ec25SBjoern A. Zeeb 
348cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING0_EXT_CTRL	MT_WFDMA0(0x680)
349cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING1_EXT_CTRL	MT_WFDMA0(0x684)
350cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING2_EXT_CTRL	MT_WFDMA0(0x688)
351cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING3_EXT_CTRL	MT_WFDMA0(0x68c)
352cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING4_EXT_CTRL	MT_WFDMA0(0x690)
353cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING5_EXT_CTRL	MT_WFDMA0(0x694)
354cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING6_EXT_CTRL	MT_WFDMA0(0x698)
355cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_RX_RING7_EXT_CTRL	MT_WFDMA0(0x69c)
356cbb3ec25SBjoern A. Zeeb 
357cbb3ec25SBjoern A. Zeeb #define MT_TX_RING_BASE			MT_WFDMA0(0x300)
358cbb3ec25SBjoern A. Zeeb #define MT_RX_EVENT_RING_BASE		MT_WFDMA0(0x500)
359cbb3ec25SBjoern A. Zeeb 
360cbb3ec25SBjoern A. Zeeb /* WFDMA CSR */
361cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_BASE          0xd7000
362cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_EXT_CSR(ofs)          (MT_WFDMA_EXT_CSR_BASE + (ofs))
363cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_HIF_MISC	MT_WFDMA_EXT_CSR(0x44)
364cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_HIF_MISC_BUSY	BIT(0)
365cbb3ec25SBjoern A. Zeeb 
366cbb3ec25SBjoern A. Zeeb #define MT_SWDEF_BASE			0x41f200
367cbb3ec25SBjoern A. Zeeb #define MT_SWDEF(ofs)			(MT_SWDEF_BASE + (ofs))
368cbb3ec25SBjoern A. Zeeb #define MT_SWDEF_MODE			MT_SWDEF(0x3c)
369cbb3ec25SBjoern A. Zeeb #define MT_SWDEF_NORMAL_MODE		0
370cbb3ec25SBjoern A. Zeeb #define MT_SWDEF_ICAP_MODE		1
371cbb3ec25SBjoern A. Zeeb #define MT_SWDEF_SPECTRUM_MODE		2
372cbb3ec25SBjoern A. Zeeb 
373cbb3ec25SBjoern A. Zeeb #define MT_TOP_BASE			0x18060000
374cbb3ec25SBjoern A. Zeeb #define MT_TOP(ofs)			(MT_TOP_BASE + (ofs))
375cbb3ec25SBjoern A. Zeeb 
376cbb3ec25SBjoern A. Zeeb #define MT_TOP_LPCR_HOST_BAND0		MT_TOP(0x10)
377cbb3ec25SBjoern A. Zeeb #define MT_TOP_LPCR_HOST_FW_OWN		BIT(0)
378cbb3ec25SBjoern A. Zeeb #define MT_TOP_LPCR_HOST_DRV_OWN	BIT(1)
379cbb3ec25SBjoern A. Zeeb 
380cbb3ec25SBjoern A. Zeeb #define MT_TOP_MISC			MT_TOP(0xf0)
381cbb3ec25SBjoern A. Zeeb #define MT_TOP_MISC_FW_STATE		GENMASK(2, 0)
382cbb3ec25SBjoern A. Zeeb 
383cbb3ec25SBjoern A. Zeeb #define MT_MCU_WPDMA0_BASE		0x54000000
384cbb3ec25SBjoern A. Zeeb #define MT_MCU_WPDMA0(ofs)		(MT_MCU_WPDMA0_BASE + (ofs))
385cbb3ec25SBjoern A. Zeeb 
386cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_DUMMY_CR		MT_MCU_WPDMA0(0x120)
387cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_NEED_REINIT		BIT(1)
388cbb3ec25SBjoern A. Zeeb 
389cbb3ec25SBjoern A. Zeeb #define MT_CBTOP_RGU(ofs)		(0x70002000 + (ofs))
390cbb3ec25SBjoern A. Zeeb #define MT_CBTOP_RGU_WF_SUBSYS_RST	MT_CBTOP_RGU(0x600)
391cbb3ec25SBjoern A. Zeeb #define MT_CBTOP_RGU_WF_SUBSYS_RST_WF_WHOLE_PATH BIT(0)
392cbb3ec25SBjoern A. Zeeb 
393cbb3ec25SBjoern A. Zeeb #define MT_HW_BOUND			0x70010020
394cbb3ec25SBjoern A. Zeeb #define MT_HW_CHIPID			0x70010200
395cbb3ec25SBjoern A. Zeeb #define MT_HW_REV			0x70010204
396cbb3ec25SBjoern A. Zeeb 
397*8ba4d145SBjoern A. Zeeb #define MT_HW_EMI_CTL			0x18011100
398*8ba4d145SBjoern A. Zeeb #define MT_HW_EMI_CTL_SLPPROT_EN	BIT(1)
399*8ba4d145SBjoern A. Zeeb 
400cbb3ec25SBjoern A. Zeeb #define MT_PCIE_MAC_BASE		0x10000
401cbb3ec25SBjoern A. Zeeb #define MT_PCIE_MAC(ofs)		(MT_PCIE_MAC_BASE + (ofs))
402cbb3ec25SBjoern A. Zeeb #define MT_PCIE_MAC_INT_ENABLE		MT_PCIE_MAC(0x188)
403cbb3ec25SBjoern A. Zeeb #define MT_PCIE_MAC_PM			MT_PCIE_MAC(0x194)
404cbb3ec25SBjoern A. Zeeb #define MT_PCIE_MAC_PM_L0S_DIS		BIT(8)
405cbb3ec25SBjoern A. Zeeb 
406cbb3ec25SBjoern A. Zeeb #define MT_DMA_SHDL(ofs)		(0x7c026000 + (ofs))
407cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_SW_CONTROL		MT_DMA_SHDL(0x004)
408cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_DMASHDL_BYPASS	BIT(28)
409cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_OPTIONAL		MT_DMA_SHDL(0x008)
410cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_PAGE			MT_DMA_SHDL(0x00c)
411cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_GROUP_SEQ_ORDER	BIT(16)
412cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_REFILL		MT_DMA_SHDL(0x010)
413cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_REFILL_MASK		GENMASK(31, 16)
414cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_PKT_MAX_SIZE		MT_DMA_SHDL(0x01c)
415cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_PKT_MAX_SIZE_PLE	GENMASK(11, 0)
416cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_PKT_MAX_SIZE_PSE	GENMASK(27, 16)
417cbb3ec25SBjoern A. Zeeb 
418cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_GROUP_QUOTA(_n)	MT_DMA_SHDL(0x020 + ((_n) << 2))
419cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_GROUP_QUOTA_MIN	GENMASK(11, 0)
420cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_GROUP_QUOTA_MAX	GENMASK(27, 16)
421cbb3ec25SBjoern A. Zeeb 
422cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_Q_MAP(_n)		MT_DMA_SHDL(0x060 + ((_n) << 2))
423cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_Q_MAP_MASK		GENMASK(3, 0)
424cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_Q_MAP_SHIFT(_n)	(4 * ((_n) % 8))
425cbb3ec25SBjoern A. Zeeb 
426cbb3ec25SBjoern A. Zeeb #define MT_DMASHDL_SCHED_SET(_n)	MT_DMA_SHDL(0x070 + ((_n) << 2))
427cbb3ec25SBjoern A. Zeeb 
428cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_HOST_CONFIG		0x7c027030
429cbb3ec25SBjoern A. Zeeb #define MT_WFDMA_HOST_CONFIG_USB_RXEVT_EP4_EN	BIT(6)
430cbb3ec25SBjoern A. Zeeb 
431cbb3ec25SBjoern A. Zeeb #define MT_UMAC(ofs)			(0x74000000 + (ofs))
432cbb3ec25SBjoern A. Zeeb #define MT_UDMA_TX_QSEL			MT_UMAC(0x008)
433cbb3ec25SBjoern A. Zeeb #define MT_FW_DL_EN			BIT(3)
434cbb3ec25SBjoern A. Zeeb 
435cbb3ec25SBjoern A. Zeeb #define MT_UDMA_WLCFG_1			MT_UMAC(0x00c)
436cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_AGG_PKT_LMT		GENMASK(7, 0)
437cbb3ec25SBjoern A. Zeeb #define MT_WL_TX_TMOUT_LMT		GENMASK(27, 8)
438cbb3ec25SBjoern A. Zeeb 
439cbb3ec25SBjoern A. Zeeb #define MT_UDMA_WLCFG_0			MT_UMAC(0x18)
440cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_AGG_TO			GENMASK(7, 0)
441cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_AGG_LMT		GENMASK(15, 8)
442cbb3ec25SBjoern A. Zeeb #define MT_WL_TX_TMOUT_FUNC_EN		BIT(16)
443cbb3ec25SBjoern A. Zeeb #define MT_WL_TX_DPH_CHK_EN		BIT(17)
444cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_MPSZ_PAD0		BIT(18)
445cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_FLUSH			BIT(19)
446cbb3ec25SBjoern A. Zeeb #define MT_TICK_1US_EN			BIT(20)
447cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_AGG_EN			BIT(21)
448cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_EN			BIT(22)
449cbb3ec25SBjoern A. Zeeb #define MT_WL_TX_EN			BIT(23)
450cbb3ec25SBjoern A. Zeeb #define MT_WL_RX_BUSY			BIT(30)
451cbb3ec25SBjoern A. Zeeb #define MT_WL_TX_BUSY			BIT(31)
452cbb3ec25SBjoern A. Zeeb 
453cbb3ec25SBjoern A. Zeeb #define MT_UDMA_CONN_INFRA_STATUS	MT_UMAC(0xa20)
454cbb3ec25SBjoern A. Zeeb #define MT_UDMA_CONN_WFSYS_INIT_DONE	BIT(22)
455cbb3ec25SBjoern A. Zeeb #define MT_UDMA_CONN_INFRA_STATUS_SEL	MT_UMAC(0xa24)
456cbb3ec25SBjoern A. Zeeb 
457cbb3ec25SBjoern A. Zeeb #define MT_SSUSB_EPCTL_CSR(ofs)		(0x74011800 + (ofs))
458cbb3ec25SBjoern A. Zeeb #define MT_SSUSB_EPCTL_CSR_EP_RST_OPT	MT_SSUSB_EPCTL_CSR(0x090)
459cbb3ec25SBjoern A. Zeeb 
460cbb3ec25SBjoern A. Zeeb #define MT_UWFDMA0(ofs)			(0x7c024000 + (ofs))
461cbb3ec25SBjoern A. Zeeb #define MT_UWFDMA0_GLO_CFG		MT_UWFDMA0(0x208)
462cbb3ec25SBjoern A. Zeeb #define MT_UWFDMA0_GLO_CFG_EXT0		MT_UWFDMA0(0x2b0)
463cbb3ec25SBjoern A. Zeeb #define MT_UWFDMA0_GLO_CFG_EXT1		MT_UWFDMA0(0x2b4)
464cbb3ec25SBjoern A. Zeeb #define MT_UWFDMA0_TX_RING_EXT_CTRL(_n)	MT_UWFDMA0(0x600 + ((_n) << 2))
465cbb3ec25SBjoern A. Zeeb 
466cbb3ec25SBjoern A. Zeeb #define MT_CONN_STATUS			0x7c053c10
467cbb3ec25SBjoern A. Zeeb #define MT_WIFI_PATCH_DL_STATE		BIT(0)
468cbb3ec25SBjoern A. Zeeb 
469cbb3ec25SBjoern A. Zeeb #define MT_CONN_ON_LPCTL		0x7c060010
470cbb3ec25SBjoern A. Zeeb #define PCIE_LPCR_HOST_SET_OWN		BIT(0)
471cbb3ec25SBjoern A. Zeeb #define PCIE_LPCR_HOST_CLR_OWN		BIT(1)
472cbb3ec25SBjoern A. Zeeb #define PCIE_LPCR_HOST_OWN_SYNC		BIT(2)
473cbb3ec25SBjoern A. Zeeb 
474cbb3ec25SBjoern A. Zeeb #define MT_CONN_ON_MISC			0x7c0600f0
475cbb3ec25SBjoern A. Zeeb #define MT_TOP_MISC2_FW_PWR_ON		BIT(0)
476cbb3ec25SBjoern A. Zeeb #define MT_TOP_MISC2_FW_N9_ON		BIT(1)
477cbb3ec25SBjoern A. Zeeb #define MT_TOP_MISC2_FW_N9_RDY		GENMASK(1, 0)
478cbb3ec25SBjoern A. Zeeb 
479cbb3ec25SBjoern A. Zeeb #define MT_WF_SW_DEF_CR(ofs)		(0x401a00 + (ofs))
480cbb3ec25SBjoern A. Zeeb #define MT_WF_SW_DEF_CR_USB_MCU_EVENT	MT_WF_SW_DEF_CR(0x028)
481cbb3ec25SBjoern A. Zeeb #define MT_WF_SW_SER_TRIGGER_SUSPEND	BIT(6)
482cbb3ec25SBjoern A. Zeeb #define MT_WF_SW_SER_DONE_SUSPEND	BIT(7)
483cbb3ec25SBjoern A. Zeeb 
484cbb3ec25SBjoern A. Zeeb #define WFSYS_SW_RST_B			BIT(0)
485cbb3ec25SBjoern A. Zeeb #define WFSYS_SW_INIT_DONE		BIT(4)
486cbb3ec25SBjoern A. Zeeb 
487cbb3ec25SBjoern A. Zeeb #endif /* __MT792X_REGS_H */
488