1*6c92544dSBjoern A. Zeeb // SPDX-License-Identifier: ISC 2*6c92544dSBjoern A. Zeeb /* Copyright (C) 2020 MediaTek Inc. 3*6c92544dSBjoern A. Zeeb * 4*6c92544dSBjoern A. Zeeb */ 5*6c92544dSBjoern A. Zeeb 6*6c92544dSBjoern A. Zeeb #if defined(__FreeBSD__) 7*6c92544dSBjoern A. Zeeb #define LINUXKPI_PARAM_PREFIX mt7921_pci_ 8*6c92544dSBjoern A. Zeeb #endif 9*6c92544dSBjoern A. Zeeb 10*6c92544dSBjoern A. Zeeb #include <linux/kernel.h> 11*6c92544dSBjoern A. Zeeb #include <linux/module.h> 12*6c92544dSBjoern A. Zeeb #include <linux/pci.h> 13*6c92544dSBjoern A. Zeeb 14*6c92544dSBjoern A. Zeeb #include "mt7921.h" 15*6c92544dSBjoern A. Zeeb #include "mac.h" 16*6c92544dSBjoern A. Zeeb #include "mcu.h" 17*6c92544dSBjoern A. Zeeb #include "../trace.h" 18*6c92544dSBjoern A. Zeeb 19*6c92544dSBjoern A. Zeeb static const struct pci_device_id mt7921_pci_device_table[] = { 20*6c92544dSBjoern A. Zeeb { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x7961) }, 21*6c92544dSBjoern A. Zeeb { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x7922) }, 22*6c92544dSBjoern A. Zeeb { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x0608) }, 23*6c92544dSBjoern A. Zeeb { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x0616) }, 24*6c92544dSBjoern A. Zeeb { }, 25*6c92544dSBjoern A. Zeeb }; 26*6c92544dSBjoern A. Zeeb 27*6c92544dSBjoern A. Zeeb static bool mt7921_disable_aspm; 28*6c92544dSBjoern A. Zeeb module_param_named(disable_aspm, mt7921_disable_aspm, bool, 0644); 29*6c92544dSBjoern A. Zeeb MODULE_PARM_DESC(disable_aspm, "disable PCI ASPM support"); 30*6c92544dSBjoern A. Zeeb 31*6c92544dSBjoern A. Zeeb static void 32*6c92544dSBjoern A. Zeeb mt7921_rx_poll_complete(struct mt76_dev *mdev, enum mt76_rxq_id q) 33*6c92544dSBjoern A. Zeeb { 34*6c92544dSBjoern A. Zeeb struct mt7921_dev *dev = container_of(mdev, struct mt7921_dev, mt76); 35*6c92544dSBjoern A. Zeeb 36*6c92544dSBjoern A. Zeeb if (q == MT_RXQ_MAIN) 37*6c92544dSBjoern A. Zeeb mt7921_irq_enable(dev, MT_INT_RX_DONE_DATA); 38*6c92544dSBjoern A. Zeeb else if (q == MT_RXQ_MCU_WA) 39*6c92544dSBjoern A. Zeeb mt7921_irq_enable(dev, MT_INT_RX_DONE_WM2); 40*6c92544dSBjoern A. Zeeb else 41*6c92544dSBjoern A. Zeeb mt7921_irq_enable(dev, MT_INT_RX_DONE_WM); 42*6c92544dSBjoern A. Zeeb } 43*6c92544dSBjoern A. Zeeb 44*6c92544dSBjoern A. Zeeb static irqreturn_t mt7921_irq_handler(int irq, void *dev_instance) 45*6c92544dSBjoern A. Zeeb { 46*6c92544dSBjoern A. Zeeb struct mt7921_dev *dev = dev_instance; 47*6c92544dSBjoern A. Zeeb 48*6c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_HOST_INT_ENA, 0); 49*6c92544dSBjoern A. Zeeb 50*6c92544dSBjoern A. Zeeb if (!test_bit(MT76_STATE_INITIALIZED, &dev->mphy.state)) 51*6c92544dSBjoern A. Zeeb return IRQ_NONE; 52*6c92544dSBjoern A. Zeeb 53*6c92544dSBjoern A. Zeeb tasklet_schedule(&dev->irq_tasklet); 54*6c92544dSBjoern A. Zeeb 55*6c92544dSBjoern A. Zeeb return IRQ_HANDLED; 56*6c92544dSBjoern A. Zeeb } 57*6c92544dSBjoern A. Zeeb 58*6c92544dSBjoern A. Zeeb static void mt7921_irq_tasklet(unsigned long data) 59*6c92544dSBjoern A. Zeeb { 60*6c92544dSBjoern A. Zeeb struct mt7921_dev *dev = (struct mt7921_dev *)data; 61*6c92544dSBjoern A. Zeeb u32 intr, mask = 0; 62*6c92544dSBjoern A. Zeeb 63*6c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_HOST_INT_ENA, 0); 64*6c92544dSBjoern A. Zeeb 65*6c92544dSBjoern A. Zeeb intr = mt76_rr(dev, MT_WFDMA0_HOST_INT_STA); 66*6c92544dSBjoern A. Zeeb intr &= dev->mt76.mmio.irqmask; 67*6c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_HOST_INT_STA, intr); 68*6c92544dSBjoern A. Zeeb 69*6c92544dSBjoern A. Zeeb trace_dev_irq(&dev->mt76, intr, dev->mt76.mmio.irqmask); 70*6c92544dSBjoern A. Zeeb 71*6c92544dSBjoern A. Zeeb mask |= intr & MT_INT_RX_DONE_ALL; 72*6c92544dSBjoern A. Zeeb if (intr & MT_INT_TX_DONE_MCU) 73*6c92544dSBjoern A. Zeeb mask |= MT_INT_TX_DONE_MCU; 74*6c92544dSBjoern A. Zeeb 75*6c92544dSBjoern A. Zeeb if (intr & MT_INT_MCU_CMD) { 76*6c92544dSBjoern A. Zeeb u32 intr_sw; 77*6c92544dSBjoern A. Zeeb 78*6c92544dSBjoern A. Zeeb intr_sw = mt76_rr(dev, MT_MCU_CMD); 79*6c92544dSBjoern A. Zeeb /* ack MCU2HOST_SW_INT_STA */ 80*6c92544dSBjoern A. Zeeb mt76_wr(dev, MT_MCU_CMD, intr_sw); 81*6c92544dSBjoern A. Zeeb if (intr_sw & MT_MCU_CMD_WAKE_RX_PCIE) { 82*6c92544dSBjoern A. Zeeb mask |= MT_INT_RX_DONE_DATA; 83*6c92544dSBjoern A. Zeeb intr |= MT_INT_RX_DONE_DATA; 84*6c92544dSBjoern A. Zeeb } 85*6c92544dSBjoern A. Zeeb } 86*6c92544dSBjoern A. Zeeb 87*6c92544dSBjoern A. Zeeb mt76_set_irq_mask(&dev->mt76, MT_WFDMA0_HOST_INT_ENA, mask, 0); 88*6c92544dSBjoern A. Zeeb 89*6c92544dSBjoern A. Zeeb if (intr & MT_INT_TX_DONE_ALL) 90*6c92544dSBjoern A. Zeeb napi_schedule(&dev->mt76.tx_napi); 91*6c92544dSBjoern A. Zeeb 92*6c92544dSBjoern A. Zeeb if (intr & MT_INT_RX_DONE_WM) 93*6c92544dSBjoern A. Zeeb napi_schedule(&dev->mt76.napi[MT_RXQ_MCU]); 94*6c92544dSBjoern A. Zeeb 95*6c92544dSBjoern A. Zeeb if (intr & MT_INT_RX_DONE_WM2) 96*6c92544dSBjoern A. Zeeb napi_schedule(&dev->mt76.napi[MT_RXQ_MCU_WA]); 97*6c92544dSBjoern A. Zeeb 98*6c92544dSBjoern A. Zeeb if (intr & MT_INT_RX_DONE_DATA) 99*6c92544dSBjoern A. Zeeb napi_schedule(&dev->mt76.napi[MT_RXQ_MAIN]); 100*6c92544dSBjoern A. Zeeb } 101*6c92544dSBjoern A. Zeeb 102*6c92544dSBjoern A. Zeeb static int mt7921e_init_reset(struct mt7921_dev *dev) 103*6c92544dSBjoern A. Zeeb { 104*6c92544dSBjoern A. Zeeb return mt7921_wpdma_reset(dev, true); 105*6c92544dSBjoern A. Zeeb } 106*6c92544dSBjoern A. Zeeb 107*6c92544dSBjoern A. Zeeb static void mt7921e_unregister_device(struct mt7921_dev *dev) 108*6c92544dSBjoern A. Zeeb { 109*6c92544dSBjoern A. Zeeb int i; 110*6c92544dSBjoern A. Zeeb struct mt76_connac_pm *pm = &dev->pm; 111*6c92544dSBjoern A. Zeeb 112*6c92544dSBjoern A. Zeeb cancel_work_sync(&dev->init_work); 113*6c92544dSBjoern A. Zeeb mt76_unregister_device(&dev->mt76); 114*6c92544dSBjoern A. Zeeb mt76_for_each_q_rx(&dev->mt76, i) 115*6c92544dSBjoern A. Zeeb napi_disable(&dev->mt76.napi[i]); 116*6c92544dSBjoern A. Zeeb cancel_delayed_work_sync(&pm->ps_work); 117*6c92544dSBjoern A. Zeeb cancel_work_sync(&pm->wake_work); 118*6c92544dSBjoern A. Zeeb 119*6c92544dSBjoern A. Zeeb mt7921_tx_token_put(dev); 120*6c92544dSBjoern A. Zeeb mt7921_mcu_drv_pmctrl(dev); 121*6c92544dSBjoern A. Zeeb mt7921_dma_cleanup(dev); 122*6c92544dSBjoern A. Zeeb mt7921_wfsys_reset(dev); 123*6c92544dSBjoern A. Zeeb skb_queue_purge(&dev->mt76.mcu.res_q); 124*6c92544dSBjoern A. Zeeb 125*6c92544dSBjoern A. Zeeb tasklet_disable(&dev->irq_tasklet); 126*6c92544dSBjoern A. Zeeb } 127*6c92544dSBjoern A. Zeeb 128*6c92544dSBjoern A. Zeeb static u32 __mt7921_reg_addr(struct mt7921_dev *dev, u32 addr) 129*6c92544dSBjoern A. Zeeb { 130*6c92544dSBjoern A. Zeeb static const struct mt76_connac_reg_map fixed_map[] = { 131*6c92544dSBjoern A. Zeeb { 0x820d0000, 0x30000, 0x10000 }, /* WF_LMAC_TOP (WF_WTBLON) */ 132*6c92544dSBjoern A. Zeeb { 0x820ed000, 0x24800, 0x00800 }, /* WF_LMAC_TOP BN0 (WF_MIB) */ 133*6c92544dSBjoern A. Zeeb { 0x820e4000, 0x21000, 0x00400 }, /* WF_LMAC_TOP BN0 (WF_TMAC) */ 134*6c92544dSBjoern A. Zeeb { 0x820e7000, 0x21e00, 0x00200 }, /* WF_LMAC_TOP BN0 (WF_DMA) */ 135*6c92544dSBjoern A. Zeeb { 0x820eb000, 0x24200, 0x00400 }, /* WF_LMAC_TOP BN0 (WF_LPON) */ 136*6c92544dSBjoern A. Zeeb { 0x820e2000, 0x20800, 0x00400 }, /* WF_LMAC_TOP BN0 (WF_AGG) */ 137*6c92544dSBjoern A. Zeeb { 0x820e3000, 0x20c00, 0x00400 }, /* WF_LMAC_TOP BN0 (WF_ARB) */ 138*6c92544dSBjoern A. Zeeb { 0x820e5000, 0x21400, 0x00800 }, /* WF_LMAC_TOP BN0 (WF_RMAC) */ 139*6c92544dSBjoern A. Zeeb { 0x00400000, 0x80000, 0x10000 }, /* WF_MCU_SYSRAM */ 140*6c92544dSBjoern A. Zeeb { 0x00410000, 0x90000, 0x10000 }, /* WF_MCU_SYSRAM (configure register) */ 141*6c92544dSBjoern A. Zeeb { 0x40000000, 0x70000, 0x10000 }, /* WF_UMAC_SYSRAM */ 142*6c92544dSBjoern A. Zeeb { 0x54000000, 0x02000, 0x01000 }, /* WFDMA PCIE0 MCU DMA0 */ 143*6c92544dSBjoern A. Zeeb { 0x55000000, 0x03000, 0x01000 }, /* WFDMA PCIE0 MCU DMA1 */ 144*6c92544dSBjoern A. Zeeb { 0x58000000, 0x06000, 0x01000 }, /* WFDMA PCIE1 MCU DMA0 (MEM_DMA) */ 145*6c92544dSBjoern A. Zeeb { 0x59000000, 0x07000, 0x01000 }, /* WFDMA PCIE1 MCU DMA1 */ 146*6c92544dSBjoern A. Zeeb { 0x7c000000, 0xf0000, 0x10000 }, /* CONN_INFRA */ 147*6c92544dSBjoern A. Zeeb { 0x7c020000, 0xd0000, 0x10000 }, /* CONN_INFRA, WFDMA */ 148*6c92544dSBjoern A. Zeeb { 0x7c060000, 0xe0000, 0x10000 }, /* CONN_INFRA, conn_host_csr_top */ 149*6c92544dSBjoern A. Zeeb { 0x80020000, 0xb0000, 0x10000 }, /* WF_TOP_MISC_OFF */ 150*6c92544dSBjoern A. Zeeb { 0x81020000, 0xc0000, 0x10000 }, /* WF_TOP_MISC_ON */ 151*6c92544dSBjoern A. Zeeb { 0x820c0000, 0x08000, 0x04000 }, /* WF_UMAC_TOP (PLE) */ 152*6c92544dSBjoern A. Zeeb { 0x820c8000, 0x0c000, 0x02000 }, /* WF_UMAC_TOP (PSE) */ 153*6c92544dSBjoern A. Zeeb { 0x820cc000, 0x0e000, 0x01000 }, /* WF_UMAC_TOP (PP) */ 154*6c92544dSBjoern A. Zeeb { 0x820cd000, 0x0f000, 0x01000 }, /* WF_MDP_TOP */ 155*6c92544dSBjoern A. Zeeb { 0x74030000, 0x10000, 0x10000 }, /* PCIE_MAC_IREG */ 156*6c92544dSBjoern A. Zeeb { 0x820ce000, 0x21c00, 0x00200 }, /* WF_LMAC_TOP (WF_SEC) */ 157*6c92544dSBjoern A. Zeeb { 0x820cf000, 0x22000, 0x01000 }, /* WF_LMAC_TOP (WF_PF) */ 158*6c92544dSBjoern A. Zeeb { 0x820e0000, 0x20000, 0x00400 }, /* WF_LMAC_TOP BN0 (WF_CFG) */ 159*6c92544dSBjoern A. Zeeb { 0x820e1000, 0x20400, 0x00200 }, /* WF_LMAC_TOP BN0 (WF_TRB) */ 160*6c92544dSBjoern A. Zeeb { 0x820e9000, 0x23400, 0x00200 }, /* WF_LMAC_TOP BN0 (WF_WTBLOFF) */ 161*6c92544dSBjoern A. Zeeb { 0x820ea000, 0x24000, 0x00200 }, /* WF_LMAC_TOP BN0 (WF_ETBF) */ 162*6c92544dSBjoern A. Zeeb { 0x820ec000, 0x24600, 0x00200 }, /* WF_LMAC_TOP BN0 (WF_INT) */ 163*6c92544dSBjoern A. Zeeb { 0x820f0000, 0xa0000, 0x00400 }, /* WF_LMAC_TOP BN1 (WF_CFG) */ 164*6c92544dSBjoern A. Zeeb { 0x820f1000, 0xa0600, 0x00200 }, /* WF_LMAC_TOP BN1 (WF_TRB) */ 165*6c92544dSBjoern A. Zeeb { 0x820f2000, 0xa0800, 0x00400 }, /* WF_LMAC_TOP BN1 (WF_AGG) */ 166*6c92544dSBjoern A. Zeeb { 0x820f3000, 0xa0c00, 0x00400 }, /* WF_LMAC_TOP BN1 (WF_ARB) */ 167*6c92544dSBjoern A. Zeeb { 0x820f4000, 0xa1000, 0x00400 }, /* WF_LMAC_TOP BN1 (WF_TMAC) */ 168*6c92544dSBjoern A. Zeeb { 0x820f5000, 0xa1400, 0x00800 }, /* WF_LMAC_TOP BN1 (WF_RMAC) */ 169*6c92544dSBjoern A. Zeeb { 0x820f7000, 0xa1e00, 0x00200 }, /* WF_LMAC_TOP BN1 (WF_DMA) */ 170*6c92544dSBjoern A. Zeeb { 0x820f9000, 0xa3400, 0x00200 }, /* WF_LMAC_TOP BN1 (WF_WTBLOFF) */ 171*6c92544dSBjoern A. Zeeb { 0x820fa000, 0xa4000, 0x00200 }, /* WF_LMAC_TOP BN1 (WF_ETBF) */ 172*6c92544dSBjoern A. Zeeb { 0x820fb000, 0xa4200, 0x00400 }, /* WF_LMAC_TOP BN1 (WF_LPON) */ 173*6c92544dSBjoern A. Zeeb { 0x820fc000, 0xa4600, 0x00200 }, /* WF_LMAC_TOP BN1 (WF_INT) */ 174*6c92544dSBjoern A. Zeeb { 0x820fd000, 0xa4800, 0x00800 }, /* WF_LMAC_TOP BN1 (WF_MIB) */ 175*6c92544dSBjoern A. Zeeb }; 176*6c92544dSBjoern A. Zeeb int i; 177*6c92544dSBjoern A. Zeeb 178*6c92544dSBjoern A. Zeeb if (addr < 0x100000) 179*6c92544dSBjoern A. Zeeb return addr; 180*6c92544dSBjoern A. Zeeb 181*6c92544dSBjoern A. Zeeb for (i = 0; i < ARRAY_SIZE(fixed_map); i++) { 182*6c92544dSBjoern A. Zeeb u32 ofs; 183*6c92544dSBjoern A. Zeeb 184*6c92544dSBjoern A. Zeeb if (addr < fixed_map[i].phys) 185*6c92544dSBjoern A. Zeeb continue; 186*6c92544dSBjoern A. Zeeb 187*6c92544dSBjoern A. Zeeb ofs = addr - fixed_map[i].phys; 188*6c92544dSBjoern A. Zeeb if (ofs > fixed_map[i].size) 189*6c92544dSBjoern A. Zeeb continue; 190*6c92544dSBjoern A. Zeeb 191*6c92544dSBjoern A. Zeeb return fixed_map[i].maps + ofs; 192*6c92544dSBjoern A. Zeeb } 193*6c92544dSBjoern A. Zeeb 194*6c92544dSBjoern A. Zeeb if ((addr >= 0x18000000 && addr < 0x18c00000) || 195*6c92544dSBjoern A. Zeeb (addr >= 0x70000000 && addr < 0x78000000) || 196*6c92544dSBjoern A. Zeeb (addr >= 0x7c000000 && addr < 0x7c400000)) 197*6c92544dSBjoern A. Zeeb return mt7921_reg_map_l1(dev, addr); 198*6c92544dSBjoern A. Zeeb 199*6c92544dSBjoern A. Zeeb dev_err(dev->mt76.dev, "Access currently unsupported address %08x\n", 200*6c92544dSBjoern A. Zeeb addr); 201*6c92544dSBjoern A. Zeeb 202*6c92544dSBjoern A. Zeeb return 0; 203*6c92544dSBjoern A. Zeeb } 204*6c92544dSBjoern A. Zeeb 205*6c92544dSBjoern A. Zeeb static u32 mt7921_rr(struct mt76_dev *mdev, u32 offset) 206*6c92544dSBjoern A. Zeeb { 207*6c92544dSBjoern A. Zeeb struct mt7921_dev *dev = container_of(mdev, struct mt7921_dev, mt76); 208*6c92544dSBjoern A. Zeeb u32 addr = __mt7921_reg_addr(dev, offset); 209*6c92544dSBjoern A. Zeeb 210*6c92544dSBjoern A. Zeeb return dev->bus_ops->rr(mdev, addr); 211*6c92544dSBjoern A. Zeeb } 212*6c92544dSBjoern A. Zeeb 213*6c92544dSBjoern A. Zeeb static void mt7921_wr(struct mt76_dev *mdev, u32 offset, u32 val) 214*6c92544dSBjoern A. Zeeb { 215*6c92544dSBjoern A. Zeeb struct mt7921_dev *dev = container_of(mdev, struct mt7921_dev, mt76); 216*6c92544dSBjoern A. Zeeb u32 addr = __mt7921_reg_addr(dev, offset); 217*6c92544dSBjoern A. Zeeb 218*6c92544dSBjoern A. Zeeb dev->bus_ops->wr(mdev, addr, val); 219*6c92544dSBjoern A. Zeeb } 220*6c92544dSBjoern A. Zeeb 221*6c92544dSBjoern A. Zeeb static u32 mt7921_rmw(struct mt76_dev *mdev, u32 offset, u32 mask, u32 val) 222*6c92544dSBjoern A. Zeeb { 223*6c92544dSBjoern A. Zeeb struct mt7921_dev *dev = container_of(mdev, struct mt7921_dev, mt76); 224*6c92544dSBjoern A. Zeeb u32 addr = __mt7921_reg_addr(dev, offset); 225*6c92544dSBjoern A. Zeeb 226*6c92544dSBjoern A. Zeeb return dev->bus_ops->rmw(mdev, addr, mask, val); 227*6c92544dSBjoern A. Zeeb } 228*6c92544dSBjoern A. Zeeb 229*6c92544dSBjoern A. Zeeb static int mt7921_pci_probe(struct pci_dev *pdev, 230*6c92544dSBjoern A. Zeeb const struct pci_device_id *id) 231*6c92544dSBjoern A. Zeeb { 232*6c92544dSBjoern A. Zeeb static const struct mt76_driver_ops drv_ops = { 233*6c92544dSBjoern A. Zeeb /* txwi_size = txd size + txp size */ 234*6c92544dSBjoern A. Zeeb .txwi_size = MT_TXD_SIZE + sizeof(struct mt76_connac_hw_txp), 235*6c92544dSBjoern A. Zeeb .drv_flags = MT_DRV_TXWI_NO_FREE | MT_DRV_HW_MGMT_TXQ, 236*6c92544dSBjoern A. Zeeb .survey_flags = SURVEY_INFO_TIME_TX | 237*6c92544dSBjoern A. Zeeb SURVEY_INFO_TIME_RX | 238*6c92544dSBjoern A. Zeeb SURVEY_INFO_TIME_BSS_RX, 239*6c92544dSBjoern A. Zeeb .token_size = MT7921_TOKEN_SIZE, 240*6c92544dSBjoern A. Zeeb .tx_prepare_skb = mt7921e_tx_prepare_skb, 241*6c92544dSBjoern A. Zeeb .tx_complete_skb = mt76_connac_tx_complete_skb, 242*6c92544dSBjoern A. Zeeb .rx_check = mt7921_rx_check, 243*6c92544dSBjoern A. Zeeb .rx_skb = mt7921_queue_rx_skb, 244*6c92544dSBjoern A. Zeeb .rx_poll_complete = mt7921_rx_poll_complete, 245*6c92544dSBjoern A. Zeeb .sta_ps = mt7921_sta_ps, 246*6c92544dSBjoern A. Zeeb .sta_add = mt7921_mac_sta_add, 247*6c92544dSBjoern A. Zeeb .sta_assoc = mt7921_mac_sta_assoc, 248*6c92544dSBjoern A. Zeeb .sta_remove = mt7921_mac_sta_remove, 249*6c92544dSBjoern A. Zeeb .update_survey = mt7921_update_channel, 250*6c92544dSBjoern A. Zeeb }; 251*6c92544dSBjoern A. Zeeb static const struct mt7921_hif_ops mt7921_pcie_ops = { 252*6c92544dSBjoern A. Zeeb .init_reset = mt7921e_init_reset, 253*6c92544dSBjoern A. Zeeb .reset = mt7921e_mac_reset, 254*6c92544dSBjoern A. Zeeb .mcu_init = mt7921e_mcu_init, 255*6c92544dSBjoern A. Zeeb .drv_own = mt7921e_mcu_drv_pmctrl, 256*6c92544dSBjoern A. Zeeb .fw_own = mt7921e_mcu_fw_pmctrl, 257*6c92544dSBjoern A. Zeeb }; 258*6c92544dSBjoern A. Zeeb 259*6c92544dSBjoern A. Zeeb struct mt76_bus_ops *bus_ops; 260*6c92544dSBjoern A. Zeeb struct mt7921_dev *dev; 261*6c92544dSBjoern A. Zeeb struct mt76_dev *mdev; 262*6c92544dSBjoern A. Zeeb int ret; 263*6c92544dSBjoern A. Zeeb 264*6c92544dSBjoern A. Zeeb ret = pcim_enable_device(pdev); 265*6c92544dSBjoern A. Zeeb if (ret) 266*6c92544dSBjoern A. Zeeb return ret; 267*6c92544dSBjoern A. Zeeb 268*6c92544dSBjoern A. Zeeb ret = pcim_iomap_regions(pdev, BIT(0), pci_name(pdev)); 269*6c92544dSBjoern A. Zeeb if (ret) 270*6c92544dSBjoern A. Zeeb return ret; 271*6c92544dSBjoern A. Zeeb 272*6c92544dSBjoern A. Zeeb pci_set_master(pdev); 273*6c92544dSBjoern A. Zeeb 274*6c92544dSBjoern A. Zeeb ret = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES); 275*6c92544dSBjoern A. Zeeb if (ret < 0) 276*6c92544dSBjoern A. Zeeb return ret; 277*6c92544dSBjoern A. Zeeb 278*6c92544dSBjoern A. Zeeb ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32)); 279*6c92544dSBjoern A. Zeeb if (ret) 280*6c92544dSBjoern A. Zeeb goto err_free_pci_vec; 281*6c92544dSBjoern A. Zeeb 282*6c92544dSBjoern A. Zeeb if (mt7921_disable_aspm) 283*6c92544dSBjoern A. Zeeb mt76_pci_disable_aspm(pdev); 284*6c92544dSBjoern A. Zeeb 285*6c92544dSBjoern A. Zeeb mdev = mt76_alloc_device(&pdev->dev, sizeof(*dev), &mt7921_ops, 286*6c92544dSBjoern A. Zeeb &drv_ops); 287*6c92544dSBjoern A. Zeeb if (!mdev) { 288*6c92544dSBjoern A. Zeeb ret = -ENOMEM; 289*6c92544dSBjoern A. Zeeb goto err_free_pci_vec; 290*6c92544dSBjoern A. Zeeb } 291*6c92544dSBjoern A. Zeeb 292*6c92544dSBjoern A. Zeeb pci_set_drvdata(pdev, mdev); 293*6c92544dSBjoern A. Zeeb 294*6c92544dSBjoern A. Zeeb dev = container_of(mdev, struct mt7921_dev, mt76); 295*6c92544dSBjoern A. Zeeb dev->hif_ops = &mt7921_pcie_ops; 296*6c92544dSBjoern A. Zeeb 297*6c92544dSBjoern A. Zeeb mt76_mmio_init(&dev->mt76, pcim_iomap_table(pdev)[0]); 298*6c92544dSBjoern A. Zeeb tasklet_init(&dev->irq_tasklet, mt7921_irq_tasklet, (unsigned long)dev); 299*6c92544dSBjoern A. Zeeb 300*6c92544dSBjoern A. Zeeb dev->phy.dev = dev; 301*6c92544dSBjoern A. Zeeb dev->phy.mt76 = &dev->mt76.phy; 302*6c92544dSBjoern A. Zeeb dev->mt76.phy.priv = &dev->phy; 303*6c92544dSBjoern A. Zeeb dev->bus_ops = dev->mt76.bus; 304*6c92544dSBjoern A. Zeeb bus_ops = devm_kmemdup(dev->mt76.dev, dev->bus_ops, sizeof(*bus_ops), 305*6c92544dSBjoern A. Zeeb GFP_KERNEL); 306*6c92544dSBjoern A. Zeeb if (!bus_ops) { 307*6c92544dSBjoern A. Zeeb ret = -ENOMEM; 308*6c92544dSBjoern A. Zeeb goto err_free_dev; 309*6c92544dSBjoern A. Zeeb } 310*6c92544dSBjoern A. Zeeb 311*6c92544dSBjoern A. Zeeb bus_ops->rr = mt7921_rr; 312*6c92544dSBjoern A. Zeeb bus_ops->wr = mt7921_wr; 313*6c92544dSBjoern A. Zeeb bus_ops->rmw = mt7921_rmw; 314*6c92544dSBjoern A. Zeeb dev->mt76.bus = bus_ops; 315*6c92544dSBjoern A. Zeeb 316*6c92544dSBjoern A. Zeeb ret = __mt7921e_mcu_drv_pmctrl(dev); 317*6c92544dSBjoern A. Zeeb if (ret) 318*6c92544dSBjoern A. Zeeb goto err_free_dev; 319*6c92544dSBjoern A. Zeeb 320*6c92544dSBjoern A. Zeeb mdev->rev = (mt7921_l1_rr(dev, MT_HW_CHIPID) << 16) | 321*6c92544dSBjoern A. Zeeb (mt7921_l1_rr(dev, MT_HW_REV) & 0xff); 322*6c92544dSBjoern A. Zeeb dev_info(mdev->dev, "ASIC revision: %04x\n", mdev->rev); 323*6c92544dSBjoern A. Zeeb 324*6c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_HOST_INT_ENA, 0); 325*6c92544dSBjoern A. Zeeb 326*6c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PCIE_MAC_INT_ENABLE, 0xff); 327*6c92544dSBjoern A. Zeeb 328*6c92544dSBjoern A. Zeeb ret = devm_request_irq(mdev->dev, pdev->irq, mt7921_irq_handler, 329*6c92544dSBjoern A. Zeeb IRQF_SHARED, KBUILD_MODNAME, dev); 330*6c92544dSBjoern A. Zeeb if (ret) 331*6c92544dSBjoern A. Zeeb goto err_free_dev; 332*6c92544dSBjoern A. Zeeb 333*6c92544dSBjoern A. Zeeb ret = mt7921_dma_init(dev); 334*6c92544dSBjoern A. Zeeb if (ret) 335*6c92544dSBjoern A. Zeeb goto err_free_irq; 336*6c92544dSBjoern A. Zeeb 337*6c92544dSBjoern A. Zeeb ret = mt7921_register_device(dev); 338*6c92544dSBjoern A. Zeeb if (ret) 339*6c92544dSBjoern A. Zeeb goto err_free_irq; 340*6c92544dSBjoern A. Zeeb 341*6c92544dSBjoern A. Zeeb return 0; 342*6c92544dSBjoern A. Zeeb 343*6c92544dSBjoern A. Zeeb err_free_irq: 344*6c92544dSBjoern A. Zeeb devm_free_irq(&pdev->dev, pdev->irq, dev); 345*6c92544dSBjoern A. Zeeb err_free_dev: 346*6c92544dSBjoern A. Zeeb mt76_free_device(&dev->mt76); 347*6c92544dSBjoern A. Zeeb err_free_pci_vec: 348*6c92544dSBjoern A. Zeeb pci_free_irq_vectors(pdev); 349*6c92544dSBjoern A. Zeeb 350*6c92544dSBjoern A. Zeeb return ret; 351*6c92544dSBjoern A. Zeeb } 352*6c92544dSBjoern A. Zeeb 353*6c92544dSBjoern A. Zeeb static void mt7921_pci_remove(struct pci_dev *pdev) 354*6c92544dSBjoern A. Zeeb { 355*6c92544dSBjoern A. Zeeb struct mt76_dev *mdev = pci_get_drvdata(pdev); 356*6c92544dSBjoern A. Zeeb struct mt7921_dev *dev = container_of(mdev, struct mt7921_dev, mt76); 357*6c92544dSBjoern A. Zeeb 358*6c92544dSBjoern A. Zeeb mt7921e_unregister_device(dev); 359*6c92544dSBjoern A. Zeeb devm_free_irq(&pdev->dev, pdev->irq, dev); 360*6c92544dSBjoern A. Zeeb mt76_free_device(&dev->mt76); 361*6c92544dSBjoern A. Zeeb pci_free_irq_vectors(pdev); 362*6c92544dSBjoern A. Zeeb } 363*6c92544dSBjoern A. Zeeb 364*6c92544dSBjoern A. Zeeb #if !defined(__FreeBSD__) || defined(CONFIG_PM_SLEEP) 365*6c92544dSBjoern A. Zeeb static int mt7921_pci_suspend(struct device *device) 366*6c92544dSBjoern A. Zeeb { 367*6c92544dSBjoern A. Zeeb struct pci_dev *pdev = to_pci_dev(device); 368*6c92544dSBjoern A. Zeeb struct mt76_dev *mdev = pci_get_drvdata(pdev); 369*6c92544dSBjoern A. Zeeb struct mt7921_dev *dev = container_of(mdev, struct mt7921_dev, mt76); 370*6c92544dSBjoern A. Zeeb struct mt76_connac_pm *pm = &dev->pm; 371*6c92544dSBjoern A. Zeeb int i, err; 372*6c92544dSBjoern A. Zeeb 373*6c92544dSBjoern A. Zeeb pm->suspended = true; 374*6c92544dSBjoern A. Zeeb flush_work(&dev->reset_work); 375*6c92544dSBjoern A. Zeeb cancel_delayed_work_sync(&pm->ps_work); 376*6c92544dSBjoern A. Zeeb cancel_work_sync(&pm->wake_work); 377*6c92544dSBjoern A. Zeeb 378*6c92544dSBjoern A. Zeeb err = mt7921_mcu_drv_pmctrl(dev); 379*6c92544dSBjoern A. Zeeb if (err < 0) 380*6c92544dSBjoern A. Zeeb goto restore_suspend; 381*6c92544dSBjoern A. Zeeb 382*6c92544dSBjoern A. Zeeb err = mt76_connac_mcu_set_hif_suspend(mdev, true); 383*6c92544dSBjoern A. Zeeb if (err) 384*6c92544dSBjoern A. Zeeb goto restore_suspend; 385*6c92544dSBjoern A. Zeeb 386*6c92544dSBjoern A. Zeeb /* always enable deep sleep during suspend to reduce 387*6c92544dSBjoern A. Zeeb * power consumption 388*6c92544dSBjoern A. Zeeb */ 389*6c92544dSBjoern A. Zeeb mt76_connac_mcu_set_deep_sleep(&dev->mt76, true); 390*6c92544dSBjoern A. Zeeb 391*6c92544dSBjoern A. Zeeb napi_disable(&mdev->tx_napi); 392*6c92544dSBjoern A. Zeeb mt76_worker_disable(&mdev->tx_worker); 393*6c92544dSBjoern A. Zeeb 394*6c92544dSBjoern A. Zeeb mt76_for_each_q_rx(mdev, i) { 395*6c92544dSBjoern A. Zeeb napi_disable(&mdev->napi[i]); 396*6c92544dSBjoern A. Zeeb } 397*6c92544dSBjoern A. Zeeb 398*6c92544dSBjoern A. Zeeb /* wait until dma is idle */ 399*6c92544dSBjoern A. Zeeb mt76_poll(dev, MT_WFDMA0_GLO_CFG, 400*6c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_BUSY | 401*6c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_BUSY, 0, 1000); 402*6c92544dSBjoern A. Zeeb 403*6c92544dSBjoern A. Zeeb /* put dma disabled */ 404*6c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_GLO_CFG, 405*6c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN | MT_WFDMA0_GLO_CFG_RX_DMA_EN); 406*6c92544dSBjoern A. Zeeb 407*6c92544dSBjoern A. Zeeb /* disable interrupt */ 408*6c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_HOST_INT_ENA, 0); 409*6c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PCIE_MAC_INT_ENABLE, 0x0); 410*6c92544dSBjoern A. Zeeb synchronize_irq(pdev->irq); 411*6c92544dSBjoern A. Zeeb tasklet_kill(&dev->irq_tasklet); 412*6c92544dSBjoern A. Zeeb 413*6c92544dSBjoern A. Zeeb err = mt7921_mcu_fw_pmctrl(dev); 414*6c92544dSBjoern A. Zeeb if (err) 415*6c92544dSBjoern A. Zeeb goto restore_napi; 416*6c92544dSBjoern A. Zeeb 417*6c92544dSBjoern A. Zeeb return 0; 418*6c92544dSBjoern A. Zeeb 419*6c92544dSBjoern A. Zeeb restore_napi: 420*6c92544dSBjoern A. Zeeb mt76_for_each_q_rx(mdev, i) { 421*6c92544dSBjoern A. Zeeb napi_enable(&mdev->napi[i]); 422*6c92544dSBjoern A. Zeeb } 423*6c92544dSBjoern A. Zeeb napi_enable(&mdev->tx_napi); 424*6c92544dSBjoern A. Zeeb 425*6c92544dSBjoern A. Zeeb if (!pm->ds_enable) 426*6c92544dSBjoern A. Zeeb mt76_connac_mcu_set_deep_sleep(&dev->mt76, false); 427*6c92544dSBjoern A. Zeeb 428*6c92544dSBjoern A. Zeeb mt76_connac_mcu_set_hif_suspend(mdev, false); 429*6c92544dSBjoern A. Zeeb 430*6c92544dSBjoern A. Zeeb restore_suspend: 431*6c92544dSBjoern A. Zeeb pm->suspended = false; 432*6c92544dSBjoern A. Zeeb 433*6c92544dSBjoern A. Zeeb if (err < 0) 434*6c92544dSBjoern A. Zeeb mt7921_reset(&dev->mt76); 435*6c92544dSBjoern A. Zeeb 436*6c92544dSBjoern A. Zeeb return err; 437*6c92544dSBjoern A. Zeeb } 438*6c92544dSBjoern A. Zeeb 439*6c92544dSBjoern A. Zeeb static int mt7921_pci_resume(struct device *device) 440*6c92544dSBjoern A. Zeeb { 441*6c92544dSBjoern A. Zeeb struct pci_dev *pdev = to_pci_dev(device); 442*6c92544dSBjoern A. Zeeb struct mt76_dev *mdev = pci_get_drvdata(pdev); 443*6c92544dSBjoern A. Zeeb struct mt7921_dev *dev = container_of(mdev, struct mt7921_dev, mt76); 444*6c92544dSBjoern A. Zeeb struct mt76_connac_pm *pm = &dev->pm; 445*6c92544dSBjoern A. Zeeb int i, err; 446*6c92544dSBjoern A. Zeeb 447*6c92544dSBjoern A. Zeeb err = mt7921_mcu_drv_pmctrl(dev); 448*6c92544dSBjoern A. Zeeb if (err < 0) 449*6c92544dSBjoern A. Zeeb goto failed; 450*6c92544dSBjoern A. Zeeb 451*6c92544dSBjoern A. Zeeb mt7921_wpdma_reinit_cond(dev); 452*6c92544dSBjoern A. Zeeb 453*6c92544dSBjoern A. Zeeb /* enable interrupt */ 454*6c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PCIE_MAC_INT_ENABLE, 0xff); 455*6c92544dSBjoern A. Zeeb mt7921_irq_enable(dev, MT_INT_RX_DONE_ALL | MT_INT_TX_DONE_ALL | 456*6c92544dSBjoern A. Zeeb MT_INT_MCU_CMD); 457*6c92544dSBjoern A. Zeeb mt76_set(dev, MT_MCU2HOST_SW_INT_ENA, MT_MCU_CMD_WAKE_RX_PCIE); 458*6c92544dSBjoern A. Zeeb 459*6c92544dSBjoern A. Zeeb /* put dma enabled */ 460*6c92544dSBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_GLO_CFG, 461*6c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN | MT_WFDMA0_GLO_CFG_RX_DMA_EN); 462*6c92544dSBjoern A. Zeeb 463*6c92544dSBjoern A. Zeeb mt76_worker_enable(&mdev->tx_worker); 464*6c92544dSBjoern A. Zeeb 465*6c92544dSBjoern A. Zeeb local_bh_disable(); 466*6c92544dSBjoern A. Zeeb mt76_for_each_q_rx(mdev, i) { 467*6c92544dSBjoern A. Zeeb napi_enable(&mdev->napi[i]); 468*6c92544dSBjoern A. Zeeb napi_schedule(&mdev->napi[i]); 469*6c92544dSBjoern A. Zeeb } 470*6c92544dSBjoern A. Zeeb napi_enable(&mdev->tx_napi); 471*6c92544dSBjoern A. Zeeb napi_schedule(&mdev->tx_napi); 472*6c92544dSBjoern A. Zeeb local_bh_enable(); 473*6c92544dSBjoern A. Zeeb 474*6c92544dSBjoern A. Zeeb /* restore previous ds setting */ 475*6c92544dSBjoern A. Zeeb if (!pm->ds_enable) 476*6c92544dSBjoern A. Zeeb mt76_connac_mcu_set_deep_sleep(&dev->mt76, false); 477*6c92544dSBjoern A. Zeeb 478*6c92544dSBjoern A. Zeeb err = mt76_connac_mcu_set_hif_suspend(mdev, false); 479*6c92544dSBjoern A. Zeeb failed: 480*6c92544dSBjoern A. Zeeb pm->suspended = false; 481*6c92544dSBjoern A. Zeeb 482*6c92544dSBjoern A. Zeeb if (err < 0) 483*6c92544dSBjoern A. Zeeb mt7921_reset(&dev->mt76); 484*6c92544dSBjoern A. Zeeb 485*6c92544dSBjoern A. Zeeb return err; 486*6c92544dSBjoern A. Zeeb } 487*6c92544dSBjoern A. Zeeb #endif 488*6c92544dSBjoern A. Zeeb 489*6c92544dSBjoern A. Zeeb static DEFINE_SIMPLE_DEV_PM_OPS(mt7921_pm_ops, mt7921_pci_suspend, mt7921_pci_resume); 490*6c92544dSBjoern A. Zeeb 491*6c92544dSBjoern A. Zeeb static struct pci_driver mt7921_pci_driver = { 492*6c92544dSBjoern A. Zeeb .name = KBUILD_MODNAME, 493*6c92544dSBjoern A. Zeeb .id_table = mt7921_pci_device_table, 494*6c92544dSBjoern A. Zeeb .probe = mt7921_pci_probe, 495*6c92544dSBjoern A. Zeeb .remove = mt7921_pci_remove, 496*6c92544dSBjoern A. Zeeb .driver.pm = pm_sleep_ptr(&mt7921_pm_ops), 497*6c92544dSBjoern A. Zeeb }; 498*6c92544dSBjoern A. Zeeb 499*6c92544dSBjoern A. Zeeb module_pci_driver(mt7921_pci_driver); 500*6c92544dSBjoern A. Zeeb 501*6c92544dSBjoern A. Zeeb MODULE_DEVICE_TABLE(pci, mt7921_pci_device_table); 502*6c92544dSBjoern A. Zeeb MODULE_FIRMWARE(MT7921_FIRMWARE_WM); 503*6c92544dSBjoern A. Zeeb MODULE_FIRMWARE(MT7921_ROM_PATCH); 504*6c92544dSBjoern A. Zeeb MODULE_FIRMWARE(MT7922_FIRMWARE_WM); 505*6c92544dSBjoern A. Zeeb MODULE_FIRMWARE(MT7922_ROM_PATCH); 506*6c92544dSBjoern A. Zeeb MODULE_AUTHOR("Sean Wang <sean.wang@mediatek.com>"); 507*6c92544dSBjoern A. Zeeb MODULE_AUTHOR("Lorenzo Bianconi <lorenzo@kernel.org>"); 508*6c92544dSBjoern A. Zeeb MODULE_LICENSE("Dual BSD/GPL"); 509*6c92544dSBjoern A. Zeeb #if defined(__FreeBSD__) 510*6c92544dSBjoern A. Zeeb MODULE_VERSION(mt7921_pci, 1); 511*6c92544dSBjoern A. Zeeb MODULE_DEPEND(mt7921_pci, linuxkpi, 1, 1, 1); 512*6c92544dSBjoern A. Zeeb MODULE_DEPEND(mt7921_pci, linuxkpi_wlan, 1, 1, 1); 513*6c92544dSBjoern A. Zeeb MODULE_DEPEND(mt7921_pci, mt76_core, 1, 1, 1); 514*6c92544dSBjoern A. Zeeb #endif 515