xref: /freebsd/sys/contrib/dev/mediatek/mt76/mt7915/regs.h (revision 8ba4d145d351db26e07695b8e90697398c5dfec2)
16c92544dSBjoern A. Zeeb /* SPDX-License-Identifier: ISC */
26c92544dSBjoern A. Zeeb /* Copyright (C) 2020 MediaTek Inc. */
36c92544dSBjoern A. Zeeb 
46c92544dSBjoern A. Zeeb #ifndef __MT7915_REGS_H
56c92544dSBjoern A. Zeeb #define __MT7915_REGS_H
66c92544dSBjoern A. Zeeb 
76c92544dSBjoern A. Zeeb /* used to differentiate between generations */
86c92544dSBjoern A. Zeeb struct mt7915_reg_desc {
96c92544dSBjoern A. Zeeb 	const u32 *reg_rev;
106c92544dSBjoern A. Zeeb 	const u32 *offs_rev;
116c92544dSBjoern A. Zeeb 	const struct mt76_connac_reg_map *map;
126c92544dSBjoern A. Zeeb 	u32 map_size;
136c92544dSBjoern A. Zeeb };
146c92544dSBjoern A. Zeeb 
156c92544dSBjoern A. Zeeb enum reg_rev {
166c92544dSBjoern A. Zeeb 	INT_SOURCE_CSR,
176c92544dSBjoern A. Zeeb 	INT_MASK_CSR,
186c92544dSBjoern A. Zeeb 	INT1_SOURCE_CSR,
196c92544dSBjoern A. Zeeb 	INT1_MASK_CSR,
206c92544dSBjoern A. Zeeb 	INT_MCU_CMD_SOURCE,
216c92544dSBjoern A. Zeeb 	INT_MCU_CMD_EVENT,
226c92544dSBjoern A. Zeeb 	WFDMA0_ADDR,
236c92544dSBjoern A. Zeeb 	WFDMA0_PCIE1_ADDR,
246c92544dSBjoern A. Zeeb 	WFDMA_EXT_CSR_ADDR,
256c92544dSBjoern A. Zeeb 	CBTOP1_PHY_END,
266c92544dSBjoern A. Zeeb 	INFRA_MCU_ADDR_END,
27cbb3ec25SBjoern A. Zeeb 	FW_ASSERT_STAT_ADDR,
28cbb3ec25SBjoern A. Zeeb 	FW_EXCEPT_TYPE_ADDR,
29cbb3ec25SBjoern A. Zeeb 	FW_EXCEPT_COUNT_ADDR,
30cbb3ec25SBjoern A. Zeeb 	FW_CIRQ_COUNT_ADDR,
31cbb3ec25SBjoern A. Zeeb 	FW_CIRQ_IDX_ADDR,
32cbb3ec25SBjoern A. Zeeb 	FW_CIRQ_LISR_ADDR,
33cbb3ec25SBjoern A. Zeeb 	FW_TASK_ID_ADDR,
34cbb3ec25SBjoern A. Zeeb 	FW_TASK_IDX_ADDR,
35cbb3ec25SBjoern A. Zeeb 	FW_TASK_QID1_ADDR,
36cbb3ec25SBjoern A. Zeeb 	FW_TASK_QID2_ADDR,
37cbb3ec25SBjoern A. Zeeb 	FW_TASK_START_ADDR,
38cbb3ec25SBjoern A. Zeeb 	FW_TASK_END_ADDR,
39cbb3ec25SBjoern A. Zeeb 	FW_TASK_SIZE_ADDR,
40cbb3ec25SBjoern A. Zeeb 	FW_LAST_MSG_ID_ADDR,
41cbb3ec25SBjoern A. Zeeb 	FW_EINT_INFO_ADDR,
42cbb3ec25SBjoern A. Zeeb 	FW_SCHED_INFO_ADDR,
436c92544dSBjoern A. Zeeb 	SWDEF_BASE_ADDR,
44cbb3ec25SBjoern A. Zeeb 	TXQ_WED_RING_BASE,
45cbb3ec25SBjoern A. Zeeb 	RXQ_WED_RING_BASE,
46cbb3ec25SBjoern A. Zeeb 	RXQ_WED_DATA_RING_BASE,
476c92544dSBjoern A. Zeeb 	__MT_REG_MAX,
486c92544dSBjoern A. Zeeb };
496c92544dSBjoern A. Zeeb 
506c92544dSBjoern A. Zeeb enum offs_rev {
516c92544dSBjoern A. Zeeb 	TMAC_CDTR,
526c92544dSBjoern A. Zeeb 	TMAC_ODTR,
536c92544dSBjoern A. Zeeb 	TMAC_ATCR,
546c92544dSBjoern A. Zeeb 	TMAC_TRCR0,
556c92544dSBjoern A. Zeeb 	TMAC_ICR0,
566c92544dSBjoern A. Zeeb 	TMAC_ICR1,
576c92544dSBjoern A. Zeeb 	TMAC_CTCR0,
586c92544dSBjoern A. Zeeb 	TMAC_TFCR0,
596c92544dSBjoern A. Zeeb 	MDP_BNRCFR0,
606c92544dSBjoern A. Zeeb 	MDP_BNRCFR1,
616c92544dSBjoern A. Zeeb 	ARB_DRNGR0,
626c92544dSBjoern A. Zeeb 	ARB_SCR,
636c92544dSBjoern A. Zeeb 	RMAC_MIB_AIRTIME14,
646c92544dSBjoern A. Zeeb 	AGG_AWSCR0,
656c92544dSBjoern A. Zeeb 	AGG_PCR0,
666c92544dSBjoern A. Zeeb 	AGG_ACR0,
676c92544dSBjoern A. Zeeb 	AGG_ACR4,
686c92544dSBjoern A. Zeeb 	AGG_MRCR,
69*8ba4d145SBjoern A. Zeeb 	AGG_ATCR0,
706c92544dSBjoern A. Zeeb 	AGG_ATCR1,
716c92544dSBjoern A. Zeeb 	AGG_ATCR3,
726c92544dSBjoern A. Zeeb 	LPON_UTTR0,
736c92544dSBjoern A. Zeeb 	LPON_UTTR1,
746c92544dSBjoern A. Zeeb 	LPON_FRCR,
756c92544dSBjoern A. Zeeb 	MIB_SDR3,
766c92544dSBjoern A. Zeeb 	MIB_SDR4,
776c92544dSBjoern A. Zeeb 	MIB_SDR5,
786c92544dSBjoern A. Zeeb 	MIB_SDR7,
796c92544dSBjoern A. Zeeb 	MIB_SDR8,
806c92544dSBjoern A. Zeeb 	MIB_SDR9,
816c92544dSBjoern A. Zeeb 	MIB_SDR10,
826c92544dSBjoern A. Zeeb 	MIB_SDR11,
836c92544dSBjoern A. Zeeb 	MIB_SDR12,
846c92544dSBjoern A. Zeeb 	MIB_SDR13,
856c92544dSBjoern A. Zeeb 	MIB_SDR14,
866c92544dSBjoern A. Zeeb 	MIB_SDR15,
876c92544dSBjoern A. Zeeb 	MIB_SDR16,
886c92544dSBjoern A. Zeeb 	MIB_SDR17,
896c92544dSBjoern A. Zeeb 	MIB_SDR18,
906c92544dSBjoern A. Zeeb 	MIB_SDR19,
916c92544dSBjoern A. Zeeb 	MIB_SDR20,
926c92544dSBjoern A. Zeeb 	MIB_SDR21,
936c92544dSBjoern A. Zeeb 	MIB_SDR22,
946c92544dSBjoern A. Zeeb 	MIB_SDR23,
956c92544dSBjoern A. Zeeb 	MIB_SDR24,
966c92544dSBjoern A. Zeeb 	MIB_SDR25,
976c92544dSBjoern A. Zeeb 	MIB_SDR27,
986c92544dSBjoern A. Zeeb 	MIB_SDR28,
996c92544dSBjoern A. Zeeb 	MIB_SDR29,
1006c92544dSBjoern A. Zeeb 	MIB_SDRVEC,
1016c92544dSBjoern A. Zeeb 	MIB_SDR31,
1026c92544dSBjoern A. Zeeb 	MIB_SDR32,
1036c92544dSBjoern A. Zeeb 	MIB_SDRMUBF,
1046c92544dSBjoern A. Zeeb 	MIB_DR8,
1056c92544dSBjoern A. Zeeb 	MIB_DR9,
1066c92544dSBjoern A. Zeeb 	MIB_DR11,
1076c92544dSBjoern A. Zeeb 	MIB_MB_SDR0,
1086c92544dSBjoern A. Zeeb 	MIB_MB_SDR1,
1096c92544dSBjoern A. Zeeb 	TX_AGG_CNT,
1106c92544dSBjoern A. Zeeb 	TX_AGG_CNT2,
1116c92544dSBjoern A. Zeeb 	MIB_ARNG,
1126c92544dSBjoern A. Zeeb 	WTBLON_TOP_WDUCR,
1136c92544dSBjoern A. Zeeb 	WTBL_UPDATE,
1146c92544dSBjoern A. Zeeb 	PLE_FL_Q_EMPTY,
1156c92544dSBjoern A. Zeeb 	PLE_FL_Q_CTRL,
1166c92544dSBjoern A. Zeeb 	PLE_AC_QEMPTY,
1176c92544dSBjoern A. Zeeb 	PLE_FREEPG_CNT,
1186c92544dSBjoern A. Zeeb 	PLE_FREEPG_HEAD_TAIL,
1196c92544dSBjoern A. Zeeb 	PLE_PG_HIF_GROUP,
1206c92544dSBjoern A. Zeeb 	PLE_HIF_PG_INFO,
1216c92544dSBjoern A. Zeeb 	AC_OFFSET,
1226c92544dSBjoern A. Zeeb 	ETBF_PAR_RPT0,
1236c92544dSBjoern A. Zeeb 	__MT_OFFS_MAX,
1246c92544dSBjoern A. Zeeb };
1256c92544dSBjoern A. Zeeb 
1266c92544dSBjoern A. Zeeb #define __REG(id)			(dev->reg.reg_rev[(id)])
1276c92544dSBjoern A. Zeeb #define __OFFS(id)			(dev->reg.offs_rev[(id)])
1286c92544dSBjoern A. Zeeb 
1296c92544dSBjoern A. Zeeb /* MCU WFDMA0 */
1306c92544dSBjoern A. Zeeb #define MT_MCU_WFDMA0_BASE		0x2000
1316c92544dSBjoern A. Zeeb #define MT_MCU_WFDMA0(ofs)		(MT_MCU_WFDMA0_BASE + (ofs))
1326c92544dSBjoern A. Zeeb 
1336c92544dSBjoern A. Zeeb #define MT_MCU_WFDMA0_DUMMY_CR		MT_MCU_WFDMA0(0x120)
1346c92544dSBjoern A. Zeeb 
1356c92544dSBjoern A. Zeeb /* MCU WFDMA1 */
1366c92544dSBjoern A. Zeeb #define MT_MCU_WFDMA1_BASE		0x3000
1376c92544dSBjoern A. Zeeb #define MT_MCU_WFDMA1(ofs)		(MT_MCU_WFDMA1_BASE + (ofs))
1386c92544dSBjoern A. Zeeb 
1396c92544dSBjoern A. Zeeb #define MT_MCU_INT_EVENT		__REG(INT_MCU_CMD_EVENT)
1406c92544dSBjoern A. Zeeb #define MT_MCU_INT_EVENT_DMA_STOPPED	BIT(0)
1416c92544dSBjoern A. Zeeb #define MT_MCU_INT_EVENT_DMA_INIT	BIT(1)
1426c92544dSBjoern A. Zeeb #define MT_MCU_INT_EVENT_SER_TRIGGER	BIT(2)
1436c92544dSBjoern A. Zeeb #define MT_MCU_INT_EVENT_RESET_DONE	BIT(3)
1446c92544dSBjoern A. Zeeb 
1456c92544dSBjoern A. Zeeb /* PLE */
1466c92544dSBjoern A. Zeeb #define MT_PLE_BASE			0x820c0000
1476c92544dSBjoern A. Zeeb #define MT_PLE(ofs)			(MT_PLE_BASE + (ofs))
1486c92544dSBjoern A. Zeeb 
149cbb3ec25SBjoern A. Zeeb #define MT_PLE_HOST_RPT0		MT_PLE(0x030)
150cbb3ec25SBjoern A. Zeeb #define MT_PLE_HOST_RPT0_TX_LATENCY	BIT(3)
151cbb3ec25SBjoern A. Zeeb 
1526c92544dSBjoern A. Zeeb #define MT_FL_Q_EMPTY			MT_PLE(__OFFS(PLE_FL_Q_EMPTY))
1536c92544dSBjoern A. Zeeb #define MT_FL_Q0_CTRL			MT_PLE(__OFFS(PLE_FL_Q_CTRL))
1546c92544dSBjoern A. Zeeb #define MT_FL_Q2_CTRL			MT_PLE(__OFFS(PLE_FL_Q_CTRL) + 0x8)
1556c92544dSBjoern A. Zeeb #define MT_FL_Q3_CTRL			MT_PLE(__OFFS(PLE_FL_Q_CTRL) + 0xc)
1566c92544dSBjoern A. Zeeb 
1576c92544dSBjoern A. Zeeb #define MT_PLE_FREEPG_CNT		MT_PLE(__OFFS(PLE_FREEPG_CNT))
1586c92544dSBjoern A. Zeeb #define MT_PLE_FREEPG_HEAD_TAIL		MT_PLE(__OFFS(PLE_FREEPG_HEAD_TAIL))
1596c92544dSBjoern A. Zeeb #define MT_PLE_PG_HIF_GROUP		MT_PLE(__OFFS(PLE_PG_HIF_GROUP))
1606c92544dSBjoern A. Zeeb #define MT_PLE_HIF_PG_INFO		MT_PLE(__OFFS(PLE_HIF_PG_INFO))
1616c92544dSBjoern A. Zeeb 
1626c92544dSBjoern A. Zeeb #define MT_PLE_AC_QEMPTY(ac, n)		MT_PLE(__OFFS(PLE_AC_QEMPTY) +	\
1636c92544dSBjoern A. Zeeb 					       __OFFS(AC_OFFSET) *	\
1646c92544dSBjoern A. Zeeb 					       (ac) + ((n) << 2))
1656c92544dSBjoern A. Zeeb #define MT_PLE_AMSDU_PACK_MSDU_CNT(n)	MT_PLE(0x10e0 + ((n) << 2))
1666c92544dSBjoern A. Zeeb 
1676c92544dSBjoern A. Zeeb #define MT_PSE_BASE			0x820c8000
1686c92544dSBjoern A. Zeeb #define MT_PSE(ofs)			(MT_PSE_BASE + (ofs))
1696c92544dSBjoern A. Zeeb 
1706c92544dSBjoern A. Zeeb /* WF MDP TOP */
1716c92544dSBjoern A. Zeeb #define MT_MDP_BASE			0x820cd000
1726c92544dSBjoern A. Zeeb #define MT_MDP(ofs)			(MT_MDP_BASE + (ofs))
1736c92544dSBjoern A. Zeeb 
1746c92544dSBjoern A. Zeeb #define MT_MDP_DCR0			MT_MDP(0x000)
1756c92544dSBjoern A. Zeeb #define MT_MDP_DCR0_DAMSDU_EN		BIT(15)
176*8ba4d145SBjoern A. Zeeb #define MT_MDP_DCR0_RX_HDR_TRANS_EN	BIT(19)
1776c92544dSBjoern A. Zeeb 
1786c92544dSBjoern A. Zeeb #define MT_MDP_DCR1			MT_MDP(0x004)
1796c92544dSBjoern A. Zeeb #define MT_MDP_DCR1_MAX_RX_LEN		GENMASK(15, 3)
1806c92544dSBjoern A. Zeeb 
1816c92544dSBjoern A. Zeeb #define MT_MDP_DCR2			MT_MDP(0x0e8)
1826c92544dSBjoern A. Zeeb #define MT_MDP_DCR2_RX_TRANS_SHORT	BIT(2)
1836c92544dSBjoern A. Zeeb 
1846c92544dSBjoern A. Zeeb #define MT_MDP_BNRCFR0(_band)		MT_MDP(__OFFS(MDP_BNRCFR0) + \
1856c92544dSBjoern A. Zeeb 					       ((_band) << 8))
1866c92544dSBjoern A. Zeeb #define MT_MDP_RCFR0_MCU_RX_MGMT	GENMASK(5, 4)
1876c92544dSBjoern A. Zeeb #define MT_MDP_RCFR0_MCU_RX_CTL_NON_BAR	GENMASK(7, 6)
1886c92544dSBjoern A. Zeeb #define MT_MDP_RCFR0_MCU_RX_CTL_BAR	GENMASK(9, 8)
1896c92544dSBjoern A. Zeeb 
1906c92544dSBjoern A. Zeeb #define MT_MDP_BNRCFR1(_band)		MT_MDP(__OFFS(MDP_BNRCFR1) + \
1916c92544dSBjoern A. Zeeb 					       ((_band) << 8))
1926c92544dSBjoern A. Zeeb #define MT_MDP_RCFR1_MCU_RX_BYPASS	GENMASK(23, 22)
1936c92544dSBjoern A. Zeeb #define MT_MDP_RCFR1_RX_DROPPED_UCAST	GENMASK(28, 27)
1946c92544dSBjoern A. Zeeb #define MT_MDP_RCFR1_RX_DROPPED_MCAST	GENMASK(30, 29)
1956c92544dSBjoern A. Zeeb #define MT_MDP_TO_HIF			0
1966c92544dSBjoern A. Zeeb #define MT_MDP_TO_WM			1
1976c92544dSBjoern A. Zeeb 
1986c92544dSBjoern A. Zeeb /* TRB: band 0(0x820e1000), band 1(0x820f1000) */
1996c92544dSBjoern A. Zeeb #define MT_WF_TRB_BASE(_band)		((_band) ? 0x820f1000 : 0x820e1000)
2006c92544dSBjoern A. Zeeb #define MT_WF_TRB(_band, ofs)		(MT_WF_TRB_BASE(_band) + (ofs))
2016c92544dSBjoern A. Zeeb 
2026c92544dSBjoern A. Zeeb #define MT_TRB_RXPSR0(_band)		MT_WF_TRB(_band, 0x03c)
2036c92544dSBjoern A. Zeeb #define MT_TRB_RXPSR0_RX_WTBL_PTR	GENMASK(25, 16)
2046c92544dSBjoern A. Zeeb #define MT_TRB_RXPSR0_RX_RMAC_PTR	GENMASK(9, 0)
2056c92544dSBjoern A. Zeeb 
2066c92544dSBjoern A. Zeeb /* TMAC: band 0(0x820e4000), band 1(0x820f4000) */
2076c92544dSBjoern A. Zeeb #define MT_WF_TMAC_BASE(_band)		((_band) ? 0x820f4000 : 0x820e4000)
2086c92544dSBjoern A. Zeeb #define MT_WF_TMAC(_band, ofs)		(MT_WF_TMAC_BASE(_band) + (ofs))
2096c92544dSBjoern A. Zeeb 
2106c92544dSBjoern A. Zeeb #define MT_TMAC_TCR0(_band)		MT_WF_TMAC(_band, 0)
2116c92544dSBjoern A. Zeeb #define MT_TMAC_TCR0_TX_BLINK		GENMASK(7, 6)
2126c92544dSBjoern A. Zeeb #define MT_TMAC_TCR0_TBTT_STOP_CTRL	BIT(25)
2136c92544dSBjoern A. Zeeb 
2146c92544dSBjoern A. Zeeb #define MT_TMAC_CDTR(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_CDTR))
2156c92544dSBjoern A. Zeeb  #define MT_TMAC_ODTR(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_ODTR))
2166c92544dSBjoern A. Zeeb #define MT_TIMEOUT_VAL_PLCP		GENMASK(15, 0)
2176c92544dSBjoern A. Zeeb #define MT_TIMEOUT_VAL_CCA		GENMASK(31, 16)
2186c92544dSBjoern A. Zeeb 
2196c92544dSBjoern A. Zeeb #define MT_TMAC_ATCR(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_ATCR))
2206c92544dSBjoern A. Zeeb #define MT_TMAC_ATCR_TXV_TOUT		GENMASK(7, 0)
2216c92544dSBjoern A. Zeeb 
2226c92544dSBjoern A. Zeeb #define MT_TMAC_TRCR0(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_TRCR0))
2236c92544dSBjoern A. Zeeb #define MT_TMAC_TRCR0_TR2T_CHK		GENMASK(8, 0)
2246c92544dSBjoern A. Zeeb #define MT_TMAC_TRCR0_I2T_CHK		GENMASK(24, 16)
2256c92544dSBjoern A. Zeeb 
2266c92544dSBjoern A. Zeeb #define MT_TMAC_ICR0(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_ICR0))
2276c92544dSBjoern A. Zeeb #define MT_IFS_EIFS_OFDM		GENMASK(8, 0)
2286c92544dSBjoern A. Zeeb #define MT_IFS_RIFS			GENMASK(14, 10)
2296c92544dSBjoern A. Zeeb #define MT_IFS_SIFS			GENMASK(22, 16)
2306c92544dSBjoern A. Zeeb #define MT_IFS_SLOT			GENMASK(30, 24)
2316c92544dSBjoern A. Zeeb 
2326c92544dSBjoern A. Zeeb #define MT_TMAC_ICR1(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_ICR1))
2336c92544dSBjoern A. Zeeb #define MT_IFS_EIFS_CCK			GENMASK(8, 0)
2346c92544dSBjoern A. Zeeb 
2356c92544dSBjoern A. Zeeb #define MT_TMAC_CTCR0(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_CTCR0))
2366c92544dSBjoern A. Zeeb #define MT_TMAC_CTCR0_INS_DDLMT_REFTIME		GENMASK(5, 0)
2376c92544dSBjoern A. Zeeb #define MT_TMAC_CTCR0_INS_DDLMT_EN		BIT(17)
2386c92544dSBjoern A. Zeeb #define MT_TMAC_CTCR0_INS_DDLMT_VHT_SMPDU_EN	BIT(18)
2396c92544dSBjoern A. Zeeb 
2406c92544dSBjoern A. Zeeb #define MT_TMAC_TFCR0(_band)		MT_WF_TMAC(_band, __OFFS(TMAC_TFCR0))
2416c92544dSBjoern A. Zeeb 
2426c92544dSBjoern A. Zeeb /* WF DMA TOP: band 0(0x820e7000),band 1(0x820f7000) */
2436c92544dSBjoern A. Zeeb #define MT_WF_DMA_BASE(_band)		((_band) ? 0x820f7000 : 0x820e7000)
2446c92544dSBjoern A. Zeeb #define MT_WF_DMA(_band, ofs)		(MT_WF_DMA_BASE(_band) + (ofs))
2456c92544dSBjoern A. Zeeb 
2466c92544dSBjoern A. Zeeb #define MT_DMA_DCR0(_band)		MT_WF_DMA(_band, 0x000)
2476c92544dSBjoern A. Zeeb #define MT_DMA_DCR0_MAX_RX_LEN		GENMASK(15, 3)
2486c92544dSBjoern A. Zeeb #define MT_DMA_DCR0_RXD_G5_EN		BIT(23)
2496c92544dSBjoern A. Zeeb 
250cbb3ec25SBjoern A. Zeeb /* WTBLOFF TOP: band 0(0x820e9000),band 1(0x820f9000) */
251cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_BASE(_band)	((_band) ? 0x820f9000 : 0x820e9000)
252cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP(_band, ofs)	(MT_WTBLOFF_TOP_BASE(_band) + (ofs))
253cbb3ec25SBjoern A. Zeeb 
254cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_RSCR(_band)	MT_WTBLOFF_TOP(_band, 0x008)
255cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_RSCR_RCPI_MODE	GENMASK(31, 30)
256cbb3ec25SBjoern A. Zeeb #define MT_WTBLOFF_TOP_RSCR_RCPI_PARAM	GENMASK(25, 24)
257cbb3ec25SBjoern A. Zeeb 
258*8ba4d145SBjoern A. Zeeb #define MT_WTBLOFF_TOP_ACR(_band)	MT_WTBLOFF_TOP(_band, 0x010)
259*8ba4d145SBjoern A. Zeeb #define MT_WTBLOFF_TOP_ADM_BACKOFFTIME	BIT(29)
260*8ba4d145SBjoern A. Zeeb 
2616c92544dSBjoern A. Zeeb /* ETBF: band 0(0x820ea000), band 1(0x820fa000) */
2626c92544dSBjoern A. Zeeb #define MT_WF_ETBF_BASE(_band)		((_band) ? 0x820fa000 : 0x820ea000)
2636c92544dSBjoern A. Zeeb #define MT_WF_ETBF(_band, ofs)		(MT_WF_ETBF_BASE(_band) + (ofs))
2646c92544dSBjoern A. Zeeb 
2656c92544dSBjoern A. Zeeb #define MT_ETBF_TX_NDP_BFRP(_band)	MT_WF_ETBF(_band, 0x040)
2666c92544dSBjoern A. Zeeb #define MT_ETBF_TX_FB_CPL		GENMASK(31, 16)
2676c92544dSBjoern A. Zeeb #define MT_ETBF_TX_FB_TRI		GENMASK(15, 0)
2686c92544dSBjoern A. Zeeb 
2696c92544dSBjoern A. Zeeb #define MT_ETBF_PAR_RPT0(_band)		MT_WF_ETBF(_band, __OFFS(ETBF_PAR_RPT0))
2706c92544dSBjoern A. Zeeb #define MT_ETBF_PAR_RPT0_FB_BW		GENMASK(7, 6)
2716c92544dSBjoern A. Zeeb #define MT_ETBF_PAR_RPT0_FB_NC		GENMASK(5, 3)
2726c92544dSBjoern A. Zeeb #define MT_ETBF_PAR_RPT0_FB_NR		GENMASK(2, 0)
2736c92544dSBjoern A. Zeeb 
2746c92544dSBjoern A. Zeeb #define MT_ETBF_TX_APP_CNT(_band)	MT_WF_ETBF(_band, 0x0f0)
2756c92544dSBjoern A. Zeeb #define MT_ETBF_TX_IBF_CNT		GENMASK(31, 16)
2766c92544dSBjoern A. Zeeb #define MT_ETBF_TX_EBF_CNT		GENMASK(15, 0)
2776c92544dSBjoern A. Zeeb 
2786c92544dSBjoern A. Zeeb #define MT_ETBF_RX_FB_CNT(_band)	MT_WF_ETBF(_band, 0x0f8)
2796c92544dSBjoern A. Zeeb #define MT_ETBF_RX_FB_ALL		GENMASK(31, 24)
2806c92544dSBjoern A. Zeeb #define MT_ETBF_RX_FB_HE		GENMASK(23, 16)
2816c92544dSBjoern A. Zeeb #define MT_ETBF_RX_FB_VHT		GENMASK(15, 8)
2826c92544dSBjoern A. Zeeb #define MT_ETBF_RX_FB_HT		GENMASK(7, 0)
2836c92544dSBjoern A. Zeeb 
2846c92544dSBjoern A. Zeeb /* LPON: band 0(0x820eb000), band 1(0x820fb000) */
2856c92544dSBjoern A. Zeeb #define MT_WF_LPON_BASE(_band)		((_band) ? 0x820fb000 : 0x820eb000)
2866c92544dSBjoern A. Zeeb #define MT_WF_LPON(_band, ofs)		(MT_WF_LPON_BASE(_band) + (ofs))
2876c92544dSBjoern A. Zeeb 
2886c92544dSBjoern A. Zeeb #define MT_LPON_UTTR0(_band)		MT_WF_LPON(_band, __OFFS(LPON_UTTR0))
2896c92544dSBjoern A. Zeeb #define MT_LPON_UTTR1(_band)		MT_WF_LPON(_band, __OFFS(LPON_UTTR1))
2906c92544dSBjoern A. Zeeb #define MT_LPON_FRCR(_band)		MT_WF_LPON(_band, __OFFS(LPON_FRCR))
2916c92544dSBjoern A. Zeeb 
2926c92544dSBjoern A. Zeeb #define MT_LPON_TCR(_band, n)		MT_WF_LPON(_band, 0x0a8 +	\
2936c92544dSBjoern A. Zeeb 						   (((n) * 4) << 1))
2946c92544dSBjoern A. Zeeb #define MT_LPON_TCR_MT7916(_band, n)	MT_WF_LPON(_band, 0x0a8 +	\
2956c92544dSBjoern A. Zeeb 						   (((n) * 4) << 4))
2966c92544dSBjoern A. Zeeb #define MT_LPON_TCR_SW_MODE		GENMASK(1, 0)
2976c92544dSBjoern A. Zeeb #define MT_LPON_TCR_SW_WRITE		BIT(0)
2986c92544dSBjoern A. Zeeb #define MT_LPON_TCR_SW_ADJUST		BIT(1)
2996c92544dSBjoern A. Zeeb #define MT_LPON_TCR_SW_READ		GENMASK(1, 0)
3006c92544dSBjoern A. Zeeb 
3016c92544dSBjoern A. Zeeb /* MIB: band 0(0x820ed000), band 1(0x820fd000) */
3026c92544dSBjoern A. Zeeb /* These counters are (mostly?) clear-on-read.  So, some should not
3036c92544dSBjoern A. Zeeb  * be read at all in case firmware is already reading them.  These
3046c92544dSBjoern A. Zeeb  * are commented with 'DNR' below.  The DNR stats will be read by querying
3056c92544dSBjoern A. Zeeb  * the firmware API for the appropriate message.  For counters the driver
3066c92544dSBjoern A. Zeeb  * does read, the driver should accumulate the counters.
3076c92544dSBjoern A. Zeeb  */
3086c92544dSBjoern A. Zeeb #define MT_WF_MIB_BASE(_band)		((_band) ? 0x820fd000 : 0x820ed000)
3096c92544dSBjoern A. Zeeb #define MT_WF_MIB(_band, ofs)		(MT_WF_MIB_BASE(_band) + (ofs))
3106c92544dSBjoern A. Zeeb 
3116c92544dSBjoern A. Zeeb #define MT_MIB_SDR0(_band)		MT_WF_MIB(_band, 0x010)
3126c92544dSBjoern A. Zeeb #define MT_MIB_SDR0_BERACON_TX_CNT_MASK	GENMASK(15, 0)
3136c92544dSBjoern A. Zeeb 
3146c92544dSBjoern A. Zeeb #define MT_MIB_SDR3(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR3))
3156c92544dSBjoern A. Zeeb #define MT_MIB_SDR3_FCS_ERR_MASK	GENMASK(15, 0)
3166c92544dSBjoern A. Zeeb #define MT_MIB_SDR3_FCS_ERR_MASK_MT7916	GENMASK(31, 16)
3176c92544dSBjoern A. Zeeb 
3186c92544dSBjoern A. Zeeb #define MT_MIB_SDR4(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR4))
3196c92544dSBjoern A. Zeeb #define MT_MIB_SDR4_RX_FIFO_FULL_MASK	GENMASK(15, 0)
3206c92544dSBjoern A. Zeeb 
3216c92544dSBjoern A. Zeeb /* rx mpdu counter, full 32 bits */
3226c92544dSBjoern A. Zeeb #define MT_MIB_SDR5(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR5))
3236c92544dSBjoern A. Zeeb 
3246c92544dSBjoern A. Zeeb #define MT_MIB_SDR6(_band)		MT_WF_MIB(_band, 0x020)
3256c92544dSBjoern A. Zeeb #define MT_MIB_SDR6_CHANNEL_IDL_CNT_MASK	GENMASK(15, 0)
3266c92544dSBjoern A. Zeeb 
3276c92544dSBjoern A. Zeeb #define MT_MIB_SDR7(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR7))
3286c92544dSBjoern A. Zeeb #define MT_MIB_SDR7_RX_VECTOR_MISMATCH_CNT_MASK	GENMASK(15, 0)
3296c92544dSBjoern A. Zeeb 
3306c92544dSBjoern A. Zeeb #define MT_MIB_SDR8(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR8))
3316c92544dSBjoern A. Zeeb #define MT_MIB_SDR8_RX_DELIMITER_FAIL_CNT_MASK	GENMASK(15, 0)
3326c92544dSBjoern A. Zeeb 
3336c92544dSBjoern A. Zeeb /* aka CCA_NAV_TX_TIME */
3346c92544dSBjoern A. Zeeb #define MT_MIB_SDR9_DNR(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR9))
3356c92544dSBjoern A. Zeeb #define MT_MIB_SDR9_CCA_BUSY_TIME_MASK		GENMASK(23, 0)
3366c92544dSBjoern A. Zeeb 
3376c92544dSBjoern A. Zeeb #define MT_MIB_SDR10(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR10))
3386c92544dSBjoern A. Zeeb #define MT_MIB_SDR10_MRDY_COUNT_MASK		GENMASK(25, 0)
3396c92544dSBjoern A. Zeeb #define MT_MIB_SDR10_MRDY_COUNT_MASK_MT7916	GENMASK(31, 0)
3406c92544dSBjoern A. Zeeb 
3416c92544dSBjoern A. Zeeb #define MT_MIB_SDR11(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR11))
3426c92544dSBjoern A. Zeeb #define MT_MIB_SDR11_RX_LEN_MISMATCH_CNT_MASK	GENMASK(15, 0)
3436c92544dSBjoern A. Zeeb 
3446c92544dSBjoern A. Zeeb /* tx ampdu cnt, full 32 bits */
3456c92544dSBjoern A. Zeeb #define MT_MIB_SDR12(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR12))
3466c92544dSBjoern A. Zeeb 
3476c92544dSBjoern A. Zeeb #define MT_MIB_SDR13(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR13))
3486c92544dSBjoern A. Zeeb #define MT_MIB_SDR13_TX_STOP_Q_EMPTY_CNT_MASK	GENMASK(15, 0)
3496c92544dSBjoern A. Zeeb 
3506c92544dSBjoern A. Zeeb /* counts all mpdus in ampdu, regardless of success */
3516c92544dSBjoern A. Zeeb #define MT_MIB_SDR14(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR14))
3526c92544dSBjoern A. Zeeb #define MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK	GENMASK(23, 0)
3536c92544dSBjoern A. Zeeb #define MT_MIB_SDR14_TX_MPDU_ATTEMPTS_CNT_MASK_MT7916	GENMASK(31, 0)
3546c92544dSBjoern A. Zeeb 
3556c92544dSBjoern A. Zeeb /* counts all successfully tx'd mpdus in ampdu */
3566c92544dSBjoern A. Zeeb #define MT_MIB_SDR15(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR15))
3576c92544dSBjoern A. Zeeb #define MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK	GENMASK(23, 0)
3586c92544dSBjoern A. Zeeb #define MT_MIB_SDR15_TX_MPDU_SUCCESS_CNT_MASK_MT7916	GENMASK(31, 0)
3596c92544dSBjoern A. Zeeb 
3606c92544dSBjoern A. Zeeb /* in units of 'us' */
3616c92544dSBjoern A. Zeeb #define MT_MIB_SDR16(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR16))
3626c92544dSBjoern A. Zeeb #define MT_MIB_SDR16_PRIMARY_CCA_BUSY_TIME_MASK	GENMASK(23, 0)
3636c92544dSBjoern A. Zeeb 
3646c92544dSBjoern A. Zeeb #define MT_MIB_SDR17(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR17))
3656c92544dSBjoern A. Zeeb #define MT_MIB_SDR17_SECONDARY_CCA_BUSY_TIME_MASK	GENMASK(23, 0)
3666c92544dSBjoern A. Zeeb 
3676c92544dSBjoern A. Zeeb #define MT_MIB_SDR18(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR18))
3686c92544dSBjoern A. Zeeb #define MT_MIB_SDR18_PRIMARY_ENERGY_DETECT_TIME_MASK	GENMASK(23, 0)
3696c92544dSBjoern A. Zeeb 
3706c92544dSBjoern A. Zeeb /* units are us */
3716c92544dSBjoern A. Zeeb #define MT_MIB_SDR19(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR19))
3726c92544dSBjoern A. Zeeb #define MT_MIB_SDR19_CCK_MDRDY_TIME_MASK	GENMASK(23, 0)
3736c92544dSBjoern A. Zeeb 
3746c92544dSBjoern A. Zeeb #define MT_MIB_SDR20(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR20))
3756c92544dSBjoern A. Zeeb #define MT_MIB_SDR20_OFDM_VHT_MDRDY_TIME_MASK	GENMASK(23, 0)
3766c92544dSBjoern A. Zeeb 
3776c92544dSBjoern A. Zeeb #define MT_MIB_SDR21(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR21))
3786c92544dSBjoern A. Zeeb #define MT_MIB_SDR21_GREEN_MDRDY_TIME_MASK	GENMASK(23, 0)
3796c92544dSBjoern A. Zeeb 
3806c92544dSBjoern A. Zeeb /* rx ampdu count, 32-bit */
3816c92544dSBjoern A. Zeeb #define MT_MIB_SDR22(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR22))
3826c92544dSBjoern A. Zeeb 
3836c92544dSBjoern A. Zeeb /* rx ampdu bytes count, 32-bit */
3846c92544dSBjoern A. Zeeb #define MT_MIB_SDR23(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR23))
3856c92544dSBjoern A. Zeeb 
3866c92544dSBjoern A. Zeeb /* rx ampdu valid subframe count */
3876c92544dSBjoern A. Zeeb #define MT_MIB_SDR24(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR24))
3886c92544dSBjoern A. Zeeb #define MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK	GENMASK(23, 0)
3896c92544dSBjoern A. Zeeb #define MT_MIB_SDR24_RX_AMPDU_SF_CNT_MASK_MT7916	GENMASK(31, 0)
3906c92544dSBjoern A. Zeeb 
3916c92544dSBjoern A. Zeeb /* rx ampdu valid subframe bytes count, 32bits */
3926c92544dSBjoern A. Zeeb #define MT_MIB_SDR25(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR25))
3936c92544dSBjoern A. Zeeb 
3946c92544dSBjoern A. Zeeb /* remaining windows protected stats */
3956c92544dSBjoern A. Zeeb #define MT_MIB_SDR27(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR27))
3966c92544dSBjoern A. Zeeb #define MT_MIB_SDR27_TX_RWP_FAIL_CNT_MASK	GENMASK(15, 0)
3976c92544dSBjoern A. Zeeb 
3986c92544dSBjoern A. Zeeb #define MT_MIB_SDR28(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR28))
3996c92544dSBjoern A. Zeeb #define MT_MIB_SDR28_TX_RWP_NEED_CNT_MASK	GENMASK(15, 0)
4006c92544dSBjoern A. Zeeb 
4016c92544dSBjoern A. Zeeb #define MT_MIB_SDR29(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR29))
4026c92544dSBjoern A. Zeeb #define MT_MIB_SDR29_RX_PFDROP_CNT_MASK		GENMASK(7, 0)
4036c92544dSBjoern A. Zeeb #define MT_MIB_SDR29_RX_PFDROP_CNT_MASK_MT7916	GENMASK(15, 0)
4046c92544dSBjoern A. Zeeb 
4056c92544dSBjoern A. Zeeb #define MT_MIB_SDRVEC(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDRVEC))
4066c92544dSBjoern A. Zeeb #define MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK	GENMASK(15, 0)
4076c92544dSBjoern A. Zeeb #define MT_MIB_SDR30_RX_VEC_QUEUE_OVERFLOW_DROP_CNT_MASK_MT7916	GENMASK(31, 16)
4086c92544dSBjoern A. Zeeb 
4096c92544dSBjoern A. Zeeb /* rx blockack count, 32 bits */
4106c92544dSBjoern A. Zeeb #define MT_MIB_SDR31(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR31))
4116c92544dSBjoern A. Zeeb 
4126c92544dSBjoern A. Zeeb #define MT_MIB_SDR32(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDR32))
4136c92544dSBjoern A. Zeeb #define MT_MIB_SDR32_TX_PKT_EBF_CNT	GENMASK(15, 0)
4146c92544dSBjoern A. Zeeb #define MT_MIB_SDR32_TX_PKT_IBF_CNT	GENMASK(31, 16)
4156c92544dSBjoern A. Zeeb 
4166c92544dSBjoern A. Zeeb #define MT_MIB_SDR33(_band)		MT_WF_MIB(_band, 0x088)
4176c92544dSBjoern A. Zeeb #define MT_MIB_SDR33_TX_PKT_IBF_CNT	GENMASK(15, 0)
4186c92544dSBjoern A. Zeeb 
4196c92544dSBjoern A. Zeeb #define MT_MIB_SDRMUBF(_band)		MT_WF_MIB(_band, __OFFS(MIB_SDRMUBF))
4206c92544dSBjoern A. Zeeb #define MT_MIB_MU_BF_TX_CNT		GENMASK(15, 0)
4216c92544dSBjoern A. Zeeb 
4226c92544dSBjoern A. Zeeb /* 36, 37 both DNR */
4236c92544dSBjoern A. Zeeb 
4246c92544dSBjoern A. Zeeb #define MT_MIB_DR8(_band)		MT_WF_MIB(_band, __OFFS(MIB_DR8))
4256c92544dSBjoern A. Zeeb #define MT_MIB_DR9(_band)		MT_WF_MIB(_band, __OFFS(MIB_DR9))
4266c92544dSBjoern A. Zeeb #define MT_MIB_DR11(_band)		MT_WF_MIB(_band, __OFFS(MIB_DR11))
4276c92544dSBjoern A. Zeeb 
4286c92544dSBjoern A. Zeeb #define MT_MIB_MB_SDR0(_band, n)	MT_WF_MIB(_band, __OFFS(MIB_MB_SDR0) + (n))
4296c92544dSBjoern A. Zeeb #define MT_MIB_RTS_RETRIES_COUNT_MASK	GENMASK(31, 16)
4306c92544dSBjoern A. Zeeb #define MT_MIB_RTS_COUNT_MASK		GENMASK(15, 0)
4316c92544dSBjoern A. Zeeb 
4326c92544dSBjoern A. Zeeb #define MT_MIB_MB_SDR1(_band, n)	MT_WF_MIB(_band, __OFFS(MIB_MB_SDR1) + (n))
4336c92544dSBjoern A. Zeeb #define MT_MIB_BA_MISS_COUNT_MASK	GENMASK(15, 0)
4346c92544dSBjoern A. Zeeb #define MT_MIB_ACK_FAIL_COUNT_MASK	GENMASK(31, 16)
4356c92544dSBjoern A. Zeeb 
4366c92544dSBjoern A. Zeeb #define MT_MIB_MB_SDR2(_band, n)	MT_WF_MIB(_band, 0x518 + (n))
4376c92544dSBjoern A. Zeeb #define MT_MIB_MB_BFTF(_band, n)	MT_WF_MIB(_band, 0x510 + (n))
4386c92544dSBjoern A. Zeeb 
4396c92544dSBjoern A. Zeeb #define MT_TX_AGG_CNT(_band, n)		MT_WF_MIB(_band, __OFFS(TX_AGG_CNT) +	\
4406c92544dSBjoern A. Zeeb 						  ((n) << 2))
4416c92544dSBjoern A. Zeeb #define MT_TX_AGG_CNT2(_band, n)	MT_WF_MIB(_band, __OFFS(TX_AGG_CNT2) +	\
4426c92544dSBjoern A. Zeeb 						  ((n) << 2))
4436c92544dSBjoern A. Zeeb #define MT_MIB_ARNG(_band, n)		MT_WF_MIB(_band, __OFFS(MIB_ARNG) +	\
4446c92544dSBjoern A. Zeeb 						  ((n) << 2))
4456c92544dSBjoern A. Zeeb #define MT_MIB_ARNCR_RANGE(val, n)	(((val) >> ((n) << 3)) & GENMASK(7, 0))
4466c92544dSBjoern A. Zeeb 
4476c92544dSBjoern A. Zeeb #define MT_MIB_BFCR0(_band)		MT_WF_MIB(_band, 0x7b0)
4486c92544dSBjoern A. Zeeb #define MT_MIB_BFCR0_RX_FB_HT		GENMASK(15, 0)
4496c92544dSBjoern A. Zeeb #define MT_MIB_BFCR0_RX_FB_VHT		GENMASK(31, 16)
4506c92544dSBjoern A. Zeeb 
4516c92544dSBjoern A. Zeeb #define MT_MIB_BFCR1(_band)		MT_WF_MIB(_band, 0x7b4)
4526c92544dSBjoern A. Zeeb #define MT_MIB_BFCR1_RX_FB_HE		GENMASK(15, 0)
4536c92544dSBjoern A. Zeeb 
4546c92544dSBjoern A. Zeeb #define MT_MIB_BFCR2(_band)		MT_WF_MIB(_band, 0x7b8)
4556c92544dSBjoern A. Zeeb #define MT_MIB_BFCR2_BFEE_TX_FB_TRIG	GENMASK(15, 0)
4566c92544dSBjoern A. Zeeb 
4576c92544dSBjoern A. Zeeb #define MT_MIB_BFCR7(_band)		MT_WF_MIB(_band, 0x7cc)
4586c92544dSBjoern A. Zeeb #define MT_MIB_BFCR7_BFEE_TX_FB_CPL	GENMASK(15, 0)
4596c92544dSBjoern A. Zeeb 
4606c92544dSBjoern A. Zeeb /* WTBLON TOP */
4616c92544dSBjoern A. Zeeb #define MT_WTBLON_TOP_BASE		0x820d4000
4626c92544dSBjoern A. Zeeb #define MT_WTBLON_TOP(ofs)		(MT_WTBLON_TOP_BASE + (ofs))
4636c92544dSBjoern A. Zeeb #define MT_WTBLON_TOP_WDUCR		MT_WTBLON_TOP(__OFFS(WTBLON_TOP_WDUCR))
4646c92544dSBjoern A. Zeeb #define MT_WTBLON_TOP_WDUCR_GROUP	GENMASK(2, 0)
4656c92544dSBjoern A. Zeeb 
4666c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE			MT_WTBLON_TOP(__OFFS(WTBL_UPDATE))
4676c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE_WLAN_IDX		GENMASK(9, 0)
4686c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE_ADM_COUNT_CLEAR	BIT(12)
4696c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE_BUSY		BIT(31)
4706c92544dSBjoern A. Zeeb 
4716c92544dSBjoern A. Zeeb /* WTBL */
4726c92544dSBjoern A. Zeeb #define MT_WTBL_BASE			0x820d8000
4736c92544dSBjoern A. Zeeb #define MT_WTBL_LMAC_ID			GENMASK(14, 8)
4746c92544dSBjoern A. Zeeb #define MT_WTBL_LMAC_DW			GENMASK(7, 2)
4756c92544dSBjoern A. Zeeb #define MT_WTBL_LMAC_OFFS(_id, _dw)	(MT_WTBL_BASE | \
4766c92544dSBjoern A. Zeeb 					 FIELD_PREP(MT_WTBL_LMAC_ID, _id) | \
4776c92544dSBjoern A. Zeeb 					 FIELD_PREP(MT_WTBL_LMAC_DW, _dw))
4786c92544dSBjoern A. Zeeb 
4796c92544dSBjoern A. Zeeb /* AGG: band 0(0x820e2000), band 1(0x820f2000) */
4806c92544dSBjoern A. Zeeb #define MT_WF_AGG_BASE(_band)		((_band) ? 0x820f2000 : 0x820e2000)
4816c92544dSBjoern A. Zeeb #define MT_WF_AGG(_band, ofs)		(MT_WF_AGG_BASE(_band) + (ofs))
4826c92544dSBjoern A. Zeeb 
4836c92544dSBjoern A. Zeeb #define MT_AGG_AWSCR0(_band, _n)	MT_WF_AGG(_band, (__OFFS(AGG_AWSCR0) +	\
4846c92544dSBjoern A. Zeeb 							  (_n) * 4))
4856c92544dSBjoern A. Zeeb #define MT_AGG_PCR0(_band, _n)		MT_WF_AGG(_band, (__OFFS(AGG_PCR0) +	\
4866c92544dSBjoern A. Zeeb 							  (_n) * 4))
4876c92544dSBjoern A. Zeeb #define MT_AGG_PCR0_MM_PROT		BIT(0)
4886c92544dSBjoern A. Zeeb #define MT_AGG_PCR0_GF_PROT		BIT(1)
4896c92544dSBjoern A. Zeeb #define MT_AGG_PCR0_BW20_PROT		BIT(2)
4906c92544dSBjoern A. Zeeb #define MT_AGG_PCR0_BW40_PROT		BIT(4)
4916c92544dSBjoern A. Zeeb #define MT_AGG_PCR0_BW80_PROT		BIT(6)
4926c92544dSBjoern A. Zeeb #define MT_AGG_PCR0_ERP_PROT		GENMASK(12, 8)
4936c92544dSBjoern A. Zeeb #define MT_AGG_PCR0_VHT_PROT		BIT(13)
4946c92544dSBjoern A. Zeeb #define MT_AGG_PCR0_PTA_WIN_DIS		BIT(15)
4956c92544dSBjoern A. Zeeb 
4966c92544dSBjoern A. Zeeb #define MT_AGG_PCR1_RTS0_NUM_THRES	GENMASK(31, 23)
4976c92544dSBjoern A. Zeeb #define MT_AGG_PCR1_RTS0_LEN_THRES	GENMASK(19, 0)
4986c92544dSBjoern A. Zeeb 
4996c92544dSBjoern A. Zeeb #define MT_AGG_ACR0(_band)		MT_WF_AGG(_band, __OFFS(AGG_ACR0))
5006c92544dSBjoern A. Zeeb #define MT_AGG_ACR_CFEND_RATE		GENMASK(13, 0)
5016c92544dSBjoern A. Zeeb #define MT_AGG_ACR_BAR_RATE		GENMASK(29, 16)
5026c92544dSBjoern A. Zeeb 
5036c92544dSBjoern A. Zeeb #define MT_AGG_ACR4(_band)		MT_WF_AGG(_band, __OFFS(AGG_ACR4))
5046c92544dSBjoern A. Zeeb #define MT_AGG_ACR_PPDU_TXS2H		BIT(1)
5056c92544dSBjoern A. Zeeb 
5066c92544dSBjoern A. Zeeb #define MT_AGG_MRCR(_band)		MT_WF_AGG(_band, __OFFS(AGG_MRCR))
5076c92544dSBjoern A. Zeeb #define MT_AGG_MRCR_BAR_CNT_LIMIT		GENMASK(15, 12)
5086c92544dSBjoern A. Zeeb #define MT_AGG_MRCR_LAST_RTS_CTS_RN		BIT(6)
5096c92544dSBjoern A. Zeeb #define MT_AGG_MRCR_RTS_FAIL_LIMIT		GENMASK(11, 7)
5106c92544dSBjoern A. Zeeb #define MT_AGG_MRCR_TXCMD_RTS_FAIL_LIMIT	GENMASK(28, 24)
5116c92544dSBjoern A. Zeeb 
512*8ba4d145SBjoern A. Zeeb #define MT_AGG_ATCR0(_band)			MT_WF_AGG(_band, __OFFS(AGG_ATCR0))
513*8ba4d145SBjoern A. Zeeb #define MT_AGG_ATCR_MAC_BFF_TIME_EN	BIT(30)
514*8ba4d145SBjoern A. Zeeb 
5156c92544dSBjoern A. Zeeb #define MT_AGG_ATCR1(_band)		MT_WF_AGG(_band, __OFFS(AGG_ATCR1))
5166c92544dSBjoern A. Zeeb #define MT_AGG_ATCR3(_band)		MT_WF_AGG(_band, __OFFS(AGG_ATCR3))
5176c92544dSBjoern A. Zeeb 
5186c92544dSBjoern A. Zeeb /* ARB: band 0(0x820e3000), band 1(0x820f3000) */
5196c92544dSBjoern A. Zeeb #define MT_WF_ARB_BASE(_band)		((_band) ? 0x820f3000 : 0x820e3000)
5206c92544dSBjoern A. Zeeb #define MT_WF_ARB(_band, ofs)		(MT_WF_ARB_BASE(_band) + (ofs))
5216c92544dSBjoern A. Zeeb 
5226c92544dSBjoern A. Zeeb #define MT_ARB_SCR(_band)		MT_WF_ARB(_band, __OFFS(ARB_SCR))
5236c92544dSBjoern A. Zeeb #define MT_ARB_SCR_TX_DISABLE		BIT(8)
5246c92544dSBjoern A. Zeeb #define MT_ARB_SCR_RX_DISABLE		BIT(9)
5256c92544dSBjoern A. Zeeb 
5266c92544dSBjoern A. Zeeb #define MT_ARB_DRNGR0(_band, _n)	MT_WF_ARB(_band, (__OFFS(ARB_DRNGR0) +	\
5276c92544dSBjoern A. Zeeb 							  (_n) * 4))
5286c92544dSBjoern A. Zeeb 
5296c92544dSBjoern A. Zeeb /* RMAC: band 0(0x820e5000), band 1(0x820f5000) */
5306c92544dSBjoern A. Zeeb #define MT_WF_RMAC_BASE(_band)		((_band) ? 0x820f5000 : 0x820e5000)
5316c92544dSBjoern A. Zeeb #define MT_WF_RMAC(_band, ofs)		(MT_WF_RMAC_BASE(_band) + (ofs))
5326c92544dSBjoern A. Zeeb 
5336c92544dSBjoern A. Zeeb #define MT_WF_RFCR(_band)		MT_WF_RMAC(_band, 0x000)
5346c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_STBC_MULTI	BIT(0)
5356c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_FCSFAIL		BIT(1)
5366c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_VERSION		BIT(3)
5376c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_PROBEREQ	BIT(4)
5386c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_MCAST		BIT(5)
5396c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_BCAST		BIT(6)
5406c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_MCAST_FILTERED	BIT(7)
5416c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_A3_MAC		BIT(8)
5426c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_A3_BSSID	BIT(9)
5436c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_A2_BSSID	BIT(10)
5446c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_BEACON	BIT(11)
5456c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_FRAME_REPORT	BIT(12)
5466c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_CTL_RSV		BIT(13)
5476c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_CTS		BIT(14)
5486c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_RTS		BIT(15)
5496c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_DUPLICATE	BIT(16)
5506c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_BSS	BIT(17)
5516c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_UC	BIT(18)
5526c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_TIM	BIT(19)
5536c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_NDPA		BIT(20)
5546c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_UNWANTED_CTL	BIT(21)
5556c92544dSBjoern A. Zeeb 
5566c92544dSBjoern A. Zeeb #define MT_WF_RFCR1(_band)		MT_WF_RMAC(_band, 0x004)
5576c92544dSBjoern A. Zeeb #define MT_WF_RFCR1_DROP_ACK		BIT(4)
5586c92544dSBjoern A. Zeeb #define MT_WF_RFCR1_DROP_BF_POLL	BIT(5)
5596c92544dSBjoern A. Zeeb #define MT_WF_RFCR1_DROP_BA		BIT(6)
5606c92544dSBjoern A. Zeeb #define MT_WF_RFCR1_DROP_CFEND		BIT(7)
5616c92544dSBjoern A. Zeeb #define MT_WF_RFCR1_DROP_CFACK		BIT(8)
5626c92544dSBjoern A. Zeeb 
563cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_RSVD0(_band)	MT_WF_RMAC(_band, 0x02e0)
564cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_RSVD0_EIFS_CLR	BIT(21)
565cbb3ec25SBjoern A. Zeeb 
5666c92544dSBjoern A. Zeeb #define MT_WF_RMAC_MIB_AIRTIME0(_band)	MT_WF_RMAC(_band, 0x0380)
5676c92544dSBjoern A. Zeeb #define MT_WF_RMAC_MIB_RXTIME_CLR	BIT(31)
568cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_OBSS_BACKOFF	GENMASK(15, 0)
569cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_ED_OFFSET	GENMASK(20, 16)
570cbb3ec25SBjoern A. Zeeb 
571cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_AIRTIME1(_band)	MT_WF_RMAC(_band, 0x0384)
572cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_NONQOSD_BACKOFF	GENMASK(31, 16)
573cbb3ec25SBjoern A. Zeeb 
574cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_AIRTIME3(_band)	MT_WF_RMAC(_band, 0x038c)
575cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_QOS01_BACKOFF	GENMASK(31, 0)
576cbb3ec25SBjoern A. Zeeb 
577cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_AIRTIME4(_band)	MT_WF_RMAC(_band, 0x0390)
578cbb3ec25SBjoern A. Zeeb #define MT_WF_RMAC_MIB_QOS23_BACKOFF	GENMASK(31, 0)
5796c92544dSBjoern A. Zeeb 
5806c92544dSBjoern A. Zeeb /* WFDMA0 */
5816c92544dSBjoern A. Zeeb #define MT_WFDMA0_BASE			__REG(WFDMA0_ADDR)
5826c92544dSBjoern A. Zeeb #define MT_WFDMA0(ofs)			(MT_WFDMA0_BASE + (ofs))
5836c92544dSBjoern A. Zeeb 
5846c92544dSBjoern A. Zeeb #define MT_WFDMA0_RST			MT_WFDMA0(0x100)
5856c92544dSBjoern A. Zeeb #define MT_WFDMA0_RST_LOGIC_RST		BIT(4)
5866c92544dSBjoern A. Zeeb #define MT_WFDMA0_RST_DMASHDL_ALL_RST	BIT(5)
5876c92544dSBjoern A. Zeeb 
5886c92544dSBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA		MT_WFDMA0(0x13c)
5896c92544dSBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA_TX_FIFO0	BIT(0)
5906c92544dSBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA_TX_FIFO1	BIT(1)
5916c92544dSBjoern A. Zeeb #define MT_WFDMA0_BUSY_ENA_RX_FIFO	BIT(2)
5926c92544dSBjoern A. Zeeb 
593cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_MCU_HOST_INT_ENA	MT_WFDMA0(0x1f4)
594cbb3ec25SBjoern A. Zeeb 
5956c92544dSBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG		MT_WFDMA0(0x208)
5966c92544dSBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_TX_DMA_EN	BIT(0)
5976c92544dSBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_RX_DMA_EN	BIT(2)
5986c92544dSBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_OMIT_TX_INFO	BIT(28)
5996c92544dSBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO	BIT(27)
6006c92544dSBjoern A. Zeeb #define MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2	BIT(21)
6016c92544dSBjoern A. Zeeb 
6026c92544dSBjoern A. Zeeb #define MT_WFDMA0_RST_DTX_PTR		MT_WFDMA0(0x20c)
603cbb3ec25SBjoern A. Zeeb 
604cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_EXT0_CFG		MT_WFDMA0(0x2b0)
605cbb3ec25SBjoern A. Zeeb #define MT_WFDMA0_EXT0_RXWB_KEEP	BIT(10)
606cbb3ec25SBjoern A. Zeeb 
6076c92544dSBjoern A. Zeeb #define MT_WFDMA0_PRI_DLY_INT_CFG0	MT_WFDMA0(0x2f0)
6086c92544dSBjoern A. Zeeb #define MT_WFDMA0_PRI_DLY_INT_CFG1	MT_WFDMA0(0x2f4)
6096c92544dSBjoern A. Zeeb #define MT_WFDMA0_PRI_DLY_INT_CFG2	MT_WFDMA0(0x2f8)
610cbb3ec25SBjoern A. Zeeb #define MT_WPDMA_GLO_CFG		MT_WFDMA0(0x208)
6116c92544dSBjoern A. Zeeb 
6126c92544dSBjoern A. Zeeb /* WFDMA1 */
6136c92544dSBjoern A. Zeeb #define MT_WFDMA1_BASE			0xd5000
6146c92544dSBjoern A. Zeeb #define MT_WFDMA1(ofs)			(MT_WFDMA1_BASE + (ofs))
6156c92544dSBjoern A. Zeeb 
6166c92544dSBjoern A. Zeeb #define MT_WFDMA1_RST			MT_WFDMA1(0x100)
6176c92544dSBjoern A. Zeeb #define MT_WFDMA1_RST_LOGIC_RST		BIT(4)
6186c92544dSBjoern A. Zeeb #define MT_WFDMA1_RST_DMASHDL_ALL_RST	BIT(5)
6196c92544dSBjoern A. Zeeb 
6206c92544dSBjoern A. Zeeb #define MT_WFDMA1_BUSY_ENA		MT_WFDMA1(0x13c)
6216c92544dSBjoern A. Zeeb #define MT_WFDMA1_BUSY_ENA_TX_FIFO0	BIT(0)
6226c92544dSBjoern A. Zeeb #define MT_WFDMA1_BUSY_ENA_TX_FIFO1	BIT(1)
6236c92544dSBjoern A. Zeeb #define MT_WFDMA1_BUSY_ENA_RX_FIFO	BIT(2)
6246c92544dSBjoern A. Zeeb 
6256c92544dSBjoern A. Zeeb #define MT_WFDMA1_GLO_CFG		MT_WFDMA1(0x208)
6266c92544dSBjoern A. Zeeb #define MT_WFDMA1_GLO_CFG_TX_DMA_EN	BIT(0)
6276c92544dSBjoern A. Zeeb #define MT_WFDMA1_GLO_CFG_RX_DMA_EN	BIT(2)
6286c92544dSBjoern A. Zeeb #define MT_WFDMA1_GLO_CFG_OMIT_TX_INFO	BIT(28)
6296c92544dSBjoern A. Zeeb #define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO	BIT(27)
6306c92544dSBjoern A. Zeeb #define MT_WFDMA1_GLO_CFG_OMIT_RX_INFO_PFET2	BIT(21)
6316c92544dSBjoern A. Zeeb 
6326c92544dSBjoern A. Zeeb #define MT_WFDMA1_RST_DTX_PTR		MT_WFDMA1(0x20c)
6336c92544dSBjoern A. Zeeb #define MT_WFDMA1_PRI_DLY_INT_CFG0	MT_WFDMA1(0x2f0)
6346c92544dSBjoern A. Zeeb 
6356c92544dSBjoern A. Zeeb /* WFDMA CSR */
6366c92544dSBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_BASE		__REG(WFDMA_EXT_CSR_ADDR)
6376c92544dSBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_PHYS_BASE	0x18027000
6386c92544dSBjoern A. Zeeb #define MT_WFDMA_EXT_CSR(ofs)		(MT_WFDMA_EXT_CSR_BASE + (ofs))
6396c92544dSBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_PHYS(ofs)	(MT_WFDMA_EXT_CSR_PHYS_BASE + (ofs))
6406c92544dSBjoern A. Zeeb 
6416c92544dSBjoern A. Zeeb #define MT_WFDMA_HOST_CONFIG		MT_WFDMA_EXT_CSR_PHYS(0x30)
6426c92544dSBjoern A. Zeeb #define MT_WFDMA_HOST_CONFIG_PDMA_BAND	BIT(0)
6436c92544dSBjoern A. Zeeb #define MT_WFDMA_HOST_CONFIG_WED	BIT(1)
6446c92544dSBjoern A. Zeeb 
6456c92544dSBjoern A. Zeeb #define MT_WFDMA_WED_RING_CONTROL	MT_WFDMA_EXT_CSR_PHYS(0x34)
6466c92544dSBjoern A. Zeeb #define MT_WFDMA_WED_RING_CONTROL_TX0	GENMASK(4, 0)
6476c92544dSBjoern A. Zeeb #define MT_WFDMA_WED_RING_CONTROL_TX1	GENMASK(12, 8)
6486c92544dSBjoern A. Zeeb #define MT_WFDMA_WED_RING_CONTROL_RX1	GENMASK(20, 16)
6496c92544dSBjoern A. Zeeb 
6506c92544dSBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_HIF_MISC	MT_WFDMA_EXT_CSR_PHYS(0x44)
6516c92544dSBjoern A. Zeeb #define MT_WFDMA_EXT_CSR_HIF_MISC_BUSY	BIT(0)
6526c92544dSBjoern A. Zeeb 
6536c92544dSBjoern A. Zeeb #define MT_PCIE_RECOG_ID		0xd7090
6546c92544dSBjoern A. Zeeb #define MT_PCIE_RECOG_ID_MASK		GENMASK(30, 0)
6556c92544dSBjoern A. Zeeb #define MT_PCIE_RECOG_ID_SEM		BIT(31)
6566c92544dSBjoern A. Zeeb 
657cbb3ec25SBjoern A. Zeeb #define MT_INT_WED_SOURCE_CSR		MT_WFDMA_EXT_CSR(0x200)
6586c92544dSBjoern A. Zeeb #define MT_INT_WED_MASK_CSR		MT_WFDMA_EXT_CSR(0x204)
6596c92544dSBjoern A. Zeeb 
6606c92544dSBjoern A. Zeeb #define MT_WED_TX_RING_BASE		MT_WFDMA_EXT_CSR(0x300)
6616c92544dSBjoern A. Zeeb #define MT_WED_RX_RING_BASE		MT_WFDMA_EXT_CSR(0x400)
6626c92544dSBjoern A. Zeeb 
6636c92544dSBjoern A. Zeeb /* WFDMA0 PCIE1 */
6646c92544dSBjoern A. Zeeb #define MT_WFDMA0_PCIE1_BASE		__REG(WFDMA0_PCIE1_ADDR)
6656c92544dSBjoern A. Zeeb #define MT_WFDMA0_PCIE1(ofs)		(MT_WFDMA0_PCIE1_BASE + (ofs))
6666c92544dSBjoern A. Zeeb 
6676c92544dSBjoern A. Zeeb #define MT_WFDMA0_PCIE1_BUSY_ENA	MT_WFDMA0_PCIE1(0x13c)
6686c92544dSBjoern A. Zeeb #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0	BIT(0)
6696c92544dSBjoern A. Zeeb #define MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1	BIT(1)
6706c92544dSBjoern A. Zeeb #define MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO	BIT(2)
6716c92544dSBjoern A. Zeeb 
6726c92544dSBjoern A. Zeeb /* WFDMA1 PCIE1 */
6736c92544dSBjoern A. Zeeb #define MT_WFDMA1_PCIE1_BASE		0xd9000
6746c92544dSBjoern A. Zeeb #define MT_WFDMA1_PCIE1(ofs)		(MT_WFDMA1_PCIE1_BASE + (ofs))
6756c92544dSBjoern A. Zeeb 
6766c92544dSBjoern A. Zeeb #define MT_WFDMA1_PCIE1_BUSY_ENA	MT_WFDMA1_PCIE1(0x13c)
6776c92544dSBjoern A. Zeeb #define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO0	BIT(0)
6786c92544dSBjoern A. Zeeb #define MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO1	BIT(1)
6796c92544dSBjoern A. Zeeb #define MT_WFDMA1_PCIE1_BUSY_ENA_RX_FIFO	BIT(2)
6806c92544dSBjoern A. Zeeb 
6816c92544dSBjoern A. Zeeb /* WFDMA COMMON */
6826c92544dSBjoern A. Zeeb #define __RXQ(q)			((q) + __MT_MCUQ_MAX)
6836c92544dSBjoern A. Zeeb #define __TXQ(q)			(__RXQ(q) + MT_RXQ_BAND2)
6846c92544dSBjoern A. Zeeb 
6856c92544dSBjoern A. Zeeb #define MT_Q_ID(q)			(dev->q_id[(q)])
6866c92544dSBjoern A. Zeeb #define MT_Q_BASE(q)			((dev->wfdma_mask >> (q)) & 0x1 ?	\
6876c92544dSBjoern A. Zeeb 					 MT_WFDMA1_BASE : MT_WFDMA0_BASE)
6886c92544dSBjoern A. Zeeb 
6896c92544dSBjoern A. Zeeb #define MT_MCUQ_ID(q)			MT_Q_ID(q)
6906c92544dSBjoern A. Zeeb #define MT_TXQ_ID(q)			MT_Q_ID(__TXQ(q))
6916c92544dSBjoern A. Zeeb #define MT_RXQ_ID(q)			MT_Q_ID(__RXQ(q))
6926c92544dSBjoern A. Zeeb 
6936c92544dSBjoern A. Zeeb #define MT_MCUQ_RING_BASE(q)		(MT_Q_BASE(q) + 0x300)
6946c92544dSBjoern A. Zeeb #define MT_TXQ_RING_BASE(q)		(MT_Q_BASE(__TXQ(q)) + 0x300)
6956c92544dSBjoern A. Zeeb #define MT_RXQ_RING_BASE(q)		(MT_Q_BASE(__RXQ(q)) + 0x500)
6966c92544dSBjoern A. Zeeb 
6976c92544dSBjoern A. Zeeb #define MT_MCUQ_EXT_CTRL(q)		(MT_Q_BASE(q) +	0x600 +	\
6986c92544dSBjoern A. Zeeb 					 MT_MCUQ_ID(q)* 0x4)
6996c92544dSBjoern A. Zeeb #define MT_RXQ_BAND1_CTRL(q)		(MT_Q_BASE(__RXQ(q)) + 0x680 +	\
7006c92544dSBjoern A. Zeeb 					 MT_RXQ_ID(q)* 0x4)
7016c92544dSBjoern A. Zeeb #define MT_TXQ_EXT_CTRL(q)		(MT_Q_BASE(__TXQ(q)) + 0x600 +	\
7026c92544dSBjoern A. Zeeb 					 MT_TXQ_ID(q)* 0x4)
7036c92544dSBjoern A. Zeeb 
704cbb3ec25SBjoern A. Zeeb #define MT_TXQ_WED_RING_BASE		__REG(TXQ_WED_RING_BASE)
705cbb3ec25SBjoern A. Zeeb #define MT_RXQ_WED_RING_BASE		__REG(RXQ_WED_RING_BASE)
706cbb3ec25SBjoern A. Zeeb #define MT_RXQ_WED_DATA_RING_BASE	__REG(RXQ_WED_DATA_RING_BASE)
707cbb3ec25SBjoern A. Zeeb 
7086c92544dSBjoern A. Zeeb #define MT_INT_SOURCE_CSR		__REG(INT_SOURCE_CSR)
7096c92544dSBjoern A. Zeeb #define MT_INT_MASK_CSR			__REG(INT_MASK_CSR)
7106c92544dSBjoern A. Zeeb 
7116c92544dSBjoern A. Zeeb #define MT_INT1_SOURCE_CSR		__REG(INT1_SOURCE_CSR)
7126c92544dSBjoern A. Zeeb #define MT_INT1_MASK_CSR		__REG(INT1_MASK_CSR)
7136c92544dSBjoern A. Zeeb 
7146c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_BAND0		BIT(16)
7156c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_BAND1		BIT(17)
7166c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_WM		BIT(0)
7176c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_WA		BIT(1)
7186c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_WA_MAIN		BIT(1)
7196c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_WA_EXT		BIT(2)
7206c92544dSBjoern A. Zeeb #define MT_INT_MCU_CMD			BIT(29)
7216c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_BAND0_MT7916	BIT(22)
7226c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_BAND1_MT7916	BIT(23)
7236c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_WA_MAIN_MT7916	BIT(2)
7246c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_WA_EXT_MT7916	BIT(3)
7256c92544dSBjoern A. Zeeb 
726cbb3ec25SBjoern A. Zeeb #define MT_INT_WED_RX_DONE_BAND0_MT7916		BIT(18)
727cbb3ec25SBjoern A. Zeeb #define MT_INT_WED_RX_DONE_BAND1_MT7916		BIT(19)
728cbb3ec25SBjoern A. Zeeb #define MT_INT_WED_RX_DONE_WA_MAIN_MT7916	BIT(1)
729cbb3ec25SBjoern A. Zeeb #define MT_INT_WED_RX_DONE_WA_MT7916		BIT(17)
730cbb3ec25SBjoern A. Zeeb 
7316c92544dSBjoern A. Zeeb #define MT_INT_RX(q)			(dev->q_int_mask[__RXQ(q)])
7326c92544dSBjoern A. Zeeb #define MT_INT_TX_MCU(q)		(dev->q_int_mask[(q)])
7336c92544dSBjoern A. Zeeb 
7346c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_MCU		(MT_INT_RX(MT_RXQ_MCU) |	\
7356c92544dSBjoern A. Zeeb 					 MT_INT_RX(MT_RXQ_MCU_WA))
7366c92544dSBjoern A. Zeeb 
7376c92544dSBjoern A. Zeeb #define MT_INT_BAND0_RX_DONE		(MT_INT_RX(MT_RXQ_MAIN) |	\
7386c92544dSBjoern A. Zeeb 					 MT_INT_RX(MT_RXQ_MAIN_WA))
7396c92544dSBjoern A. Zeeb 
7406c92544dSBjoern A. Zeeb #define MT_INT_BAND1_RX_DONE		(MT_INT_RX(MT_RXQ_BAND1) |	\
7416c92544dSBjoern A. Zeeb 					 MT_INT_RX(MT_RXQ_BAND1_WA) |	\
7426c92544dSBjoern A. Zeeb 					 MT_INT_RX(MT_RXQ_MAIN_WA))
7436c92544dSBjoern A. Zeeb 
7446c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_ALL		(MT_INT_RX_DONE_MCU |		\
7456c92544dSBjoern A. Zeeb 					 MT_INT_BAND0_RX_DONE |		\
7466c92544dSBjoern A. Zeeb 					 MT_INT_BAND1_RX_DONE)
7476c92544dSBjoern A. Zeeb 
7486c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE_FWDL		BIT(26)
7496c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE_MCU_WM		BIT(27)
7506c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE_MCU_WA		BIT(15)
7516c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE_BAND0		BIT(30)
7526c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE_BAND1		BIT(31)
7536c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE_MCU_WA_MT7916	BIT(25)
754cbb3ec25SBjoern A. Zeeb #define MT_INT_WED_TX_DONE_BAND0	BIT(4)
755cbb3ec25SBjoern A. Zeeb #define MT_INT_WED_TX_DONE_BAND1	BIT(5)
7566c92544dSBjoern A. Zeeb 
7576c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE_MCU		(MT_INT_TX_MCU(MT_MCUQ_WA) |	\
7586c92544dSBjoern A. Zeeb 					 MT_INT_TX_MCU(MT_MCUQ_WM) |	\
7596c92544dSBjoern A. Zeeb 					 MT_INT_TX_MCU(MT_MCUQ_FWDL))
7606c92544dSBjoern A. Zeeb 
7616c92544dSBjoern A. Zeeb #define MT_MCU_CMD			__REG(INT_MCU_CMD_SOURCE)
7626c92544dSBjoern A. Zeeb #define MT_MCU_CMD_STOP_DMA_FW_RELOAD	BIT(1)
7636c92544dSBjoern A. Zeeb #define MT_MCU_CMD_STOP_DMA		BIT(2)
7646c92544dSBjoern A. Zeeb #define MT_MCU_CMD_RESET_DONE		BIT(3)
7656c92544dSBjoern A. Zeeb #define MT_MCU_CMD_RECOVERY_DONE	BIT(4)
7666c92544dSBjoern A. Zeeb #define MT_MCU_CMD_NORMAL_STATE		BIT(5)
7676c92544dSBjoern A. Zeeb #define MT_MCU_CMD_ERROR_MASK		GENMASK(5, 1)
7686c92544dSBjoern A. Zeeb 
769cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_WA_WDT		BIT(31)
770cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_WM_WDT		BIT(30)
771cbb3ec25SBjoern A. Zeeb #define MT_MCU_CMD_WDT_MASK		GENMASK(31, 30)
772cbb3ec25SBjoern A. Zeeb 
7736c92544dSBjoern A. Zeeb /* TOP RGU */
7746c92544dSBjoern A. Zeeb #define MT_TOP_RGU_BASE			0x18000000
7756c92544dSBjoern A. Zeeb #define MT_TOP_PWR_CTRL			(MT_TOP_RGU_BASE + (0x0))
7766c92544dSBjoern A. Zeeb #define MT_TOP_PWR_KEY			(0x5746 << 16)
7776c92544dSBjoern A. Zeeb #define MT_TOP_PWR_SW_RST		BIT(0)
7786c92544dSBjoern A. Zeeb #define MT_TOP_PWR_SW_PWR_ON		GENMASK(3, 2)
7796c92544dSBjoern A. Zeeb #define MT_TOP_PWR_HW_CTRL		BIT(4)
7806c92544dSBjoern A. Zeeb #define MT_TOP_PWR_PWR_ON		BIT(7)
7816c92544dSBjoern A. Zeeb 
7826c92544dSBjoern A. Zeeb #define MT_TOP_RGU_SYSRAM_PDN		(MT_TOP_RGU_BASE + 0x050)
7836c92544dSBjoern A. Zeeb #define MT_TOP_RGU_SYSRAM_SLP		(MT_TOP_RGU_BASE + 0x054)
7846c92544dSBjoern A. Zeeb #define MT_TOP_WFSYS_PWR		(MT_TOP_RGU_BASE + 0x010)
7856c92544dSBjoern A. Zeeb #define MT_TOP_PWR_EN_MASK		BIT(7)
7866c92544dSBjoern A. Zeeb #define MT_TOP_PWR_ACK_MASK		BIT(6)
7876c92544dSBjoern A. Zeeb #define MT_TOP_PWR_KEY_MASK		GENMASK(31, 16)
7886c92544dSBjoern A. Zeeb 
7896c92544dSBjoern A. Zeeb #define MT7986_TOP_WM_RESET		(MT_TOP_RGU_BASE + 0x120)
7906c92544dSBjoern A. Zeeb #define MT7986_TOP_WM_RESET_MASK	BIT(0)
7916c92544dSBjoern A. Zeeb 
7926c92544dSBjoern A. Zeeb /* l1/l2 remap */
7936c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L1			0xf11ac
7946c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L1_MT7916		0xfe260
7956c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L1_MASK		GENMASK(15, 0)
7966c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L1_OFFSET		GENMASK(15, 0)
7976c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L1_BASE		GENMASK(31, 16)
7986c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_BASE_L1		0xe0000
7996c92544dSBjoern A. Zeeb 
8006c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L2			0xf11b0
8016c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L2_MASK		GENMASK(19, 0)
8026c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L2_OFFSET		GENMASK(11, 0)
8036c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L2_BASE		GENMASK(31, 12)
8046c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L2_MT7916		0x1b8
8056c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L2_MASK_MT7916	GENMASK(31, 16)
8066c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L2_OFFSET_MT7916	GENMASK(15, 0)
8076c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_L2_BASE_MT7916	GENMASK(31, 16)
8086c92544dSBjoern A. Zeeb #define MT_HIF_REMAP_BASE_L2_MT7916	0x40000
8096c92544dSBjoern A. Zeeb 
8106c92544dSBjoern A. Zeeb #define MT_INFRA_BASE			0x18000000
8116c92544dSBjoern A. Zeeb #define MT_WFSYS0_PHY_START		0x18400000
8126c92544dSBjoern A. Zeeb #define MT_WFSYS1_PHY_START		0x18800000
8136c92544dSBjoern A. Zeeb #define MT_WFSYS1_PHY_END		0x18bfffff
8146c92544dSBjoern A. Zeeb #define MT_CBTOP1_PHY_START		0x70000000
8156c92544dSBjoern A. Zeeb #define MT_CBTOP1_PHY_END		__REG(CBTOP1_PHY_END)
8166c92544dSBjoern A. Zeeb #define MT_CBTOP2_PHY_START		0xf0000000
8176c92544dSBjoern A. Zeeb #define MT_INFRA_MCU_START		0x7c000000
8186c92544dSBjoern A. Zeeb #define MT_INFRA_MCU_END		__REG(INFRA_MCU_ADDR_END)
8196c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_OFFSET(p)		((p) - MT_INFRA_BASE)
8206c92544dSBjoern A. Zeeb 
8216c92544dSBjoern A. Zeeb /* CONN INFRA CFG */
8226c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_BASE		0x18001000
8236c92544dSBjoern A. Zeeb #define MT_CONN_INFRA(ofs)		(MT_CONN_INFRA_BASE + (ofs))
8246c92544dSBjoern A. Zeeb 
8256c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_EFUSE		MT_CONN_INFRA(0x020)
8266c92544dSBjoern A. Zeeb 
8276c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_ADIE_RESET	MT_CONN_INFRA(0x030)
8286c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_ADIE1_RESET_MASK	BIT(0)
8296c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_ADIE2_RESET_MASK	BIT(2)
8306c92544dSBjoern A. Zeeb 
8316c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_OSC_RC_EN		MT_CONN_INFRA(0x380)
8326c92544dSBjoern A. Zeeb 
8336c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_OSC_CTRL		MT_CONN_INFRA(0x300)
8346c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_OSC_RC_EN_MASK	BIT(7)
8356c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_OSC_STB_TIME_MASK	GENMASK(23, 0)
8366c92544dSBjoern A. Zeeb 
8376c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_HW_CTRL		MT_CONN_INFRA(0x200)
8386c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_HW_CTRL_MASK	BIT(0)
8396c92544dSBjoern A. Zeeb 
8406c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_WF_SLP_PROT	MT_CONN_INFRA(0x540)
8416c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_WF_SLP_PROT_MASK	BIT(0)
8426c92544dSBjoern A. Zeeb 
8436c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_WF_SLP_PROT_RDY	MT_CONN_INFRA(0x544)
8446c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_CONN_WF_MASK	(BIT(29) | BIT(31))
8456c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_CONN		(BIT(25) | BIT(29) | BIT(31))
8466c92544dSBjoern A. Zeeb 
8476c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_EMI_REQ		MT_CONN_INFRA(0x414)
8486c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_EMI_REQ_MASK	BIT(0)
8496c92544dSBjoern A. Zeeb #define MT_CONN_INFRA_INFRA_REQ_MASK	BIT(5)
8506c92544dSBjoern A. Zeeb 
8516c92544dSBjoern A. Zeeb /* AFE */
8526c92544dSBjoern A. Zeeb #define MT_AFE_CTRL_BASE(_band)		(0x18003000 + ((_band) << 19))
8536c92544dSBjoern A. Zeeb #define MT_AFE_CTRL(_band, ofs)		(MT_AFE_CTRL_BASE(_band) + (ofs))
8546c92544dSBjoern A. Zeeb 
8556c92544dSBjoern A. Zeeb #define MT_AFE_DIG_EN_01(_band)		MT_AFE_CTRL(_band, 0x00)
8566c92544dSBjoern A. Zeeb #define MT_AFE_DIG_EN_02(_band)		MT_AFE_CTRL(_band, 0x04)
8576c92544dSBjoern A. Zeeb #define MT_AFE_DIG_EN_03(_band)		MT_AFE_CTRL(_band, 0x08)
8586c92544dSBjoern A. Zeeb #define MT_AFE_DIG_TOP_01(_band)	MT_AFE_CTRL(_band, 0x0c)
8596c92544dSBjoern A. Zeeb 
8606c92544dSBjoern A. Zeeb #define MT_AFE_PLL_STB_TIME(_band)	MT_AFE_CTRL(_band, 0xf4)
8616c92544dSBjoern A. Zeeb #define MT_AFE_PLL_STB_TIME_MASK	(GENMASK(30, 16) | GENMASK(14, 0))
8626c92544dSBjoern A. Zeeb #define MT_AFE_PLL_STB_TIME_VAL		(FIELD_PREP(GENMASK(30, 16), 0x4bc) | \
8636c92544dSBjoern A. Zeeb 					 FIELD_PREP(GENMASK(14, 0), 0x7e4))
8646c92544dSBjoern A. Zeeb #define MT_AFE_BPLL_CFG_MASK		GENMASK(7, 6)
8656c92544dSBjoern A. Zeeb #define MT_AFE_WPLL_CFG_MASK		GENMASK(1, 0)
8666c92544dSBjoern A. Zeeb #define MT_AFE_MCU_WPLL_CFG_MASK	GENMASK(3, 2)
8676c92544dSBjoern A. Zeeb #define MT_AFE_MCU_BPLL_CFG_MASK	GENMASK(17, 16)
8686c92544dSBjoern A. Zeeb #define MT_AFE_PLL_CFG_MASK		(MT_AFE_BPLL_CFG_MASK | \
8696c92544dSBjoern A. Zeeb 					 MT_AFE_WPLL_CFG_MASK | \
8706c92544dSBjoern A. Zeeb 					 MT_AFE_MCU_WPLL_CFG_MASK | \
8716c92544dSBjoern A. Zeeb 					 MT_AFE_MCU_BPLL_CFG_MASK)
8726c92544dSBjoern A. Zeeb #define MT_AFE_PLL_CFG_VAL		(FIELD_PREP(MT_AFE_BPLL_CFG_MASK, 0x1) | \
8736c92544dSBjoern A. Zeeb 					 FIELD_PREP(MT_AFE_WPLL_CFG_MASK, 0x2) | \
8746c92544dSBjoern A. Zeeb 					 FIELD_PREP(MT_AFE_MCU_WPLL_CFG_MASK, 0x1) | \
8756c92544dSBjoern A. Zeeb 					 FIELD_PREP(MT_AFE_MCU_BPLL_CFG_MASK, 0x2))
8766c92544dSBjoern A. Zeeb 
8776c92544dSBjoern A. Zeeb #define MT_AFE_DIG_TOP_01_MASK		GENMASK(18, 15)
8786c92544dSBjoern A. Zeeb #define MT_AFE_DIG_TOP_01_VAL		FIELD_PREP(MT_AFE_DIG_TOP_01_MASK, 0x9)
8796c92544dSBjoern A. Zeeb 
8806c92544dSBjoern A. Zeeb #define MT_AFE_RG_WBG_EN_RCK_MASK	BIT(0)
8816c92544dSBjoern A. Zeeb #define MT_AFE_RG_WBG_EN_BPLL_UP_MASK	BIT(21)
8826c92544dSBjoern A. Zeeb #define MT_AFE_RG_WBG_EN_WPLL_UP_MASK	BIT(20)
8836c92544dSBjoern A. Zeeb #define MT_AFE_RG_WBG_EN_PLL_UP_MASK	(MT_AFE_RG_WBG_EN_BPLL_UP_MASK | \
8846c92544dSBjoern A. Zeeb 					 MT_AFE_RG_WBG_EN_WPLL_UP_MASK)
885cbb3ec25SBjoern A. Zeeb #define MT_AFE_RG_WBG_EN_TXCAL_WF4	BIT(29)
886cbb3ec25SBjoern A. Zeeb #define MT_AFE_RG_WBG_EN_TXCAL_BT	BIT(21)
887cbb3ec25SBjoern A. Zeeb #define MT_AFE_RG_WBG_EN_TXCAL_WF3	BIT(20)
888cbb3ec25SBjoern A. Zeeb #define MT_AFE_RG_WBG_EN_TXCAL_WF2	BIT(19)
889cbb3ec25SBjoern A. Zeeb #define MT_AFE_RG_WBG_EN_TXCAL_WF1	BIT(18)
890cbb3ec25SBjoern A. Zeeb #define MT_AFE_RG_WBG_EN_TXCAL_WF0	BIT(17)
8916c92544dSBjoern A. Zeeb 
8926c92544dSBjoern A. Zeeb #define MT_ADIE_SLP_CTRL_BASE(_band)	(0x18005000 + ((_band) << 19))
8936c92544dSBjoern A. Zeeb #define MT_ADIE_SLP_CTRL(_band, ofs)	(MT_ADIE_SLP_CTRL_BASE(_band) + (ofs))
8946c92544dSBjoern A. Zeeb 
8956c92544dSBjoern A. Zeeb #define MT_ADIE_SLP_CTRL_CK0(_band)	MT_ADIE_SLP_CTRL(_band, 0x120)
8966c92544dSBjoern A. Zeeb 
8976c92544dSBjoern A. Zeeb /* ADIE */
8986c92544dSBjoern A. Zeeb #define MT_ADIE_CHIP_ID			0x02c
8996c92544dSBjoern A. Zeeb #define MT_ADIE_VERSION_MASK		GENMASK(15, 0)
9006c92544dSBjoern A. Zeeb #define MT_ADIE_CHIP_ID_MASK		GENMASK(31, 16)
9016c92544dSBjoern A. Zeeb #define MT_ADIE_IDX0			GENMASK(15, 0)
9026c92544dSBjoern A. Zeeb #define MT_ADIE_IDX1			GENMASK(31, 16)
9036c92544dSBjoern A. Zeeb 
9046c92544dSBjoern A. Zeeb #define MT_ADIE_RG_TOP_THADC_BG		0x034
9056c92544dSBjoern A. Zeeb #define MT_ADIE_VRPI_SEL_CR_MASK	GENMASK(15, 12)
9066c92544dSBjoern A. Zeeb #define MT_ADIE_VRPI_SEL_EFUSE_MASK	GENMASK(6, 3)
9076c92544dSBjoern A. Zeeb 
9086c92544dSBjoern A. Zeeb #define MT_ADIE_RG_TOP_THADC		0x038
9096c92544dSBjoern A. Zeeb #define MT_ADIE_PGA_GAIN_MASK		GENMASK(25, 23)
9106c92544dSBjoern A. Zeeb #define MT_ADIE_PGA_GAIN_EFUSE_MASK	GENMASK(2, 0)
9116c92544dSBjoern A. Zeeb #define MT_ADIE_LDO_CTRL_MASK		GENMASK(27, 26)
9126c92544dSBjoern A. Zeeb #define MT_ADIE_LDO_CTRL_EFUSE_MASK	GENMASK(6, 5)
9136c92544dSBjoern A. Zeeb 
9146c92544dSBjoern A. Zeeb #define MT_AFE_RG_ENCAL_WBTAC_IF_SW	0x070
9156c92544dSBjoern A. Zeeb #define MT_ADIE_EFUSE_RDATA0		0x130
9166c92544dSBjoern A. Zeeb 
9176c92544dSBjoern A. Zeeb #define MT_ADIE_EFUSE2_CTRL		0x148
9186c92544dSBjoern A. Zeeb #define MT_ADIE_EFUSE_CTRL_MASK		BIT(1)
9196c92544dSBjoern A. Zeeb 
9206c92544dSBjoern A. Zeeb #define MT_ADIE_EFUSE_CFG		0x144
9216c92544dSBjoern A. Zeeb #define MT_ADIE_EFUSE_MODE_MASK		GENMASK(7, 6)
9226c92544dSBjoern A. Zeeb #define MT_ADIE_EFUSE_ADDR_MASK		GENMASK(25, 16)
9236c92544dSBjoern A. Zeeb #define MT_ADIE_EFUSE_VALID_MASK	BIT(29)
9246c92544dSBjoern A. Zeeb #define MT_ADIE_EFUSE_KICK_MASK		BIT(30)
9256c92544dSBjoern A. Zeeb 
9266c92544dSBjoern A. Zeeb #define MT_ADIE_THADC_ANALOG		0x3a6
9276c92544dSBjoern A. Zeeb 
9286c92544dSBjoern A. Zeeb #define MT_ADIE_THADC_SLOP		0x3a7
9296c92544dSBjoern A. Zeeb #define MT_ADIE_ANA_EN_MASK		BIT(7)
9306c92544dSBjoern A. Zeeb 
9316c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XTAL_CAL		0x3a1
9326c92544dSBjoern A. Zeeb #define MT_ADIE_TRIM_MASK		GENMASK(6, 0)
9336c92544dSBjoern A. Zeeb #define MT_ADIE_EFUSE_TRIM_MASK		GENMASK(5, 0)
9346c92544dSBjoern A. Zeeb #define MT_ADIE_XO_TRIM_EN_MASK		BIT(7)
9356c92544dSBjoern A. Zeeb #define MT_ADIE_XTAL_DECREASE_MASK	BIT(6)
9366c92544dSBjoern A. Zeeb 
9376c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_TRIM2		0x3a2
9386c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_TRIM3		0x3a3
9396c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_TRIM4		0x3a4
9406c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XTAL_EN		0x3a5
9416c92544dSBjoern A. Zeeb 
9426c92544dSBjoern A. Zeeb #define MT_ADIE_XO_TRIM_FLOW		0x3ac
9436c92544dSBjoern A. Zeeb #define MT_ADIE_XTAL_AXM_80M_OSC	0x390
9446c92544dSBjoern A. Zeeb #define MT_ADIE_XTAL_AXM_40M_OSC	0x391
9456c92544dSBjoern A. Zeeb #define MT_ADIE_XTAL_TRIM1_80M_OSC	0x398
9466c92544dSBjoern A. Zeeb #define MT_ADIE_XTAL_TRIM1_40M_OSC	0x399
9476c92544dSBjoern A. Zeeb #define MT_ADIE_WRI_CK_SEL		0x4ac
9486c92544dSBjoern A. Zeeb #define MT_ADIE_RG_STRAP_PIN_IN		0x4fc
9496c92544dSBjoern A. Zeeb #define MT_ADIE_XTAL_C1			0x654
9506c92544dSBjoern A. Zeeb #define MT_ADIE_XTAL_C2			0x658
9516c92544dSBjoern A. Zeeb #define MT_ADIE_RG_XO_01		0x65c
9526c92544dSBjoern A. Zeeb #define MT_ADIE_RG_XO_03		0x664
9536c92544dSBjoern A. Zeeb 
9546c92544dSBjoern A. Zeeb #define MT_ADIE_CLK_EN			0xa00
9556c92544dSBjoern A. Zeeb 
9566c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XTAL		0xa18
9576c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XTAL_EN_MASK	BIT(29)
9586c92544dSBjoern A. Zeeb 
9596c92544dSBjoern A. Zeeb #define MT_ADIE_7975_COCLK		0xa1c
9606c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_2		0xa84
9616c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_2_FIX_EN	BIT(31)
9626c92544dSBjoern A. Zeeb 
9636c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_CTRL2		0xa94
9646c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_CTRL2_C1_MASK	GENMASK(26, 20)
9656c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_CTRL2_C2_MASK	GENMASK(18, 12)
9666c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_CTRL2_MASK	(MT_ADIE_7975_XO_CTRL2_C1_MASK | \
9676c92544dSBjoern A. Zeeb 					 MT_ADIE_7975_XO_CTRL2_C2_MASK)
9686c92544dSBjoern A. Zeeb 
9696c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_CTRL6		0xaa4
9706c92544dSBjoern A. Zeeb #define MT_ADIE_7975_XO_CTRL6_MASK	BIT(16)
9716c92544dSBjoern A. Zeeb 
9726c92544dSBjoern A. Zeeb /* TOP SPI */
9736c92544dSBjoern A. Zeeb #define MT_TOP_SPI_ADIE_BASE(_band)	(0x18004000 + ((_band) << 19))
9746c92544dSBjoern A. Zeeb #define MT_TOP_SPI_ADIE(_band, ofs)	(MT_TOP_SPI_ADIE_BASE(_band) + (ofs))
9756c92544dSBjoern A. Zeeb 
9766c92544dSBjoern A. Zeeb #define MT_TOP_SPI_BUSY_CR(_band)	MT_TOP_SPI_ADIE(_band, 0)
9776c92544dSBjoern A. Zeeb #define MT_TOP_SPI_POLLING_BIT		BIT(5)
9786c92544dSBjoern A. Zeeb 
9796c92544dSBjoern A. Zeeb #define MT_TOP_SPI_ADDR_CR(_band)	MT_TOP_SPI_ADIE(_band, 0x50)
9806c92544dSBjoern A. Zeeb #define MT_TOP_SPI_READ_ADDR_FORMAT	(BIT(12) | BIT(13) | BIT(15))
9816c92544dSBjoern A. Zeeb #define MT_TOP_SPI_WRITE_ADDR_FORMAT	(BIT(13) | BIT(15))
9826c92544dSBjoern A. Zeeb 
9836c92544dSBjoern A. Zeeb #define MT_TOP_SPI_WRITE_DATA_CR(_band)	MT_TOP_SPI_ADIE(_band, 0x54)
9846c92544dSBjoern A. Zeeb #define MT_TOP_SPI_READ_DATA_CR(_band)	MT_TOP_SPI_ADIE(_band, 0x58)
9856c92544dSBjoern A. Zeeb 
9866c92544dSBjoern A. Zeeb /* CONN INFRA CKGEN */
9876c92544dSBjoern A. Zeeb #define MT_INFRA_CKGEN_BASE		0x18009000
9886c92544dSBjoern A. Zeeb #define MT_INFRA_CKGEN(ofs)		(MT_INFRA_CKGEN_BASE + (ofs))
9896c92544dSBjoern A. Zeeb 
9906c92544dSBjoern A. Zeeb #define MT_INFRA_CKGEN_BUS		MT_INFRA_CKGEN(0xa00)
9916c92544dSBjoern A. Zeeb #define MT_INFRA_CKGEN_BUS_CLK_SEL_MASK	BIT(23)
9926c92544dSBjoern A. Zeeb #define MT_INFRA_CKGEN_BUS_RDY_SEL_MASK	BIT(29)
9936c92544dSBjoern A. Zeeb 
9946c92544dSBjoern A. Zeeb #define MT_INFRA_CKGEN_BUS_WPLL_DIV_1	MT_INFRA_CKGEN(0x008)
9956c92544dSBjoern A. Zeeb #define MT_INFRA_CKGEN_BUS_WPLL_DIV_2	MT_INFRA_CKGEN(0x00c)
9966c92544dSBjoern A. Zeeb 
9976c92544dSBjoern A. Zeeb #define MT_INFRA_CKGEN_RFSPI_WPLL_DIV	MT_INFRA_CKGEN(0x040)
9986c92544dSBjoern A. Zeeb #define MT_INFRA_CKGEN_DIV_SEL_MASK	GENMASK(7, 2)
9996c92544dSBjoern A. Zeeb #define MT_INFRA_CKGEN_DIV_EN_MASK	BIT(0)
10006c92544dSBjoern A. Zeeb 
10016c92544dSBjoern A. Zeeb /* CONN INFRA BUS */
10026c92544dSBjoern A. Zeeb #define MT_INFRA_BUS_BASE		0x1800e000
10036c92544dSBjoern A. Zeeb #define MT_INFRA_BUS(ofs)		(MT_INFRA_BUS_BASE + (ofs))
10046c92544dSBjoern A. Zeeb 
10056c92544dSBjoern A. Zeeb #define MT_INFRA_BUS_OFF_TIMEOUT	MT_INFRA_BUS(0x300)
10066c92544dSBjoern A. Zeeb #define MT_INFRA_BUS_TIMEOUT_LIMIT_MASK	GENMASK(14, 7)
10076c92544dSBjoern A. Zeeb #define MT_INFRA_BUS_TIMEOUT_EN_MASK	GENMASK(3, 0)
10086c92544dSBjoern A. Zeeb 
10096c92544dSBjoern A. Zeeb #define MT_INFRA_BUS_ON_TIMEOUT		MT_INFRA_BUS(0x31c)
10106c92544dSBjoern A. Zeeb #define MT_INFRA_BUS_EMI_START		MT_INFRA_BUS(0x360)
10116c92544dSBjoern A. Zeeb #define MT_INFRA_BUS_EMI_END		MT_INFRA_BUS(0x364)
10126c92544dSBjoern A. Zeeb 
10136c92544dSBjoern A. Zeeb /* CONN_INFRA_SKU */
10146c92544dSBjoern A. Zeeb #define MT_CONNINFRA_SKU_DEC_ADDR	0x18050000
10156c92544dSBjoern A. Zeeb #define MT_CONNINFRA_SKU_MASK		GENMASK(15, 0)
10166c92544dSBjoern A. Zeeb #define MT_ADIE_TYPE_MASK		BIT(1)
10176c92544dSBjoern A. Zeeb 
10186c92544dSBjoern A. Zeeb /* FW MODE SYNC */
1019cbb3ec25SBjoern A. Zeeb #define MT_FW_ASSERT_STAT		__REG(FW_ASSERT_STAT_ADDR)
1020cbb3ec25SBjoern A. Zeeb #define MT_FW_EXCEPT_TYPE		__REG(FW_EXCEPT_TYPE_ADDR)
1021cbb3ec25SBjoern A. Zeeb #define MT_FW_EXCEPT_COUNT		__REG(FW_EXCEPT_COUNT_ADDR)
1022cbb3ec25SBjoern A. Zeeb #define MT_FW_CIRQ_COUNT		__REG(FW_CIRQ_COUNT_ADDR)
1023cbb3ec25SBjoern A. Zeeb #define MT_FW_CIRQ_IDX			__REG(FW_CIRQ_IDX_ADDR)
1024cbb3ec25SBjoern A. Zeeb #define MT_FW_CIRQ_LISR			__REG(FW_CIRQ_LISR_ADDR)
1025cbb3ec25SBjoern A. Zeeb #define MT_FW_TASK_ID			__REG(FW_TASK_ID_ADDR)
1026cbb3ec25SBjoern A. Zeeb #define MT_FW_TASK_IDX			__REG(FW_TASK_IDX_ADDR)
1027cbb3ec25SBjoern A. Zeeb #define MT_FW_TASK_QID1			__REG(FW_TASK_QID1_ADDR)
1028cbb3ec25SBjoern A. Zeeb #define MT_FW_TASK_QID2			__REG(FW_TASK_QID2_ADDR)
1029cbb3ec25SBjoern A. Zeeb #define MT_FW_TASK_START		__REG(FW_TASK_START_ADDR)
1030cbb3ec25SBjoern A. Zeeb #define MT_FW_TASK_END			__REG(FW_TASK_END_ADDR)
1031cbb3ec25SBjoern A. Zeeb #define MT_FW_TASK_SIZE			__REG(FW_TASK_SIZE_ADDR)
1032cbb3ec25SBjoern A. Zeeb #define MT_FW_LAST_MSG_ID		__REG(FW_LAST_MSG_ID_ADDR)
1033cbb3ec25SBjoern A. Zeeb #define MT_FW_EINT_INFO			__REG(FW_EINT_INFO_ADDR)
1034cbb3ec25SBjoern A. Zeeb #define MT_FW_SCHED_INFO		__REG(FW_SCHED_INFO_ADDR)
10356c92544dSBjoern A. Zeeb 
10366c92544dSBjoern A. Zeeb #define MT_SWDEF_BASE			__REG(SWDEF_BASE_ADDR)
10376c92544dSBjoern A. Zeeb 
10386c92544dSBjoern A. Zeeb #define MT_SWDEF(ofs)			(MT_SWDEF_BASE + (ofs))
10396c92544dSBjoern A. Zeeb #define MT_SWDEF_MODE			MT_SWDEF(0x3c)
10406c92544dSBjoern A. Zeeb #define MT_SWDEF_NORMAL_MODE		0
10416c92544dSBjoern A. Zeeb #define MT_SWDEF_ICAP_MODE		1
10426c92544dSBjoern A. Zeeb #define MT_SWDEF_SPECTRUM_MODE		2
10436c92544dSBjoern A. Zeeb 
10446c92544dSBjoern A. Zeeb #define MT_SWDEF_SER_STATS		MT_SWDEF(0x040)
10456c92544dSBjoern A. Zeeb #define MT_SWDEF_PLE_STATS		MT_SWDEF(0x044)
10466c92544dSBjoern A. Zeeb #define MT_SWDEF_PLE1_STATS		MT_SWDEF(0x048)
10476c92544dSBjoern A. Zeeb #define MT_SWDEF_PLE_AMSDU_STATS	MT_SWDEF(0x04C)
10486c92544dSBjoern A. Zeeb #define MT_SWDEF_PSE_STATS		MT_SWDEF(0x050)
10496c92544dSBjoern A. Zeeb #define MT_SWDEF_PSE1_STATS		MT_SWDEF(0x054)
10506c92544dSBjoern A. Zeeb #define MT_SWDEF_LAMC_WISR6_BN0_STATS	MT_SWDEF(0x058)
10516c92544dSBjoern A. Zeeb #define MT_SWDEF_LAMC_WISR6_BN1_STATS	MT_SWDEF(0x05C)
10526c92544dSBjoern A. Zeeb #define MT_SWDEF_LAMC_WISR7_BN0_STATS	MT_SWDEF(0x060)
10536c92544dSBjoern A. Zeeb #define MT_SWDEF_LAMC_WISR7_BN1_STATS	MT_SWDEF(0x064)
10546c92544dSBjoern A. Zeeb 
10556c92544dSBjoern A. Zeeb #define MT_DIC_CMD_REG_BASE		0x41f000
10566c92544dSBjoern A. Zeeb #define MT_DIC_CMD_REG(ofs)		(MT_DIC_CMD_REG_BASE + (ofs))
10576c92544dSBjoern A. Zeeb #define MT_DIC_CMD_REG_CMD		MT_DIC_CMD_REG(0x10)
10586c92544dSBjoern A. Zeeb 
10596c92544dSBjoern A. Zeeb #define MT_CPU_UTIL_BASE		0x41f030
10606c92544dSBjoern A. Zeeb #define MT_CPU_UTIL(ofs)		(MT_CPU_UTIL_BASE + (ofs))
10616c92544dSBjoern A. Zeeb #define MT_CPU_UTIL_BUSY_PCT		MT_CPU_UTIL(0x00)
10626c92544dSBjoern A. Zeeb #define MT_CPU_UTIL_PEAK_BUSY_PCT	MT_CPU_UTIL(0x04)
10636c92544dSBjoern A. Zeeb #define MT_CPU_UTIL_IDLE_CNT		MT_CPU_UTIL(0x08)
10646c92544dSBjoern A. Zeeb #define MT_CPU_UTIL_PEAK_IDLE_CNT	MT_CPU_UTIL(0x0c)
10656c92544dSBjoern A. Zeeb #define MT_CPU_UTIL_CTRL		MT_CPU_UTIL(0x1c)
10666c92544dSBjoern A. Zeeb 
10676c92544dSBjoern A. Zeeb /* LED */
10686c92544dSBjoern A. Zeeb #define MT_LED_TOP_BASE			0x18013000
10696c92544dSBjoern A. Zeeb #define MT_LED_PHYS(_n)			(MT_LED_TOP_BASE + (_n))
10706c92544dSBjoern A. Zeeb 
10716c92544dSBjoern A. Zeeb #define MT_LED_CTRL(_n)			MT_LED_PHYS(0x00 + ((_n) * 4))
10726c92544dSBjoern A. Zeeb #define MT_LED_CTRL_KICK		BIT(7)
1073cbb3ec25SBjoern A. Zeeb #define MT_LED_CTRL_BAND		BIT(4)
10746c92544dSBjoern A. Zeeb #define MT_LED_CTRL_BLINK_MODE		BIT(2)
10756c92544dSBjoern A. Zeeb #define MT_LED_CTRL_POLARITY		BIT(1)
10766c92544dSBjoern A. Zeeb 
10776c92544dSBjoern A. Zeeb #define MT_LED_TX_BLINK(_n)		MT_LED_PHYS(0x10 + ((_n) * 4))
10786c92544dSBjoern A. Zeeb #define MT_LED_TX_BLINK_ON_MASK		GENMASK(7, 0)
10796c92544dSBjoern A. Zeeb #define MT_LED_TX_BLINK_OFF_MASK        GENMASK(15, 8)
10806c92544dSBjoern A. Zeeb 
1081cbb3ec25SBjoern A. Zeeb #define MT_LED_STATUS_0(_n)		MT_LED_PHYS(0x20 + ((_n) * 8))
1082cbb3ec25SBjoern A. Zeeb #define MT_LED_STATUS_1(_n)		MT_LED_PHYS(0x24 + ((_n) * 8))
1083cbb3ec25SBjoern A. Zeeb #define MT_LED_STATUS_OFF		GENMASK(31, 24)
1084cbb3ec25SBjoern A. Zeeb #define MT_LED_STATUS_ON		GENMASK(23, 16)
1085cbb3ec25SBjoern A. Zeeb #define MT_LED_STATUS_DURATION		GENMASK(15, 0)
1086cbb3ec25SBjoern A. Zeeb 
10876c92544dSBjoern A. Zeeb #define MT_LED_EN(_n)			MT_LED_PHYS(0x40 + ((_n) * 4))
10886c92544dSBjoern A. Zeeb 
1089cbb3ec25SBjoern A. Zeeb #define MT_LED_GPIO_MUX0		0x70005050 /* GPIO 1 and GPIO 2 */
1090cbb3ec25SBjoern A. Zeeb #define MT_LED_GPIO_MUX1		0x70005054 /* GPIO 14 and 15 */
10916c92544dSBjoern A. Zeeb #define MT_LED_GPIO_MUX2                0x70005058 /* GPIO 18 */
1092cbb3ec25SBjoern A. Zeeb #define MT_LED_GPIO_MUX3		0x7000505c /* GPIO 26 */
10936c92544dSBjoern A. Zeeb 
10946c92544dSBjoern A. Zeeb /* MT TOP */
10956c92544dSBjoern A. Zeeb #define MT_TOP_BASE			0x18060000
10966c92544dSBjoern A. Zeeb #define MT_TOP(ofs)			(MT_TOP_BASE + (ofs))
10976c92544dSBjoern A. Zeeb 
10986c92544dSBjoern A. Zeeb #define MT_TOP_LPCR_HOST_BAND(_band)	MT_TOP(0x10 + ((_band) * 0x10))
10996c92544dSBjoern A. Zeeb #define MT_TOP_LPCR_HOST_FW_OWN		BIT(0)
11006c92544dSBjoern A. Zeeb #define MT_TOP_LPCR_HOST_DRV_OWN	BIT(1)
11016c92544dSBjoern A. Zeeb #define MT_TOP_LPCR_HOST_FW_OWN_STAT	BIT(2)
11026c92544dSBjoern A. Zeeb 
11036c92544dSBjoern A. Zeeb #define MT_TOP_LPCR_HOST_BAND_IRQ_STAT(_band)	MT_TOP(0x14 + ((_band) * 0x10))
11046c92544dSBjoern A. Zeeb #define MT_TOP_LPCR_HOST_BAND_STAT	BIT(0)
11056c92544dSBjoern A. Zeeb 
11066c92544dSBjoern A. Zeeb #define MT_TOP_MISC			MT_TOP(0xf0)
11076c92544dSBjoern A. Zeeb #define MT_TOP_MISC_FW_STATE		GENMASK(2, 0)
11086c92544dSBjoern A. Zeeb 
11096c92544dSBjoern A. Zeeb #define MT_TOP_WFSYS_WAKEUP		MT_TOP(0x1a4)
11106c92544dSBjoern A. Zeeb #define MT_TOP_WFSYS_WAKEUP_MASK	BIT(0)
11116c92544dSBjoern A. Zeeb 
11126c92544dSBjoern A. Zeeb #define MT_TOP_MCU_EMI_BASE		MT_TOP(0x1c4)
11136c92544dSBjoern A. Zeeb #define MT_TOP_MCU_EMI_BASE_MASK	GENMASK(19, 0)
11146c92544dSBjoern A. Zeeb 
1115cbb3ec25SBjoern A. Zeeb #define MT_TOP_WF_AP_PERI_BASE		MT_TOP(0x1c8)
1116cbb3ec25SBjoern A. Zeeb #define MT_TOP_WF_AP_PERI_BASE_MASK	GENMASK(19, 0)
1117cbb3ec25SBjoern A. Zeeb 
1118cbb3ec25SBjoern A. Zeeb #define MT_TOP_EFUSE_BASE		MT_TOP(0x1cc)
1119cbb3ec25SBjoern A. Zeeb #define MT_TOP_EFUSE_BASE_MASK		GENMASK(19, 0)
1120cbb3ec25SBjoern A. Zeeb 
11216c92544dSBjoern A. Zeeb #define MT_TOP_CONN_INFRA_WAKEUP	MT_TOP(0x1a0)
11226c92544dSBjoern A. Zeeb #define MT_TOP_CONN_INFRA_WAKEUP_MASK	BIT(0)
11236c92544dSBjoern A. Zeeb 
11246c92544dSBjoern A. Zeeb #define MT_TOP_WFSYS_RESET_STATUS	MT_TOP(0x2cc)
11256c92544dSBjoern A. Zeeb #define MT_TOP_WFSYS_RESET_STATUS_MASK	BIT(30)
11266c92544dSBjoern A. Zeeb 
11276c92544dSBjoern A. Zeeb /* SEMA */
11286c92544dSBjoern A. Zeeb #define MT_SEMA_BASE			0x18070000
11296c92544dSBjoern A. Zeeb #define MT_SEMA(ofs)			(MT_SEMA_BASE + (ofs))
11306c92544dSBjoern A. Zeeb 
11316c92544dSBjoern A. Zeeb #define MT_SEMA_RFSPI_STATUS		(MT_SEMA(0x2000) + (11 * 4))
11326c92544dSBjoern A. Zeeb #define MT_SEMA_RFSPI_RELEASE		(MT_SEMA(0x2200) + (11 * 4))
11336c92544dSBjoern A. Zeeb #define MT_SEMA_RFSPI_STATUS_MASK	BIT(1)
11346c92544dSBjoern A. Zeeb 
11356c92544dSBjoern A. Zeeb /* MCU BUS */
11366c92544dSBjoern A. Zeeb #define MT_MCU_BUS_BASE			0x18400000
11376c92544dSBjoern A. Zeeb #define MT_MCU_BUS(ofs)			(MT_MCU_BUS_BASE + (ofs))
11386c92544dSBjoern A. Zeeb 
11396c92544dSBjoern A. Zeeb #define MT_MCU_BUS_TIMEOUT		MT_MCU_BUS(0xf0440)
11406c92544dSBjoern A. Zeeb #define MT_MCU_BUS_TIMEOUT_SET_MASK	GENMASK(7, 0)
11416c92544dSBjoern A. Zeeb #define MT_MCU_BUS_TIMEOUT_CG_EN_MASK	BIT(28)
11426c92544dSBjoern A. Zeeb #define MT_MCU_BUS_TIMEOUT_EN_MASK	BIT(31)
11436c92544dSBjoern A. Zeeb 
11446c92544dSBjoern A. Zeeb #define MT_MCU_BUS_REMAP		MT_MCU_BUS(0x120)
11456c92544dSBjoern A. Zeeb 
11466c92544dSBjoern A. Zeeb /* TOP CFG */
11476c92544dSBjoern A. Zeeb #define MT_TOP_CFG_BASE			0x184b0000
11486c92544dSBjoern A. Zeeb #define MT_TOP_CFG(ofs)			(MT_TOP_CFG_BASE + (ofs))
11496c92544dSBjoern A. Zeeb 
11506c92544dSBjoern A. Zeeb #define MT_TOP_CFG_IP_VERSION_ADDR	MT_TOP_CFG(0x010)
11516c92544dSBjoern A. Zeeb 
11526c92544dSBjoern A. Zeeb /* TOP CFG ON */
11536c92544dSBjoern A. Zeeb #define MT_TOP_CFG_ON_BASE		0x184c1000
11546c92544dSBjoern A. Zeeb #define MT_TOP_CFG_ON(ofs)		(MT_TOP_CFG_ON_BASE + (ofs))
11556c92544dSBjoern A. Zeeb 
11566c92544dSBjoern A. Zeeb #define MT_TOP_CFG_ON_ROM_IDX		MT_TOP_CFG_ON(0x604)
11576c92544dSBjoern A. Zeeb 
11586c92544dSBjoern A. Zeeb /* SLP CTRL */
11596c92544dSBjoern A. Zeeb #define MT_SLP_BASE			0x184c3000
11606c92544dSBjoern A. Zeeb #define MT_SLP(ofs)			(MT_SLP_BASE + (ofs))
11616c92544dSBjoern A. Zeeb 
11626c92544dSBjoern A. Zeeb #define MT_SLP_STATUS			MT_SLP(0x00c)
11636c92544dSBjoern A. Zeeb #define MT_SLP_WFDMA2CONN_MASK		(BIT(21) | BIT(23))
11646c92544dSBjoern A. Zeeb #define MT_SLP_CTRL_EN_MASK		BIT(0)
11656c92544dSBjoern A. Zeeb #define MT_SLP_CTRL_BSY_MASK		BIT(1)
11666c92544dSBjoern A. Zeeb 
11676c92544dSBjoern A. Zeeb /* MCU BUS DBG */
11686c92544dSBjoern A. Zeeb #define MT_MCU_BUS_DBG_BASE		0x18500000
11696c92544dSBjoern A. Zeeb #define MT_MCU_BUS_DBG(ofs)		(MT_MCU_BUS_DBG_BASE + (ofs))
11706c92544dSBjoern A. Zeeb 
11716c92544dSBjoern A. Zeeb #define MT_MCU_BUS_DBG_TIMEOUT		MT_MCU_BUS_DBG(0x0)
11726c92544dSBjoern A. Zeeb #define MT_MCU_BUS_DBG_TIMEOUT_SET_MASK GENMASK(31, 16)
11736c92544dSBjoern A. Zeeb #define MT_MCU_BUS_DBG_TIMEOUT_CK_EN_MASK BIT(3)
11746c92544dSBjoern A. Zeeb #define MT_MCU_BUS_DBG_TIMEOUT_EN_MASK	BIT(2)
11756c92544dSBjoern A. Zeeb 
11766c92544dSBjoern A. Zeeb #define MT_HW_BOUND			0x70010020
11776c92544dSBjoern A. Zeeb #define MT_HW_REV			0x70010204
11786c92544dSBjoern A. Zeeb #define MT_WF_SUBSYS_RST		0x70002600
11796c92544dSBjoern A. Zeeb 
11806c92544dSBjoern A. Zeeb /* PCIE MAC */
11816c92544dSBjoern A. Zeeb #define MT_PCIE_MAC_BASE		0x74030000
11826c92544dSBjoern A. Zeeb #define MT_PCIE_MAC(ofs)		(MT_PCIE_MAC_BASE + (ofs))
11836c92544dSBjoern A. Zeeb #define MT_PCIE_MAC_INT_ENABLE		MT_PCIE_MAC(0x188)
11846c92544dSBjoern A. Zeeb 
11856c92544dSBjoern A. Zeeb #define MT_PCIE1_MAC_INT_ENABLE		0x74020188
11866c92544dSBjoern A. Zeeb #define MT_PCIE1_MAC_INT_ENABLE_MT7916	0x74090188
11876c92544dSBjoern A. Zeeb 
11886c92544dSBjoern A. Zeeb #define MT_WM_MCU_PC			0x7c060204
11896c92544dSBjoern A. Zeeb #define MT_WA_MCU_PC			0x7c06020c
11906c92544dSBjoern A. Zeeb 
11916c92544dSBjoern A. Zeeb /* PP TOP */
11926c92544dSBjoern A. Zeeb #define MT_WF_PP_TOP_BASE		0x820cc000
11936c92544dSBjoern A. Zeeb #define MT_WF_PP_TOP(ofs)		(MT_WF_PP_TOP_BASE + (ofs))
11946c92544dSBjoern A. Zeeb 
11956c92544dSBjoern A. Zeeb #define MT_WF_PP_TOP_RXQ_WFDMA_CF_5	MT_WF_PP_TOP(0x0e8)
11966c92544dSBjoern A. Zeeb #define MT_WF_PP_TOP_RXQ_QID6_WFDMA_HIF_SEL_MASK	BIT(6)
11976c92544dSBjoern A. Zeeb 
11986c92544dSBjoern A. Zeeb #define MT_WF_IRPI_BASE			0x83000000
11996c92544dSBjoern A. Zeeb #define MT_WF_IRPI(ofs)			(MT_WF_IRPI_BASE + (ofs))
12006c92544dSBjoern A. Zeeb 
12016c92544dSBjoern A. Zeeb #define MT_WF_IRPI_NSS(phy, nss)	MT_WF_IRPI(0x6000 + ((phy) << 20) + ((nss) << 16))
12026c92544dSBjoern A. Zeeb #define MT_WF_IRPI_NSS_MT7916(phy, nss)	MT_WF_IRPI(0x1000 + ((phy) << 20) + ((nss) << 16))
12036c92544dSBjoern A. Zeeb 
12046c92544dSBjoern A. Zeeb /* PHY */
12056c92544dSBjoern A. Zeeb #define MT_WF_PHY_BASE			0x83080000
12066c92544dSBjoern A. Zeeb #define MT_WF_PHY(ofs)			(MT_WF_PHY_BASE + (ofs))
12076c92544dSBjoern A. Zeeb 
12086c92544dSBjoern A. Zeeb #define MT_WF_PHY_RX_CTRL1(_phy)	MT_WF_PHY(0x2004 + ((_phy) << 16))
12096c92544dSBjoern A. Zeeb #define MT_WF_PHY_RX_CTRL1_MT7916(_phy)	MT_WF_PHY(0x2004 + ((_phy) << 20))
12106c92544dSBjoern A. Zeeb #define MT_WF_PHY_RX_CTRL1_IPI_EN	GENMASK(2, 0)
12116c92544dSBjoern A. Zeeb #define MT_WF_PHY_RX_CTRL1_STSCNT_EN	GENMASK(11, 9)
12126c92544dSBjoern A. Zeeb 
12136c92544dSBjoern A. Zeeb #define MT_WF_PHY_RXTD12(_phy)		MT_WF_PHY(0x8230 + ((_phy) << 16))
12146c92544dSBjoern A. Zeeb #define MT_WF_PHY_RXTD12_MT7916(_phy)	MT_WF_PHY(0x8230 + ((_phy) << 20))
12156c92544dSBjoern A. Zeeb #define MT_WF_PHY_RXTD12_IRPI_SW_CLR_ONLY	BIT(18)
12166c92544dSBjoern A. Zeeb #define MT_WF_PHY_RXTD12_IRPI_SW_CLR		BIT(29)
12176c92544dSBjoern A. Zeeb 
1218cbb3ec25SBjoern A. Zeeb #define MT_WF_PHY_TPC_CTRL_STAT(_phy)		MT_WF_PHY(0xe7a0 + ((_phy) << 16))
1219cbb3ec25SBjoern A. Zeeb #define MT_WF_PHY_TPC_CTRL_STAT_MT7916(_phy)	MT_WF_PHY(0xe7a0 + ((_phy) << 20))
1220cbb3ec25SBjoern A. Zeeb #define MT_WF_PHY_TPC_POWER			GENMASK(15, 8)
1221cbb3ec25SBjoern A. Zeeb 
12226c92544dSBjoern A. Zeeb #define MT_MCU_WM_CIRQ_BASE			0x89010000
12236c92544dSBjoern A. Zeeb #define MT_MCU_WM_CIRQ(ofs)			(MT_MCU_WM_CIRQ_BASE + (ofs))
12246c92544dSBjoern A. Zeeb #define MT_MCU_WM_CIRQ_IRQ_MASK_CLR_ADDR	MT_MCU_WM_CIRQ(0x80)
12256c92544dSBjoern A. Zeeb #define MT_MCU_WM_CIRQ_IRQ_SOFT_ADDR		MT_MCU_WM_CIRQ(0xc0)
1226cbb3ec25SBjoern A. Zeeb #define MT_MCU_WM_CIRQ_EINT_MASK_CLR_ADDR	MT_MCU_WM_CIRQ(0x108)
1227cbb3ec25SBjoern A. Zeeb #define MT_MCU_WM_CIRQ_EINT_SOFT_ADDR		MT_MCU_WM_CIRQ(0x118)
12286c92544dSBjoern A. Zeeb 
12296c92544dSBjoern A. Zeeb #endif
1230