16c92544dSBjoern A. Zeeb // SPDX-License-Identifier: ISC
26c92544dSBjoern A. Zeeb /* Copyright (C) 2020 MediaTek Inc. */
36c92544dSBjoern A. Zeeb
46c92544dSBjoern A. Zeeb #include "mt7915.h"
56c92544dSBjoern A. Zeeb #include "../dma.h"
66c92544dSBjoern A. Zeeb #include "mac.h"
76c92544dSBjoern A. Zeeb
86c92544dSBjoern A. Zeeb static int
mt7915_init_tx_queues(struct mt7915_phy * phy,int idx,int n_desc,int ring_base)96c92544dSBjoern A. Zeeb mt7915_init_tx_queues(struct mt7915_phy *phy, int idx, int n_desc, int ring_base)
106c92544dSBjoern A. Zeeb {
116c92544dSBjoern A. Zeeb struct mt7915_dev *dev = phy->dev;
12*8ba4d145SBjoern A. Zeeb struct mtk_wed_device *wed = NULL;
136c92544dSBjoern A. Zeeb
14*8ba4d145SBjoern A. Zeeb if (mtk_wed_device_active(&dev->mt76.mmio.wed)) {
15cbb3ec25SBjoern A. Zeeb if (is_mt798x(&dev->mt76))
16cbb3ec25SBjoern A. Zeeb ring_base += MT_TXQ_ID(0) * MT_RING_SIZE;
17cbb3ec25SBjoern A. Zeeb else
186c92544dSBjoern A. Zeeb ring_base = MT_WED_TX_RING_BASE;
19cbb3ec25SBjoern A. Zeeb
206c92544dSBjoern A. Zeeb idx -= MT_TXQ_ID(0);
21*8ba4d145SBjoern A. Zeeb wed = &dev->mt76.mmio.wed;
226c92544dSBjoern A. Zeeb }
236c92544dSBjoern A. Zeeb
246c92544dSBjoern A. Zeeb return mt76_connac_init_tx_queues(phy->mt76, idx, n_desc, ring_base,
25*8ba4d145SBjoern A. Zeeb wed, MT_WED_Q_TX(idx));
266c92544dSBjoern A. Zeeb }
276c92544dSBjoern A. Zeeb
mt7915_poll_tx(struct napi_struct * napi,int budget)286c92544dSBjoern A. Zeeb static int mt7915_poll_tx(struct napi_struct *napi, int budget)
296c92544dSBjoern A. Zeeb {
306c92544dSBjoern A. Zeeb struct mt7915_dev *dev;
316c92544dSBjoern A. Zeeb
326c92544dSBjoern A. Zeeb dev = container_of(napi, struct mt7915_dev, mt76.tx_napi);
336c92544dSBjoern A. Zeeb
346c92544dSBjoern A. Zeeb mt76_connac_tx_cleanup(&dev->mt76);
356c92544dSBjoern A. Zeeb if (napi_complete_done(napi, 0))
366c92544dSBjoern A. Zeeb mt7915_irq_enable(dev, MT_INT_TX_DONE_MCU);
376c92544dSBjoern A. Zeeb
386c92544dSBjoern A. Zeeb return 0;
396c92544dSBjoern A. Zeeb }
406c92544dSBjoern A. Zeeb
mt7915_dma_config(struct mt7915_dev * dev)416c92544dSBjoern A. Zeeb static void mt7915_dma_config(struct mt7915_dev *dev)
426c92544dSBjoern A. Zeeb {
436c92544dSBjoern A. Zeeb #define Q_CONFIG(q, wfdma, int, id) do { \
446c92544dSBjoern A. Zeeb if (wfdma) \
456c92544dSBjoern A. Zeeb dev->wfdma_mask |= (1 << (q)); \
466c92544dSBjoern A. Zeeb dev->q_int_mask[(q)] = int; \
476c92544dSBjoern A. Zeeb dev->q_id[(q)] = id; \
486c92544dSBjoern A. Zeeb } while (0)
496c92544dSBjoern A. Zeeb
506c92544dSBjoern A. Zeeb #define MCUQ_CONFIG(q, wfdma, int, id) Q_CONFIG(q, (wfdma), (int), (id))
516c92544dSBjoern A. Zeeb #define RXQ_CONFIG(q, wfdma, int, id) Q_CONFIG(__RXQ(q), (wfdma), (int), (id))
526c92544dSBjoern A. Zeeb #define TXQ_CONFIG(q, wfdma, int, id) Q_CONFIG(__TXQ(q), (wfdma), (int), (id))
536c92544dSBjoern A. Zeeb
546c92544dSBjoern A. Zeeb if (is_mt7915(&dev->mt76)) {
55cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MAIN, WFDMA0, MT_INT_RX_DONE_BAND0,
56cbb3ec25SBjoern A. Zeeb MT7915_RXQ_BAND0);
57cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MCU, WFDMA1, MT_INT_RX_DONE_WM,
58cbb3ec25SBjoern A. Zeeb MT7915_RXQ_MCU_WM);
59cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MCU_WA, WFDMA1, MT_INT_RX_DONE_WA,
60cbb3ec25SBjoern A. Zeeb MT7915_RXQ_MCU_WA);
61cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_BAND1, WFDMA0, MT_INT_RX_DONE_BAND1,
62cbb3ec25SBjoern A. Zeeb MT7915_RXQ_BAND1);
63cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_BAND1_WA, WFDMA1, MT_INT_RX_DONE_WA_EXT,
64cbb3ec25SBjoern A. Zeeb MT7915_RXQ_MCU_WA_EXT);
65cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MAIN_WA, WFDMA1, MT_INT_RX_DONE_WA_MAIN,
66cbb3ec25SBjoern A. Zeeb MT7915_RXQ_MCU_WA);
676c92544dSBjoern A. Zeeb TXQ_CONFIG(0, WFDMA1, MT_INT_TX_DONE_BAND0, MT7915_TXQ_BAND0);
686c92544dSBjoern A. Zeeb TXQ_CONFIG(1, WFDMA1, MT_INT_TX_DONE_BAND1, MT7915_TXQ_BAND1);
69cbb3ec25SBjoern A. Zeeb MCUQ_CONFIG(MT_MCUQ_WM, WFDMA1, MT_INT_TX_DONE_MCU_WM,
70cbb3ec25SBjoern A. Zeeb MT7915_TXQ_MCU_WM);
71cbb3ec25SBjoern A. Zeeb MCUQ_CONFIG(MT_MCUQ_WA, WFDMA1, MT_INT_TX_DONE_MCU_WA,
72cbb3ec25SBjoern A. Zeeb MT7915_TXQ_MCU_WA);
73cbb3ec25SBjoern A. Zeeb MCUQ_CONFIG(MT_MCUQ_FWDL, WFDMA1, MT_INT_TX_DONE_FWDL,
74cbb3ec25SBjoern A. Zeeb MT7915_TXQ_FWDL);
756c92544dSBjoern A. Zeeb } else {
76cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MCU, WFDMA0, MT_INT_RX_DONE_WM,
77cbb3ec25SBjoern A. Zeeb MT7916_RXQ_MCU_WM);
78cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_BAND1_WA, WFDMA0, MT_INT_RX_DONE_WA_EXT_MT7916,
79cbb3ec25SBjoern A. Zeeb MT7916_RXQ_MCU_WA_EXT);
80cbb3ec25SBjoern A. Zeeb MCUQ_CONFIG(MT_MCUQ_WM, WFDMA0, MT_INT_TX_DONE_MCU_WM,
81cbb3ec25SBjoern A. Zeeb MT7915_TXQ_MCU_WM);
82cbb3ec25SBjoern A. Zeeb MCUQ_CONFIG(MT_MCUQ_WA, WFDMA0, MT_INT_TX_DONE_MCU_WA_MT7916,
83cbb3ec25SBjoern A. Zeeb MT7915_TXQ_MCU_WA);
84cbb3ec25SBjoern A. Zeeb MCUQ_CONFIG(MT_MCUQ_FWDL, WFDMA0, MT_INT_TX_DONE_FWDL,
85cbb3ec25SBjoern A. Zeeb MT7915_TXQ_FWDL);
86cbb3ec25SBjoern A. Zeeb
87cbb3ec25SBjoern A. Zeeb if (is_mt7916(&dev->mt76) && mtk_wed_device_active(&dev->mt76.mmio.wed)) {
88cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MAIN, WFDMA0, MT_INT_WED_RX_DONE_BAND0_MT7916,
89cbb3ec25SBjoern A. Zeeb MT7916_RXQ_BAND0);
90cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MCU_WA, WFDMA0, MT_INT_WED_RX_DONE_WA_MT7916,
91cbb3ec25SBjoern A. Zeeb MT7916_RXQ_MCU_WA);
92cbb3ec25SBjoern A. Zeeb if (dev->hif2)
93cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_BAND1, WFDMA0,
94cbb3ec25SBjoern A. Zeeb MT_INT_RX_DONE_BAND1_MT7916,
95cbb3ec25SBjoern A. Zeeb MT7916_RXQ_BAND1);
96cbb3ec25SBjoern A. Zeeb else
97cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_BAND1, WFDMA0,
98cbb3ec25SBjoern A. Zeeb MT_INT_WED_RX_DONE_BAND1_MT7916,
99cbb3ec25SBjoern A. Zeeb MT7916_RXQ_BAND1);
100cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MAIN_WA, WFDMA0, MT_INT_WED_RX_DONE_WA_MAIN_MT7916,
101cbb3ec25SBjoern A. Zeeb MT7916_RXQ_MCU_WA_MAIN);
102cbb3ec25SBjoern A. Zeeb TXQ_CONFIG(0, WFDMA0, MT_INT_WED_TX_DONE_BAND0,
103cbb3ec25SBjoern A. Zeeb MT7915_TXQ_BAND0);
104cbb3ec25SBjoern A. Zeeb TXQ_CONFIG(1, WFDMA0, MT_INT_WED_TX_DONE_BAND1,
105cbb3ec25SBjoern A. Zeeb MT7915_TXQ_BAND1);
106cbb3ec25SBjoern A. Zeeb } else {
107cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MAIN, WFDMA0, MT_INT_RX_DONE_BAND0_MT7916,
108cbb3ec25SBjoern A. Zeeb MT7916_RXQ_BAND0);
109cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MCU_WA, WFDMA0, MT_INT_RX_DONE_WA,
110cbb3ec25SBjoern A. Zeeb MT7916_RXQ_MCU_WA);
111cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_BAND1, WFDMA0, MT_INT_RX_DONE_BAND1_MT7916,
112cbb3ec25SBjoern A. Zeeb MT7916_RXQ_BAND1);
113cbb3ec25SBjoern A. Zeeb RXQ_CONFIG(MT_RXQ_MAIN_WA, WFDMA0, MT_INT_RX_DONE_WA_MAIN_MT7916,
114cbb3ec25SBjoern A. Zeeb MT7916_RXQ_MCU_WA_MAIN);
115cbb3ec25SBjoern A. Zeeb TXQ_CONFIG(0, WFDMA0, MT_INT_TX_DONE_BAND0,
116cbb3ec25SBjoern A. Zeeb MT7915_TXQ_BAND0);
117cbb3ec25SBjoern A. Zeeb TXQ_CONFIG(1, WFDMA0, MT_INT_TX_DONE_BAND1,
118cbb3ec25SBjoern A. Zeeb MT7915_TXQ_BAND1);
119cbb3ec25SBjoern A. Zeeb }
1206c92544dSBjoern A. Zeeb }
1216c92544dSBjoern A. Zeeb }
1226c92544dSBjoern A. Zeeb
__mt7915_dma_prefetch(struct mt7915_dev * dev,u32 ofs)1236c92544dSBjoern A. Zeeb static void __mt7915_dma_prefetch(struct mt7915_dev *dev, u32 ofs)
1246c92544dSBjoern A. Zeeb {
1256c92544dSBjoern A. Zeeb #define PREFETCH(_base, _depth) ((_base) << 16 | (_depth))
1266c92544dSBjoern A. Zeeb u32 base = 0;
1276c92544dSBjoern A. Zeeb
1286c92544dSBjoern A. Zeeb /* prefetch SRAM wrapping boundary for tx/rx ring. */
1296c92544dSBjoern A. Zeeb mt76_wr(dev, MT_MCUQ_EXT_CTRL(MT_MCUQ_FWDL) + ofs, PREFETCH(0x0, 0x4));
1306c92544dSBjoern A. Zeeb mt76_wr(dev, MT_MCUQ_EXT_CTRL(MT_MCUQ_WM) + ofs, PREFETCH(0x40, 0x4));
1316c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TXQ_EXT_CTRL(0) + ofs, PREFETCH(0x80, 0x4));
1326c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TXQ_EXT_CTRL(1) + ofs, PREFETCH(0xc0, 0x4));
1336c92544dSBjoern A. Zeeb mt76_wr(dev, MT_MCUQ_EXT_CTRL(MT_MCUQ_WA) + ofs, PREFETCH(0x100, 0x4));
1346c92544dSBjoern A. Zeeb
1356c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MCU) + ofs,
1366c92544dSBjoern A. Zeeb PREFETCH(0x140, 0x4));
1376c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MCU_WA) + ofs,
1386c92544dSBjoern A. Zeeb PREFETCH(0x180, 0x4));
1396c92544dSBjoern A. Zeeb if (!is_mt7915(&dev->mt76)) {
1406c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MAIN_WA) + ofs,
1416c92544dSBjoern A. Zeeb PREFETCH(0x1c0, 0x4));
1426c92544dSBjoern A. Zeeb base = 0x40;
1436c92544dSBjoern A. Zeeb }
1446c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_BAND1_WA) + ofs,
1456c92544dSBjoern A. Zeeb PREFETCH(0x1c0 + base, 0x4));
1466c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_MAIN) + ofs,
1476c92544dSBjoern A. Zeeb PREFETCH(0x200 + base, 0x4));
1486c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_BAND1) + ofs,
1496c92544dSBjoern A. Zeeb PREFETCH(0x240 + base, 0x4));
1506c92544dSBjoern A. Zeeb
1516c92544dSBjoern A. Zeeb /* for mt7915, the ring which is next the last
1526c92544dSBjoern A. Zeeb * used ring must be initialized.
1536c92544dSBjoern A. Zeeb */
1546c92544dSBjoern A. Zeeb if (is_mt7915(&dev->mt76)) {
1556c92544dSBjoern A. Zeeb ofs += 0x4;
1566c92544dSBjoern A. Zeeb mt76_wr(dev, MT_MCUQ_EXT_CTRL(MT_MCUQ_WA) + ofs,
1576c92544dSBjoern A. Zeeb PREFETCH(0x140, 0x0));
1586c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_BAND1_WA) + ofs,
1596c92544dSBjoern A. Zeeb PREFETCH(0x200 + base, 0x0));
1606c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RXQ_BAND1_CTRL(MT_RXQ_BAND1) + ofs,
1616c92544dSBjoern A. Zeeb PREFETCH(0x280 + base, 0x0));
1626c92544dSBjoern A. Zeeb }
1636c92544dSBjoern A. Zeeb }
1646c92544dSBjoern A. Zeeb
mt7915_dma_prefetch(struct mt7915_dev * dev)1656c92544dSBjoern A. Zeeb void mt7915_dma_prefetch(struct mt7915_dev *dev)
1666c92544dSBjoern A. Zeeb {
1676c92544dSBjoern A. Zeeb __mt7915_dma_prefetch(dev, 0);
1686c92544dSBjoern A. Zeeb if (dev->hif2)
1696c92544dSBjoern A. Zeeb __mt7915_dma_prefetch(dev, MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0));
1706c92544dSBjoern A. Zeeb }
1716c92544dSBjoern A. Zeeb
mt7915_dma_disable(struct mt7915_dev * dev,bool rst)1726c92544dSBjoern A. Zeeb static void mt7915_dma_disable(struct mt7915_dev *dev, bool rst)
1736c92544dSBjoern A. Zeeb {
1746c92544dSBjoern A. Zeeb struct mt76_dev *mdev = &dev->mt76;
1756c92544dSBjoern A. Zeeb u32 hif1_ofs = 0;
1766c92544dSBjoern A. Zeeb
1776c92544dSBjoern A. Zeeb if (dev->hif2)
1786c92544dSBjoern A. Zeeb hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
1796c92544dSBjoern A. Zeeb
1806c92544dSBjoern A. Zeeb /* reset */
1816c92544dSBjoern A. Zeeb if (rst) {
1826c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_RST,
1836c92544dSBjoern A. Zeeb MT_WFDMA0_RST_DMASHDL_ALL_RST |
1846c92544dSBjoern A. Zeeb MT_WFDMA0_RST_LOGIC_RST);
1856c92544dSBjoern A. Zeeb
1866c92544dSBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_RST,
1876c92544dSBjoern A. Zeeb MT_WFDMA0_RST_DMASHDL_ALL_RST |
1886c92544dSBjoern A. Zeeb MT_WFDMA0_RST_LOGIC_RST);
1896c92544dSBjoern A. Zeeb
1906c92544dSBjoern A. Zeeb if (is_mt7915(mdev)) {
1916c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WFDMA1_RST,
1926c92544dSBjoern A. Zeeb MT_WFDMA1_RST_DMASHDL_ALL_RST |
1936c92544dSBjoern A. Zeeb MT_WFDMA1_RST_LOGIC_RST);
1946c92544dSBjoern A. Zeeb
1956c92544dSBjoern A. Zeeb mt76_set(dev, MT_WFDMA1_RST,
1966c92544dSBjoern A. Zeeb MT_WFDMA1_RST_DMASHDL_ALL_RST |
1976c92544dSBjoern A. Zeeb MT_WFDMA1_RST_LOGIC_RST);
1986c92544dSBjoern A. Zeeb }
1996c92544dSBjoern A. Zeeb
2006c92544dSBjoern A. Zeeb if (dev->hif2) {
2016c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_RST + hif1_ofs,
2026c92544dSBjoern A. Zeeb MT_WFDMA0_RST_DMASHDL_ALL_RST |
2036c92544dSBjoern A. Zeeb MT_WFDMA0_RST_LOGIC_RST);
2046c92544dSBjoern A. Zeeb
2056c92544dSBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_RST + hif1_ofs,
2066c92544dSBjoern A. Zeeb MT_WFDMA0_RST_DMASHDL_ALL_RST |
2076c92544dSBjoern A. Zeeb MT_WFDMA0_RST_LOGIC_RST);
2086c92544dSBjoern A. Zeeb
2096c92544dSBjoern A. Zeeb if (is_mt7915(mdev)) {
2106c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WFDMA1_RST + hif1_ofs,
2116c92544dSBjoern A. Zeeb MT_WFDMA1_RST_DMASHDL_ALL_RST |
2126c92544dSBjoern A. Zeeb MT_WFDMA1_RST_LOGIC_RST);
2136c92544dSBjoern A. Zeeb
2146c92544dSBjoern A. Zeeb mt76_set(dev, MT_WFDMA1_RST + hif1_ofs,
2156c92544dSBjoern A. Zeeb MT_WFDMA1_RST_DMASHDL_ALL_RST |
2166c92544dSBjoern A. Zeeb MT_WFDMA1_RST_LOGIC_RST);
2176c92544dSBjoern A. Zeeb }
2186c92544dSBjoern A. Zeeb }
2196c92544dSBjoern A. Zeeb }
2206c92544dSBjoern A. Zeeb
2216c92544dSBjoern A. Zeeb /* disable */
2226c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_GLO_CFG,
2236c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
2246c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_EN |
2256c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
2266c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO |
2276c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2);
2286c92544dSBjoern A. Zeeb
2296c92544dSBjoern A. Zeeb if (is_mt7915(mdev))
2306c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WFDMA1_GLO_CFG,
2316c92544dSBjoern A. Zeeb MT_WFDMA1_GLO_CFG_TX_DMA_EN |
2326c92544dSBjoern A. Zeeb MT_WFDMA1_GLO_CFG_RX_DMA_EN |
2336c92544dSBjoern A. Zeeb MT_WFDMA1_GLO_CFG_OMIT_TX_INFO |
2346c92544dSBjoern A. Zeeb MT_WFDMA1_GLO_CFG_OMIT_RX_INFO |
2356c92544dSBjoern A. Zeeb MT_WFDMA1_GLO_CFG_OMIT_RX_INFO_PFET2);
2366c92544dSBjoern A. Zeeb
2376c92544dSBjoern A. Zeeb if (dev->hif2) {
2386c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WFDMA0_GLO_CFG + hif1_ofs,
2396c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
2406c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_EN |
2416c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
2426c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO |
2436c92544dSBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2);
2446c92544dSBjoern A. Zeeb
2456c92544dSBjoern A. Zeeb if (is_mt7915(mdev))
2466c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WFDMA1_GLO_CFG + hif1_ofs,
2476c92544dSBjoern A. Zeeb MT_WFDMA1_GLO_CFG_TX_DMA_EN |
2486c92544dSBjoern A. Zeeb MT_WFDMA1_GLO_CFG_RX_DMA_EN |
2496c92544dSBjoern A. Zeeb MT_WFDMA1_GLO_CFG_OMIT_TX_INFO |
2506c92544dSBjoern A. Zeeb MT_WFDMA1_GLO_CFG_OMIT_RX_INFO |
2516c92544dSBjoern A. Zeeb MT_WFDMA1_GLO_CFG_OMIT_RX_INFO_PFET2);
2526c92544dSBjoern A. Zeeb }
2536c92544dSBjoern A. Zeeb }
2546c92544dSBjoern A. Zeeb
mt7915_dma_start(struct mt7915_dev * dev,bool reset,bool wed_reset)255cbb3ec25SBjoern A. Zeeb int mt7915_dma_start(struct mt7915_dev *dev, bool reset, bool wed_reset)
2566c92544dSBjoern A. Zeeb {
2576c92544dSBjoern A. Zeeb struct mt76_dev *mdev = &dev->mt76;
2586c92544dSBjoern A. Zeeb u32 hif1_ofs = 0;
2596c92544dSBjoern A. Zeeb u32 irq_mask;
2606c92544dSBjoern A. Zeeb
2616c92544dSBjoern A. Zeeb if (dev->hif2)
2626c92544dSBjoern A. Zeeb hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
2636c92544dSBjoern A. Zeeb
264cbb3ec25SBjoern A. Zeeb /* enable wpdma tx/rx */
265cbb3ec25SBjoern A. Zeeb if (!reset) {
266cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_GLO_CFG,
267cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
268cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_EN |
269cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
270cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2);
271cbb3ec25SBjoern A. Zeeb
272cbb3ec25SBjoern A. Zeeb if (is_mt7915(mdev))
273cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA1_GLO_CFG,
274cbb3ec25SBjoern A. Zeeb MT_WFDMA1_GLO_CFG_TX_DMA_EN |
275cbb3ec25SBjoern A. Zeeb MT_WFDMA1_GLO_CFG_RX_DMA_EN |
276cbb3ec25SBjoern A. Zeeb MT_WFDMA1_GLO_CFG_OMIT_TX_INFO |
277cbb3ec25SBjoern A. Zeeb MT_WFDMA1_GLO_CFG_OMIT_RX_INFO);
278cbb3ec25SBjoern A. Zeeb
279cbb3ec25SBjoern A. Zeeb if (dev->hif2) {
280cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_GLO_CFG + hif1_ofs,
281cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_TX_DMA_EN |
282cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_RX_DMA_EN |
283cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_TX_INFO |
284cbb3ec25SBjoern A. Zeeb MT_WFDMA0_GLO_CFG_OMIT_RX_INFO_PFET2);
285cbb3ec25SBjoern A. Zeeb
286cbb3ec25SBjoern A. Zeeb if (is_mt7915(mdev))
287cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA1_GLO_CFG + hif1_ofs,
288cbb3ec25SBjoern A. Zeeb MT_WFDMA1_GLO_CFG_TX_DMA_EN |
289cbb3ec25SBjoern A. Zeeb MT_WFDMA1_GLO_CFG_RX_DMA_EN |
290cbb3ec25SBjoern A. Zeeb MT_WFDMA1_GLO_CFG_OMIT_TX_INFO |
291cbb3ec25SBjoern A. Zeeb MT_WFDMA1_GLO_CFG_OMIT_RX_INFO);
292cbb3ec25SBjoern A. Zeeb
293cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA_HOST_CONFIG,
294cbb3ec25SBjoern A. Zeeb MT_WFDMA_HOST_CONFIG_PDMA_BAND);
295cbb3ec25SBjoern A. Zeeb }
296cbb3ec25SBjoern A. Zeeb }
297cbb3ec25SBjoern A. Zeeb
298cbb3ec25SBjoern A. Zeeb /* enable interrupts for TX/RX rings */
299cbb3ec25SBjoern A. Zeeb irq_mask = MT_INT_RX_DONE_MCU |
300cbb3ec25SBjoern A. Zeeb MT_INT_TX_DONE_MCU |
301cbb3ec25SBjoern A. Zeeb MT_INT_MCU_CMD;
302cbb3ec25SBjoern A. Zeeb
303cbb3ec25SBjoern A. Zeeb if (!dev->phy.mt76->band_idx)
304cbb3ec25SBjoern A. Zeeb irq_mask |= MT_INT_BAND0_RX_DONE;
305cbb3ec25SBjoern A. Zeeb
306cbb3ec25SBjoern A. Zeeb if (dev->dbdc_support || dev->phy.mt76->band_idx)
307cbb3ec25SBjoern A. Zeeb irq_mask |= MT_INT_BAND1_RX_DONE;
308cbb3ec25SBjoern A. Zeeb
309cbb3ec25SBjoern A. Zeeb if (mtk_wed_device_active(&dev->mt76.mmio.wed) && wed_reset) {
310cbb3ec25SBjoern A. Zeeb u32 wed_irq_mask = irq_mask;
311cbb3ec25SBjoern A. Zeeb int ret;
312cbb3ec25SBjoern A. Zeeb
313cbb3ec25SBjoern A. Zeeb wed_irq_mask |= MT_INT_TX_DONE_BAND0 | MT_INT_TX_DONE_BAND1;
314cbb3ec25SBjoern A. Zeeb if (!is_mt798x(&dev->mt76))
315cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_INT_WED_MASK_CSR, wed_irq_mask);
316cbb3ec25SBjoern A. Zeeb else
317cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_INT_MASK_CSR, wed_irq_mask);
318cbb3ec25SBjoern A. Zeeb
319cbb3ec25SBjoern A. Zeeb ret = mt7915_mcu_wed_enable_rx_stats(dev);
320cbb3ec25SBjoern A. Zeeb if (ret)
321cbb3ec25SBjoern A. Zeeb return ret;
322cbb3ec25SBjoern A. Zeeb
323cbb3ec25SBjoern A. Zeeb mtk_wed_device_start(&dev->mt76.mmio.wed, wed_irq_mask);
324cbb3ec25SBjoern A. Zeeb }
325cbb3ec25SBjoern A. Zeeb
326cbb3ec25SBjoern A. Zeeb irq_mask = reset ? MT_INT_MCU_CMD : irq_mask;
327cbb3ec25SBjoern A. Zeeb
328cbb3ec25SBjoern A. Zeeb mt7915_irq_enable(dev, irq_mask);
329cbb3ec25SBjoern A. Zeeb mt7915_irq_disable(dev, 0);
330cbb3ec25SBjoern A. Zeeb
331cbb3ec25SBjoern A. Zeeb return 0;
332cbb3ec25SBjoern A. Zeeb }
333cbb3ec25SBjoern A. Zeeb
mt7915_dma_enable(struct mt7915_dev * dev,bool reset)334cbb3ec25SBjoern A. Zeeb static int mt7915_dma_enable(struct mt7915_dev *dev, bool reset)
335cbb3ec25SBjoern A. Zeeb {
336cbb3ec25SBjoern A. Zeeb struct mt76_dev *mdev = &dev->mt76;
337cbb3ec25SBjoern A. Zeeb u32 hif1_ofs = 0;
338cbb3ec25SBjoern A. Zeeb
339cbb3ec25SBjoern A. Zeeb if (dev->hif2)
340cbb3ec25SBjoern A. Zeeb hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
341cbb3ec25SBjoern A. Zeeb
3426c92544dSBjoern A. Zeeb /* reset dma idx */
3436c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_RST_DTX_PTR, ~0);
3446c92544dSBjoern A. Zeeb if (is_mt7915(mdev))
3456c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA1_RST_DTX_PTR, ~0);
3466c92544dSBjoern A. Zeeb if (dev->hif2) {
3476c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_RST_DTX_PTR + hif1_ofs, ~0);
3486c92544dSBjoern A. Zeeb if (is_mt7915(mdev))
3496c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA1_RST_DTX_PTR + hif1_ofs, ~0);
3506c92544dSBjoern A. Zeeb }
3516c92544dSBjoern A. Zeeb
3526c92544dSBjoern A. Zeeb /* configure delay interrupt off */
3536c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG0, 0);
3546c92544dSBjoern A. Zeeb if (is_mt7915(mdev)) {
3556c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA1_PRI_DLY_INT_CFG0, 0);
3566c92544dSBjoern A. Zeeb } else {
3576c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG1, 0);
3586c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG2, 0);
3596c92544dSBjoern A. Zeeb }
3606c92544dSBjoern A. Zeeb
3616c92544dSBjoern A. Zeeb if (dev->hif2) {
3626c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG0 + hif1_ofs, 0);
3636c92544dSBjoern A. Zeeb if (is_mt7915(mdev)) {
3646c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA1_PRI_DLY_INT_CFG0 +
3656c92544dSBjoern A. Zeeb hif1_ofs, 0);
3666c92544dSBjoern A. Zeeb } else {
3676c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG1 +
3686c92544dSBjoern A. Zeeb hif1_ofs, 0);
3696c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA0_PRI_DLY_INT_CFG2 +
3706c92544dSBjoern A. Zeeb hif1_ofs, 0);
3716c92544dSBjoern A. Zeeb }
3726c92544dSBjoern A. Zeeb }
3736c92544dSBjoern A. Zeeb
3746c92544dSBjoern A. Zeeb /* configure perfetch settings */
3756c92544dSBjoern A. Zeeb mt7915_dma_prefetch(dev);
3766c92544dSBjoern A. Zeeb
3776c92544dSBjoern A. Zeeb /* hif wait WFDMA idle */
3786c92544dSBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_BUSY_ENA,
3796c92544dSBjoern A. Zeeb MT_WFDMA0_BUSY_ENA_TX_FIFO0 |
3806c92544dSBjoern A. Zeeb MT_WFDMA0_BUSY_ENA_TX_FIFO1 |
3816c92544dSBjoern A. Zeeb MT_WFDMA0_BUSY_ENA_RX_FIFO);
3826c92544dSBjoern A. Zeeb
3836c92544dSBjoern A. Zeeb if (is_mt7915(mdev))
3846c92544dSBjoern A. Zeeb mt76_set(dev, MT_WFDMA1_BUSY_ENA,
3856c92544dSBjoern A. Zeeb MT_WFDMA1_BUSY_ENA_TX_FIFO0 |
3866c92544dSBjoern A. Zeeb MT_WFDMA1_BUSY_ENA_TX_FIFO1 |
3876c92544dSBjoern A. Zeeb MT_WFDMA1_BUSY_ENA_RX_FIFO);
3886c92544dSBjoern A. Zeeb
3896c92544dSBjoern A. Zeeb if (dev->hif2) {
3906c92544dSBjoern A. Zeeb mt76_set(dev, MT_WFDMA0_BUSY_ENA + hif1_ofs,
3916c92544dSBjoern A. Zeeb MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO0 |
3926c92544dSBjoern A. Zeeb MT_WFDMA0_PCIE1_BUSY_ENA_TX_FIFO1 |
3936c92544dSBjoern A. Zeeb MT_WFDMA0_PCIE1_BUSY_ENA_RX_FIFO);
3946c92544dSBjoern A. Zeeb
3956c92544dSBjoern A. Zeeb if (is_mt7915(mdev))
3966c92544dSBjoern A. Zeeb mt76_set(dev, MT_WFDMA1_BUSY_ENA + hif1_ofs,
3976c92544dSBjoern A. Zeeb MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO0 |
3986c92544dSBjoern A. Zeeb MT_WFDMA1_PCIE1_BUSY_ENA_TX_FIFO1 |
3996c92544dSBjoern A. Zeeb MT_WFDMA1_PCIE1_BUSY_ENA_RX_FIFO);
4006c92544dSBjoern A. Zeeb }
4016c92544dSBjoern A. Zeeb
4026c92544dSBjoern A. Zeeb mt76_poll(dev, MT_WFDMA_EXT_CSR_HIF_MISC,
4036c92544dSBjoern A. Zeeb MT_WFDMA_EXT_CSR_HIF_MISC_BUSY, 0, 1000);
4046c92544dSBjoern A. Zeeb
405cbb3ec25SBjoern A. Zeeb return mt7915_dma_start(dev, reset, true);
4066c92544dSBjoern A. Zeeb }
4076c92544dSBjoern A. Zeeb
mt7915_dma_init(struct mt7915_dev * dev,struct mt7915_phy * phy2)4086c92544dSBjoern A. Zeeb int mt7915_dma_init(struct mt7915_dev *dev, struct mt7915_phy *phy2)
4096c92544dSBjoern A. Zeeb {
4106c92544dSBjoern A. Zeeb struct mt76_dev *mdev = &dev->mt76;
4116c92544dSBjoern A. Zeeb u32 wa_rx_base, wa_rx_idx;
4126c92544dSBjoern A. Zeeb u32 hif1_ofs = 0;
4136c92544dSBjoern A. Zeeb int ret;
4146c92544dSBjoern A. Zeeb
4156c92544dSBjoern A. Zeeb mt7915_dma_config(dev);
4166c92544dSBjoern A. Zeeb
4176c92544dSBjoern A. Zeeb mt76_dma_attach(&dev->mt76);
4186c92544dSBjoern A. Zeeb
4196c92544dSBjoern A. Zeeb if (dev->hif2)
4206c92544dSBjoern A. Zeeb hif1_ofs = MT_WFDMA0_PCIE1(0) - MT_WFDMA0(0);
4216c92544dSBjoern A. Zeeb
4226c92544dSBjoern A. Zeeb mt7915_dma_disable(dev, true);
4236c92544dSBjoern A. Zeeb
424cbb3ec25SBjoern A. Zeeb if (mtk_wed_device_active(&mdev->mmio.wed)) {
425cbb3ec25SBjoern A. Zeeb if (!is_mt798x(mdev)) {
426cbb3ec25SBjoern A. Zeeb u8 wed_control_rx1 = is_mt7915(mdev) ? 1 : 2;
4276c92544dSBjoern A. Zeeb
428cbb3ec25SBjoern A. Zeeb mt76_set(dev, MT_WFDMA_HOST_CONFIG,
429cbb3ec25SBjoern A. Zeeb MT_WFDMA_HOST_CONFIG_WED);
4306c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WFDMA_WED_RING_CONTROL,
4316c92544dSBjoern A. Zeeb FIELD_PREP(MT_WFDMA_WED_RING_CONTROL_TX0, 18) |
4326c92544dSBjoern A. Zeeb FIELD_PREP(MT_WFDMA_WED_RING_CONTROL_TX1, 19) |
433cbb3ec25SBjoern A. Zeeb FIELD_PREP(MT_WFDMA_WED_RING_CONTROL_RX1,
434cbb3ec25SBjoern A. Zeeb wed_control_rx1));
435cbb3ec25SBjoern A. Zeeb if (is_mt7915(mdev))
436cbb3ec25SBjoern A. Zeeb mt76_rmw(dev, MT_WFDMA0_EXT0_CFG, MT_WFDMA0_EXT0_RXWB_KEEP,
437cbb3ec25SBjoern A. Zeeb MT_WFDMA0_EXT0_RXWB_KEEP);
438cbb3ec25SBjoern A. Zeeb }
4396c92544dSBjoern A. Zeeb } else {
4406c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WFDMA_HOST_CONFIG, MT_WFDMA_HOST_CONFIG_WED);
4416c92544dSBjoern A. Zeeb }
4426c92544dSBjoern A. Zeeb
4436c92544dSBjoern A. Zeeb /* init tx queue */
4446c92544dSBjoern A. Zeeb ret = mt7915_init_tx_queues(&dev->phy,
445cbb3ec25SBjoern A. Zeeb MT_TXQ_ID(dev->phy.mt76->band_idx),
4466c92544dSBjoern A. Zeeb MT7915_TX_RING_SIZE,
4476c92544dSBjoern A. Zeeb MT_TXQ_RING_BASE(0));
4486c92544dSBjoern A. Zeeb if (ret)
4496c92544dSBjoern A. Zeeb return ret;
4506c92544dSBjoern A. Zeeb
4516c92544dSBjoern A. Zeeb if (phy2) {
4526c92544dSBjoern A. Zeeb ret = mt7915_init_tx_queues(phy2,
453cbb3ec25SBjoern A. Zeeb MT_TXQ_ID(phy2->mt76->band_idx),
4546c92544dSBjoern A. Zeeb MT7915_TX_RING_SIZE,
4556c92544dSBjoern A. Zeeb MT_TXQ_RING_BASE(1));
4566c92544dSBjoern A. Zeeb if (ret)
4576c92544dSBjoern A. Zeeb return ret;
4586c92544dSBjoern A. Zeeb }
4596c92544dSBjoern A. Zeeb
4606c92544dSBjoern A. Zeeb /* command to WM */
4616c92544dSBjoern A. Zeeb ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WM,
4626c92544dSBjoern A. Zeeb MT_MCUQ_ID(MT_MCUQ_WM),
4636c92544dSBjoern A. Zeeb MT7915_TX_MCU_RING_SIZE,
4646c92544dSBjoern A. Zeeb MT_MCUQ_RING_BASE(MT_MCUQ_WM));
4656c92544dSBjoern A. Zeeb if (ret)
4666c92544dSBjoern A. Zeeb return ret;
4676c92544dSBjoern A. Zeeb
4686c92544dSBjoern A. Zeeb /* command to WA */
4696c92544dSBjoern A. Zeeb ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_WA,
4706c92544dSBjoern A. Zeeb MT_MCUQ_ID(MT_MCUQ_WA),
4716c92544dSBjoern A. Zeeb MT7915_TX_MCU_RING_SIZE,
4726c92544dSBjoern A. Zeeb MT_MCUQ_RING_BASE(MT_MCUQ_WA));
4736c92544dSBjoern A. Zeeb if (ret)
4746c92544dSBjoern A. Zeeb return ret;
4756c92544dSBjoern A. Zeeb
4766c92544dSBjoern A. Zeeb /* firmware download */
4776c92544dSBjoern A. Zeeb ret = mt76_init_mcu_queue(&dev->mt76, MT_MCUQ_FWDL,
4786c92544dSBjoern A. Zeeb MT_MCUQ_ID(MT_MCUQ_FWDL),
4796c92544dSBjoern A. Zeeb MT7915_TX_FWDL_RING_SIZE,
4806c92544dSBjoern A. Zeeb MT_MCUQ_RING_BASE(MT_MCUQ_FWDL));
4816c92544dSBjoern A. Zeeb if (ret)
4826c92544dSBjoern A. Zeeb return ret;
4836c92544dSBjoern A. Zeeb
4846c92544dSBjoern A. Zeeb /* event from WM */
4856c92544dSBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU],
4866c92544dSBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_MCU),
4876c92544dSBjoern A. Zeeb MT7915_RX_MCU_RING_SIZE,
4886c92544dSBjoern A. Zeeb MT_RX_BUF_SIZE,
4896c92544dSBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_MCU));
4906c92544dSBjoern A. Zeeb if (ret)
4916c92544dSBjoern A. Zeeb return ret;
4926c92544dSBjoern A. Zeeb
4936c92544dSBjoern A. Zeeb /* event from WA */
494cbb3ec25SBjoern A. Zeeb if (mtk_wed_device_active(&mdev->mmio.wed) && is_mt7915(mdev)) {
4956c92544dSBjoern A. Zeeb wa_rx_base = MT_WED_RX_RING_BASE;
4966c92544dSBjoern A. Zeeb wa_rx_idx = MT7915_RXQ_MCU_WA;
497*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MCU_WA].flags = MT_WED_Q_TXFREE;
498*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MCU_WA].wed = &mdev->mmio.wed;
4996c92544dSBjoern A. Zeeb } else {
5006c92544dSBjoern A. Zeeb wa_rx_base = MT_RXQ_RING_BASE(MT_RXQ_MCU_WA);
5016c92544dSBjoern A. Zeeb wa_rx_idx = MT_RXQ_ID(MT_RXQ_MCU_WA);
5026c92544dSBjoern A. Zeeb }
5036c92544dSBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MCU_WA],
5046c92544dSBjoern A. Zeeb wa_rx_idx, MT7915_RX_MCU_RING_SIZE,
5056c92544dSBjoern A. Zeeb MT_RX_BUF_SIZE, wa_rx_base);
5066c92544dSBjoern A. Zeeb if (ret)
5076c92544dSBjoern A. Zeeb return ret;
5086c92544dSBjoern A. Zeeb
5096c92544dSBjoern A. Zeeb /* rx data queue for band0 */
510cbb3ec25SBjoern A. Zeeb if (!dev->phy.mt76->band_idx) {
511cbb3ec25SBjoern A. Zeeb if (mtk_wed_device_active(&mdev->mmio.wed) &&
512cbb3ec25SBjoern A. Zeeb mtk_wed_get_rx_capa(&mdev->mmio.wed)) {
513*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MAIN].flags =
514cbb3ec25SBjoern A. Zeeb MT_WED_Q_RX(MT7915_RXQ_BAND0);
515cbb3ec25SBjoern A. Zeeb dev->mt76.rx_token_size += MT7915_RX_RING_SIZE;
516*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MAIN].wed = &mdev->mmio.wed;
517cbb3ec25SBjoern A. Zeeb }
518cbb3ec25SBjoern A. Zeeb
5196c92544dSBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MAIN],
5206c92544dSBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_MAIN),
5216c92544dSBjoern A. Zeeb MT7915_RX_RING_SIZE,
5226c92544dSBjoern A. Zeeb MT_RX_BUF_SIZE,
5236c92544dSBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_MAIN));
5246c92544dSBjoern A. Zeeb if (ret)
5256c92544dSBjoern A. Zeeb return ret;
5266c92544dSBjoern A. Zeeb }
5276c92544dSBjoern A. Zeeb
5286c92544dSBjoern A. Zeeb /* tx free notify event from WA for band0 */
5296c92544dSBjoern A. Zeeb if (!is_mt7915(mdev)) {
530cbb3ec25SBjoern A. Zeeb wa_rx_base = MT_RXQ_RING_BASE(MT_RXQ_MAIN_WA);
531cbb3ec25SBjoern A. Zeeb wa_rx_idx = MT_RXQ_ID(MT_RXQ_MAIN_WA);
532cbb3ec25SBjoern A. Zeeb
533cbb3ec25SBjoern A. Zeeb if (mtk_wed_device_active(&mdev->mmio.wed)) {
534cbb3ec25SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MAIN_WA].flags = MT_WED_Q_TXFREE;
535*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_MAIN_WA].wed = &mdev->mmio.wed;
536cbb3ec25SBjoern A. Zeeb if (is_mt7916(mdev)) {
537cbb3ec25SBjoern A. Zeeb wa_rx_base = MT_WED_RX_RING_BASE;
538cbb3ec25SBjoern A. Zeeb wa_rx_idx = MT7915_RXQ_MCU_WA;
539cbb3ec25SBjoern A. Zeeb }
540cbb3ec25SBjoern A. Zeeb }
541cbb3ec25SBjoern A. Zeeb
5426c92544dSBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_MAIN_WA],
543cbb3ec25SBjoern A. Zeeb wa_rx_idx, MT7915_RX_MCU_RING_SIZE,
544cbb3ec25SBjoern A. Zeeb MT_RX_BUF_SIZE, wa_rx_base);
5456c92544dSBjoern A. Zeeb if (ret)
5466c92544dSBjoern A. Zeeb return ret;
5476c92544dSBjoern A. Zeeb }
5486c92544dSBjoern A. Zeeb
549cbb3ec25SBjoern A. Zeeb if (dev->dbdc_support || dev->phy.mt76->band_idx) {
550cbb3ec25SBjoern A. Zeeb if (mtk_wed_device_active(&mdev->mmio.wed) &&
551cbb3ec25SBjoern A. Zeeb mtk_wed_get_rx_capa(&mdev->mmio.wed)) {
552*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_BAND1].flags =
553cbb3ec25SBjoern A. Zeeb MT_WED_Q_RX(MT7915_RXQ_BAND1);
554cbb3ec25SBjoern A. Zeeb dev->mt76.rx_token_size += MT7915_RX_RING_SIZE;
555*8ba4d145SBjoern A. Zeeb mdev->q_rx[MT_RXQ_BAND1].wed = &mdev->mmio.wed;
556cbb3ec25SBjoern A. Zeeb }
557cbb3ec25SBjoern A. Zeeb
5586c92544dSBjoern A. Zeeb /* rx data queue for band1 */
5596c92544dSBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_BAND1],
5606c92544dSBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_BAND1),
5616c92544dSBjoern A. Zeeb MT7915_RX_RING_SIZE,
5626c92544dSBjoern A. Zeeb MT_RX_BUF_SIZE,
5636c92544dSBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_BAND1) + hif1_ofs);
5646c92544dSBjoern A. Zeeb if (ret)
5656c92544dSBjoern A. Zeeb return ret;
5666c92544dSBjoern A. Zeeb
5676c92544dSBjoern A. Zeeb /* tx free notify event from WA for band1 */
5686c92544dSBjoern A. Zeeb ret = mt76_queue_alloc(dev, &dev->mt76.q_rx[MT_RXQ_BAND1_WA],
5696c92544dSBjoern A. Zeeb MT_RXQ_ID(MT_RXQ_BAND1_WA),
5706c92544dSBjoern A. Zeeb MT7915_RX_MCU_RING_SIZE,
5716c92544dSBjoern A. Zeeb MT_RX_BUF_SIZE,
5726c92544dSBjoern A. Zeeb MT_RXQ_RING_BASE(MT_RXQ_BAND1_WA) + hif1_ofs);
5736c92544dSBjoern A. Zeeb if (ret)
5746c92544dSBjoern A. Zeeb return ret;
5756c92544dSBjoern A. Zeeb }
5766c92544dSBjoern A. Zeeb
5776c92544dSBjoern A. Zeeb ret = mt76_init_queues(dev, mt76_dma_rx_poll);
5786c92544dSBjoern A. Zeeb if (ret < 0)
5796c92544dSBjoern A. Zeeb return ret;
5806c92544dSBjoern A. Zeeb
581*8ba4d145SBjoern A. Zeeb netif_napi_add_tx(dev->mt76.tx_napi_dev, &dev->mt76.tx_napi,
5826c92544dSBjoern A. Zeeb mt7915_poll_tx);
5836c92544dSBjoern A. Zeeb napi_enable(&dev->mt76.tx_napi);
5846c92544dSBjoern A. Zeeb
585cbb3ec25SBjoern A. Zeeb mt7915_dma_enable(dev, false);
586cbb3ec25SBjoern A. Zeeb
587cbb3ec25SBjoern A. Zeeb return 0;
588cbb3ec25SBjoern A. Zeeb }
589cbb3ec25SBjoern A. Zeeb
mt7915_dma_reset(struct mt7915_dev * dev,bool force)590cbb3ec25SBjoern A. Zeeb int mt7915_dma_reset(struct mt7915_dev *dev, bool force)
591cbb3ec25SBjoern A. Zeeb {
592cbb3ec25SBjoern A. Zeeb struct mt76_phy *mphy_ext = dev->mt76.phys[MT_BAND1];
593cbb3ec25SBjoern A. Zeeb struct mtk_wed_device *wed = &dev->mt76.mmio.wed;
594cbb3ec25SBjoern A. Zeeb int i;
595cbb3ec25SBjoern A. Zeeb
596cbb3ec25SBjoern A. Zeeb /* clean up hw queues */
597cbb3ec25SBjoern A. Zeeb for (i = 0; i < ARRAY_SIZE(dev->mt76.phy.q_tx); i++) {
598cbb3ec25SBjoern A. Zeeb mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[i], true);
599cbb3ec25SBjoern A. Zeeb if (mphy_ext)
600cbb3ec25SBjoern A. Zeeb mt76_queue_tx_cleanup(dev, mphy_ext->q_tx[i], true);
601cbb3ec25SBjoern A. Zeeb }
602cbb3ec25SBjoern A. Zeeb
603cbb3ec25SBjoern A. Zeeb for (i = 0; i < ARRAY_SIZE(dev->mt76.q_mcu); i++)
604cbb3ec25SBjoern A. Zeeb mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[i], true);
605cbb3ec25SBjoern A. Zeeb
606cbb3ec25SBjoern A. Zeeb mt76_for_each_q_rx(&dev->mt76, i)
607cbb3ec25SBjoern A. Zeeb mt76_queue_rx_cleanup(dev, &dev->mt76.q_rx[i]);
608cbb3ec25SBjoern A. Zeeb
609cbb3ec25SBjoern A. Zeeb /* reset wfsys */
610cbb3ec25SBjoern A. Zeeb if (force)
611cbb3ec25SBjoern A. Zeeb mt7915_wfsys_reset(dev);
612cbb3ec25SBjoern A. Zeeb
613cbb3ec25SBjoern A. Zeeb if (mtk_wed_device_active(wed))
614cbb3ec25SBjoern A. Zeeb mtk_wed_device_dma_reset(wed);
615cbb3ec25SBjoern A. Zeeb
616cbb3ec25SBjoern A. Zeeb mt7915_dma_disable(dev, force);
617*8ba4d145SBjoern A. Zeeb mt76_wed_dma_reset(&dev->mt76);
618cbb3ec25SBjoern A. Zeeb
619cbb3ec25SBjoern A. Zeeb /* reset hw queues */
620cbb3ec25SBjoern A. Zeeb for (i = 0; i < __MT_TXQ_MAX; i++) {
621*8ba4d145SBjoern A. Zeeb mt76_dma_reset_tx_queue(&dev->mt76, dev->mphy.q_tx[i]);
622cbb3ec25SBjoern A. Zeeb if (mphy_ext)
623*8ba4d145SBjoern A. Zeeb mt76_dma_reset_tx_queue(&dev->mt76, mphy_ext->q_tx[i]);
624cbb3ec25SBjoern A. Zeeb }
625cbb3ec25SBjoern A. Zeeb
626cbb3ec25SBjoern A. Zeeb for (i = 0; i < __MT_MCUQ_MAX; i++)
627cbb3ec25SBjoern A. Zeeb mt76_queue_reset(dev, dev->mt76.q_mcu[i]);
628cbb3ec25SBjoern A. Zeeb
629cbb3ec25SBjoern A. Zeeb mt76_for_each_q_rx(&dev->mt76, i) {
630*8ba4d145SBjoern A. Zeeb if (mt76_queue_is_wed_tx_free(&dev->mt76.q_rx[i]))
631cbb3ec25SBjoern A. Zeeb continue;
632cbb3ec25SBjoern A. Zeeb
633cbb3ec25SBjoern A. Zeeb mt76_queue_reset(dev, &dev->mt76.q_rx[i]);
634cbb3ec25SBjoern A. Zeeb }
635cbb3ec25SBjoern A. Zeeb
636cbb3ec25SBjoern A. Zeeb mt76_tx_status_check(&dev->mt76, true);
637cbb3ec25SBjoern A. Zeeb
638cbb3ec25SBjoern A. Zeeb mt76_for_each_q_rx(&dev->mt76, i)
639cbb3ec25SBjoern A. Zeeb mt76_queue_rx_reset(dev, i);
640cbb3ec25SBjoern A. Zeeb
641cbb3ec25SBjoern A. Zeeb if (mtk_wed_device_active(wed) && is_mt7915(&dev->mt76))
642cbb3ec25SBjoern A. Zeeb mt76_rmw(dev, MT_WFDMA0_EXT0_CFG, MT_WFDMA0_EXT0_RXWB_KEEP,
643cbb3ec25SBjoern A. Zeeb MT_WFDMA0_EXT0_RXWB_KEEP);
644cbb3ec25SBjoern A. Zeeb
645cbb3ec25SBjoern A. Zeeb mt7915_dma_enable(dev, !force);
6466c92544dSBjoern A. Zeeb
6476c92544dSBjoern A. Zeeb return 0;
6486c92544dSBjoern A. Zeeb }
6496c92544dSBjoern A. Zeeb
mt7915_dma_cleanup(struct mt7915_dev * dev)6506c92544dSBjoern A. Zeeb void mt7915_dma_cleanup(struct mt7915_dev *dev)
6516c92544dSBjoern A. Zeeb {
6526c92544dSBjoern A. Zeeb mt7915_dma_disable(dev, true);
6536c92544dSBjoern A. Zeeb
6546c92544dSBjoern A. Zeeb mt76_dma_cleanup(&dev->mt76);
6556c92544dSBjoern A. Zeeb }
656