16c92544dSBjoern A. Zeeb // SPDX-License-Identifier: ISC
26c92544dSBjoern A. Zeeb /*
36c92544dSBjoern A. Zeeb * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
46c92544dSBjoern A. Zeeb * Copyright (C) 2018 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com>
56c92544dSBjoern A. Zeeb */
66c92544dSBjoern A. Zeeb
76c92544dSBjoern A. Zeeb #include "mt76x2.h"
86c92544dSBjoern A. Zeeb #include "eeprom.h"
96c92544dSBjoern A. Zeeb #include "mcu.h"
106c92544dSBjoern A. Zeeb #include "../mt76x02_phy.h"
116c92544dSBjoern A. Zeeb
126c92544dSBjoern A. Zeeb static void
mt76x2_adjust_high_lna_gain(struct mt76x02_dev * dev,int reg,s8 offset)136c92544dSBjoern A. Zeeb mt76x2_adjust_high_lna_gain(struct mt76x02_dev *dev, int reg, s8 offset)
146c92544dSBjoern A. Zeeb {
156c92544dSBjoern A. Zeeb s8 gain;
166c92544dSBjoern A. Zeeb
176c92544dSBjoern A. Zeeb gain = FIELD_GET(MT_BBP_AGC_LNA_HIGH_GAIN,
186c92544dSBjoern A. Zeeb mt76_rr(dev, MT_BBP(AGC, reg)));
196c92544dSBjoern A. Zeeb gain -= offset / 2;
206c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_BBP(AGC, reg), MT_BBP_AGC_LNA_HIGH_GAIN, gain);
216c92544dSBjoern A. Zeeb }
226c92544dSBjoern A. Zeeb
236c92544dSBjoern A. Zeeb static void
mt76x2_adjust_agc_gain(struct mt76x02_dev * dev,int reg,s8 offset)246c92544dSBjoern A. Zeeb mt76x2_adjust_agc_gain(struct mt76x02_dev *dev, int reg, s8 offset)
256c92544dSBjoern A. Zeeb {
266c92544dSBjoern A. Zeeb s8 gain;
276c92544dSBjoern A. Zeeb
286c92544dSBjoern A. Zeeb gain = FIELD_GET(MT_BBP_AGC_GAIN, mt76_rr(dev, MT_BBP(AGC, reg)));
296c92544dSBjoern A. Zeeb gain += offset;
306c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_BBP(AGC, reg), MT_BBP_AGC_GAIN, gain);
316c92544dSBjoern A. Zeeb }
326c92544dSBjoern A. Zeeb
mt76x2_apply_gain_adj(struct mt76x02_dev * dev)336c92544dSBjoern A. Zeeb void mt76x2_apply_gain_adj(struct mt76x02_dev *dev)
346c92544dSBjoern A. Zeeb {
356c92544dSBjoern A. Zeeb s8 *gain_adj = dev->cal.rx.high_gain;
366c92544dSBjoern A. Zeeb
376c92544dSBjoern A. Zeeb mt76x2_adjust_high_lna_gain(dev, 4, gain_adj[0]);
386c92544dSBjoern A. Zeeb mt76x2_adjust_high_lna_gain(dev, 5, gain_adj[1]);
396c92544dSBjoern A. Zeeb
406c92544dSBjoern A. Zeeb mt76x2_adjust_agc_gain(dev, 8, gain_adj[0]);
416c92544dSBjoern A. Zeeb mt76x2_adjust_agc_gain(dev, 9, gain_adj[1]);
426c92544dSBjoern A. Zeeb }
436c92544dSBjoern A. Zeeb EXPORT_SYMBOL_GPL(mt76x2_apply_gain_adj);
446c92544dSBjoern A. Zeeb
mt76x2_phy_set_txpower_regs(struct mt76x02_dev * dev,enum nl80211_band band)456c92544dSBjoern A. Zeeb void mt76x2_phy_set_txpower_regs(struct mt76x02_dev *dev,
466c92544dSBjoern A. Zeeb enum nl80211_band band)
476c92544dSBjoern A. Zeeb {
486c92544dSBjoern A. Zeeb u32 pa_mode[2];
496c92544dSBjoern A. Zeeb u32 pa_mode_adj;
506c92544dSBjoern A. Zeeb
516c92544dSBjoern A. Zeeb if (band == NL80211_BAND_2GHZ) {
526c92544dSBjoern A. Zeeb pa_mode[0] = 0x010055ff;
536c92544dSBjoern A. Zeeb pa_mode[1] = 0x00550055;
546c92544dSBjoern A. Zeeb
556c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_ALC_CFG_2, 0x35160a00);
566c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_ALC_CFG_3, 0x35160a06);
576c92544dSBjoern A. Zeeb
586c92544dSBjoern A. Zeeb if (mt76x02_ext_pa_enabled(dev, band)) {
596c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RF_PA_MODE_ADJ0, 0x0000ec00);
606c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RF_PA_MODE_ADJ1, 0x0000ec00);
616c92544dSBjoern A. Zeeb } else {
626c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RF_PA_MODE_ADJ0, 0xf4000200);
636c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RF_PA_MODE_ADJ1, 0xfa000200);
646c92544dSBjoern A. Zeeb }
656c92544dSBjoern A. Zeeb } else {
666c92544dSBjoern A. Zeeb pa_mode[0] = 0x0000ffff;
676c92544dSBjoern A. Zeeb pa_mode[1] = 0x00ff00ff;
686c92544dSBjoern A. Zeeb
696c92544dSBjoern A. Zeeb if (mt76x02_ext_pa_enabled(dev, band)) {
706c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_ALC_CFG_2, 0x2f0f0400);
716c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_ALC_CFG_3, 0x2f0f0476);
726c92544dSBjoern A. Zeeb } else {
736c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_ALC_CFG_2, 0x1b0f0400);
746c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_ALC_CFG_3, 0x1b0f0476);
756c92544dSBjoern A. Zeeb }
766c92544dSBjoern A. Zeeb
776c92544dSBjoern A. Zeeb if (mt76x02_ext_pa_enabled(dev, band))
786c92544dSBjoern A. Zeeb pa_mode_adj = 0x04000000;
796c92544dSBjoern A. Zeeb else
806c92544dSBjoern A. Zeeb pa_mode_adj = 0;
816c92544dSBjoern A. Zeeb
826c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RF_PA_MODE_ADJ0, pa_mode_adj);
836c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RF_PA_MODE_ADJ1, pa_mode_adj);
846c92544dSBjoern A. Zeeb }
856c92544dSBjoern A. Zeeb
866c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BB_PA_MODE_CFG0, pa_mode[0]);
876c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BB_PA_MODE_CFG1, pa_mode[1]);
886c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RF_PA_MODE_CFG0, pa_mode[0]);
896c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RF_PA_MODE_CFG1, pa_mode[1]);
906c92544dSBjoern A. Zeeb
916c92544dSBjoern A. Zeeb if (mt76x02_ext_pa_enabled(dev, band)) {
926c92544dSBjoern A. Zeeb u32 val;
936c92544dSBjoern A. Zeeb
946c92544dSBjoern A. Zeeb if (band == NL80211_BAND_2GHZ)
956c92544dSBjoern A. Zeeb val = 0x3c3c023c;
966c92544dSBjoern A. Zeeb else
976c92544dSBjoern A. Zeeb val = 0x363c023c;
986c92544dSBjoern A. Zeeb
996c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX0_RF_GAIN_CORR, val);
1006c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX1_RF_GAIN_CORR, val);
1016c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_ALC_CFG_4, 0x00001818);
1026c92544dSBjoern A. Zeeb } else {
1036c92544dSBjoern A. Zeeb if (band == NL80211_BAND_2GHZ) {
1046c92544dSBjoern A. Zeeb u32 val = 0x0f3c3c3c;
1056c92544dSBjoern A. Zeeb
1066c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX0_RF_GAIN_CORR, val);
1076c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX1_RF_GAIN_CORR, val);
1086c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_ALC_CFG_4, 0x00000606);
1096c92544dSBjoern A. Zeeb } else {
1106c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX0_RF_GAIN_CORR, 0x383c023c);
1116c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX1_RF_GAIN_CORR, 0x24282e28);
1126c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_ALC_CFG_4, 0);
1136c92544dSBjoern A. Zeeb }
1146c92544dSBjoern A. Zeeb }
1156c92544dSBjoern A. Zeeb }
1166c92544dSBjoern A. Zeeb EXPORT_SYMBOL_GPL(mt76x2_phy_set_txpower_regs);
1176c92544dSBjoern A. Zeeb
1186c92544dSBjoern A. Zeeb static int
mt76x2_get_min_rate_power(struct mt76x02_rate_power * r)119cbb3ec25SBjoern A. Zeeb mt76x2_get_min_rate_power(struct mt76x02_rate_power *r)
1206c92544dSBjoern A. Zeeb {
1216c92544dSBjoern A. Zeeb int i;
1226c92544dSBjoern A. Zeeb s8 ret = 0;
1236c92544dSBjoern A. Zeeb
1246c92544dSBjoern A. Zeeb for (i = 0; i < sizeof(r->all); i++) {
1256c92544dSBjoern A. Zeeb if (!r->all[i])
1266c92544dSBjoern A. Zeeb continue;
1276c92544dSBjoern A. Zeeb
1286c92544dSBjoern A. Zeeb if (ret)
1296c92544dSBjoern A. Zeeb ret = min(ret, r->all[i]);
1306c92544dSBjoern A. Zeeb else
1316c92544dSBjoern A. Zeeb ret = r->all[i];
1326c92544dSBjoern A. Zeeb }
1336c92544dSBjoern A. Zeeb
1346c92544dSBjoern A. Zeeb return ret;
1356c92544dSBjoern A. Zeeb }
1366c92544dSBjoern A. Zeeb
mt76x2_phy_set_txpower(struct mt76x02_dev * dev)1376c92544dSBjoern A. Zeeb void mt76x2_phy_set_txpower(struct mt76x02_dev *dev)
1386c92544dSBjoern A. Zeeb {
1396c92544dSBjoern A. Zeeb enum nl80211_chan_width width = dev->mphy.chandef.width;
1406c92544dSBjoern A. Zeeb struct ieee80211_channel *chan = dev->mphy.chandef.chan;
1416c92544dSBjoern A. Zeeb struct mt76x2_tx_power_info txp;
1426c92544dSBjoern A. Zeeb int txp_0, txp_1, delta = 0;
143cbb3ec25SBjoern A. Zeeb struct mt76x02_rate_power t = {};
1446c92544dSBjoern A. Zeeb int base_power, gain;
1456c92544dSBjoern A. Zeeb
1466c92544dSBjoern A. Zeeb mt76x2_get_power_info(dev, &txp, chan);
1476c92544dSBjoern A. Zeeb
1486c92544dSBjoern A. Zeeb if (width == NL80211_CHAN_WIDTH_40)
1496c92544dSBjoern A. Zeeb delta = txp.delta_bw40;
1506c92544dSBjoern A. Zeeb else if (width == NL80211_CHAN_WIDTH_80)
1516c92544dSBjoern A. Zeeb delta = txp.delta_bw80;
1526c92544dSBjoern A. Zeeb
1536c92544dSBjoern A. Zeeb mt76x2_get_rate_power(dev, &t, chan);
1546c92544dSBjoern A. Zeeb mt76x02_add_rate_power_offset(&t, txp.target_power + delta);
1556c92544dSBjoern A. Zeeb mt76x02_limit_rate_power(&t, dev->txpower_conf);
1566c92544dSBjoern A. Zeeb dev->mphy.txpower_cur = mt76x02_get_max_rate_power(&t);
1576c92544dSBjoern A. Zeeb
1586c92544dSBjoern A. Zeeb base_power = mt76x2_get_min_rate_power(&t);
1596c92544dSBjoern A. Zeeb delta = base_power - txp.target_power;
1606c92544dSBjoern A. Zeeb txp_0 = txp.chain[0].target_power + txp.chain[0].delta + delta;
1616c92544dSBjoern A. Zeeb txp_1 = txp.chain[1].target_power + txp.chain[1].delta + delta;
1626c92544dSBjoern A. Zeeb
1636c92544dSBjoern A. Zeeb gain = min(txp_0, txp_1);
1646c92544dSBjoern A. Zeeb if (gain < 0) {
1656c92544dSBjoern A. Zeeb base_power -= gain;
1666c92544dSBjoern A. Zeeb txp_0 -= gain;
1676c92544dSBjoern A. Zeeb txp_1 -= gain;
1686c92544dSBjoern A. Zeeb } else if (gain > 0x2f) {
1696c92544dSBjoern A. Zeeb base_power -= gain - 0x2f;
1706c92544dSBjoern A. Zeeb txp_0 = 0x2f;
1716c92544dSBjoern A. Zeeb txp_1 = 0x2f;
1726c92544dSBjoern A. Zeeb }
1736c92544dSBjoern A. Zeeb
1746c92544dSBjoern A. Zeeb mt76x02_add_rate_power_offset(&t, -base_power);
1756c92544dSBjoern A. Zeeb dev->target_power = txp.target_power;
1766c92544dSBjoern A. Zeeb dev->target_power_delta[0] = txp_0 - txp.chain[0].target_power;
1776c92544dSBjoern A. Zeeb dev->target_power_delta[1] = txp_1 - txp.chain[0].target_power;
178cbb3ec25SBjoern A. Zeeb dev->rate_power = t;
1796c92544dSBjoern A. Zeeb
1806c92544dSBjoern A. Zeeb mt76x02_phy_set_txpower(dev, txp_0, txp_1);
1816c92544dSBjoern A. Zeeb }
1826c92544dSBjoern A. Zeeb EXPORT_SYMBOL_GPL(mt76x2_phy_set_txpower);
1836c92544dSBjoern A. Zeeb
mt76x2_configure_tx_delay(struct mt76x02_dev * dev,enum nl80211_band band,u8 bw)1846c92544dSBjoern A. Zeeb void mt76x2_configure_tx_delay(struct mt76x02_dev *dev,
1856c92544dSBjoern A. Zeeb enum nl80211_band band, u8 bw)
1866c92544dSBjoern A. Zeeb {
1876c92544dSBjoern A. Zeeb u32 cfg0, cfg1;
1886c92544dSBjoern A. Zeeb
1896c92544dSBjoern A. Zeeb if (mt76x02_ext_pa_enabled(dev, band)) {
1906c92544dSBjoern A. Zeeb cfg0 = bw ? 0x000b0c01 : 0x00101101;
1916c92544dSBjoern A. Zeeb cfg1 = 0x00011414;
1926c92544dSBjoern A. Zeeb } else {
1936c92544dSBjoern A. Zeeb cfg0 = bw ? 0x000b0b01 : 0x00101001;
1946c92544dSBjoern A. Zeeb cfg1 = 0x00021414;
1956c92544dSBjoern A. Zeeb }
1966c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_SW_CFG0, cfg0);
1976c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_SW_CFG1, cfg1);
1986c92544dSBjoern A. Zeeb
1996c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_XIFS_TIME_CFG, MT_XIFS_TIME_CFG_OFDM_SIFS, 15);
2006c92544dSBjoern A. Zeeb }
2016c92544dSBjoern A. Zeeb EXPORT_SYMBOL_GPL(mt76x2_configure_tx_delay);
2026c92544dSBjoern A. Zeeb
mt76x2_phy_tssi_compensate(struct mt76x02_dev * dev)2036c92544dSBjoern A. Zeeb void mt76x2_phy_tssi_compensate(struct mt76x02_dev *dev)
2046c92544dSBjoern A. Zeeb {
2056c92544dSBjoern A. Zeeb struct ieee80211_channel *chan = dev->mphy.chandef.chan;
2066c92544dSBjoern A. Zeeb struct mt76x2_tx_power_info txp;
2076c92544dSBjoern A. Zeeb struct mt76x2_tssi_comp t = {};
2086c92544dSBjoern A. Zeeb
2096c92544dSBjoern A. Zeeb if (!dev->cal.tssi_cal_done)
2106c92544dSBjoern A. Zeeb return;
2116c92544dSBjoern A. Zeeb
2126c92544dSBjoern A. Zeeb if (!dev->cal.tssi_comp_pending) {
2136c92544dSBjoern A. Zeeb /* TSSI trigger */
2146c92544dSBjoern A. Zeeb t.cal_mode = BIT(0);
2156c92544dSBjoern A. Zeeb mt76x2_mcu_tssi_comp(dev, &t);
2166c92544dSBjoern A. Zeeb dev->cal.tssi_comp_pending = true;
2176c92544dSBjoern A. Zeeb } else {
2186c92544dSBjoern A. Zeeb if (mt76_rr(dev, MT_BBP(CORE, 34)) & BIT(4))
2196c92544dSBjoern A. Zeeb return;
2206c92544dSBjoern A. Zeeb
2216c92544dSBjoern A. Zeeb dev->cal.tssi_comp_pending = false;
2226c92544dSBjoern A. Zeeb mt76x2_get_power_info(dev, &txp, chan);
2236c92544dSBjoern A. Zeeb
2246c92544dSBjoern A. Zeeb if (mt76x02_ext_pa_enabled(dev, chan->band))
2256c92544dSBjoern A. Zeeb t.pa_mode = 1;
2266c92544dSBjoern A. Zeeb
2276c92544dSBjoern A. Zeeb t.cal_mode = BIT(1);
2286c92544dSBjoern A. Zeeb t.slope0 = txp.chain[0].tssi_slope;
2296c92544dSBjoern A. Zeeb t.offset0 = txp.chain[0].tssi_offset;
2306c92544dSBjoern A. Zeeb t.slope1 = txp.chain[1].tssi_slope;
2316c92544dSBjoern A. Zeeb t.offset1 = txp.chain[1].tssi_offset;
2326c92544dSBjoern A. Zeeb mt76x2_mcu_tssi_comp(dev, &t);
2336c92544dSBjoern A. Zeeb
2346c92544dSBjoern A. Zeeb if (t.pa_mode || dev->cal.dpd_cal_done || dev->ed_tx_blocked)
2356c92544dSBjoern A. Zeeb return;
2366c92544dSBjoern A. Zeeb
2376c92544dSBjoern A. Zeeb usleep_range(10000, 20000);
2386c92544dSBjoern A. Zeeb mt76x02_mcu_calibrate(dev, MCU_CAL_DPD, chan->hw_value);
2396c92544dSBjoern A. Zeeb dev->cal.dpd_cal_done = true;
2406c92544dSBjoern A. Zeeb }
2416c92544dSBjoern A. Zeeb }
2426c92544dSBjoern A. Zeeb EXPORT_SYMBOL_GPL(mt76x2_phy_tssi_compensate);
2436c92544dSBjoern A. Zeeb
2446c92544dSBjoern A. Zeeb static void
mt76x2_phy_set_gain_val(struct mt76x02_dev * dev)2456c92544dSBjoern A. Zeeb mt76x2_phy_set_gain_val(struct mt76x02_dev *dev)
2466c92544dSBjoern A. Zeeb {
2476c92544dSBjoern A. Zeeb u32 val;
2486c92544dSBjoern A. Zeeb u8 gain_val[2];
2496c92544dSBjoern A. Zeeb
2506c92544dSBjoern A. Zeeb gain_val[0] = dev->cal.agc_gain_cur[0] - dev->cal.agc_gain_adjust;
2516c92544dSBjoern A. Zeeb gain_val[1] = dev->cal.agc_gain_cur[1] - dev->cal.agc_gain_adjust;
2526c92544dSBjoern A. Zeeb
2536c92544dSBjoern A. Zeeb val = 0x1836 << 16;
2546c92544dSBjoern A. Zeeb if (!mt76x2_has_ext_lna(dev) &&
2556c92544dSBjoern A. Zeeb dev->mphy.chandef.width >= NL80211_CHAN_WIDTH_40)
2566c92544dSBjoern A. Zeeb val = 0x1e42 << 16;
2576c92544dSBjoern A. Zeeb
2586c92544dSBjoern A. Zeeb if (mt76x2_has_ext_lna(dev) &&
2596c92544dSBjoern A. Zeeb dev->mphy.chandef.chan->band == NL80211_BAND_2GHZ &&
2606c92544dSBjoern A. Zeeb dev->mphy.chandef.width < NL80211_CHAN_WIDTH_40)
2616c92544dSBjoern A. Zeeb val = 0x0f36 << 16;
2626c92544dSBjoern A. Zeeb
2636c92544dSBjoern A. Zeeb val |= 0xf8;
2646c92544dSBjoern A. Zeeb
2656c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(AGC, 8),
2666c92544dSBjoern A. Zeeb val | FIELD_PREP(MT_BBP_AGC_GAIN, gain_val[0]));
2676c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(AGC, 9),
2686c92544dSBjoern A. Zeeb val | FIELD_PREP(MT_BBP_AGC_GAIN, gain_val[1]));
2696c92544dSBjoern A. Zeeb
2706c92544dSBjoern A. Zeeb if (dev->mphy.chandef.chan->flags & IEEE80211_CHAN_RADAR)
2716c92544dSBjoern A. Zeeb mt76x02_phy_dfs_adjust_agc(dev);
2726c92544dSBjoern A. Zeeb }
2736c92544dSBjoern A. Zeeb
mt76x2_phy_update_channel_gain(struct mt76x02_dev * dev)2746c92544dSBjoern A. Zeeb void mt76x2_phy_update_channel_gain(struct mt76x02_dev *dev)
2756c92544dSBjoern A. Zeeb {
2766c92544dSBjoern A. Zeeb u8 *gain = dev->cal.agc_gain_init;
2776c92544dSBjoern A. Zeeb u8 low_gain_delta, gain_delta;
2786c92544dSBjoern A. Zeeb u32 agc_35, agc_37;
2796c92544dSBjoern A. Zeeb bool gain_change;
2806c92544dSBjoern A. Zeeb int low_gain;
2816c92544dSBjoern A. Zeeb u32 val;
2826c92544dSBjoern A. Zeeb
283*8ba4d145SBjoern A. Zeeb dev->cal.avg_rssi_all = mt76_get_min_avg_rssi(&dev->mt76, 0);
2846c92544dSBjoern A. Zeeb if (!dev->cal.avg_rssi_all)
2856c92544dSBjoern A. Zeeb dev->cal.avg_rssi_all = -75;
2866c92544dSBjoern A. Zeeb
2876c92544dSBjoern A. Zeeb low_gain = (dev->cal.avg_rssi_all > mt76x02_get_rssi_gain_thresh(dev)) +
2886c92544dSBjoern A. Zeeb (dev->cal.avg_rssi_all > mt76x02_get_low_rssi_gain_thresh(dev));
2896c92544dSBjoern A. Zeeb
2906c92544dSBjoern A. Zeeb gain_change = dev->cal.low_gain < 0 ||
2916c92544dSBjoern A. Zeeb (dev->cal.low_gain & 2) ^ (low_gain & 2);
2926c92544dSBjoern A. Zeeb dev->cal.low_gain = low_gain;
2936c92544dSBjoern A. Zeeb
2946c92544dSBjoern A. Zeeb if (!gain_change) {
2956c92544dSBjoern A. Zeeb if (mt76x02_phy_adjust_vga_gain(dev))
2966c92544dSBjoern A. Zeeb mt76x2_phy_set_gain_val(dev);
2976c92544dSBjoern A. Zeeb return;
2986c92544dSBjoern A. Zeeb }
2996c92544dSBjoern A. Zeeb
3006c92544dSBjoern A. Zeeb if (dev->mphy.chandef.width == NL80211_CHAN_WIDTH_80) {
3016c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(RXO, 14), 0x00560211);
3026c92544dSBjoern A. Zeeb val = mt76_rr(dev, MT_BBP(AGC, 26)) & ~0xf;
3036c92544dSBjoern A. Zeeb if (low_gain == 2)
3046c92544dSBjoern A. Zeeb val |= 0x3;
3056c92544dSBjoern A. Zeeb else
3066c92544dSBjoern A. Zeeb val |= 0x5;
3076c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(AGC, 26), val);
3086c92544dSBjoern A. Zeeb } else {
3096c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(RXO, 14), 0x00560423);
3106c92544dSBjoern A. Zeeb }
3116c92544dSBjoern A. Zeeb
3126c92544dSBjoern A. Zeeb if (mt76x2_has_ext_lna(dev))
3136c92544dSBjoern A. Zeeb low_gain_delta = 10;
3146c92544dSBjoern A. Zeeb else
3156c92544dSBjoern A. Zeeb low_gain_delta = 14;
3166c92544dSBjoern A. Zeeb
3176c92544dSBjoern A. Zeeb agc_37 = 0x2121262c;
3186c92544dSBjoern A. Zeeb if (dev->mphy.chandef.chan->band == NL80211_BAND_2GHZ)
3196c92544dSBjoern A. Zeeb agc_35 = 0x11111516;
3206c92544dSBjoern A. Zeeb else if (low_gain == 2)
3216c92544dSBjoern A. Zeeb agc_35 = agc_37 = 0x08080808;
3226c92544dSBjoern A. Zeeb else if (dev->mphy.chandef.width == NL80211_CHAN_WIDTH_80)
3236c92544dSBjoern A. Zeeb agc_35 = 0x10101014;
3246c92544dSBjoern A. Zeeb else
3256c92544dSBjoern A. Zeeb agc_35 = 0x11111116;
3266c92544dSBjoern A. Zeeb
3276c92544dSBjoern A. Zeeb if (low_gain == 2) {
3286c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(RXO, 18), 0xf000a990);
3296c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(AGC, 35), 0x08080808);
3306c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(AGC, 37), 0x08080808);
3316c92544dSBjoern A. Zeeb gain_delta = low_gain_delta;
3326c92544dSBjoern A. Zeeb dev->cal.agc_gain_adjust = 0;
3336c92544dSBjoern A. Zeeb } else {
3346c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(RXO, 18), 0xf000a991);
3356c92544dSBjoern A. Zeeb gain_delta = 0;
3366c92544dSBjoern A. Zeeb dev->cal.agc_gain_adjust = low_gain_delta;
3376c92544dSBjoern A. Zeeb }
3386c92544dSBjoern A. Zeeb
3396c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(AGC, 35), agc_35);
3406c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(AGC, 37), agc_37);
3416c92544dSBjoern A. Zeeb
3426c92544dSBjoern A. Zeeb dev->cal.agc_gain_cur[0] = gain[0] - gain_delta;
3436c92544dSBjoern A. Zeeb dev->cal.agc_gain_cur[1] = gain[1] - gain_delta;
3446c92544dSBjoern A. Zeeb mt76x2_phy_set_gain_val(dev);
3456c92544dSBjoern A. Zeeb
3466c92544dSBjoern A. Zeeb /* clear false CCA counters */
3476c92544dSBjoern A. Zeeb mt76_rr(dev, MT_RX_STAT_1);
3486c92544dSBjoern A. Zeeb }
3496c92544dSBjoern A. Zeeb EXPORT_SYMBOL_GPL(mt76x2_phy_update_channel_gain);
350