1*6c92544dSBjoern A. Zeeb /* SPDX-License-Identifier: ISC */ 2*6c92544dSBjoern A. Zeeb /* 3*6c92544dSBjoern A. Zeeb * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name> 4*6c92544dSBjoern A. Zeeb */ 5*6c92544dSBjoern A. Zeeb 6*6c92544dSBjoern A. Zeeb #ifndef __MT76X02_REGS_H 7*6c92544dSBjoern A. Zeeb #define __MT76X02_REGS_H 8*6c92544dSBjoern A. Zeeb 9*6c92544dSBjoern A. Zeeb #define MT_ASIC_VERSION 0x0000 10*6c92544dSBjoern A. Zeeb 11*6c92544dSBjoern A. Zeeb #define MT76XX_REV_E3 0x22 12*6c92544dSBjoern A. Zeeb #define MT76XX_REV_E4 0x33 13*6c92544dSBjoern A. Zeeb 14*6c92544dSBjoern A. Zeeb #define MT_CMB_CTRL 0x0020 15*6c92544dSBjoern A. Zeeb #define MT_CMB_CTRL_XTAL_RDY BIT(22) 16*6c92544dSBjoern A. Zeeb #define MT_CMB_CTRL_PLL_LD BIT(23) 17*6c92544dSBjoern A. Zeeb 18*6c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL 0x0024 19*6c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_AOUT GENMASK(5, 0) 20*6c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_MODE GENMASK(7, 6) 21*6c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_LDO_OFF_TIME GENMASK(13, 8) 22*6c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_LDO_ON_TIME GENMASK(15, 14) 23*6c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_AIN GENMASK(25, 16) 24*6c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_KICK BIT(30) 25*6c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_SEL BIT(31) 26*6c92544dSBjoern A. Zeeb 27*6c92544dSBjoern A. Zeeb #define MT_EFUSE_DATA_BASE 0x0028 28*6c92544dSBjoern A. Zeeb #define MT_EFUSE_DATA(_n) (MT_EFUSE_DATA_BASE + ((_n) << 2)) 29*6c92544dSBjoern A. Zeeb 30*6c92544dSBjoern A. Zeeb #define MT_COEXCFG0 0x0040 31*6c92544dSBjoern A. Zeeb #define MT_COEXCFG0_COEX_EN BIT(0) 32*6c92544dSBjoern A. Zeeb 33*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL 0x0080 34*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_WLAN_EN BIT(0) 35*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_WLAN_CLK_EN BIT(1) 36*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_WLAN_RESET_RF BIT(2) 37*6c92544dSBjoern A. Zeeb 38*6c92544dSBjoern A. Zeeb #define MT_COEXCFG3 0x004c 39*6c92544dSBjoern A. Zeeb 40*6c92544dSBjoern A. Zeeb #define MT_LDO_CTRL_0 0x006c 41*6c92544dSBjoern A. Zeeb #define MT_LDO_CTRL_1 0x0070 42*6c92544dSBjoern A. Zeeb 43*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_WLAN_RESET BIT(3) /* MT76x0 */ 44*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_CSR_F20M_CKEN BIT(3) /* MT76x2 */ 45*6c92544dSBjoern A. Zeeb 46*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_PCIE_CLK_REQ BIT(4) 47*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_FRC_WL_ANT_SEL BIT(5) 48*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_INV_ANT_SEL BIT(6) 49*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_WAKE_HOST BIT(7) 50*6c92544dSBjoern A. Zeeb 51*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_THERM_RST BIT(8) /* MT76x2 */ 52*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_THERM_CKEN BIT(9) /* MT76x2 */ 53*6c92544dSBjoern A. Zeeb 54*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_GPIO_IN GENMASK(15, 8) /* MT76x0 */ 55*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_GPIO_OUT GENMASK(23, 16) /* MT76x0 */ 56*6c92544dSBjoern A. Zeeb #define MT_WLAN_FUN_CTRL_GPIO_OUT_EN GENMASK(31, 24) /* MT76x0 */ 57*6c92544dSBjoern A. Zeeb 58*6c92544dSBjoern A. Zeeb /* MT76x0 */ 59*6c92544dSBjoern A. Zeeb #define MT_CSR_EE_CFG1 0x0104 60*6c92544dSBjoern A. Zeeb 61*6c92544dSBjoern A. Zeeb #define MT_XO_CTRL0 0x0100 62*6c92544dSBjoern A. Zeeb #define MT_XO_CTRL1 0x0104 63*6c92544dSBjoern A. Zeeb #define MT_XO_CTRL2 0x0108 64*6c92544dSBjoern A. Zeeb #define MT_XO_CTRL3 0x010c 65*6c92544dSBjoern A. Zeeb #define MT_XO_CTRL4 0x0110 66*6c92544dSBjoern A. Zeeb 67*6c92544dSBjoern A. Zeeb #define MT_XO_CTRL5 0x0114 68*6c92544dSBjoern A. Zeeb #define MT_XO_CTRL5_C2_VAL GENMASK(14, 8) 69*6c92544dSBjoern A. Zeeb 70*6c92544dSBjoern A. Zeeb #define MT_XO_CTRL6 0x0118 71*6c92544dSBjoern A. Zeeb #define MT_XO_CTRL6_C2_CTRL GENMASK(14, 8) 72*6c92544dSBjoern A. Zeeb 73*6c92544dSBjoern A. Zeeb #define MT_XO_CTRL7 0x011c 74*6c92544dSBjoern A. Zeeb 75*6c92544dSBjoern A. Zeeb #define MT_IOCFG_6 0x0124 76*6c92544dSBjoern A. Zeeb 77*6c92544dSBjoern A. Zeeb #define MT_USB_U3DMA_CFG 0x9018 78*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_RX_BULK_AGG_TOUT GENMASK(7, 0) 79*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_RX_BULK_AGG_LMT GENMASK(15, 8) 80*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_UDMA_TX_WL_DROP BIT(16) 81*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_WAKE_UP_EN BIT(17) 82*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_RX_DROP_OR_PAD BIT(18) 83*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_TX_CLR BIT(19) 84*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_TXOP_HALT BIT(20) 85*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_RX_BULK_AGG_EN BIT(21) 86*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_RX_BULK_EN BIT(22) 87*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_TX_BULK_EN BIT(23) 88*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_EP_OUT_VALID GENMASK(29, 24) 89*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_RX_BUSY BIT(30) 90*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG_TX_BUSY BIT(31) 91*6c92544dSBjoern A. Zeeb 92*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL 0x10148 93*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_MTCMOS_PWR_UP BIT(0) 94*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_PWR_ACK BIT(12) 95*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_PWR_ACK_S BIT(13) 96*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_BBP_MEM_PD GENMASK(19, 16) 97*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_PBF_MEM_PD BIT(20) 98*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_FCE_MEM_PD BIT(21) 99*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_TSO_MEM_PD BIT(22) 100*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_BBP_MEM_RB BIT(24) 101*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_PBF_MEM_RB BIT(25) 102*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_FCE_MEM_RB BIT(26) 103*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_TSO_MEM_RB BIT(27) 104*6c92544dSBjoern A. Zeeb #define MT_WLAN_MTC_CTRL_STATE_UP BIT(28) 105*6c92544dSBjoern A. Zeeb 106*6c92544dSBjoern A. Zeeb #define MT_INT_SOURCE_CSR 0x0200 107*6c92544dSBjoern A. Zeeb #define MT_INT_MASK_CSR 0x0204 108*6c92544dSBjoern A. Zeeb 109*6c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE(_n) BIT(_n) 110*6c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_ALL GENMASK(1, 0) 111*6c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE_ALL GENMASK(13, 4) 112*6c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE(_n) BIT((_n) + 4) 113*6c92544dSBjoern A. Zeeb #define MT_INT_RX_COHERENT BIT(16) 114*6c92544dSBjoern A. Zeeb #define MT_INT_TX_COHERENT BIT(17) 115*6c92544dSBjoern A. Zeeb #define MT_INT_ANY_COHERENT BIT(18) 116*6c92544dSBjoern A. Zeeb #define MT_INT_MCU_CMD BIT(19) 117*6c92544dSBjoern A. Zeeb #define MT_INT_TBTT BIT(20) 118*6c92544dSBjoern A. Zeeb #define MT_INT_PRE_TBTT BIT(21) 119*6c92544dSBjoern A. Zeeb #define MT_INT_TX_STAT BIT(22) 120*6c92544dSBjoern A. Zeeb #define MT_INT_AUTO_WAKEUP BIT(23) 121*6c92544dSBjoern A. Zeeb #define MT_INT_GPTIMER BIT(24) 122*6c92544dSBjoern A. Zeeb #define MT_INT_RXDELAYINT BIT(26) 123*6c92544dSBjoern A. Zeeb #define MT_INT_TXDELAYINT BIT(27) 124*6c92544dSBjoern A. Zeeb 125*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG 0x0208 126*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_TX_DMA_EN BIT(0) 127*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_TX_DMA_BUSY BIT(1) 128*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_RX_DMA_EN BIT(2) 129*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_RX_DMA_BUSY BIT(3) 130*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE GENMASK(5, 4) 131*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE BIT(6) 132*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_BIG_ENDIAN BIT(7) 133*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_HDR_SEG_LEN GENMASK(15, 8) 134*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_CLK_GATE_DIS BIT(30) 135*6c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_RX_2B_OFFSET BIT(31) 136*6c92544dSBjoern A. Zeeb 137*6c92544dSBjoern A. Zeeb #define MT_WPDMA_RST_IDX 0x020c 138*6c92544dSBjoern A. Zeeb 139*6c92544dSBjoern A. Zeeb #define MT_WPDMA_DELAY_INT_CFG 0x0210 140*6c92544dSBjoern A. Zeeb 141*6c92544dSBjoern A. Zeeb #define MT_WMM_AIFSN 0x0214 142*6c92544dSBjoern A. Zeeb #define MT_WMM_AIFSN_MASK GENMASK(3, 0) 143*6c92544dSBjoern A. Zeeb #define MT_WMM_AIFSN_SHIFT(_n) ((_n) * 4) 144*6c92544dSBjoern A. Zeeb 145*6c92544dSBjoern A. Zeeb #define MT_WMM_CWMIN 0x0218 146*6c92544dSBjoern A. Zeeb #define MT_WMM_CWMIN_MASK GENMASK(3, 0) 147*6c92544dSBjoern A. Zeeb #define MT_WMM_CWMIN_SHIFT(_n) ((_n) * 4) 148*6c92544dSBjoern A. Zeeb 149*6c92544dSBjoern A. Zeeb #define MT_WMM_CWMAX 0x021c 150*6c92544dSBjoern A. Zeeb #define MT_WMM_CWMAX_MASK GENMASK(3, 0) 151*6c92544dSBjoern A. Zeeb #define MT_WMM_CWMAX_SHIFT(_n) ((_n) * 4) 152*6c92544dSBjoern A. Zeeb 153*6c92544dSBjoern A. Zeeb #define MT_WMM_TXOP_BASE 0x0220 154*6c92544dSBjoern A. Zeeb #define MT_WMM_TXOP(_n) (MT_WMM_TXOP_BASE + (((_n) / 2) << 2)) 155*6c92544dSBjoern A. Zeeb #define MT_WMM_TXOP_SHIFT(_n) (((_n) & 1) * 16) 156*6c92544dSBjoern A. Zeeb #define MT_WMM_TXOP_MASK GENMASK(15, 0) 157*6c92544dSBjoern A. Zeeb 158*6c92544dSBjoern A. Zeeb #define MT_WMM_CTRL 0x0230 /* MT76x0 */ 159*6c92544dSBjoern A. Zeeb #define MT_FCE_DMA_ADDR 0x0230 160*6c92544dSBjoern A. Zeeb #define MT_FCE_DMA_LEN 0x0234 161*6c92544dSBjoern A. Zeeb #define MT_USB_DMA_CFG 0x0238 162*6c92544dSBjoern A. Zeeb 163*6c92544dSBjoern A. Zeeb #define MT_TSO_CTRL 0x0250 164*6c92544dSBjoern A. Zeeb #define MT_HEADER_TRANS_CTRL_REG 0x0260 165*6c92544dSBjoern A. Zeeb 166*6c92544dSBjoern A. Zeeb #define MT_US_CYC_CFG 0x02a4 167*6c92544dSBjoern A. Zeeb #define MT_US_CYC_CNT GENMASK(7, 0) 168*6c92544dSBjoern A. Zeeb 169*6c92544dSBjoern A. Zeeb #define MT_TX_RING_BASE 0x0300 170*6c92544dSBjoern A. Zeeb #define MT_RX_RING_BASE 0x03c0 171*6c92544dSBjoern A. Zeeb 172*6c92544dSBjoern A. Zeeb #define MT_TX_HW_QUEUE_MCU 8 173*6c92544dSBjoern A. Zeeb #define MT_TX_HW_QUEUE_MGMT 9 174*6c92544dSBjoern A. Zeeb 175*6c92544dSBjoern A. Zeeb #define MT_PBF_SYS_CTRL 0x0400 176*6c92544dSBjoern A. Zeeb #define MT_PBF_SYS_CTRL_MCU_RESET BIT(0) 177*6c92544dSBjoern A. Zeeb #define MT_PBF_SYS_CTRL_DMA_RESET BIT(1) 178*6c92544dSBjoern A. Zeeb #define MT_PBF_SYS_CTRL_MAC_RESET BIT(2) 179*6c92544dSBjoern A. Zeeb #define MT_PBF_SYS_CTRL_PBF_RESET BIT(3) 180*6c92544dSBjoern A. Zeeb #define MT_PBF_SYS_CTRL_ASY_RESET BIT(4) 181*6c92544dSBjoern A. Zeeb 182*6c92544dSBjoern A. Zeeb #define MT_PBF_CFG 0x0404 183*6c92544dSBjoern A. Zeeb #define MT_PBF_CFG_TX0Q_EN BIT(0) 184*6c92544dSBjoern A. Zeeb #define MT_PBF_CFG_TX1Q_EN BIT(1) 185*6c92544dSBjoern A. Zeeb #define MT_PBF_CFG_TX2Q_EN BIT(2) 186*6c92544dSBjoern A. Zeeb #define MT_PBF_CFG_TX3Q_EN BIT(3) 187*6c92544dSBjoern A. Zeeb #define MT_PBF_CFG_RX0Q_EN BIT(4) 188*6c92544dSBjoern A. Zeeb #define MT_PBF_CFG_RX_DROP_EN BIT(8) 189*6c92544dSBjoern A. Zeeb 190*6c92544dSBjoern A. Zeeb #define MT_PBF_TX_MAX_PCNT 0x0408 191*6c92544dSBjoern A. Zeeb #define MT_PBF_RX_MAX_PCNT 0x040c 192*6c92544dSBjoern A. Zeeb 193*6c92544dSBjoern A. Zeeb #define MT_BCN_OFFSET_BASE 0x041c 194*6c92544dSBjoern A. Zeeb #define MT_BCN_OFFSET(_n) (MT_BCN_OFFSET_BASE + ((_n) << 2)) 195*6c92544dSBjoern A. Zeeb 196*6c92544dSBjoern A. Zeeb #define MT_RXQ_STA 0x0430 197*6c92544dSBjoern A. Zeeb #define MT_TXQ_STA 0x0434 198*6c92544dSBjoern A. Zeeb #define MT_RF_CSR_CFG 0x0500 199*6c92544dSBjoern A. Zeeb #define MT_RF_CSR_CFG_DATA GENMASK(7, 0) 200*6c92544dSBjoern A. Zeeb #define MT_RF_CSR_CFG_REG_ID GENMASK(14, 8) 201*6c92544dSBjoern A. Zeeb #define MT_RF_CSR_CFG_REG_BANK GENMASK(17, 15) 202*6c92544dSBjoern A. Zeeb #define MT_RF_CSR_CFG_WR BIT(30) 203*6c92544dSBjoern A. Zeeb #define MT_RF_CSR_CFG_KICK BIT(31) 204*6c92544dSBjoern A. Zeeb 205*6c92544dSBjoern A. Zeeb #define MT_RF_BYPASS_0 0x0504 206*6c92544dSBjoern A. Zeeb #define MT_RF_BYPASS_1 0x0508 207*6c92544dSBjoern A. Zeeb #define MT_RF_SETTING_0 0x050c 208*6c92544dSBjoern A. Zeeb 209*6c92544dSBjoern A. Zeeb #define MT_RF_MISC 0x0518 210*6c92544dSBjoern A. Zeeb #define MT_RF_DATA_WRITE 0x0524 211*6c92544dSBjoern A. Zeeb 212*6c92544dSBjoern A. Zeeb #define MT_RF_CTRL 0x0528 213*6c92544dSBjoern A. Zeeb #define MT_RF_CTRL_ADDR GENMASK(11, 0) 214*6c92544dSBjoern A. Zeeb #define MT_RF_CTRL_WRITE BIT(12) 215*6c92544dSBjoern A. Zeeb #define MT_RF_CTRL_BUSY BIT(13) 216*6c92544dSBjoern A. Zeeb #define MT_RF_CTRL_IDX BIT(16) 217*6c92544dSBjoern A. Zeeb 218*6c92544dSBjoern A. Zeeb #define MT_RF_DATA_READ 0x052c 219*6c92544dSBjoern A. Zeeb 220*6c92544dSBjoern A. Zeeb #define MT_COM_REG0 0x0730 221*6c92544dSBjoern A. Zeeb #define MT_COM_REG1 0x0734 222*6c92544dSBjoern A. Zeeb #define MT_COM_REG2 0x0738 223*6c92544dSBjoern A. Zeeb #define MT_COM_REG3 0x073C 224*6c92544dSBjoern A. Zeeb 225*6c92544dSBjoern A. Zeeb #define MT_LED_CTRL 0x0770 226*6c92544dSBjoern A. Zeeb #define MT_LED_CTRL_REPLAY(_n) BIT(0 + (8 * (_n))) 227*6c92544dSBjoern A. Zeeb #define MT_LED_CTRL_POLARITY(_n) BIT(1 + (8 * (_n))) 228*6c92544dSBjoern A. Zeeb #define MT_LED_CTRL_TX_BLINK_MODE(_n) BIT(2 + (8 * (_n))) 229*6c92544dSBjoern A. Zeeb #define MT_LED_CTRL_KICK(_n) BIT(7 + (8 * (_n))) 230*6c92544dSBjoern A. Zeeb 231*6c92544dSBjoern A. Zeeb #define MT_LED_TX_BLINK_0 0x0774 232*6c92544dSBjoern A. Zeeb #define MT_LED_TX_BLINK_1 0x0778 233*6c92544dSBjoern A. Zeeb 234*6c92544dSBjoern A. Zeeb #define MT_LED_S0_BASE 0x077C 235*6c92544dSBjoern A. Zeeb #define MT_LED_S0(_n) (MT_LED_S0_BASE + 8 * (_n)) 236*6c92544dSBjoern A. Zeeb #define MT_LED_S1_BASE 0x0780 237*6c92544dSBjoern A. Zeeb #define MT_LED_S1(_n) (MT_LED_S1_BASE + 8 * (_n)) 238*6c92544dSBjoern A. Zeeb #define MT_LED_STATUS_OFF GENMASK(31, 24) 239*6c92544dSBjoern A. Zeeb #define MT_LED_STATUS_ON GENMASK(23, 16) 240*6c92544dSBjoern A. Zeeb #define MT_LED_STATUS_DURATION GENMASK(15, 8) 241*6c92544dSBjoern A. Zeeb 242*6c92544dSBjoern A. Zeeb #define MT_FCE_PSE_CTRL 0x0800 243*6c92544dSBjoern A. Zeeb #define MT_FCE_PARAMETERS 0x0804 244*6c92544dSBjoern A. Zeeb #define MT_FCE_CSO 0x0808 245*6c92544dSBjoern A. Zeeb 246*6c92544dSBjoern A. Zeeb #define MT_FCE_L2_STUFF 0x080c 247*6c92544dSBjoern A. Zeeb #define MT_FCE_L2_STUFF_HT_L2_EN BIT(0) 248*6c92544dSBjoern A. Zeeb #define MT_FCE_L2_STUFF_QOS_L2_EN BIT(1) 249*6c92544dSBjoern A. Zeeb #define MT_FCE_L2_STUFF_RX_STUFF_EN BIT(2) 250*6c92544dSBjoern A. Zeeb #define MT_FCE_L2_STUFF_TX_STUFF_EN BIT(3) 251*6c92544dSBjoern A. Zeeb #define MT_FCE_L2_STUFF_WR_MPDU_LEN_EN BIT(4) 252*6c92544dSBjoern A. Zeeb #define MT_FCE_L2_STUFF_MVINV_BSWAP BIT(5) 253*6c92544dSBjoern A. Zeeb #define MT_FCE_L2_STUFF_TS_CMD_QSEL_EN GENMASK(15, 8) 254*6c92544dSBjoern A. Zeeb #define MT_FCE_L2_STUFF_TS_LEN_EN GENMASK(23, 16) 255*6c92544dSBjoern A. Zeeb #define MT_FCE_L2_STUFF_OTHER_PORT GENMASK(25, 24) 256*6c92544dSBjoern A. Zeeb 257*6c92544dSBjoern A. Zeeb #define MT_FCE_WLAN_FLOW_CONTROL1 0x0824 258*6c92544dSBjoern A. Zeeb 259*6c92544dSBjoern A. Zeeb #define MT_TX_CPU_FROM_FCE_BASE_PTR 0x09a0 260*6c92544dSBjoern A. Zeeb #define MT_TX_CPU_FROM_FCE_MAX_COUNT 0x09a4 261*6c92544dSBjoern A. Zeeb #define MT_TX_CPU_FROM_FCE_CPU_DESC_IDX 0x09a8 262*6c92544dSBjoern A. Zeeb #define MT_FCE_PDMA_GLOBAL_CONF 0x09c4 263*6c92544dSBjoern A. Zeeb #define MT_FCE_SKIP_FS 0x0a6c 264*6c92544dSBjoern A. Zeeb 265*6c92544dSBjoern A. Zeeb #define MT_PAUSE_ENABLE_CONTROL1 0x0a38 266*6c92544dSBjoern A. Zeeb 267*6c92544dSBjoern A. Zeeb #define MT_MAC_CSR0 0x1000 268*6c92544dSBjoern A. Zeeb 269*6c92544dSBjoern A. Zeeb #define MT_MAC_SYS_CTRL 0x1004 270*6c92544dSBjoern A. Zeeb #define MT_MAC_SYS_CTRL_RESET_CSR BIT(0) 271*6c92544dSBjoern A. Zeeb #define MT_MAC_SYS_CTRL_RESET_BBP BIT(1) 272*6c92544dSBjoern A. Zeeb #define MT_MAC_SYS_CTRL_ENABLE_TX BIT(2) 273*6c92544dSBjoern A. Zeeb #define MT_MAC_SYS_CTRL_ENABLE_RX BIT(3) 274*6c92544dSBjoern A. Zeeb 275*6c92544dSBjoern A. Zeeb #define MT_MAC_ADDR_DW0 0x1008 276*6c92544dSBjoern A. Zeeb #define MT_MAC_ADDR_DW1 0x100c 277*6c92544dSBjoern A. Zeeb #define MT_MAC_ADDR_DW1_U2ME_MASK GENMASK(23, 16) 278*6c92544dSBjoern A. Zeeb 279*6c92544dSBjoern A. Zeeb #define MT_MAC_BSSID_DW0 0x1010 280*6c92544dSBjoern A. Zeeb #define MT_MAC_BSSID_DW1 0x1014 281*6c92544dSBjoern A. Zeeb #define MT_MAC_BSSID_DW1_ADDR GENMASK(15, 0) 282*6c92544dSBjoern A. Zeeb #define MT_MAC_BSSID_DW1_MBSS_MODE GENMASK(17, 16) 283*6c92544dSBjoern A. Zeeb #define MT_MAC_BSSID_DW1_MBEACON_N GENMASK(20, 18) 284*6c92544dSBjoern A. Zeeb #define MT_MAC_BSSID_DW1_MBSS_LOCAL_BIT BIT(21) 285*6c92544dSBjoern A. Zeeb #define MT_MAC_BSSID_DW1_MBSS_MODE_B2 BIT(22) 286*6c92544dSBjoern A. Zeeb #define MT_MAC_BSSID_DW1_MBEACON_N_B3 BIT(23) 287*6c92544dSBjoern A. Zeeb #define MT_MAC_BSSID_DW1_MBSS_IDX_BYTE GENMASK(26, 24) 288*6c92544dSBjoern A. Zeeb 289*6c92544dSBjoern A. Zeeb #define MT_MAX_LEN_CFG 0x1018 290*6c92544dSBjoern A. Zeeb #define MT_MAX_LEN_CFG_AMPDU GENMASK(13, 12) 291*6c92544dSBjoern A. Zeeb 292*6c92544dSBjoern A. Zeeb #define MT_LED_CFG 0x102c 293*6c92544dSBjoern A. Zeeb 294*6c92544dSBjoern A. Zeeb #define MT_AMPDU_MAX_LEN_20M1S 0x1030 295*6c92544dSBjoern A. Zeeb #define MT_AMPDU_MAX_LEN_20M2S 0x1034 296*6c92544dSBjoern A. Zeeb #define MT_AMPDU_MAX_LEN_40M1S 0x1038 297*6c92544dSBjoern A. Zeeb #define MT_AMPDU_MAX_LEN_40M2S 0x103c 298*6c92544dSBjoern A. Zeeb #define MT_AMPDU_MAX_LEN 0x1040 299*6c92544dSBjoern A. Zeeb 300*6c92544dSBjoern A. Zeeb #define MT_WCID_DROP_BASE 0x106c 301*6c92544dSBjoern A. Zeeb #define MT_WCID_DROP(_n) (MT_WCID_DROP_BASE + ((_n) >> 5) * 4) 302*6c92544dSBjoern A. Zeeb #define MT_WCID_DROP_MASK(_n) BIT((_n) % 32) 303*6c92544dSBjoern A. Zeeb 304*6c92544dSBjoern A. Zeeb #define MT_BCN_BYPASS_MASK 0x108c 305*6c92544dSBjoern A. Zeeb 306*6c92544dSBjoern A. Zeeb #define MT_MAC_APC_BSSID_BASE 0x1090 307*6c92544dSBjoern A. Zeeb #define MT_MAC_APC_BSSID_L(_n) (MT_MAC_APC_BSSID_BASE + ((_n) * 8)) 308*6c92544dSBjoern A. Zeeb #define MT_MAC_APC_BSSID_H(_n) (MT_MAC_APC_BSSID_BASE + ((_n) * 8 + 4)) 309*6c92544dSBjoern A. Zeeb #define MT_MAC_APC_BSSID_H_ADDR GENMASK(15, 0) 310*6c92544dSBjoern A. Zeeb #define MT_MAC_APC_BSSID0_H_EN BIT(16) 311*6c92544dSBjoern A. Zeeb 312*6c92544dSBjoern A. Zeeb #define MT_XIFS_TIME_CFG 0x1100 313*6c92544dSBjoern A. Zeeb #define MT_XIFS_TIME_CFG_CCK_SIFS GENMASK(7, 0) 314*6c92544dSBjoern A. Zeeb #define MT_XIFS_TIME_CFG_OFDM_SIFS GENMASK(15, 8) 315*6c92544dSBjoern A. Zeeb #define MT_XIFS_TIME_CFG_OFDM_XIFS GENMASK(19, 16) 316*6c92544dSBjoern A. Zeeb #define MT_XIFS_TIME_CFG_EIFS GENMASK(28, 20) 317*6c92544dSBjoern A. Zeeb #define MT_XIFS_TIME_CFG_BB_RXEND_EN BIT(29) 318*6c92544dSBjoern A. Zeeb 319*6c92544dSBjoern A. Zeeb #define MT_BKOFF_SLOT_CFG 0x1104 320*6c92544dSBjoern A. Zeeb #define MT_BKOFF_SLOT_CFG_SLOTTIME GENMASK(7, 0) 321*6c92544dSBjoern A. Zeeb #define MT_BKOFF_SLOT_CFG_CC_DELAY GENMASK(11, 8) 322*6c92544dSBjoern A. Zeeb 323*6c92544dSBjoern A. Zeeb #define MT_CH_TIME_CFG 0x110c 324*6c92544dSBjoern A. Zeeb #define MT_CH_TIME_CFG_TIMER_EN BIT(0) 325*6c92544dSBjoern A. Zeeb #define MT_CH_TIME_CFG_TX_AS_BUSY BIT(1) 326*6c92544dSBjoern A. Zeeb #define MT_CH_TIME_CFG_RX_AS_BUSY BIT(2) 327*6c92544dSBjoern A. Zeeb #define MT_CH_TIME_CFG_NAV_AS_BUSY BIT(3) 328*6c92544dSBjoern A. Zeeb #define MT_CH_TIME_CFG_EIFS_AS_BUSY BIT(4) 329*6c92544dSBjoern A. Zeeb #define MT_CH_TIME_CFG_MDRDY_CNT_EN BIT(5) 330*6c92544dSBjoern A. Zeeb #define MT_CH_CCA_RC_EN BIT(6) 331*6c92544dSBjoern A. Zeeb #define MT_CH_TIME_CFG_CH_TIMER_CLR GENMASK(9, 8) 332*6c92544dSBjoern A. Zeeb #define MT_CH_TIME_CFG_MDRDY_CLR GENMASK(11, 10) 333*6c92544dSBjoern A. Zeeb 334*6c92544dSBjoern A. Zeeb #define MT_PBF_LIFE_TIMER 0x1110 335*6c92544dSBjoern A. Zeeb 336*6c92544dSBjoern A. Zeeb #define MT_BEACON_TIME_CFG 0x1114 337*6c92544dSBjoern A. Zeeb #define MT_BEACON_TIME_CFG_INTVAL GENMASK(15, 0) 338*6c92544dSBjoern A. Zeeb #define MT_BEACON_TIME_CFG_TIMER_EN BIT(16) 339*6c92544dSBjoern A. Zeeb #define MT_BEACON_TIME_CFG_SYNC_MODE GENMASK(18, 17) 340*6c92544dSBjoern A. Zeeb #define MT_BEACON_TIME_CFG_TBTT_EN BIT(19) 341*6c92544dSBjoern A. Zeeb #define MT_BEACON_TIME_CFG_BEACON_TX BIT(20) 342*6c92544dSBjoern A. Zeeb #define MT_BEACON_TIME_CFG_TSF_COMP GENMASK(31, 24) 343*6c92544dSBjoern A. Zeeb 344*6c92544dSBjoern A. Zeeb #define MT_TBTT_SYNC_CFG 0x1118 345*6c92544dSBjoern A. Zeeb #define MT_TSF_TIMER_DW0 0x111c 346*6c92544dSBjoern A. Zeeb #define MT_TSF_TIMER_DW1 0x1120 347*6c92544dSBjoern A. Zeeb #define MT_TBTT_TIMER 0x1124 348*6c92544dSBjoern A. Zeeb #define MT_TBTT_TIMER_VAL GENMASK(16, 0) 349*6c92544dSBjoern A. Zeeb 350*6c92544dSBjoern A. Zeeb #define MT_INT_TIMER_CFG 0x1128 351*6c92544dSBjoern A. Zeeb #define MT_INT_TIMER_CFG_PRE_TBTT GENMASK(15, 0) 352*6c92544dSBjoern A. Zeeb #define MT_INT_TIMER_CFG_GP_TIMER GENMASK(31, 16) 353*6c92544dSBjoern A. Zeeb 354*6c92544dSBjoern A. Zeeb #define MT_INT_TIMER_EN 0x112c 355*6c92544dSBjoern A. Zeeb #define MT_INT_TIMER_EN_PRE_TBTT_EN BIT(0) 356*6c92544dSBjoern A. Zeeb #define MT_INT_TIMER_EN_GP_TIMER_EN BIT(1) 357*6c92544dSBjoern A. Zeeb 358*6c92544dSBjoern A. Zeeb #define MT_CH_IDLE 0x1130 359*6c92544dSBjoern A. Zeeb #define MT_CH_BUSY 0x1134 360*6c92544dSBjoern A. Zeeb #define MT_EXT_CH_BUSY 0x1138 361*6c92544dSBjoern A. Zeeb #define MT_ED_CCA_TIMER 0x1140 362*6c92544dSBjoern A. Zeeb 363*6c92544dSBjoern A. Zeeb #define MT_MAC_STATUS 0x1200 364*6c92544dSBjoern A. Zeeb #define MT_MAC_STATUS_TX BIT(0) 365*6c92544dSBjoern A. Zeeb #define MT_MAC_STATUS_RX BIT(1) 366*6c92544dSBjoern A. Zeeb 367*6c92544dSBjoern A. Zeeb #define MT_PWR_PIN_CFG 0x1204 368*6c92544dSBjoern A. Zeeb #define MT_AUX_CLK_CFG 0x120c 369*6c92544dSBjoern A. Zeeb 370*6c92544dSBjoern A. Zeeb #define MT_BB_PA_MODE_CFG0 0x1214 371*6c92544dSBjoern A. Zeeb #define MT_BB_PA_MODE_CFG1 0x1218 372*6c92544dSBjoern A. Zeeb #define MT_RF_PA_MODE_CFG0 0x121c 373*6c92544dSBjoern A. Zeeb #define MT_RF_PA_MODE_CFG1 0x1220 374*6c92544dSBjoern A. Zeeb 375*6c92544dSBjoern A. Zeeb #define MT_RF_PA_MODE_ADJ0 0x1228 376*6c92544dSBjoern A. Zeeb #define MT_RF_PA_MODE_ADJ1 0x122c 377*6c92544dSBjoern A. Zeeb 378*6c92544dSBjoern A. Zeeb #define MT_DACCLK_EN_DLY_CFG 0x1264 379*6c92544dSBjoern A. Zeeb 380*6c92544dSBjoern A. Zeeb #define MT_EDCA_CFG_BASE 0x1300 381*6c92544dSBjoern A. Zeeb #define MT_EDCA_CFG_AC(_n) (MT_EDCA_CFG_BASE + ((_n) << 2)) 382*6c92544dSBjoern A. Zeeb #define MT_EDCA_CFG_TXOP GENMASK(7, 0) 383*6c92544dSBjoern A. Zeeb #define MT_EDCA_CFG_AIFSN GENMASK(11, 8) 384*6c92544dSBjoern A. Zeeb #define MT_EDCA_CFG_CWMIN GENMASK(15, 12) 385*6c92544dSBjoern A. Zeeb #define MT_EDCA_CFG_CWMAX GENMASK(19, 16) 386*6c92544dSBjoern A. Zeeb 387*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_CFG_0 0x1314 388*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_CFG_1 0x1318 389*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_CFG_2 0x131c 390*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_CFG_3 0x1320 391*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_CFG_4 0x1324 392*6c92544dSBjoern A. Zeeb #define MT_TX_PIN_CFG 0x1328 393*6c92544dSBjoern A. Zeeb #define MT_TX_PIN_CFG_TXANT GENMASK(3, 0) 394*6c92544dSBjoern A. Zeeb #define MT_TX_PIN_CFG_RXANT GENMASK(11, 8) 395*6c92544dSBjoern A. Zeeb #define MT_TX_PIN_RFTR_EN BIT(16) 396*6c92544dSBjoern A. Zeeb #define MT_TX_PIN_TRSW_EN BIT(18) 397*6c92544dSBjoern A. Zeeb 398*6c92544dSBjoern A. Zeeb #define MT_TX_BAND_CFG 0x132c 399*6c92544dSBjoern A. Zeeb #define MT_TX_BAND_CFG_UPPER_40M BIT(0) 400*6c92544dSBjoern A. Zeeb #define MT_TX_BAND_CFG_5G BIT(1) 401*6c92544dSBjoern A. Zeeb #define MT_TX_BAND_CFG_2G BIT(2) 402*6c92544dSBjoern A. Zeeb 403*6c92544dSBjoern A. Zeeb #define MT_HT_FBK_TO_LEGACY 0x1384 404*6c92544dSBjoern A. Zeeb #define MT_TX_MPDU_ADJ_INT 0x1388 405*6c92544dSBjoern A. Zeeb 406*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_CFG_7 0x13d4 407*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_CFG_8 0x13d8 408*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_CFG_9 0x13dc 409*6c92544dSBjoern A. Zeeb 410*6c92544dSBjoern A. Zeeb #define MT_TX_SW_CFG0 0x1330 411*6c92544dSBjoern A. Zeeb #define MT_TX_SW_CFG1 0x1334 412*6c92544dSBjoern A. Zeeb #define MT_TX_SW_CFG2 0x1338 413*6c92544dSBjoern A. Zeeb 414*6c92544dSBjoern A. Zeeb #define MT_TXOP_CTRL_CFG 0x1340 415*6c92544dSBjoern A. Zeeb #define MT_TXOP_TRUN_EN GENMASK(5, 0) 416*6c92544dSBjoern A. Zeeb #define MT_TXOP_EXT_CCA_DLY GENMASK(15, 8) 417*6c92544dSBjoern A. Zeeb #define MT_TXOP_ED_CCA_EN BIT(20) 418*6c92544dSBjoern A. Zeeb 419*6c92544dSBjoern A. Zeeb #define MT_TX_RTS_CFG 0x1344 420*6c92544dSBjoern A. Zeeb #define MT_TX_RTS_CFG_RETRY_LIMIT GENMASK(7, 0) 421*6c92544dSBjoern A. Zeeb #define MT_TX_RTS_CFG_THRESH GENMASK(23, 8) 422*6c92544dSBjoern A. Zeeb #define MT_TX_RTS_FALLBACK BIT(24) 423*6c92544dSBjoern A. Zeeb 424*6c92544dSBjoern A. Zeeb #define MT_TX_TIMEOUT_CFG 0x1348 425*6c92544dSBjoern A. Zeeb #define MT_TX_TIMEOUT_CFG_ACKTO GENMASK(15, 8) 426*6c92544dSBjoern A. Zeeb 427*6c92544dSBjoern A. Zeeb #define MT_TX_RETRY_CFG 0x134c 428*6c92544dSBjoern A. Zeeb #define MT_TX_LINK_CFG 0x1350 429*6c92544dSBjoern A. Zeeb #define MT_TX_CFACK_EN BIT(12) 430*6c92544dSBjoern A. Zeeb #define MT_VHT_HT_FBK_CFG0 0x1354 431*6c92544dSBjoern A. Zeeb #define MT_VHT_HT_FBK_CFG1 0x1358 432*6c92544dSBjoern A. Zeeb #define MT_LG_FBK_CFG0 0x135c 433*6c92544dSBjoern A. Zeeb #define MT_LG_FBK_CFG1 0x1360 434*6c92544dSBjoern A. Zeeb 435*6c92544dSBjoern A. Zeeb #define MT_PROT_CFG_RATE GENMASK(15, 0) 436*6c92544dSBjoern A. Zeeb #define MT_PROT_CFG_CTRL GENMASK(17, 16) 437*6c92544dSBjoern A. Zeeb #define MT_PROT_CFG_NAV GENMASK(19, 18) 438*6c92544dSBjoern A. Zeeb #define MT_PROT_CFG_TXOP_ALLOW GENMASK(25, 20) 439*6c92544dSBjoern A. Zeeb #define MT_PROT_CFG_RTS_THRESH BIT(26) 440*6c92544dSBjoern A. Zeeb 441*6c92544dSBjoern A. Zeeb #define MT_CCK_PROT_CFG 0x1364 442*6c92544dSBjoern A. Zeeb #define MT_OFDM_PROT_CFG 0x1368 443*6c92544dSBjoern A. Zeeb #define MT_MM20_PROT_CFG 0x136c 444*6c92544dSBjoern A. Zeeb #define MT_MM40_PROT_CFG 0x1370 445*6c92544dSBjoern A. Zeeb #define MT_GF20_PROT_CFG 0x1374 446*6c92544dSBjoern A. Zeeb #define MT_GF40_PROT_CFG 0x1378 447*6c92544dSBjoern A. Zeeb 448*6c92544dSBjoern A. Zeeb #define MT_PROT_RATE GENMASK(15, 0) 449*6c92544dSBjoern A. Zeeb #define MT_PROT_CTRL_RTS_CTS BIT(16) 450*6c92544dSBjoern A. Zeeb #define MT_PROT_CTRL_CTS2SELF BIT(17) 451*6c92544dSBjoern A. Zeeb #define MT_PROT_NAV_SHORT BIT(18) 452*6c92544dSBjoern A. Zeeb #define MT_PROT_NAV_LONG BIT(19) 453*6c92544dSBjoern A. Zeeb #define MT_PROT_TXOP_ALLOW_CCK BIT(20) 454*6c92544dSBjoern A. Zeeb #define MT_PROT_TXOP_ALLOW_OFDM BIT(21) 455*6c92544dSBjoern A. Zeeb #define MT_PROT_TXOP_ALLOW_MM20 BIT(22) 456*6c92544dSBjoern A. Zeeb #define MT_PROT_TXOP_ALLOW_MM40 BIT(23) 457*6c92544dSBjoern A. Zeeb #define MT_PROT_TXOP_ALLOW_GF20 BIT(24) 458*6c92544dSBjoern A. Zeeb #define MT_PROT_TXOP_ALLOW_GF40 BIT(25) 459*6c92544dSBjoern A. Zeeb #define MT_PROT_RTS_THR_EN BIT(26) 460*6c92544dSBjoern A. Zeeb #define MT_PROT_RATE_CCK_11 0x0003 461*6c92544dSBjoern A. Zeeb #define MT_PROT_RATE_OFDM_6 0x2000 462*6c92544dSBjoern A. Zeeb #define MT_PROT_RATE_OFDM_24 0x2004 463*6c92544dSBjoern A. Zeeb #define MT_PROT_RATE_DUP_OFDM_24 0x2084 464*6c92544dSBjoern A. Zeeb #define MT_PROT_RATE_SGI_OFDM_24 0x2104 465*6c92544dSBjoern A. Zeeb #define MT_PROT_TXOP_ALLOW_ALL GENMASK(25, 20) 466*6c92544dSBjoern A. Zeeb #define MT_PROT_TXOP_ALLOW_BW20 (MT_PROT_TXOP_ALLOW_ALL & \ 467*6c92544dSBjoern A. Zeeb ~MT_PROT_TXOP_ALLOW_MM40 & \ 468*6c92544dSBjoern A. Zeeb ~MT_PROT_TXOP_ALLOW_GF40) 469*6c92544dSBjoern A. Zeeb 470*6c92544dSBjoern A. Zeeb #define MT_EXP_ACK_TIME 0x1380 471*6c92544dSBjoern A. Zeeb 472*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_CFG_0_EXT 0x1390 473*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_CFG_1_EXT 0x1394 474*6c92544dSBjoern A. Zeeb 475*6c92544dSBjoern A. Zeeb #define MT_TX_FBK_LIMIT 0x1398 476*6c92544dSBjoern A. Zeeb #define MT_TX_FBK_LIMIT_MPDU_FBK GENMASK(7, 0) 477*6c92544dSBjoern A. Zeeb #define MT_TX_FBK_LIMIT_AMPDU_FBK GENMASK(15, 8) 478*6c92544dSBjoern A. Zeeb #define MT_TX_FBK_LIMIT_MPDU_UP_CLEAR BIT(16) 479*6c92544dSBjoern A. Zeeb #define MT_TX_FBK_LIMIT_AMPDU_UP_CLEAR BIT(17) 480*6c92544dSBjoern A. Zeeb #define MT_TX_FBK_LIMIT_RATE_LUT BIT(18) 481*6c92544dSBjoern A. Zeeb 482*6c92544dSBjoern A. Zeeb #define MT_TX0_RF_GAIN_CORR 0x13a0 483*6c92544dSBjoern A. Zeeb #define MT_TX1_RF_GAIN_CORR 0x13a4 484*6c92544dSBjoern A. Zeeb #define MT_TX0_RF_GAIN_ATTEN 0x13a8 485*6c92544dSBjoern A. Zeeb #define MT_TX0_RF_GAIN_ATTEN 0x13a8 /* MT76x0 */ 486*6c92544dSBjoern A. Zeeb 487*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_0 0x13b0 488*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_0_CH_INIT_0 GENMASK(5, 0) 489*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_0_CH_INIT_1 GENMASK(13, 8) 490*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_0_LIMIT_0 GENMASK(21, 16) 491*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_0_LIMIT_1 GENMASK(29, 24) 492*6c92544dSBjoern A. Zeeb 493*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_1 0x13b4 494*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_1_TEMP_COMP GENMASK(5, 0) 495*6c92544dSBjoern A. Zeeb 496*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_2 0x13a8 497*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_2_TEMP_COMP GENMASK(5, 0) 498*6c92544dSBjoern A. Zeeb 499*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_3 0x13ac 500*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_4 0x13c0 501*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_CFG_4_LOWGAIN_CH_EN BIT(31) 502*6c92544dSBjoern A. Zeeb #define MT_TX0_BB_GAIN_ATTEN 0x13c0 /* MT76x0 */ 503*6c92544dSBjoern A. Zeeb 504*6c92544dSBjoern A. Zeeb #define MT_TX_ALC_VGA3 0x13c8 505*6c92544dSBjoern A. Zeeb 506*6c92544dSBjoern A. Zeeb #define MT_TX_PROT_CFG6 0x13e0 507*6c92544dSBjoern A. Zeeb #define MT_TX_PROT_CFG7 0x13e4 508*6c92544dSBjoern A. Zeeb #define MT_TX_PROT_CFG8 0x13e8 509*6c92544dSBjoern A. Zeeb 510*6c92544dSBjoern A. Zeeb #define MT_PIFS_TX_CFG 0x13ec 511*6c92544dSBjoern A. Zeeb 512*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG 0x1400 513*6c92544dSBjoern A. Zeeb 514*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_CRC_ERR BIT(0) 515*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_PHY_ERR BIT(1) 516*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_PROMISC BIT(2) 517*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_OTHER_BSS BIT(3) 518*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_VER_ERR BIT(4) 519*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_MCAST BIT(5) 520*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_BCAST BIT(6) 521*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_DUP BIT(7) 522*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_CFACK BIT(8) 523*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_CFEND BIT(9) 524*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_ACK BIT(10) 525*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_CTS BIT(11) 526*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_RTS BIT(12) 527*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_PSPOLL BIT(13) 528*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_BA BIT(14) 529*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_BAR BIT(15) 530*6c92544dSBjoern A. Zeeb #define MT_RX_FILTR_CFG_CTRL_RSV BIT(16) 531*6c92544dSBjoern A. Zeeb 532*6c92544dSBjoern A. Zeeb #define MT_AUTO_RSP_CFG 0x1404 533*6c92544dSBjoern A. Zeeb #define MT_AUTO_RSP_EN BIT(0) 534*6c92544dSBjoern A. Zeeb #define MT_AUTO_RSP_PREAMB_SHORT BIT(4) 535*6c92544dSBjoern A. Zeeb #define MT_LEGACY_BASIC_RATE 0x1408 536*6c92544dSBjoern A. Zeeb #define MT_HT_BASIC_RATE 0x140c 537*6c92544dSBjoern A. Zeeb 538*6c92544dSBjoern A. Zeeb #define MT_HT_CTRL_CFG 0x1410 539*6c92544dSBjoern A. Zeeb #define MT_RX_PARSER_CFG 0x1418 540*6c92544dSBjoern A. Zeeb #define MT_RX_PARSER_RX_SET_NAV_ALL BIT(0) 541*6c92544dSBjoern A. Zeeb 542*6c92544dSBjoern A. Zeeb #define MT_EXT_CCA_CFG 0x141c 543*6c92544dSBjoern A. Zeeb #define MT_EXT_CCA_CFG_CCA0 GENMASK(1, 0) 544*6c92544dSBjoern A. Zeeb #define MT_EXT_CCA_CFG_CCA1 GENMASK(3, 2) 545*6c92544dSBjoern A. Zeeb #define MT_EXT_CCA_CFG_CCA2 GENMASK(5, 4) 546*6c92544dSBjoern A. Zeeb #define MT_EXT_CCA_CFG_CCA3 GENMASK(7, 6) 547*6c92544dSBjoern A. Zeeb #define MT_EXT_CCA_CFG_CCA_MASK GENMASK(11, 8) 548*6c92544dSBjoern A. Zeeb #define MT_EXT_CCA_CFG_ED_CCA_MASK GENMASK(15, 12) 549*6c92544dSBjoern A. Zeeb 550*6c92544dSBjoern A. Zeeb #define MT_TX_SW_CFG3 0x1478 551*6c92544dSBjoern A. Zeeb 552*6c92544dSBjoern A. Zeeb #define MT_PN_PAD_MODE 0x150c 553*6c92544dSBjoern A. Zeeb 554*6c92544dSBjoern A. Zeeb #define MT_TXOP_HLDR_ET 0x1608 555*6c92544dSBjoern A. Zeeb #define MT_TXOP_HLDR_TX40M_BLK_EN BIT(1) 556*6c92544dSBjoern A. Zeeb 557*6c92544dSBjoern A. Zeeb #define MT_PROT_AUTO_TX_CFG 0x1648 558*6c92544dSBjoern A. Zeeb #define MT_PROT_AUTO_TX_CFG_PROT_PADJ GENMASK(11, 8) 559*6c92544dSBjoern A. Zeeb #define MT_PROT_AUTO_TX_CFG_AUTO_PADJ GENMASK(27, 24) 560*6c92544dSBjoern A. Zeeb 561*6c92544dSBjoern A. Zeeb #define MT_RX_STAT_0 0x1700 562*6c92544dSBjoern A. Zeeb #define MT_RX_STAT_0_CRC_ERRORS GENMASK(15, 0) 563*6c92544dSBjoern A. Zeeb #define MT_RX_STAT_0_PHY_ERRORS GENMASK(31, 16) 564*6c92544dSBjoern A. Zeeb 565*6c92544dSBjoern A. Zeeb #define MT_RX_STAT_1 0x1704 566*6c92544dSBjoern A. Zeeb #define MT_RX_STAT_1_CCA_ERRORS GENMASK(15, 0) 567*6c92544dSBjoern A. Zeeb #define MT_RX_STAT_1_PLCP_ERRORS GENMASK(31, 16) 568*6c92544dSBjoern A. Zeeb 569*6c92544dSBjoern A. Zeeb #define MT_RX_STAT_2 0x1708 570*6c92544dSBjoern A. Zeeb #define MT_RX_STAT_2_DUP_ERRORS GENMASK(15, 0) 571*6c92544dSBjoern A. Zeeb #define MT_RX_STAT_2_OVERFLOW_ERRORS GENMASK(31, 16) 572*6c92544dSBjoern A. Zeeb 573*6c92544dSBjoern A. Zeeb #define MT_TX_STA_0 0x170c 574*6c92544dSBjoern A. Zeeb #define MT_TX_STA_0_BEACONS GENMASK(31, 16) 575*6c92544dSBjoern A. Zeeb 576*6c92544dSBjoern A. Zeeb #define MT_TX_STA_1 0x1710 577*6c92544dSBjoern A. Zeeb #define MT_TX_STA_2 0x1714 578*6c92544dSBjoern A. Zeeb 579*6c92544dSBjoern A. Zeeb #define MT_TX_STAT_FIFO 0x1718 580*6c92544dSBjoern A. Zeeb #define MT_TX_STAT_FIFO_VALID BIT(0) 581*6c92544dSBjoern A. Zeeb #define MT_TX_STAT_FIFO_SUCCESS BIT(5) 582*6c92544dSBjoern A. Zeeb #define MT_TX_STAT_FIFO_AGGR BIT(6) 583*6c92544dSBjoern A. Zeeb #define MT_TX_STAT_FIFO_ACKREQ BIT(7) 584*6c92544dSBjoern A. Zeeb #define MT_TX_STAT_FIFO_WCID GENMASK(15, 8) 585*6c92544dSBjoern A. Zeeb #define MT_TX_STAT_FIFO_RATE GENMASK(31, 16) 586*6c92544dSBjoern A. Zeeb 587*6c92544dSBjoern A. Zeeb #define MT_TX_AGG_STAT 0x171c 588*6c92544dSBjoern A. Zeeb 589*6c92544dSBjoern A. Zeeb #define MT_TX_AGG_CNT_BASE0 0x1720 590*6c92544dSBjoern A. Zeeb #define MT_MPDU_DENSITY_CNT 0x1740 591*6c92544dSBjoern A. Zeeb #define MT_TX_AGG_CNT_BASE1 0x174c 592*6c92544dSBjoern A. Zeeb 593*6c92544dSBjoern A. Zeeb #define MT_TX_AGG_CNT(_id) ((_id) < 8 ? \ 594*6c92544dSBjoern A. Zeeb MT_TX_AGG_CNT_BASE0 + ((_id) << 2) : \ 595*6c92544dSBjoern A. Zeeb MT_TX_AGG_CNT_BASE1 + (((_id) - 8) << 2)) 596*6c92544dSBjoern A. Zeeb 597*6c92544dSBjoern A. Zeeb #define MT_TX_STAT_FIFO_EXT 0x1798 598*6c92544dSBjoern A. Zeeb #define MT_TX_STAT_FIFO_EXT_RETRY GENMASK(7, 0) 599*6c92544dSBjoern A. Zeeb #define MT_TX_STAT_FIFO_EXT_PKTID GENMASK(15, 8) 600*6c92544dSBjoern A. Zeeb 601*6c92544dSBjoern A. Zeeb #define MT_WCID_TX_RATE_BASE 0x1c00 602*6c92544dSBjoern A. Zeeb #define MT_WCID_TX_RATE(_i) (MT_WCID_TX_RATE_BASE + ((_i) << 3)) 603*6c92544dSBjoern A. Zeeb 604*6c92544dSBjoern A. Zeeb #define MT_BBP_CORE_BASE 0x2000 605*6c92544dSBjoern A. Zeeb #define MT_BBP_IBI_BASE 0x2100 606*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC_BASE 0x2300 607*6c92544dSBjoern A. Zeeb #define MT_BBP_TXC_BASE 0x2400 608*6c92544dSBjoern A. Zeeb #define MT_BBP_RXC_BASE 0x2500 609*6c92544dSBjoern A. Zeeb #define MT_BBP_TXO_BASE 0x2600 610*6c92544dSBjoern A. Zeeb #define MT_BBP_TXBE_BASE 0x2700 611*6c92544dSBjoern A. Zeeb #define MT_BBP_RXFE_BASE 0x2800 612*6c92544dSBjoern A. Zeeb #define MT_BBP_RXO_BASE 0x2900 613*6c92544dSBjoern A. Zeeb #define MT_BBP_DFS_BASE 0x2a00 614*6c92544dSBjoern A. Zeeb #define MT_BBP_TR_BASE 0x2b00 615*6c92544dSBjoern A. Zeeb #define MT_BBP_CAL_BASE 0x2c00 616*6c92544dSBjoern A. Zeeb #define MT_BBP_DSC_BASE 0x2e00 617*6c92544dSBjoern A. Zeeb #define MT_BBP_PFMU_BASE 0x2f00 618*6c92544dSBjoern A. Zeeb 619*6c92544dSBjoern A. Zeeb #define MT_BBP(_type, _n) (MT_BBP_##_type##_BASE + ((_n) << 2)) 620*6c92544dSBjoern A. Zeeb 621*6c92544dSBjoern A. Zeeb #define MT_BBP_CORE_R1_BW GENMASK(4, 3) 622*6c92544dSBjoern A. Zeeb 623*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC_R0_CTRL_CHAN GENMASK(9, 8) 624*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC_R0_BW GENMASK(14, 12) 625*6c92544dSBjoern A. Zeeb 626*6c92544dSBjoern A. Zeeb /* AGC, R4/R5 */ 627*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC_LNA_HIGH_GAIN GENMASK(21, 16) 628*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC_LNA_MID_GAIN GENMASK(13, 8) 629*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC_LNA_LOW_GAIN GENMASK(5, 0) 630*6c92544dSBjoern A. Zeeb 631*6c92544dSBjoern A. Zeeb /* AGC, R6/R7 */ 632*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC_LNA_ULOW_GAIN GENMASK(5, 0) 633*6c92544dSBjoern A. Zeeb 634*6c92544dSBjoern A. Zeeb /* AGC, R8/R9 */ 635*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC_LNA_GAIN_MODE GENMASK(7, 6) 636*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC_GAIN GENMASK(14, 8) 637*6c92544dSBjoern A. Zeeb 638*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC20_RSSI0 GENMASK(7, 0) 639*6c92544dSBjoern A. Zeeb #define MT_BBP_AGC20_RSSI1 GENMASK(15, 8) 640*6c92544dSBjoern A. Zeeb 641*6c92544dSBjoern A. Zeeb #define MT_BBP_TXBE_R0_CTRL_CHAN GENMASK(1, 0) 642*6c92544dSBjoern A. Zeeb 643*6c92544dSBjoern A. Zeeb #define MT_WCID_ADDR_BASE 0x1800 644*6c92544dSBjoern A. Zeeb #define MT_WCID_ADDR(_n) (MT_WCID_ADDR_BASE + (_n) * 8) 645*6c92544dSBjoern A. Zeeb 646*6c92544dSBjoern A. Zeeb #define MT_SRAM_BASE 0x4000 647*6c92544dSBjoern A. Zeeb 648*6c92544dSBjoern A. Zeeb #define MT_WCID_KEY_BASE 0x8000 649*6c92544dSBjoern A. Zeeb #define MT_WCID_KEY(_n) (MT_WCID_KEY_BASE + (_n) * 32) 650*6c92544dSBjoern A. Zeeb 651*6c92544dSBjoern A. Zeeb #define MT_WCID_IV_BASE 0xa000 652*6c92544dSBjoern A. Zeeb #define MT_WCID_IV(_n) (MT_WCID_IV_BASE + (_n) * 8) 653*6c92544dSBjoern A. Zeeb 654*6c92544dSBjoern A. Zeeb #define MT_WCID_ATTR_BASE 0xa800 655*6c92544dSBjoern A. Zeeb #define MT_WCID_ATTR(_n) (MT_WCID_ATTR_BASE + (_n) * 4) 656*6c92544dSBjoern A. Zeeb 657*6c92544dSBjoern A. Zeeb #define MT_WCID_ATTR_PAIRWISE BIT(0) 658*6c92544dSBjoern A. Zeeb #define MT_WCID_ATTR_PKEY_MODE GENMASK(3, 1) 659*6c92544dSBjoern A. Zeeb #define MT_WCID_ATTR_BSS_IDX GENMASK(6, 4) 660*6c92544dSBjoern A. Zeeb #define MT_WCID_ATTR_RXWI_UDF GENMASK(9, 7) 661*6c92544dSBjoern A. Zeeb #define MT_WCID_ATTR_PKEY_MODE_EXT BIT(10) 662*6c92544dSBjoern A. Zeeb #define MT_WCID_ATTR_BSS_IDX_EXT BIT(11) 663*6c92544dSBjoern A. Zeeb #define MT_WCID_ATTR_WAPI_MCBC BIT(15) 664*6c92544dSBjoern A. Zeeb #define MT_WCID_ATTR_WAPI_KEYID GENMASK(31, 24) 665*6c92544dSBjoern A. Zeeb 666*6c92544dSBjoern A. Zeeb #define MT_SKEY_BASE_0 0xac00 667*6c92544dSBjoern A. Zeeb #define MT_SKEY_BASE_1 0xb400 668*6c92544dSBjoern A. Zeeb #define MT_SKEY_0(_bss, _idx) (MT_SKEY_BASE_0 + (4 * (_bss) + (_idx)) * 32) 669*6c92544dSBjoern A. Zeeb #define MT_SKEY_1(_bss, _idx) (MT_SKEY_BASE_1 + (4 * ((_bss) & 7) + (_idx)) * 32) 670*6c92544dSBjoern A. Zeeb #define MT_SKEY(_bss, _idx) (((_bss) & 8) ? MT_SKEY_1(_bss, _idx) : MT_SKEY_0(_bss, _idx)) 671*6c92544dSBjoern A. Zeeb 672*6c92544dSBjoern A. Zeeb #define MT_SKEY_MODE_BASE_0 0xb000 673*6c92544dSBjoern A. Zeeb #define MT_SKEY_MODE_BASE_1 0xb3f0 674*6c92544dSBjoern A. Zeeb #define MT_SKEY_MODE_0(_bss) (MT_SKEY_MODE_BASE_0 + (((_bss) / 2) << 2)) 675*6c92544dSBjoern A. Zeeb #define MT_SKEY_MODE_1(_bss) (MT_SKEY_MODE_BASE_1 + ((((_bss) & 7) / 2) << 2)) 676*6c92544dSBjoern A. Zeeb #define MT_SKEY_MODE(_bss) (((_bss) & 8) ? MT_SKEY_MODE_1(_bss) : MT_SKEY_MODE_0(_bss)) 677*6c92544dSBjoern A. Zeeb #define MT_SKEY_MODE_MASK GENMASK(3, 0) 678*6c92544dSBjoern A. Zeeb #define MT_SKEY_MODE_SHIFT(_bss, _idx) (4 * ((_idx) + 4 * ((_bss) & 1))) 679*6c92544dSBjoern A. Zeeb 680*6c92544dSBjoern A. Zeeb #define MT_BEACON_BASE 0xc000 681*6c92544dSBjoern A. Zeeb 682*6c92544dSBjoern A. Zeeb #define MT_TEMP_SENSOR 0x1d000 683*6c92544dSBjoern A. Zeeb #define MT_TEMP_SENSOR_VAL GENMASK(6, 0) 684*6c92544dSBjoern A. Zeeb 685*6c92544dSBjoern A. Zeeb struct mt76_wcid_addr { 686*6c92544dSBjoern A. Zeeb u8 macaddr[6]; 687*6c92544dSBjoern A. Zeeb __le16 ba_mask; 688*6c92544dSBjoern A. Zeeb } __packed __aligned(4); 689*6c92544dSBjoern A. Zeeb 690*6c92544dSBjoern A. Zeeb struct mt76_wcid_key { 691*6c92544dSBjoern A. Zeeb u8 key[16]; 692*6c92544dSBjoern A. Zeeb u8 tx_mic[8]; 693*6c92544dSBjoern A. Zeeb u8 rx_mic[8]; 694*6c92544dSBjoern A. Zeeb } __packed __aligned(4); 695*6c92544dSBjoern A. Zeeb 696*6c92544dSBjoern A. Zeeb enum mt76x02_cipher_type { 697*6c92544dSBjoern A. Zeeb MT76X02_CIPHER_NONE, 698*6c92544dSBjoern A. Zeeb MT76X02_CIPHER_WEP40, 699*6c92544dSBjoern A. Zeeb MT76X02_CIPHER_WEP104, 700*6c92544dSBjoern A. Zeeb MT76X02_CIPHER_TKIP, 701*6c92544dSBjoern A. Zeeb MT76X02_CIPHER_AES_CCMP, 702*6c92544dSBjoern A. Zeeb MT76X02_CIPHER_CKIP40, 703*6c92544dSBjoern A. Zeeb MT76X02_CIPHER_CKIP104, 704*6c92544dSBjoern A. Zeeb MT76X02_CIPHER_CKIP128, 705*6c92544dSBjoern A. Zeeb MT76X02_CIPHER_WAPI, 706*6c92544dSBjoern A. Zeeb }; 707*6c92544dSBjoern A. Zeeb 708*6c92544dSBjoern A. Zeeb #endif 709