1*6c92544dSBjoern A. Zeeb /* SPDX-License-Identifier: ISC */
2*6c92544dSBjoern A. Zeeb /*
3*6c92544dSBjoern A. Zeeb * Copyright (C) 2016 Felix Fietkau <nbd@nbd.name>
4*6c92544dSBjoern A. Zeeb * Copyright (C) 2018 Stanislaw Gruszka <stf_xl@wp.pl>
5*6c92544dSBjoern A. Zeeb */
6*6c92544dSBjoern A. Zeeb
7*6c92544dSBjoern A. Zeeb #ifndef __MT76X02_MAC_H
8*6c92544dSBjoern A. Zeeb #define __MT76X02_MAC_H
9*6c92544dSBjoern A. Zeeb
10*6c92544dSBjoern A. Zeeb struct mt76x02_dev;
11*6c92544dSBjoern A. Zeeb
12*6c92544dSBjoern A. Zeeb struct mt76x02_tx_status {
13*6c92544dSBjoern A. Zeeb u8 valid:1;
14*6c92544dSBjoern A. Zeeb u8 success:1;
15*6c92544dSBjoern A. Zeeb u8 aggr:1;
16*6c92544dSBjoern A. Zeeb u8 ack_req:1;
17*6c92544dSBjoern A. Zeeb u8 wcid;
18*6c92544dSBjoern A. Zeeb u8 pktid;
19*6c92544dSBjoern A. Zeeb u8 retry;
20*6c92544dSBjoern A. Zeeb u16 rate;
21*6c92544dSBjoern A. Zeeb } __packed __aligned(2);
22*6c92544dSBjoern A. Zeeb
23*6c92544dSBjoern A. Zeeb #define MT_VIF_WCID(_n) (254 - ((_n) & 7))
24*6c92544dSBjoern A. Zeeb #define MT_MAX_VIFS 8
25*6c92544dSBjoern A. Zeeb
26*6c92544dSBjoern A. Zeeb #define MT_PKTID_RATE GENMASK(4, 0)
27*6c92544dSBjoern A. Zeeb #define MT_PKTID_AC GENMASK(6, 5)
28*6c92544dSBjoern A. Zeeb
29*6c92544dSBjoern A. Zeeb struct mt76x02_vif {
30*6c92544dSBjoern A. Zeeb struct mt76_wcid group_wcid; /* must be first */
31*6c92544dSBjoern A. Zeeb u8 idx;
32*6c92544dSBjoern A. Zeeb };
33*6c92544dSBjoern A. Zeeb
34*6c92544dSBjoern A. Zeeb DECLARE_EWMA(pktlen, 8, 8);
35*6c92544dSBjoern A. Zeeb
36*6c92544dSBjoern A. Zeeb struct mt76x02_sta {
37*6c92544dSBjoern A. Zeeb struct mt76_wcid wcid; /* must be first */
38*6c92544dSBjoern A. Zeeb
39*6c92544dSBjoern A. Zeeb struct mt76x02_vif *vif;
40*6c92544dSBjoern A. Zeeb struct mt76x02_tx_status status;
41*6c92544dSBjoern A. Zeeb int n_frames;
42*6c92544dSBjoern A. Zeeb
43*6c92544dSBjoern A. Zeeb struct ewma_pktlen pktlen;
44*6c92544dSBjoern A. Zeeb };
45*6c92544dSBjoern A. Zeeb
46*6c92544dSBjoern A. Zeeb #define MT_RXINFO_BA BIT(0)
47*6c92544dSBjoern A. Zeeb #define MT_RXINFO_DATA BIT(1)
48*6c92544dSBjoern A. Zeeb #define MT_RXINFO_NULL BIT(2)
49*6c92544dSBjoern A. Zeeb #define MT_RXINFO_FRAG BIT(3)
50*6c92544dSBjoern A. Zeeb #define MT_RXINFO_UNICAST BIT(4)
51*6c92544dSBjoern A. Zeeb #define MT_RXINFO_MULTICAST BIT(5)
52*6c92544dSBjoern A. Zeeb #define MT_RXINFO_BROADCAST BIT(6)
53*6c92544dSBjoern A. Zeeb #define MT_RXINFO_MYBSS BIT(7)
54*6c92544dSBjoern A. Zeeb #define MT_RXINFO_CRCERR BIT(8)
55*6c92544dSBjoern A. Zeeb #define MT_RXINFO_ICVERR BIT(9)
56*6c92544dSBjoern A. Zeeb #define MT_RXINFO_MICERR BIT(10)
57*6c92544dSBjoern A. Zeeb #define MT_RXINFO_AMSDU BIT(11)
58*6c92544dSBjoern A. Zeeb #define MT_RXINFO_HTC BIT(12)
59*6c92544dSBjoern A. Zeeb #define MT_RXINFO_RSSI BIT(13)
60*6c92544dSBjoern A. Zeeb #define MT_RXINFO_L2PAD BIT(14)
61*6c92544dSBjoern A. Zeeb #define MT_RXINFO_AMPDU BIT(15)
62*6c92544dSBjoern A. Zeeb #define MT_RXINFO_DECRYPT BIT(16)
63*6c92544dSBjoern A. Zeeb #define MT_RXINFO_BSSIDX3 BIT(17)
64*6c92544dSBjoern A. Zeeb #define MT_RXINFO_WAPI_KEY BIT(18)
65*6c92544dSBjoern A. Zeeb #define MT_RXINFO_PN_LEN GENMASK(21, 19)
66*6c92544dSBjoern A. Zeeb #define MT_RXINFO_SW_FTYPE0 BIT(22)
67*6c92544dSBjoern A. Zeeb #define MT_RXINFO_SW_FTYPE1 BIT(23)
68*6c92544dSBjoern A. Zeeb #define MT_RXINFO_PROBE_RESP BIT(24)
69*6c92544dSBjoern A. Zeeb #define MT_RXINFO_BEACON BIT(25)
70*6c92544dSBjoern A. Zeeb #define MT_RXINFO_DISASSOC BIT(26)
71*6c92544dSBjoern A. Zeeb #define MT_RXINFO_DEAUTH BIT(27)
72*6c92544dSBjoern A. Zeeb #define MT_RXINFO_ACTION BIT(28)
73*6c92544dSBjoern A. Zeeb #define MT_RXINFO_TCP_SUM_ERR BIT(30)
74*6c92544dSBjoern A. Zeeb #define MT_RXINFO_IP_SUM_ERR BIT(31)
75*6c92544dSBjoern A. Zeeb
76*6c92544dSBjoern A. Zeeb #define MT_RXWI_CTL_WCID GENMASK(7, 0)
77*6c92544dSBjoern A. Zeeb #define MT_RXWI_CTL_KEY_IDX GENMASK(9, 8)
78*6c92544dSBjoern A. Zeeb #define MT_RXWI_CTL_BSS_IDX GENMASK(12, 10)
79*6c92544dSBjoern A. Zeeb #define MT_RXWI_CTL_UDF GENMASK(15, 13)
80*6c92544dSBjoern A. Zeeb #define MT_RXWI_CTL_MPDU_LEN GENMASK(29, 16)
81*6c92544dSBjoern A. Zeeb #define MT_RXWI_CTL_EOF BIT(31)
82*6c92544dSBjoern A. Zeeb
83*6c92544dSBjoern A. Zeeb #define MT_RXWI_TID GENMASK(3, 0)
84*6c92544dSBjoern A. Zeeb #define MT_RXWI_SN GENMASK(15, 4)
85*6c92544dSBjoern A. Zeeb
86*6c92544dSBjoern A. Zeeb #define MT_RXWI_RATE_INDEX GENMASK(5, 0)
87*6c92544dSBjoern A. Zeeb #define MT_RXWI_RATE_LDPC BIT(6)
88*6c92544dSBjoern A. Zeeb #define MT_RXWI_RATE_BW GENMASK(8, 7)
89*6c92544dSBjoern A. Zeeb #define MT_RXWI_RATE_SGI BIT(9)
90*6c92544dSBjoern A. Zeeb #define MT_RXWI_RATE_STBC BIT(10)
91*6c92544dSBjoern A. Zeeb #define MT_RXWI_RATE_LDPC_EXSYM BIT(11)
92*6c92544dSBjoern A. Zeeb #define MT_RXWI_RATE_PHY GENMASK(15, 13)
93*6c92544dSBjoern A. Zeeb
94*6c92544dSBjoern A. Zeeb #define MT_RATE_INDEX_VHT_IDX GENMASK(3, 0)
95*6c92544dSBjoern A. Zeeb #define MT_RATE_INDEX_VHT_NSS GENMASK(5, 4)
96*6c92544dSBjoern A. Zeeb
97*6c92544dSBjoern A. Zeeb struct mt76x02_rxwi {
98*6c92544dSBjoern A. Zeeb __le32 rxinfo;
99*6c92544dSBjoern A. Zeeb
100*6c92544dSBjoern A. Zeeb __le32 ctl;
101*6c92544dSBjoern A. Zeeb
102*6c92544dSBjoern A. Zeeb __le16 tid_sn;
103*6c92544dSBjoern A. Zeeb __le16 rate;
104*6c92544dSBjoern A. Zeeb
105*6c92544dSBjoern A. Zeeb u8 rssi[4];
106*6c92544dSBjoern A. Zeeb
107*6c92544dSBjoern A. Zeeb __le32 bbp_rxinfo[4];
108*6c92544dSBjoern A. Zeeb };
109*6c92544dSBjoern A. Zeeb
110*6c92544dSBjoern A. Zeeb #define MT_TX_PWR_ADJ GENMASK(3, 0)
111*6c92544dSBjoern A. Zeeb
112*6c92544dSBjoern A. Zeeb enum mt76x2_phy_bandwidth {
113*6c92544dSBjoern A. Zeeb MT_PHY_BW_20,
114*6c92544dSBjoern A. Zeeb MT_PHY_BW_40,
115*6c92544dSBjoern A. Zeeb MT_PHY_BW_80,
116*6c92544dSBjoern A. Zeeb };
117*6c92544dSBjoern A. Zeeb
118*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_FRAG BIT(0)
119*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_MMPS BIT(1)
120*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_CFACK BIT(2)
121*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_TS BIT(3)
122*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_AMPDU BIT(4)
123*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_MPDU_DENSITY GENMASK(7, 5)
124*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_TXOP GENMASK(9, 8)
125*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_NDPS BIT(10)
126*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_RTSBWSIG BIT(11)
127*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_NDP_BW GENMASK(13, 12)
128*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_SOUND BIT(14)
129*6c92544dSBjoern A. Zeeb #define MT_TXWI_FLAGS_TX_RATE_LUT BIT(15)
130*6c92544dSBjoern A. Zeeb
131*6c92544dSBjoern A. Zeeb #define MT_TXWI_ACK_CTL_REQ BIT(0)
132*6c92544dSBjoern A. Zeeb #define MT_TXWI_ACK_CTL_NSEQ BIT(1)
133*6c92544dSBjoern A. Zeeb #define MT_TXWI_ACK_CTL_BA_WINDOW GENMASK(7, 2)
134*6c92544dSBjoern A. Zeeb
135*6c92544dSBjoern A. Zeeb struct mt76x02_txwi {
136*6c92544dSBjoern A. Zeeb __le16 flags;
137*6c92544dSBjoern A. Zeeb __le16 rate;
138*6c92544dSBjoern A. Zeeb u8 ack_ctl;
139*6c92544dSBjoern A. Zeeb u8 wcid;
140*6c92544dSBjoern A. Zeeb __le16 len_ctl;
141*6c92544dSBjoern A. Zeeb __le32 iv;
142*6c92544dSBjoern A. Zeeb __le32 eiv;
143*6c92544dSBjoern A. Zeeb u8 aid;
144*6c92544dSBjoern A. Zeeb u8 txstream;
145*6c92544dSBjoern A. Zeeb u8 ctl2;
146*6c92544dSBjoern A. Zeeb u8 pktid;
147*6c92544dSBjoern A. Zeeb } __packed __aligned(4);
148*6c92544dSBjoern A. Zeeb
mt76x02_wait_for_mac(struct mt76_dev * dev)149*6c92544dSBjoern A. Zeeb static inline bool mt76x02_wait_for_mac(struct mt76_dev *dev)
150*6c92544dSBjoern A. Zeeb {
151*6c92544dSBjoern A. Zeeb const u32 MAC_CSR0 = 0x1000;
152*6c92544dSBjoern A. Zeeb int i;
153*6c92544dSBjoern A. Zeeb
154*6c92544dSBjoern A. Zeeb for (i = 0; i < 500; i++) {
155*6c92544dSBjoern A. Zeeb if (test_bit(MT76_REMOVED, &dev->phy.state))
156*6c92544dSBjoern A. Zeeb return false;
157*6c92544dSBjoern A. Zeeb
158*6c92544dSBjoern A. Zeeb switch (dev->bus->rr(dev, MAC_CSR0)) {
159*6c92544dSBjoern A. Zeeb case 0:
160*6c92544dSBjoern A. Zeeb case ~0:
161*6c92544dSBjoern A. Zeeb break;
162*6c92544dSBjoern A. Zeeb default:
163*6c92544dSBjoern A. Zeeb return true;
164*6c92544dSBjoern A. Zeeb }
165*6c92544dSBjoern A. Zeeb usleep_range(5000, 10000);
166*6c92544dSBjoern A. Zeeb }
167*6c92544dSBjoern A. Zeeb return false;
168*6c92544dSBjoern A. Zeeb }
169*6c92544dSBjoern A. Zeeb
170*6c92544dSBjoern A. Zeeb void mt76x02_mac_reset_counters(struct mt76x02_dev *dev);
171*6c92544dSBjoern A. Zeeb void mt76x02_mac_set_short_preamble(struct mt76x02_dev *dev, bool enable);
172*6c92544dSBjoern A. Zeeb int mt76x02_mac_shared_key_setup(struct mt76x02_dev *dev, u8 vif_idx,
173*6c92544dSBjoern A. Zeeb u8 key_idx, struct ieee80211_key_conf *key);
174*6c92544dSBjoern A. Zeeb int mt76x02_mac_wcid_set_key(struct mt76x02_dev *dev, u8 idx,
175*6c92544dSBjoern A. Zeeb struct ieee80211_key_conf *key);
176*6c92544dSBjoern A. Zeeb void mt76x02_mac_wcid_sync_pn(struct mt76x02_dev *dev, u8 idx,
177*6c92544dSBjoern A. Zeeb struct ieee80211_key_conf *key);
178*6c92544dSBjoern A. Zeeb void mt76x02_mac_wcid_setup(struct mt76x02_dev *dev, u8 idx, u8 vif_idx,
179*6c92544dSBjoern A. Zeeb u8 *mac);
180*6c92544dSBjoern A. Zeeb void mt76x02_mac_wcid_set_drop(struct mt76x02_dev *dev, u8 idx, bool drop);
181*6c92544dSBjoern A. Zeeb void mt76x02_mac_wcid_set_rate(struct mt76x02_dev *dev, struct mt76_wcid *wcid,
182*6c92544dSBjoern A. Zeeb const struct ieee80211_tx_rate *rate);
183*6c92544dSBjoern A. Zeeb bool mt76x02_mac_load_tx_status(struct mt76x02_dev *dev,
184*6c92544dSBjoern A. Zeeb struct mt76x02_tx_status *stat);
185*6c92544dSBjoern A. Zeeb void mt76x02_send_tx_status(struct mt76x02_dev *dev,
186*6c92544dSBjoern A. Zeeb struct mt76x02_tx_status *stat, u8 *update);
187*6c92544dSBjoern A. Zeeb int mt76x02_mac_process_rx(struct mt76x02_dev *dev, struct sk_buff *skb,
188*6c92544dSBjoern A. Zeeb void *rxi);
189*6c92544dSBjoern A. Zeeb void mt76x02_mac_set_tx_protection(struct mt76x02_dev *dev, bool legacy_prot,
190*6c92544dSBjoern A. Zeeb int ht_mode);
191*6c92544dSBjoern A. Zeeb void mt76x02_mac_set_rts_thresh(struct mt76x02_dev *dev, u32 val);
192*6c92544dSBjoern A. Zeeb void mt76x02_mac_setaddr(struct mt76x02_dev *dev, const u8 *addr);
193*6c92544dSBjoern A. Zeeb void mt76x02_mac_write_txwi(struct mt76x02_dev *dev, struct mt76x02_txwi *txwi,
194*6c92544dSBjoern A. Zeeb struct sk_buff *skb, struct mt76_wcid *wcid,
195*6c92544dSBjoern A. Zeeb struct ieee80211_sta *sta, int len);
196*6c92544dSBjoern A. Zeeb void mt76x02_mac_poll_tx_status(struct mt76x02_dev *dev, bool irq);
197*6c92544dSBjoern A. Zeeb void mt76x02_tx_complete_skb(struct mt76_dev *mdev, struct mt76_queue_entry *e);
198*6c92544dSBjoern A. Zeeb void mt76x02_update_channel(struct mt76_phy *mphy);
199*6c92544dSBjoern A. Zeeb void mt76x02_mac_work(struct work_struct *work);
200*6c92544dSBjoern A. Zeeb
201*6c92544dSBjoern A. Zeeb void mt76x02_mac_cc_reset(struct mt76x02_dev *dev);
202*6c92544dSBjoern A. Zeeb void mt76x02_mac_set_bssid(struct mt76x02_dev *dev, u8 idx, const u8 *addr);
203*6c92544dSBjoern A. Zeeb void mt76x02_mac_set_beacon(struct mt76x02_dev *dev, struct sk_buff *skb);
204*6c92544dSBjoern A. Zeeb void mt76x02_mac_set_beacon_enable(struct mt76x02_dev *dev,
205*6c92544dSBjoern A. Zeeb struct ieee80211_vif *vif, bool enable);
206*6c92544dSBjoern A. Zeeb
207*6c92544dSBjoern A. Zeeb void mt76x02_edcca_init(struct mt76x02_dev *dev);
208*6c92544dSBjoern A. Zeeb #endif
209