16c92544dSBjoern A. Zeeb // SPDX-License-Identifier: ISC
26c92544dSBjoern A. Zeeb /*
36c92544dSBjoern A. Zeeb * Copyright (C) 2016 Lorenzo Bianconi <lorenzo.bianconi83@gmail.com>
46c92544dSBjoern A. Zeeb */
56c92544dSBjoern A. Zeeb
66c92544dSBjoern A. Zeeb #include "mt76x02.h"
76c92544dSBjoern A. Zeeb
86c92544dSBjoern A. Zeeb #define RADAR_SPEC(m, len, el, eh, wl, wh, \
96c92544dSBjoern A. Zeeb w_tolerance, tl, th, t_tolerance, \
106c92544dSBjoern A. Zeeb bl, bh, event_exp, power_jmp) \
116c92544dSBjoern A. Zeeb { \
126c92544dSBjoern A. Zeeb .mode = m, \
136c92544dSBjoern A. Zeeb .avg_len = len, \
146c92544dSBjoern A. Zeeb .e_low = el, \
156c92544dSBjoern A. Zeeb .e_high = eh, \
166c92544dSBjoern A. Zeeb .w_low = wl, \
176c92544dSBjoern A. Zeeb .w_high = wh, \
186c92544dSBjoern A. Zeeb .w_margin = w_tolerance, \
196c92544dSBjoern A. Zeeb .t_low = tl, \
206c92544dSBjoern A. Zeeb .t_high = th, \
216c92544dSBjoern A. Zeeb .t_margin = t_tolerance, \
226c92544dSBjoern A. Zeeb .b_low = bl, \
236c92544dSBjoern A. Zeeb .b_high = bh, \
246c92544dSBjoern A. Zeeb .event_expiration = event_exp, \
256c92544dSBjoern A. Zeeb .pwr_jmp = power_jmp \
266c92544dSBjoern A. Zeeb }
276c92544dSBjoern A. Zeeb
286c92544dSBjoern A. Zeeb static const struct mt76x02_radar_specs etsi_radar_specs[] = {
296c92544dSBjoern A. Zeeb /* 20MHz */
306c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 15, 106, 150, 10, 4900, 100096, 10, 0,
316c92544dSBjoern A. Zeeb 0x7fffffff, 0x155cc0, 0x19cc),
326c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 59, 96, 380, 150, 4900, 100096, 40, 0,
336c92544dSBjoern A. Zeeb 0x7fffffff, 0x155cc0, 0x19cc),
346c92544dSBjoern A. Zeeb RADAR_SPEC(3, 60, 20, 46, 300, 640, 80, 4900, 10100, 80, 0,
356c92544dSBjoern A. Zeeb 0x7fffffff, 0x155cc0, 0x19dd),
366c92544dSBjoern A. Zeeb RADAR_SPEC(8, 8, 2, 9, 106, 150, 32, 4900, 296704, 32, 0,
376c92544dSBjoern A. Zeeb 0x7fffffff, 0x2191c0, 0x15cc),
386c92544dSBjoern A. Zeeb /* 40MHz */
396c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 15, 106, 150, 10, 4900, 100096, 10, 0,
406c92544dSBjoern A. Zeeb 0x7fffffff, 0x155cc0, 0x19cc),
416c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 59, 96, 380, 150, 4900, 100096, 40, 0,
426c92544dSBjoern A. Zeeb 0x7fffffff, 0x155cc0, 0x19cc),
436c92544dSBjoern A. Zeeb RADAR_SPEC(3, 60, 20, 46, 300, 640, 80, 4900, 10100, 80, 0,
446c92544dSBjoern A. Zeeb 0x7fffffff, 0x155cc0, 0x19dd),
456c92544dSBjoern A. Zeeb RADAR_SPEC(8, 8, 2, 9, 106, 150, 32, 4900, 296704, 32, 0,
466c92544dSBjoern A. Zeeb 0x7fffffff, 0x2191c0, 0x15cc),
476c92544dSBjoern A. Zeeb /* 80MHz */
486c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 15, 106, 150, 10, 4900, 100096, 10, 0,
496c92544dSBjoern A. Zeeb 0x7fffffff, 0x155cc0, 0x19cc),
506c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 59, 96, 380, 150, 4900, 100096, 40, 0,
516c92544dSBjoern A. Zeeb 0x7fffffff, 0x155cc0, 0x19cc),
526c92544dSBjoern A. Zeeb RADAR_SPEC(3, 60, 20, 46, 300, 640, 80, 4900, 10100, 80, 0,
536c92544dSBjoern A. Zeeb 0x7fffffff, 0x155cc0, 0x19dd),
546c92544dSBjoern A. Zeeb RADAR_SPEC(8, 8, 2, 9, 106, 150, 32, 4900, 296704, 32, 0,
556c92544dSBjoern A. Zeeb 0x7fffffff, 0x2191c0, 0x15cc)
566c92544dSBjoern A. Zeeb };
576c92544dSBjoern A. Zeeb
586c92544dSBjoern A. Zeeb static const struct mt76x02_radar_specs fcc_radar_specs[] = {
596c92544dSBjoern A. Zeeb /* 20MHz */
606c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 12, 106, 150, 5, 2900, 80100, 5, 0,
616c92544dSBjoern A. Zeeb 0x7fffffff, 0xfe808, 0x13dc),
626c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
636c92544dSBjoern A. Zeeb 0x7fffffff, 0xfe808, 0x19dd),
646c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 54, 96, 480, 150, 2900, 80100, 40, 0,
656c92544dSBjoern A. Zeeb 0x7fffffff, 0xfe808, 0x12cc),
666c92544dSBjoern A. Zeeb RADAR_SPEC(2, 60, 15, 63, 640, 2080, 32, 19600, 40200, 32, 0,
676c92544dSBjoern A. Zeeb 0x3938700, 0x57bcf00, 0x1289),
686c92544dSBjoern A. Zeeb /* 40MHz */
696c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 12, 106, 150, 5, 2900, 80100, 5, 0,
706c92544dSBjoern A. Zeeb 0x7fffffff, 0xfe808, 0x13dc),
716c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
726c92544dSBjoern A. Zeeb 0x7fffffff, 0xfe808, 0x19dd),
736c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 54, 96, 480, 150, 2900, 80100, 40, 0,
746c92544dSBjoern A. Zeeb 0x7fffffff, 0xfe808, 0x12cc),
756c92544dSBjoern A. Zeeb RADAR_SPEC(2, 60, 15, 63, 640, 2080, 32, 19600, 40200, 32, 0,
766c92544dSBjoern A. Zeeb 0x3938700, 0x57bcf00, 0x1289),
776c92544dSBjoern A. Zeeb /* 80MHz */
786c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 14, 106, 150, 15, 2900, 80100, 15, 0,
796c92544dSBjoern A. Zeeb 0x7fffffff, 0xfe808, 0x16cc),
806c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
816c92544dSBjoern A. Zeeb 0x7fffffff, 0xfe808, 0x19dd),
826c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 54, 96, 480, 150, 2900, 80100, 40, 0,
836c92544dSBjoern A. Zeeb 0x7fffffff, 0xfe808, 0x12cc),
846c92544dSBjoern A. Zeeb RADAR_SPEC(2, 60, 15, 63, 640, 2080, 32, 19600, 40200, 32, 0,
856c92544dSBjoern A. Zeeb 0x3938700, 0x57bcf00, 0x1289)
866c92544dSBjoern A. Zeeb };
876c92544dSBjoern A. Zeeb
886c92544dSBjoern A. Zeeb static const struct mt76x02_radar_specs jp_w56_radar_specs[] = {
896c92544dSBjoern A. Zeeb /* 20MHz */
906c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 7, 106, 150, 5, 2900, 80100, 5, 0,
916c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x13dc),
926c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
936c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x19dd),
946c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 44, 96, 480, 150, 2900, 80100, 40, 0,
956c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x12cc),
966c92544dSBjoern A. Zeeb RADAR_SPEC(2, 60, 15, 48, 940, 2080, 32, 19600, 40200, 32, 0,
976c92544dSBjoern A. Zeeb 0x3938700, 0X57bcf00, 0x1289),
986c92544dSBjoern A. Zeeb /* 40MHz */
996c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 7, 106, 150, 5, 2900, 80100, 5, 0,
1006c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x13dc),
1016c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
1026c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x19dd),
1036c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 44, 96, 480, 150, 2900, 80100, 40, 0,
1046c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x12cc),
1056c92544dSBjoern A. Zeeb RADAR_SPEC(2, 60, 15, 48, 940, 2080, 32, 19600, 40200, 32, 0,
1066c92544dSBjoern A. Zeeb 0x3938700, 0X57bcf00, 0x1289),
1076c92544dSBjoern A. Zeeb /* 80MHz */
1086c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 9, 106, 150, 15, 2900, 80100, 15, 0,
1096c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x16cc),
1106c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 7, 106, 140, 5, 27600, 27900, 5, 0,
1116c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x19dd),
1126c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 44, 96, 480, 150, 2900, 80100, 40, 0,
1136c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x12cc),
1146c92544dSBjoern A. Zeeb RADAR_SPEC(2, 60, 15, 48, 940, 2080, 32, 19600, 40200, 32, 0,
1156c92544dSBjoern A. Zeeb 0x3938700, 0X57bcf00, 0x1289)
1166c92544dSBjoern A. Zeeb };
1176c92544dSBjoern A. Zeeb
1186c92544dSBjoern A. Zeeb static const struct mt76x02_radar_specs jp_w53_radar_specs[] = {
1196c92544dSBjoern A. Zeeb /* 20MHz */
1206c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 9, 106, 150, 20, 28400, 77000, 20, 0,
1216c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x16cc),
1226c92544dSBjoern A. Zeeb { 0 },
1236c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 44, 96, 200, 150, 28400, 77000, 60, 0,
1246c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x16cc),
1256c92544dSBjoern A. Zeeb { 0 },
1266c92544dSBjoern A. Zeeb /* 40MHz */
1276c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 9, 106, 150, 20, 28400, 77000, 20, 0,
1286c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x16cc),
1296c92544dSBjoern A. Zeeb { 0 },
1306c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 44, 96, 200, 150, 28400, 77000, 60, 0,
1316c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x16cc),
1326c92544dSBjoern A. Zeeb { 0 },
1336c92544dSBjoern A. Zeeb /* 80MHz */
1346c92544dSBjoern A. Zeeb RADAR_SPEC(0, 8, 2, 9, 106, 150, 20, 28400, 77000, 20, 0,
1356c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x16cc),
1366c92544dSBjoern A. Zeeb { 0 },
1376c92544dSBjoern A. Zeeb RADAR_SPEC(0, 40, 4, 44, 96, 200, 150, 28400, 77000, 60, 0,
1386c92544dSBjoern A. Zeeb 0x7fffffff, 0x14c080, 0x16cc),
1396c92544dSBjoern A. Zeeb { 0 }
1406c92544dSBjoern A. Zeeb };
1416c92544dSBjoern A. Zeeb
1426c92544dSBjoern A. Zeeb static void
mt76x02_dfs_set_capture_mode_ctrl(struct mt76x02_dev * dev,u8 enable)1436c92544dSBjoern A. Zeeb mt76x02_dfs_set_capture_mode_ctrl(struct mt76x02_dev *dev, u8 enable)
1446c92544dSBjoern A. Zeeb {
1456c92544dSBjoern A. Zeeb u32 data;
1466c92544dSBjoern A. Zeeb
1476c92544dSBjoern A. Zeeb data = (1 << 1) | enable;
1486c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 36), data);
1496c92544dSBjoern A. Zeeb }
1506c92544dSBjoern A. Zeeb
mt76x02_dfs_seq_pool_put(struct mt76x02_dev * dev,struct mt76x02_dfs_sequence * seq)1516c92544dSBjoern A. Zeeb static void mt76x02_dfs_seq_pool_put(struct mt76x02_dev *dev,
1526c92544dSBjoern A. Zeeb struct mt76x02_dfs_sequence *seq)
1536c92544dSBjoern A. Zeeb {
1546c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
1556c92544dSBjoern A. Zeeb
1566c92544dSBjoern A. Zeeb list_add(&seq->head, &dfs_pd->seq_pool);
1576c92544dSBjoern A. Zeeb
1586c92544dSBjoern A. Zeeb dfs_pd->seq_stats.seq_pool_len++;
1596c92544dSBjoern A. Zeeb dfs_pd->seq_stats.seq_len--;
1606c92544dSBjoern A. Zeeb }
1616c92544dSBjoern A. Zeeb
1626c92544dSBjoern A. Zeeb static struct mt76x02_dfs_sequence *
mt76x02_dfs_seq_pool_get(struct mt76x02_dev * dev)1636c92544dSBjoern A. Zeeb mt76x02_dfs_seq_pool_get(struct mt76x02_dev *dev)
1646c92544dSBjoern A. Zeeb {
1656c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
1666c92544dSBjoern A. Zeeb struct mt76x02_dfs_sequence *seq;
1676c92544dSBjoern A. Zeeb
1686c92544dSBjoern A. Zeeb if (list_empty(&dfs_pd->seq_pool)) {
1696c92544dSBjoern A. Zeeb seq = devm_kzalloc(dev->mt76.dev, sizeof(*seq), GFP_ATOMIC);
1706c92544dSBjoern A. Zeeb } else {
1716c92544dSBjoern A. Zeeb seq = list_first_entry(&dfs_pd->seq_pool,
1726c92544dSBjoern A. Zeeb struct mt76x02_dfs_sequence,
1736c92544dSBjoern A. Zeeb head);
1746c92544dSBjoern A. Zeeb list_del(&seq->head);
1756c92544dSBjoern A. Zeeb dfs_pd->seq_stats.seq_pool_len--;
1766c92544dSBjoern A. Zeeb }
1776c92544dSBjoern A. Zeeb if (seq)
1786c92544dSBjoern A. Zeeb dfs_pd->seq_stats.seq_len++;
1796c92544dSBjoern A. Zeeb
1806c92544dSBjoern A. Zeeb return seq;
1816c92544dSBjoern A. Zeeb }
1826c92544dSBjoern A. Zeeb
mt76x02_dfs_get_multiple(int val,int frac,int margin)1836c92544dSBjoern A. Zeeb static int mt76x02_dfs_get_multiple(int val, int frac, int margin)
1846c92544dSBjoern A. Zeeb {
1856c92544dSBjoern A. Zeeb int remainder, factor;
1866c92544dSBjoern A. Zeeb
1876c92544dSBjoern A. Zeeb if (!frac)
1886c92544dSBjoern A. Zeeb return 0;
1896c92544dSBjoern A. Zeeb
1906c92544dSBjoern A. Zeeb if (abs(val - frac) <= margin)
1916c92544dSBjoern A. Zeeb return 1;
1926c92544dSBjoern A. Zeeb
1936c92544dSBjoern A. Zeeb factor = val / frac;
1946c92544dSBjoern A. Zeeb remainder = val % frac;
1956c92544dSBjoern A. Zeeb
1966c92544dSBjoern A. Zeeb if (remainder > margin) {
1976c92544dSBjoern A. Zeeb if ((frac - remainder) <= margin)
1986c92544dSBjoern A. Zeeb factor++;
1996c92544dSBjoern A. Zeeb else
2006c92544dSBjoern A. Zeeb factor = 0;
2016c92544dSBjoern A. Zeeb }
2026c92544dSBjoern A. Zeeb return factor;
2036c92544dSBjoern A. Zeeb }
2046c92544dSBjoern A. Zeeb
mt76x02_dfs_detector_reset(struct mt76x02_dev * dev)2056c92544dSBjoern A. Zeeb static void mt76x02_dfs_detector_reset(struct mt76x02_dev *dev)
2066c92544dSBjoern A. Zeeb {
2076c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
2086c92544dSBjoern A. Zeeb struct mt76x02_dfs_sequence *seq, *tmp_seq;
2096c92544dSBjoern A. Zeeb int i;
2106c92544dSBjoern A. Zeeb
2116c92544dSBjoern A. Zeeb /* reset hw detector */
2126c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 1), 0xf);
2136c92544dSBjoern A. Zeeb
2146c92544dSBjoern A. Zeeb /* reset sw detector */
2156c92544dSBjoern A. Zeeb for (i = 0; i < ARRAY_SIZE(dfs_pd->event_rb); i++) {
2166c92544dSBjoern A. Zeeb dfs_pd->event_rb[i].h_rb = 0;
2176c92544dSBjoern A. Zeeb dfs_pd->event_rb[i].t_rb = 0;
2186c92544dSBjoern A. Zeeb }
2196c92544dSBjoern A. Zeeb
2206c92544dSBjoern A. Zeeb list_for_each_entry_safe(seq, tmp_seq, &dfs_pd->sequences, head) {
2216c92544dSBjoern A. Zeeb list_del_init(&seq->head);
2226c92544dSBjoern A. Zeeb mt76x02_dfs_seq_pool_put(dev, seq);
2236c92544dSBjoern A. Zeeb }
2246c92544dSBjoern A. Zeeb }
2256c92544dSBjoern A. Zeeb
mt76x02_dfs_check_chirp(struct mt76x02_dev * dev)2266c92544dSBjoern A. Zeeb static bool mt76x02_dfs_check_chirp(struct mt76x02_dev *dev)
2276c92544dSBjoern A. Zeeb {
2286c92544dSBjoern A. Zeeb bool ret = false;
2296c92544dSBjoern A. Zeeb u32 current_ts, delta_ts;
2306c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
2316c92544dSBjoern A. Zeeb
2326c92544dSBjoern A. Zeeb current_ts = mt76_rr(dev, MT_PBF_LIFE_TIMER);
2336c92544dSBjoern A. Zeeb delta_ts = current_ts - dfs_pd->chirp_pulse_ts;
2346c92544dSBjoern A. Zeeb dfs_pd->chirp_pulse_ts = current_ts;
2356c92544dSBjoern A. Zeeb
2366c92544dSBjoern A. Zeeb /* 12 sec */
2376c92544dSBjoern A. Zeeb if (delta_ts <= (12 * (1 << 20))) {
2386c92544dSBjoern A. Zeeb if (++dfs_pd->chirp_pulse_cnt > 8)
2396c92544dSBjoern A. Zeeb ret = true;
2406c92544dSBjoern A. Zeeb } else {
2416c92544dSBjoern A. Zeeb dfs_pd->chirp_pulse_cnt = 1;
2426c92544dSBjoern A. Zeeb }
2436c92544dSBjoern A. Zeeb
2446c92544dSBjoern A. Zeeb return ret;
2456c92544dSBjoern A. Zeeb }
2466c92544dSBjoern A. Zeeb
mt76x02_dfs_get_hw_pulse(struct mt76x02_dev * dev,struct mt76x02_dfs_hw_pulse * pulse)2476c92544dSBjoern A. Zeeb static void mt76x02_dfs_get_hw_pulse(struct mt76x02_dev *dev,
2486c92544dSBjoern A. Zeeb struct mt76x02_dfs_hw_pulse *pulse)
2496c92544dSBjoern A. Zeeb {
2506c92544dSBjoern A. Zeeb u32 data;
2516c92544dSBjoern A. Zeeb
2526c92544dSBjoern A. Zeeb /* select channel */
2536c92544dSBjoern A. Zeeb data = (MT_DFS_CH_EN << 16) | pulse->engine;
2546c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 0), data);
2556c92544dSBjoern A. Zeeb
2566c92544dSBjoern A. Zeeb /* reported period */
2576c92544dSBjoern A. Zeeb pulse->period = mt76_rr(dev, MT_BBP(DFS, 19));
2586c92544dSBjoern A. Zeeb
2596c92544dSBjoern A. Zeeb /* reported width */
2606c92544dSBjoern A. Zeeb pulse->w1 = mt76_rr(dev, MT_BBP(DFS, 20));
2616c92544dSBjoern A. Zeeb pulse->w2 = mt76_rr(dev, MT_BBP(DFS, 23));
2626c92544dSBjoern A. Zeeb
2636c92544dSBjoern A. Zeeb /* reported burst number */
2646c92544dSBjoern A. Zeeb pulse->burst = mt76_rr(dev, MT_BBP(DFS, 22));
2656c92544dSBjoern A. Zeeb }
2666c92544dSBjoern A. Zeeb
mt76x02_dfs_check_hw_pulse(struct mt76x02_dev * dev,struct mt76x02_dfs_hw_pulse * pulse)2676c92544dSBjoern A. Zeeb static bool mt76x02_dfs_check_hw_pulse(struct mt76x02_dev *dev,
2686c92544dSBjoern A. Zeeb struct mt76x02_dfs_hw_pulse *pulse)
2696c92544dSBjoern A. Zeeb {
2706c92544dSBjoern A. Zeeb bool ret = false;
2716c92544dSBjoern A. Zeeb
2726c92544dSBjoern A. Zeeb if (!pulse->period || !pulse->w1)
2736c92544dSBjoern A. Zeeb return false;
2746c92544dSBjoern A. Zeeb
2756c92544dSBjoern A. Zeeb switch (dev->mt76.region) {
2766c92544dSBjoern A. Zeeb case NL80211_DFS_FCC:
2776c92544dSBjoern A. Zeeb if (pulse->engine > 3)
2786c92544dSBjoern A. Zeeb break;
2796c92544dSBjoern A. Zeeb
2806c92544dSBjoern A. Zeeb if (pulse->engine == 3) {
2816c92544dSBjoern A. Zeeb ret = mt76x02_dfs_check_chirp(dev);
2826c92544dSBjoern A. Zeeb break;
2836c92544dSBjoern A. Zeeb }
2846c92544dSBjoern A. Zeeb
2856c92544dSBjoern A. Zeeb /* check short pulse*/
2866c92544dSBjoern A. Zeeb if (pulse->w1 < 120)
2876c92544dSBjoern A. Zeeb ret = (pulse->period >= 2900 &&
2886c92544dSBjoern A. Zeeb (pulse->period <= 4700 ||
2896c92544dSBjoern A. Zeeb pulse->period >= 6400) &&
2906c92544dSBjoern A. Zeeb (pulse->period <= 6800 ||
2916c92544dSBjoern A. Zeeb pulse->period >= 10200) &&
2926c92544dSBjoern A. Zeeb pulse->period <= 61600);
2936c92544dSBjoern A. Zeeb else if (pulse->w1 < 130) /* 120 - 130 */
2946c92544dSBjoern A. Zeeb ret = (pulse->period >= 2900 &&
2956c92544dSBjoern A. Zeeb pulse->period <= 61600);
2966c92544dSBjoern A. Zeeb else
2976c92544dSBjoern A. Zeeb ret = (pulse->period >= 3500 &&
2986c92544dSBjoern A. Zeeb pulse->period <= 10100);
2996c92544dSBjoern A. Zeeb break;
3006c92544dSBjoern A. Zeeb case NL80211_DFS_ETSI:
3016c92544dSBjoern A. Zeeb if (pulse->engine >= 3)
3026c92544dSBjoern A. Zeeb break;
3036c92544dSBjoern A. Zeeb
3046c92544dSBjoern A. Zeeb ret = (pulse->period >= 4900 &&
3056c92544dSBjoern A. Zeeb (pulse->period <= 10200 ||
3066c92544dSBjoern A. Zeeb pulse->period >= 12400) &&
3076c92544dSBjoern A. Zeeb pulse->period <= 100100);
3086c92544dSBjoern A. Zeeb break;
3096c92544dSBjoern A. Zeeb case NL80211_DFS_JP:
3106c92544dSBjoern A. Zeeb if (dev->mphy.chandef.chan->center_freq >= 5250 &&
3116c92544dSBjoern A. Zeeb dev->mphy.chandef.chan->center_freq <= 5350) {
3126c92544dSBjoern A. Zeeb /* JPW53 */
3136c92544dSBjoern A. Zeeb if (pulse->w1 <= 130)
3146c92544dSBjoern A. Zeeb ret = (pulse->period >= 28360 &&
3156c92544dSBjoern A. Zeeb (pulse->period <= 28700 ||
3166c92544dSBjoern A. Zeeb pulse->period >= 76900) &&
3176c92544dSBjoern A. Zeeb pulse->period <= 76940);
3186c92544dSBjoern A. Zeeb break;
3196c92544dSBjoern A. Zeeb }
3206c92544dSBjoern A. Zeeb
3216c92544dSBjoern A. Zeeb if (pulse->engine > 3)
3226c92544dSBjoern A. Zeeb break;
3236c92544dSBjoern A. Zeeb
3246c92544dSBjoern A. Zeeb if (pulse->engine == 3) {
3256c92544dSBjoern A. Zeeb ret = mt76x02_dfs_check_chirp(dev);
3266c92544dSBjoern A. Zeeb break;
3276c92544dSBjoern A. Zeeb }
3286c92544dSBjoern A. Zeeb
3296c92544dSBjoern A. Zeeb /* check short pulse*/
3306c92544dSBjoern A. Zeeb if (pulse->w1 < 120)
3316c92544dSBjoern A. Zeeb ret = (pulse->period >= 2900 &&
3326c92544dSBjoern A. Zeeb (pulse->period <= 4700 ||
3336c92544dSBjoern A. Zeeb pulse->period >= 6400) &&
3346c92544dSBjoern A. Zeeb (pulse->period <= 6800 ||
3356c92544dSBjoern A. Zeeb pulse->period >= 27560) &&
3366c92544dSBjoern A. Zeeb (pulse->period <= 27960 ||
3376c92544dSBjoern A. Zeeb pulse->period >= 28360) &&
3386c92544dSBjoern A. Zeeb (pulse->period <= 28700 ||
3396c92544dSBjoern A. Zeeb pulse->period >= 79900) &&
3406c92544dSBjoern A. Zeeb pulse->period <= 80100);
3416c92544dSBjoern A. Zeeb else if (pulse->w1 < 130) /* 120 - 130 */
3426c92544dSBjoern A. Zeeb ret = (pulse->period >= 2900 &&
3436c92544dSBjoern A. Zeeb (pulse->period <= 10100 ||
3446c92544dSBjoern A. Zeeb pulse->period >= 27560) &&
3456c92544dSBjoern A. Zeeb (pulse->period <= 27960 ||
3466c92544dSBjoern A. Zeeb pulse->period >= 28360) &&
3476c92544dSBjoern A. Zeeb (pulse->period <= 28700 ||
3486c92544dSBjoern A. Zeeb pulse->period >= 79900) &&
3496c92544dSBjoern A. Zeeb pulse->period <= 80100);
3506c92544dSBjoern A. Zeeb else
3516c92544dSBjoern A. Zeeb ret = (pulse->period >= 3900 &&
3526c92544dSBjoern A. Zeeb pulse->period <= 10100);
3536c92544dSBjoern A. Zeeb break;
3546c92544dSBjoern A. Zeeb case NL80211_DFS_UNSET:
3556c92544dSBjoern A. Zeeb default:
3566c92544dSBjoern A. Zeeb return false;
3576c92544dSBjoern A. Zeeb }
3586c92544dSBjoern A. Zeeb
3596c92544dSBjoern A. Zeeb return ret;
3606c92544dSBjoern A. Zeeb }
3616c92544dSBjoern A. Zeeb
mt76x02_dfs_fetch_event(struct mt76x02_dev * dev,struct mt76x02_dfs_event * event)3626c92544dSBjoern A. Zeeb static bool mt76x02_dfs_fetch_event(struct mt76x02_dev *dev,
3636c92544dSBjoern A. Zeeb struct mt76x02_dfs_event *event)
3646c92544dSBjoern A. Zeeb {
3656c92544dSBjoern A. Zeeb u32 data;
3666c92544dSBjoern A. Zeeb
3676c92544dSBjoern A. Zeeb /* 1st: DFS_R37[31]: 0 (engine 0) - 1 (engine 2)
3686c92544dSBjoern A. Zeeb * 2nd: DFS_R37[21:0]: pulse time
3696c92544dSBjoern A. Zeeb * 3rd: DFS_R37[11:0]: pulse width
3706c92544dSBjoern A. Zeeb * 3rd: DFS_R37[25:16]: phase
3716c92544dSBjoern A. Zeeb * 4th: DFS_R37[12:0]: current pwr
3726c92544dSBjoern A. Zeeb * 4th: DFS_R37[21:16]: pwr stable counter
3736c92544dSBjoern A. Zeeb *
3746c92544dSBjoern A. Zeeb * 1st: DFS_R37[31:0] set to 0xffffffff means no event detected
3756c92544dSBjoern A. Zeeb */
3766c92544dSBjoern A. Zeeb data = mt76_rr(dev, MT_BBP(DFS, 37));
3776c92544dSBjoern A. Zeeb if (!MT_DFS_CHECK_EVENT(data))
3786c92544dSBjoern A. Zeeb return false;
3796c92544dSBjoern A. Zeeb
3806c92544dSBjoern A. Zeeb event->engine = MT_DFS_EVENT_ENGINE(data);
3816c92544dSBjoern A. Zeeb data = mt76_rr(dev, MT_BBP(DFS, 37));
3826c92544dSBjoern A. Zeeb event->ts = MT_DFS_EVENT_TIMESTAMP(data);
3836c92544dSBjoern A. Zeeb data = mt76_rr(dev, MT_BBP(DFS, 37));
3846c92544dSBjoern A. Zeeb event->width = MT_DFS_EVENT_WIDTH(data);
3856c92544dSBjoern A. Zeeb
3866c92544dSBjoern A. Zeeb return true;
3876c92544dSBjoern A. Zeeb }
3886c92544dSBjoern A. Zeeb
mt76x02_dfs_check_event(struct mt76x02_dev * dev,struct mt76x02_dfs_event * event)3896c92544dSBjoern A. Zeeb static bool mt76x02_dfs_check_event(struct mt76x02_dev *dev,
3906c92544dSBjoern A. Zeeb struct mt76x02_dfs_event *event)
3916c92544dSBjoern A. Zeeb {
3926c92544dSBjoern A. Zeeb if (event->engine == 2) {
3936c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
3946c92544dSBjoern A. Zeeb struct mt76x02_dfs_event_rb *event_buff = &dfs_pd->event_rb[1];
3956c92544dSBjoern A. Zeeb u16 last_event_idx;
3966c92544dSBjoern A. Zeeb u32 delta_ts;
3976c92544dSBjoern A. Zeeb
3986c92544dSBjoern A. Zeeb last_event_idx = mt76_decr(event_buff->t_rb,
3996c92544dSBjoern A. Zeeb MT_DFS_EVENT_BUFLEN);
4006c92544dSBjoern A. Zeeb delta_ts = event->ts - event_buff->data[last_event_idx].ts;
4016c92544dSBjoern A. Zeeb if (delta_ts < MT_DFS_EVENT_TIME_MARGIN &&
4026c92544dSBjoern A. Zeeb event_buff->data[last_event_idx].width >= 200)
4036c92544dSBjoern A. Zeeb return false;
4046c92544dSBjoern A. Zeeb }
4056c92544dSBjoern A. Zeeb return true;
4066c92544dSBjoern A. Zeeb }
4076c92544dSBjoern A. Zeeb
mt76x02_dfs_queue_event(struct mt76x02_dev * dev,struct mt76x02_dfs_event * event)4086c92544dSBjoern A. Zeeb static void mt76x02_dfs_queue_event(struct mt76x02_dev *dev,
4096c92544dSBjoern A. Zeeb struct mt76x02_dfs_event *event)
4106c92544dSBjoern A. Zeeb {
4116c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
4126c92544dSBjoern A. Zeeb struct mt76x02_dfs_event_rb *event_buff;
4136c92544dSBjoern A. Zeeb
4146c92544dSBjoern A. Zeeb /* add radar event to ring buffer */
4156c92544dSBjoern A. Zeeb event_buff = event->engine == 2 ? &dfs_pd->event_rb[1]
4166c92544dSBjoern A. Zeeb : &dfs_pd->event_rb[0];
4176c92544dSBjoern A. Zeeb event_buff->data[event_buff->t_rb] = *event;
4186c92544dSBjoern A. Zeeb event_buff->data[event_buff->t_rb].fetch_ts = jiffies;
4196c92544dSBjoern A. Zeeb
4206c92544dSBjoern A. Zeeb event_buff->t_rb = mt76_incr(event_buff->t_rb, MT_DFS_EVENT_BUFLEN);
4216c92544dSBjoern A. Zeeb if (event_buff->t_rb == event_buff->h_rb)
4226c92544dSBjoern A. Zeeb event_buff->h_rb = mt76_incr(event_buff->h_rb,
4236c92544dSBjoern A. Zeeb MT_DFS_EVENT_BUFLEN);
4246c92544dSBjoern A. Zeeb }
4256c92544dSBjoern A. Zeeb
mt76x02_dfs_create_sequence(struct mt76x02_dev * dev,struct mt76x02_dfs_event * event,u16 cur_len)4266c92544dSBjoern A. Zeeb static int mt76x02_dfs_create_sequence(struct mt76x02_dev *dev,
4276c92544dSBjoern A. Zeeb struct mt76x02_dfs_event *event,
4286c92544dSBjoern A. Zeeb u16 cur_len)
4296c92544dSBjoern A. Zeeb {
4306c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
4316c92544dSBjoern A. Zeeb struct mt76x02_dfs_sw_detector_params *sw_params;
4326c92544dSBjoern A. Zeeb u32 width_delta, with_sum;
4336c92544dSBjoern A. Zeeb struct mt76x02_dfs_sequence seq, *seq_p;
4346c92544dSBjoern A. Zeeb struct mt76x02_dfs_event_rb *event_rb;
4356c92544dSBjoern A. Zeeb struct mt76x02_dfs_event *cur_event;
4366c92544dSBjoern A. Zeeb int i, j, end, pri, factor, cur_pri;
4376c92544dSBjoern A. Zeeb
4386c92544dSBjoern A. Zeeb event_rb = event->engine == 2 ? &dfs_pd->event_rb[1]
4396c92544dSBjoern A. Zeeb : &dfs_pd->event_rb[0];
4406c92544dSBjoern A. Zeeb
4416c92544dSBjoern A. Zeeb i = mt76_decr(event_rb->t_rb, MT_DFS_EVENT_BUFLEN);
4426c92544dSBjoern A. Zeeb end = mt76_decr(event_rb->h_rb, MT_DFS_EVENT_BUFLEN);
4436c92544dSBjoern A. Zeeb
4446c92544dSBjoern A. Zeeb while (i != end) {
4456c92544dSBjoern A. Zeeb cur_event = &event_rb->data[i];
4466c92544dSBjoern A. Zeeb with_sum = event->width + cur_event->width;
4476c92544dSBjoern A. Zeeb
4486c92544dSBjoern A. Zeeb sw_params = &dfs_pd->sw_dpd_params;
4496c92544dSBjoern A. Zeeb switch (dev->mt76.region) {
4506c92544dSBjoern A. Zeeb case NL80211_DFS_FCC:
4516c92544dSBjoern A. Zeeb case NL80211_DFS_JP:
4526c92544dSBjoern A. Zeeb if (with_sum < 600)
4536c92544dSBjoern A. Zeeb width_delta = 8;
4546c92544dSBjoern A. Zeeb else
4556c92544dSBjoern A. Zeeb width_delta = with_sum >> 3;
4566c92544dSBjoern A. Zeeb break;
4576c92544dSBjoern A. Zeeb case NL80211_DFS_ETSI:
4586c92544dSBjoern A. Zeeb if (event->engine == 2)
4596c92544dSBjoern A. Zeeb width_delta = with_sum >> 6;
4606c92544dSBjoern A. Zeeb else if (with_sum < 620)
4616c92544dSBjoern A. Zeeb width_delta = 24;
4626c92544dSBjoern A. Zeeb else
4636c92544dSBjoern A. Zeeb width_delta = 8;
4646c92544dSBjoern A. Zeeb break;
4656c92544dSBjoern A. Zeeb case NL80211_DFS_UNSET:
4666c92544dSBjoern A. Zeeb default:
4676c92544dSBjoern A. Zeeb return -EINVAL;
4686c92544dSBjoern A. Zeeb }
4696c92544dSBjoern A. Zeeb
4706c92544dSBjoern A. Zeeb pri = event->ts - cur_event->ts;
4716c92544dSBjoern A. Zeeb if (abs(event->width - cur_event->width) > width_delta ||
4726c92544dSBjoern A. Zeeb pri < sw_params->min_pri)
4736c92544dSBjoern A. Zeeb goto next;
4746c92544dSBjoern A. Zeeb
4756c92544dSBjoern A. Zeeb if (pri > sw_params->max_pri)
4766c92544dSBjoern A. Zeeb break;
4776c92544dSBjoern A. Zeeb
4786c92544dSBjoern A. Zeeb seq.pri = event->ts - cur_event->ts;
4796c92544dSBjoern A. Zeeb seq.first_ts = cur_event->ts;
4806c92544dSBjoern A. Zeeb seq.last_ts = event->ts;
4816c92544dSBjoern A. Zeeb seq.engine = event->engine;
4826c92544dSBjoern A. Zeeb seq.count = 2;
4836c92544dSBjoern A. Zeeb
4846c92544dSBjoern A. Zeeb j = mt76_decr(i, MT_DFS_EVENT_BUFLEN);
4856c92544dSBjoern A. Zeeb while (j != end) {
4866c92544dSBjoern A. Zeeb cur_event = &event_rb->data[j];
4876c92544dSBjoern A. Zeeb cur_pri = event->ts - cur_event->ts;
4886c92544dSBjoern A. Zeeb factor = mt76x02_dfs_get_multiple(cur_pri, seq.pri,
4896c92544dSBjoern A. Zeeb sw_params->pri_margin);
4906c92544dSBjoern A. Zeeb if (factor > 0) {
4916c92544dSBjoern A. Zeeb seq.first_ts = cur_event->ts;
4926c92544dSBjoern A. Zeeb seq.count++;
4936c92544dSBjoern A. Zeeb }
4946c92544dSBjoern A. Zeeb
4956c92544dSBjoern A. Zeeb j = mt76_decr(j, MT_DFS_EVENT_BUFLEN);
4966c92544dSBjoern A. Zeeb }
4976c92544dSBjoern A. Zeeb if (seq.count <= cur_len)
4986c92544dSBjoern A. Zeeb goto next;
4996c92544dSBjoern A. Zeeb
5006c92544dSBjoern A. Zeeb seq_p = mt76x02_dfs_seq_pool_get(dev);
5016c92544dSBjoern A. Zeeb if (!seq_p)
5026c92544dSBjoern A. Zeeb return -ENOMEM;
5036c92544dSBjoern A. Zeeb
5046c92544dSBjoern A. Zeeb *seq_p = seq;
5056c92544dSBjoern A. Zeeb INIT_LIST_HEAD(&seq_p->head);
5066c92544dSBjoern A. Zeeb list_add(&seq_p->head, &dfs_pd->sequences);
5076c92544dSBjoern A. Zeeb next:
5086c92544dSBjoern A. Zeeb i = mt76_decr(i, MT_DFS_EVENT_BUFLEN);
5096c92544dSBjoern A. Zeeb }
5106c92544dSBjoern A. Zeeb return 0;
5116c92544dSBjoern A. Zeeb }
5126c92544dSBjoern A. Zeeb
mt76x02_dfs_add_event_to_sequence(struct mt76x02_dev * dev,struct mt76x02_dfs_event * event)5136c92544dSBjoern A. Zeeb static u16 mt76x02_dfs_add_event_to_sequence(struct mt76x02_dev *dev,
5146c92544dSBjoern A. Zeeb struct mt76x02_dfs_event *event)
5156c92544dSBjoern A. Zeeb {
5166c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
5176c92544dSBjoern A. Zeeb struct mt76x02_dfs_sw_detector_params *sw_params;
5186c92544dSBjoern A. Zeeb struct mt76x02_dfs_sequence *seq, *tmp_seq;
5196c92544dSBjoern A. Zeeb u16 max_seq_len = 0;
5206c92544dSBjoern A. Zeeb int factor, pri;
5216c92544dSBjoern A. Zeeb
5226c92544dSBjoern A. Zeeb sw_params = &dfs_pd->sw_dpd_params;
5236c92544dSBjoern A. Zeeb list_for_each_entry_safe(seq, tmp_seq, &dfs_pd->sequences, head) {
5246c92544dSBjoern A. Zeeb if (event->ts > seq->first_ts + MT_DFS_SEQUENCE_WINDOW) {
5256c92544dSBjoern A. Zeeb list_del_init(&seq->head);
5266c92544dSBjoern A. Zeeb mt76x02_dfs_seq_pool_put(dev, seq);
5276c92544dSBjoern A. Zeeb continue;
5286c92544dSBjoern A. Zeeb }
5296c92544dSBjoern A. Zeeb
5306c92544dSBjoern A. Zeeb if (event->engine != seq->engine)
5316c92544dSBjoern A. Zeeb continue;
5326c92544dSBjoern A. Zeeb
5336c92544dSBjoern A. Zeeb pri = event->ts - seq->last_ts;
5346c92544dSBjoern A. Zeeb factor = mt76x02_dfs_get_multiple(pri, seq->pri,
5356c92544dSBjoern A. Zeeb sw_params->pri_margin);
5366c92544dSBjoern A. Zeeb if (factor > 0) {
5376c92544dSBjoern A. Zeeb seq->last_ts = event->ts;
5386c92544dSBjoern A. Zeeb seq->count++;
5396c92544dSBjoern A. Zeeb max_seq_len = max_t(u16, max_seq_len, seq->count);
5406c92544dSBjoern A. Zeeb }
5416c92544dSBjoern A. Zeeb }
5426c92544dSBjoern A. Zeeb return max_seq_len;
5436c92544dSBjoern A. Zeeb }
5446c92544dSBjoern A. Zeeb
mt76x02_dfs_check_detection(struct mt76x02_dev * dev)5456c92544dSBjoern A. Zeeb static bool mt76x02_dfs_check_detection(struct mt76x02_dev *dev)
5466c92544dSBjoern A. Zeeb {
5476c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
5486c92544dSBjoern A. Zeeb struct mt76x02_dfs_sequence *seq;
5496c92544dSBjoern A. Zeeb
5506c92544dSBjoern A. Zeeb if (list_empty(&dfs_pd->sequences))
5516c92544dSBjoern A. Zeeb return false;
5526c92544dSBjoern A. Zeeb
5536c92544dSBjoern A. Zeeb list_for_each_entry(seq, &dfs_pd->sequences, head) {
5546c92544dSBjoern A. Zeeb if (seq->count > MT_DFS_SEQUENCE_TH) {
5556c92544dSBjoern A. Zeeb dfs_pd->stats[seq->engine].sw_pattern++;
5566c92544dSBjoern A. Zeeb return true;
5576c92544dSBjoern A. Zeeb }
5586c92544dSBjoern A. Zeeb }
5596c92544dSBjoern A. Zeeb return false;
5606c92544dSBjoern A. Zeeb }
5616c92544dSBjoern A. Zeeb
mt76x02_dfs_add_events(struct mt76x02_dev * dev)5626c92544dSBjoern A. Zeeb static void mt76x02_dfs_add_events(struct mt76x02_dev *dev)
5636c92544dSBjoern A. Zeeb {
5646c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
5656c92544dSBjoern A. Zeeb struct mt76x02_dfs_event event;
5666c92544dSBjoern A. Zeeb int i, seq_len;
5676c92544dSBjoern A. Zeeb
5686c92544dSBjoern A. Zeeb /* disable debug mode */
5696c92544dSBjoern A. Zeeb mt76x02_dfs_set_capture_mode_ctrl(dev, false);
5706c92544dSBjoern A. Zeeb for (i = 0; i < MT_DFS_EVENT_LOOP; i++) {
5716c92544dSBjoern A. Zeeb if (!mt76x02_dfs_fetch_event(dev, &event))
5726c92544dSBjoern A. Zeeb break;
5736c92544dSBjoern A. Zeeb
5746c92544dSBjoern A. Zeeb if (dfs_pd->last_event_ts > event.ts)
5756c92544dSBjoern A. Zeeb mt76x02_dfs_detector_reset(dev);
5766c92544dSBjoern A. Zeeb dfs_pd->last_event_ts = event.ts;
5776c92544dSBjoern A. Zeeb
5786c92544dSBjoern A. Zeeb if (!mt76x02_dfs_check_event(dev, &event))
5796c92544dSBjoern A. Zeeb continue;
5806c92544dSBjoern A. Zeeb
5816c92544dSBjoern A. Zeeb seq_len = mt76x02_dfs_add_event_to_sequence(dev, &event);
5826c92544dSBjoern A. Zeeb mt76x02_dfs_create_sequence(dev, &event, seq_len);
5836c92544dSBjoern A. Zeeb
5846c92544dSBjoern A. Zeeb mt76x02_dfs_queue_event(dev, &event);
5856c92544dSBjoern A. Zeeb }
5866c92544dSBjoern A. Zeeb mt76x02_dfs_set_capture_mode_ctrl(dev, true);
5876c92544dSBjoern A. Zeeb }
5886c92544dSBjoern A. Zeeb
mt76x02_dfs_check_event_window(struct mt76x02_dev * dev)5896c92544dSBjoern A. Zeeb static void mt76x02_dfs_check_event_window(struct mt76x02_dev *dev)
5906c92544dSBjoern A. Zeeb {
5916c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
5926c92544dSBjoern A. Zeeb struct mt76x02_dfs_event_rb *event_buff;
5936c92544dSBjoern A. Zeeb struct mt76x02_dfs_event *event;
5946c92544dSBjoern A. Zeeb int i;
5956c92544dSBjoern A. Zeeb
5966c92544dSBjoern A. Zeeb for (i = 0; i < ARRAY_SIZE(dfs_pd->event_rb); i++) {
5976c92544dSBjoern A. Zeeb event_buff = &dfs_pd->event_rb[i];
5986c92544dSBjoern A. Zeeb
5996c92544dSBjoern A. Zeeb while (event_buff->h_rb != event_buff->t_rb) {
6006c92544dSBjoern A. Zeeb event = &event_buff->data[event_buff->h_rb];
6016c92544dSBjoern A. Zeeb
6026c92544dSBjoern A. Zeeb /* sorted list */
6036c92544dSBjoern A. Zeeb if (time_is_after_jiffies(event->fetch_ts +
6046c92544dSBjoern A. Zeeb MT_DFS_EVENT_WINDOW))
6056c92544dSBjoern A. Zeeb break;
6066c92544dSBjoern A. Zeeb event_buff->h_rb = mt76_incr(event_buff->h_rb,
6076c92544dSBjoern A. Zeeb MT_DFS_EVENT_BUFLEN);
6086c92544dSBjoern A. Zeeb }
6096c92544dSBjoern A. Zeeb }
6106c92544dSBjoern A. Zeeb }
6116c92544dSBjoern A. Zeeb
mt76x02_dfs_tasklet(struct tasklet_struct * t)6126c92544dSBjoern A. Zeeb static void mt76x02_dfs_tasklet(struct tasklet_struct *t)
6136c92544dSBjoern A. Zeeb {
6146c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = from_tasklet(dfs_pd, t,
6156c92544dSBjoern A. Zeeb dfs_tasklet);
6166c92544dSBjoern A. Zeeb struct mt76x02_dev *dev = container_of(dfs_pd, typeof(*dev), dfs_pd);
6176c92544dSBjoern A. Zeeb u32 engine_mask;
6186c92544dSBjoern A. Zeeb int i;
6196c92544dSBjoern A. Zeeb
6206c92544dSBjoern A. Zeeb if (test_bit(MT76_SCANNING, &dev->mphy.state))
6216c92544dSBjoern A. Zeeb goto out;
6226c92544dSBjoern A. Zeeb
6236c92544dSBjoern A. Zeeb if (time_is_before_jiffies(dfs_pd->last_sw_check +
6246c92544dSBjoern A. Zeeb MT_DFS_SW_TIMEOUT)) {
6256c92544dSBjoern A. Zeeb bool radar_detected;
6266c92544dSBjoern A. Zeeb
6276c92544dSBjoern A. Zeeb dfs_pd->last_sw_check = jiffies;
6286c92544dSBjoern A. Zeeb
6296c92544dSBjoern A. Zeeb mt76x02_dfs_add_events(dev);
6306c92544dSBjoern A. Zeeb radar_detected = mt76x02_dfs_check_detection(dev);
6316c92544dSBjoern A. Zeeb if (radar_detected) {
6326c92544dSBjoern A. Zeeb /* sw detector rx radar pattern */
633*8ba4d145SBjoern A. Zeeb ieee80211_radar_detected(dev->mt76.hw, NULL);
6346c92544dSBjoern A. Zeeb mt76x02_dfs_detector_reset(dev);
6356c92544dSBjoern A. Zeeb
6366c92544dSBjoern A. Zeeb return;
6376c92544dSBjoern A. Zeeb }
6386c92544dSBjoern A. Zeeb mt76x02_dfs_check_event_window(dev);
6396c92544dSBjoern A. Zeeb }
6406c92544dSBjoern A. Zeeb
6416c92544dSBjoern A. Zeeb engine_mask = mt76_rr(dev, MT_BBP(DFS, 1));
6426c92544dSBjoern A. Zeeb if (!(engine_mask & 0xf))
6436c92544dSBjoern A. Zeeb goto out;
6446c92544dSBjoern A. Zeeb
6456c92544dSBjoern A. Zeeb for (i = 0; i < MT_DFS_NUM_ENGINES; i++) {
6466c92544dSBjoern A. Zeeb struct mt76x02_dfs_hw_pulse pulse;
6476c92544dSBjoern A. Zeeb
6486c92544dSBjoern A. Zeeb if (!(engine_mask & (1 << i)))
6496c92544dSBjoern A. Zeeb continue;
6506c92544dSBjoern A. Zeeb
6516c92544dSBjoern A. Zeeb pulse.engine = i;
6526c92544dSBjoern A. Zeeb mt76x02_dfs_get_hw_pulse(dev, &pulse);
6536c92544dSBjoern A. Zeeb
6546c92544dSBjoern A. Zeeb if (!mt76x02_dfs_check_hw_pulse(dev, &pulse)) {
6556c92544dSBjoern A. Zeeb dfs_pd->stats[i].hw_pulse_discarded++;
6566c92544dSBjoern A. Zeeb continue;
6576c92544dSBjoern A. Zeeb }
6586c92544dSBjoern A. Zeeb
6596c92544dSBjoern A. Zeeb /* hw detector rx radar pattern */
6606c92544dSBjoern A. Zeeb dfs_pd->stats[i].hw_pattern++;
661*8ba4d145SBjoern A. Zeeb ieee80211_radar_detected(dev->mt76.hw, NULL);
6626c92544dSBjoern A. Zeeb mt76x02_dfs_detector_reset(dev);
6636c92544dSBjoern A. Zeeb
6646c92544dSBjoern A. Zeeb return;
6656c92544dSBjoern A. Zeeb }
6666c92544dSBjoern A. Zeeb
6676c92544dSBjoern A. Zeeb /* reset hw detector */
6686c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 1), 0xf);
6696c92544dSBjoern A. Zeeb
6706c92544dSBjoern A. Zeeb out:
6716c92544dSBjoern A. Zeeb mt76x02_irq_enable(dev, MT_INT_GPTIMER);
6726c92544dSBjoern A. Zeeb }
6736c92544dSBjoern A. Zeeb
mt76x02_dfs_init_sw_detector(struct mt76x02_dev * dev)6746c92544dSBjoern A. Zeeb static void mt76x02_dfs_init_sw_detector(struct mt76x02_dev *dev)
6756c92544dSBjoern A. Zeeb {
6766c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
6776c92544dSBjoern A. Zeeb
6786c92544dSBjoern A. Zeeb switch (dev->mt76.region) {
6796c92544dSBjoern A. Zeeb case NL80211_DFS_FCC:
6806c92544dSBjoern A. Zeeb dfs_pd->sw_dpd_params.max_pri = MT_DFS_FCC_MAX_PRI;
6816c92544dSBjoern A. Zeeb dfs_pd->sw_dpd_params.min_pri = MT_DFS_FCC_MIN_PRI;
6826c92544dSBjoern A. Zeeb dfs_pd->sw_dpd_params.pri_margin = MT_DFS_PRI_MARGIN;
6836c92544dSBjoern A. Zeeb break;
6846c92544dSBjoern A. Zeeb case NL80211_DFS_ETSI:
6856c92544dSBjoern A. Zeeb dfs_pd->sw_dpd_params.max_pri = MT_DFS_ETSI_MAX_PRI;
6866c92544dSBjoern A. Zeeb dfs_pd->sw_dpd_params.min_pri = MT_DFS_ETSI_MIN_PRI;
6876c92544dSBjoern A. Zeeb dfs_pd->sw_dpd_params.pri_margin = MT_DFS_PRI_MARGIN << 2;
6886c92544dSBjoern A. Zeeb break;
6896c92544dSBjoern A. Zeeb case NL80211_DFS_JP:
6906c92544dSBjoern A. Zeeb dfs_pd->sw_dpd_params.max_pri = MT_DFS_JP_MAX_PRI;
6916c92544dSBjoern A. Zeeb dfs_pd->sw_dpd_params.min_pri = MT_DFS_JP_MIN_PRI;
6926c92544dSBjoern A. Zeeb dfs_pd->sw_dpd_params.pri_margin = MT_DFS_PRI_MARGIN;
6936c92544dSBjoern A. Zeeb break;
6946c92544dSBjoern A. Zeeb case NL80211_DFS_UNSET:
6956c92544dSBjoern A. Zeeb default:
6966c92544dSBjoern A. Zeeb break;
6976c92544dSBjoern A. Zeeb }
6986c92544dSBjoern A. Zeeb }
6996c92544dSBjoern A. Zeeb
mt76x02_dfs_set_bbp_params(struct mt76x02_dev * dev)7006c92544dSBjoern A. Zeeb static void mt76x02_dfs_set_bbp_params(struct mt76x02_dev *dev)
7016c92544dSBjoern A. Zeeb {
7026c92544dSBjoern A. Zeeb const struct mt76x02_radar_specs *radar_specs;
7036c92544dSBjoern A. Zeeb u8 i, shift;
7046c92544dSBjoern A. Zeeb u32 data;
7056c92544dSBjoern A. Zeeb
7066c92544dSBjoern A. Zeeb switch (dev->mphy.chandef.width) {
7076c92544dSBjoern A. Zeeb case NL80211_CHAN_WIDTH_40:
7086c92544dSBjoern A. Zeeb shift = MT_DFS_NUM_ENGINES;
7096c92544dSBjoern A. Zeeb break;
7106c92544dSBjoern A. Zeeb case NL80211_CHAN_WIDTH_80:
7116c92544dSBjoern A. Zeeb shift = 2 * MT_DFS_NUM_ENGINES;
7126c92544dSBjoern A. Zeeb break;
7136c92544dSBjoern A. Zeeb default:
7146c92544dSBjoern A. Zeeb shift = 0;
7156c92544dSBjoern A. Zeeb break;
7166c92544dSBjoern A. Zeeb }
7176c92544dSBjoern A. Zeeb
7186c92544dSBjoern A. Zeeb switch (dev->mt76.region) {
7196c92544dSBjoern A. Zeeb case NL80211_DFS_FCC:
7206c92544dSBjoern A. Zeeb radar_specs = &fcc_radar_specs[shift];
7216c92544dSBjoern A. Zeeb break;
7226c92544dSBjoern A. Zeeb case NL80211_DFS_ETSI:
7236c92544dSBjoern A. Zeeb radar_specs = &etsi_radar_specs[shift];
7246c92544dSBjoern A. Zeeb break;
7256c92544dSBjoern A. Zeeb case NL80211_DFS_JP:
7266c92544dSBjoern A. Zeeb if (dev->mphy.chandef.chan->center_freq >= 5250 &&
7276c92544dSBjoern A. Zeeb dev->mphy.chandef.chan->center_freq <= 5350)
7286c92544dSBjoern A. Zeeb radar_specs = &jp_w53_radar_specs[shift];
7296c92544dSBjoern A. Zeeb else
7306c92544dSBjoern A. Zeeb radar_specs = &jp_w56_radar_specs[shift];
7316c92544dSBjoern A. Zeeb break;
7326c92544dSBjoern A. Zeeb case NL80211_DFS_UNSET:
7336c92544dSBjoern A. Zeeb default:
7346c92544dSBjoern A. Zeeb return;
7356c92544dSBjoern A. Zeeb }
7366c92544dSBjoern A. Zeeb
7376c92544dSBjoern A. Zeeb data = (MT_DFS_VGA_MASK << 16) |
7386c92544dSBjoern A. Zeeb (MT_DFS_PWR_GAIN_OFFSET << 12) |
7396c92544dSBjoern A. Zeeb (MT_DFS_PWR_DOWN_TIME << 8) |
7406c92544dSBjoern A. Zeeb (MT_DFS_SYM_ROUND << 4) |
7416c92544dSBjoern A. Zeeb (MT_DFS_DELTA_DELAY & 0xf);
7426c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 2), data);
7436c92544dSBjoern A. Zeeb
7446c92544dSBjoern A. Zeeb data = (MT_DFS_RX_PE_MASK << 16) | MT_DFS_PKT_END_MASK;
7456c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 3), data);
7466c92544dSBjoern A. Zeeb
7476c92544dSBjoern A. Zeeb for (i = 0; i < MT_DFS_NUM_ENGINES; i++) {
7486c92544dSBjoern A. Zeeb /* configure engine */
7496c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 0), i);
7506c92544dSBjoern A. Zeeb
7516c92544dSBjoern A. Zeeb /* detection mode + avg_len */
7526c92544dSBjoern A. Zeeb data = ((radar_specs[i].avg_len & 0x1ff) << 16) |
7536c92544dSBjoern A. Zeeb (radar_specs[i].mode & 0xf);
7546c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 4), data);
7556c92544dSBjoern A. Zeeb
7566c92544dSBjoern A. Zeeb /* dfs energy */
7576c92544dSBjoern A. Zeeb data = ((radar_specs[i].e_high & 0x0fff) << 16) |
7586c92544dSBjoern A. Zeeb (radar_specs[i].e_low & 0x0fff);
7596c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 5), data);
7606c92544dSBjoern A. Zeeb
7616c92544dSBjoern A. Zeeb /* dfs period */
7626c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 7), radar_specs[i].t_low);
7636c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 9), radar_specs[i].t_high);
7646c92544dSBjoern A. Zeeb
7656c92544dSBjoern A. Zeeb /* dfs burst */
7666c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 11), radar_specs[i].b_low);
7676c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 13), radar_specs[i].b_high);
7686c92544dSBjoern A. Zeeb
7696c92544dSBjoern A. Zeeb /* dfs width */
7706c92544dSBjoern A. Zeeb data = ((radar_specs[i].w_high & 0x0fff) << 16) |
7716c92544dSBjoern A. Zeeb (radar_specs[i].w_low & 0x0fff);
7726c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 14), data);
7736c92544dSBjoern A. Zeeb
7746c92544dSBjoern A. Zeeb /* dfs margins */
7756c92544dSBjoern A. Zeeb data = (radar_specs[i].w_margin << 16) |
7766c92544dSBjoern A. Zeeb radar_specs[i].t_margin;
7776c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 15), data);
7786c92544dSBjoern A. Zeeb
7796c92544dSBjoern A. Zeeb /* dfs event expiration */
7806c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 17), radar_specs[i].event_expiration);
7816c92544dSBjoern A. Zeeb
7826c92544dSBjoern A. Zeeb /* dfs pwr adj */
7836c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 30), radar_specs[i].pwr_jmp);
7846c92544dSBjoern A. Zeeb }
7856c92544dSBjoern A. Zeeb
7866c92544dSBjoern A. Zeeb /* reset status */
7876c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 1), 0xf);
7886c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 36), 0x3);
7896c92544dSBjoern A. Zeeb
7906c92544dSBjoern A. Zeeb /* enable detection*/
7916c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 0), MT_DFS_CH_EN << 16);
7926c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(IBI, 11), 0x0c350001);
7936c92544dSBjoern A. Zeeb }
7946c92544dSBjoern A. Zeeb
mt76x02_phy_dfs_adjust_agc(struct mt76x02_dev * dev)7956c92544dSBjoern A. Zeeb void mt76x02_phy_dfs_adjust_agc(struct mt76x02_dev *dev)
7966c92544dSBjoern A. Zeeb {
7976c92544dSBjoern A. Zeeb u32 agc_r8, agc_r4, val_r8, val_r4, dfs_r31;
7986c92544dSBjoern A. Zeeb
7996c92544dSBjoern A. Zeeb agc_r8 = mt76_rr(dev, MT_BBP(AGC, 8));
8006c92544dSBjoern A. Zeeb agc_r4 = mt76_rr(dev, MT_BBP(AGC, 4));
8016c92544dSBjoern A. Zeeb
8026c92544dSBjoern A. Zeeb val_r8 = (agc_r8 & 0x00007e00) >> 9;
8036c92544dSBjoern A. Zeeb val_r4 = agc_r4 & ~0x1f000000;
8046c92544dSBjoern A. Zeeb val_r4 += (((val_r8 + 1) >> 1) << 24);
8056c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(AGC, 4), val_r4);
8066c92544dSBjoern A. Zeeb
8076c92544dSBjoern A. Zeeb dfs_r31 = FIELD_GET(MT_BBP_AGC_LNA_HIGH_GAIN, val_r4);
8086c92544dSBjoern A. Zeeb dfs_r31 += val_r8;
8096c92544dSBjoern A. Zeeb dfs_r31 -= (agc_r8 & 0x00000038) >> 3;
8106c92544dSBjoern A. Zeeb dfs_r31 = (dfs_r31 << 16) | 0x00000307;
8116c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 31), dfs_r31);
8126c92544dSBjoern A. Zeeb
8136c92544dSBjoern A. Zeeb if (is_mt76x2(dev)) {
8146c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 32), 0x00040071);
8156c92544dSBjoern A. Zeeb } else {
8166c92544dSBjoern A. Zeeb /* disable hw detector */
8176c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 0), 0);
8186c92544dSBjoern A. Zeeb /* enable hw detector */
8196c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 0), MT_DFS_CH_EN << 16);
8206c92544dSBjoern A. Zeeb }
8216c92544dSBjoern A. Zeeb }
8226c92544dSBjoern A. Zeeb EXPORT_SYMBOL_GPL(mt76x02_phy_dfs_adjust_agc);
8236c92544dSBjoern A. Zeeb
mt76x02_dfs_init_params(struct mt76x02_dev * dev)8246c92544dSBjoern A. Zeeb void mt76x02_dfs_init_params(struct mt76x02_dev *dev)
8256c92544dSBjoern A. Zeeb {
8266c92544dSBjoern A. Zeeb if (mt76_phy_dfs_state(&dev->mphy) > MT_DFS_STATE_DISABLED) {
8276c92544dSBjoern A. Zeeb mt76x02_dfs_init_sw_detector(dev);
8286c92544dSBjoern A. Zeeb mt76x02_dfs_set_bbp_params(dev);
8296c92544dSBjoern A. Zeeb /* enable debug mode */
8306c92544dSBjoern A. Zeeb mt76x02_dfs_set_capture_mode_ctrl(dev, true);
8316c92544dSBjoern A. Zeeb
8326c92544dSBjoern A. Zeeb mt76x02_irq_enable(dev, MT_INT_GPTIMER);
8336c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_INT_TIMER_EN,
8346c92544dSBjoern A. Zeeb MT_INT_TIMER_EN_GP_TIMER_EN, 1);
8356c92544dSBjoern A. Zeeb } else {
8366c92544dSBjoern A. Zeeb /* disable hw detector */
8376c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 0), 0);
8386c92544dSBjoern A. Zeeb /* clear detector status */
8396c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(DFS, 1), 0xf);
8406c92544dSBjoern A. Zeeb if (mt76_chip(&dev->mt76) == 0x7610 ||
8416c92544dSBjoern A. Zeeb mt76_chip(&dev->mt76) == 0x7630)
8426c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(IBI, 11), 0xfde8081);
8436c92544dSBjoern A. Zeeb else
8446c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BBP(IBI, 11), 0);
8456c92544dSBjoern A. Zeeb
8466c92544dSBjoern A. Zeeb mt76x02_irq_disable(dev, MT_INT_GPTIMER);
8476c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_INT_TIMER_EN,
8486c92544dSBjoern A. Zeeb MT_INT_TIMER_EN_GP_TIMER_EN, 0);
8496c92544dSBjoern A. Zeeb }
8506c92544dSBjoern A. Zeeb }
8516c92544dSBjoern A. Zeeb EXPORT_SYMBOL_GPL(mt76x02_dfs_init_params);
8526c92544dSBjoern A. Zeeb
mt76x02_dfs_init_detector(struct mt76x02_dev * dev)8536c92544dSBjoern A. Zeeb void mt76x02_dfs_init_detector(struct mt76x02_dev *dev)
8546c92544dSBjoern A. Zeeb {
8556c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
8566c92544dSBjoern A. Zeeb
8576c92544dSBjoern A. Zeeb INIT_LIST_HEAD(&dfs_pd->sequences);
8586c92544dSBjoern A. Zeeb INIT_LIST_HEAD(&dfs_pd->seq_pool);
8596c92544dSBjoern A. Zeeb dev->mt76.region = NL80211_DFS_UNSET;
8606c92544dSBjoern A. Zeeb dfs_pd->last_sw_check = jiffies;
8616c92544dSBjoern A. Zeeb tasklet_setup(&dfs_pd->dfs_tasklet, mt76x02_dfs_tasklet);
8626c92544dSBjoern A. Zeeb }
8636c92544dSBjoern A. Zeeb
8646c92544dSBjoern A. Zeeb static void
mt76x02_dfs_set_domain(struct mt76x02_dev * dev,enum nl80211_dfs_regions region)8656c92544dSBjoern A. Zeeb mt76x02_dfs_set_domain(struct mt76x02_dev *dev,
8666c92544dSBjoern A. Zeeb enum nl80211_dfs_regions region)
8676c92544dSBjoern A. Zeeb {
8686c92544dSBjoern A. Zeeb struct mt76x02_dfs_pattern_detector *dfs_pd = &dev->dfs_pd;
8696c92544dSBjoern A. Zeeb
8706c92544dSBjoern A. Zeeb mutex_lock(&dev->mt76.mutex);
8716c92544dSBjoern A. Zeeb if (dev->mt76.region != region) {
8726c92544dSBjoern A. Zeeb tasklet_disable(&dfs_pd->dfs_tasklet);
8736c92544dSBjoern A. Zeeb
8746c92544dSBjoern A. Zeeb dev->ed_monitor = dev->ed_monitor_enabled &&
8756c92544dSBjoern A. Zeeb region == NL80211_DFS_ETSI;
8766c92544dSBjoern A. Zeeb mt76x02_edcca_init(dev);
8776c92544dSBjoern A. Zeeb
8786c92544dSBjoern A. Zeeb dev->mt76.region = region;
8796c92544dSBjoern A. Zeeb mt76x02_dfs_init_params(dev);
8806c92544dSBjoern A. Zeeb tasklet_enable(&dfs_pd->dfs_tasklet);
8816c92544dSBjoern A. Zeeb }
8826c92544dSBjoern A. Zeeb mutex_unlock(&dev->mt76.mutex);
8836c92544dSBjoern A. Zeeb }
8846c92544dSBjoern A. Zeeb
mt76x02_regd_notifier(struct wiphy * wiphy,struct regulatory_request * request)8856c92544dSBjoern A. Zeeb void mt76x02_regd_notifier(struct wiphy *wiphy,
8866c92544dSBjoern A. Zeeb struct regulatory_request *request)
8876c92544dSBjoern A. Zeeb {
8886c92544dSBjoern A. Zeeb struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
8896c92544dSBjoern A. Zeeb struct mt76x02_dev *dev = hw->priv;
8906c92544dSBjoern A. Zeeb
8916c92544dSBjoern A. Zeeb mt76x02_dfs_set_domain(dev, request->dfs_region);
8926c92544dSBjoern A. Zeeb }
893