16c92544dSBjoern A. Zeeb /* SPDX-License-Identifier: ISC */ 26c92544dSBjoern A. Zeeb 36c92544dSBjoern A. Zeeb #ifndef __MT7603_REGS_H 46c92544dSBjoern A. Zeeb #define __MT7603_REGS_H 56c92544dSBjoern A. Zeeb 66c92544dSBjoern A. Zeeb #define MT_HW_REV 0x1000 76c92544dSBjoern A. Zeeb #define MT_HW_CHIPID 0x1008 86c92544dSBjoern A. Zeeb #define MT_TOP_MISC2 0x1134 96c92544dSBjoern A. Zeeb 106c92544dSBjoern A. Zeeb #define MT_MCU_BASE 0x2000 116c92544dSBjoern A. Zeeb #define MT_MCU(ofs) (MT_MCU_BASE + (ofs)) 126c92544dSBjoern A. Zeeb 136c92544dSBjoern A. Zeeb #define MT_MCU_PCIE_REMAP_1 MT_MCU(0x500) 146c92544dSBjoern A. Zeeb #define MT_MCU_PCIE_REMAP_1_OFFSET GENMASK(17, 0) 156c92544dSBjoern A. Zeeb #define MT_MCU_PCIE_REMAP_1_BASE GENMASK(31, 18) 166c92544dSBjoern A. Zeeb 176c92544dSBjoern A. Zeeb #define MT_MCU_PCIE_REMAP_2 MT_MCU(0x504) 186c92544dSBjoern A. Zeeb #define MT_MCU_PCIE_REMAP_2_OFFSET GENMASK(18, 0) 196c92544dSBjoern A. Zeeb #define MT_MCU_PCIE_REMAP_2_BASE GENMASK(31, 19) 206c92544dSBjoern A. Zeeb 216c92544dSBjoern A. Zeeb #define MT_HIF_BASE 0x4000 226c92544dSBjoern A. Zeeb #define MT_HIF(ofs) (MT_HIF_BASE + (ofs)) 236c92544dSBjoern A. Zeeb 246c92544dSBjoern A. Zeeb #define MT_INT_SOURCE_CSR MT_HIF(0x200) 256c92544dSBjoern A. Zeeb #define MT_INT_MASK_CSR MT_HIF(0x204) 266c92544dSBjoern A. Zeeb #define MT_DELAY_INT_CFG MT_HIF(0x210) 276c92544dSBjoern A. Zeeb 286c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE(_n) BIT(_n) 296c92544dSBjoern A. Zeeb #define MT_INT_RX_DONE_ALL GENMASK(1, 0) 306c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE_ALL GENMASK(19, 4) 316c92544dSBjoern A. Zeeb #define MT_INT_TX_DONE(_n) BIT((_n) + 4) 326c92544dSBjoern A. Zeeb 336c92544dSBjoern A. Zeeb #define MT_INT_RX_COHERENT BIT(20) 346c92544dSBjoern A. Zeeb #define MT_INT_TX_COHERENT BIT(21) 356c92544dSBjoern A. Zeeb #define MT_INT_MAC_IRQ3 BIT(27) 366c92544dSBjoern A. Zeeb 376c92544dSBjoern A. Zeeb #define MT_INT_MCU_CMD BIT(30) 386c92544dSBjoern A. Zeeb 396c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG MT_HIF(0x208) 406c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_TX_DMA_EN BIT(0) 416c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_TX_DMA_BUSY BIT(1) 426c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_RX_DMA_EN BIT(2) 436c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_RX_DMA_BUSY BIT(3) 446c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_DMA_BURST_SIZE GENMASK(5, 4) 456c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE BIT(6) 466c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_BIG_ENDIAN BIT(7) 476c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_HDR_SEG_LEN GENMASK(15, 8) 486c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_SW_RESET BIT(24) 496c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_FORCE_TX_EOF BIT(25) 506c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_CLK_GATE_DIS BIT(30) 516c92544dSBjoern A. Zeeb #define MT_WPDMA_GLO_CFG_RX_2B_OFFSET BIT(31) 526c92544dSBjoern A. Zeeb 536c92544dSBjoern A. Zeeb #define MT_WPDMA_RST_IDX MT_HIF(0x20c) 546c92544dSBjoern A. Zeeb 556c92544dSBjoern A. Zeeb #define MT_WPDMA_DEBUG MT_HIF(0x244) 566c92544dSBjoern A. Zeeb #define MT_WPDMA_DEBUG_VALUE GENMASK(17, 0) 576c92544dSBjoern A. Zeeb #define MT_WPDMA_DEBUG_SEL BIT(27) 586c92544dSBjoern A. Zeeb #define MT_WPDMA_DEBUG_IDX GENMASK(31, 28) 596c92544dSBjoern A. Zeeb 606c92544dSBjoern A. Zeeb #define MT_TX_RING_BASE MT_HIF(0x300) 616c92544dSBjoern A. Zeeb #define MT_RX_RING_BASE MT_HIF(0x400) 626c92544dSBjoern A. Zeeb 636c92544dSBjoern A. Zeeb #define MT_TXTIME_THRESH_BASE MT_HIF(0x500) 646c92544dSBjoern A. Zeeb #define MT_TXTIME_THRESH(n) (MT_TXTIME_THRESH_BASE + ((n) * 4)) 656c92544dSBjoern A. Zeeb 666c92544dSBjoern A. Zeeb #define MT_PAGE_COUNT_BASE MT_HIF(0x540) 676c92544dSBjoern A. Zeeb #define MT_PAGE_COUNT(n) (MT_PAGE_COUNT_BASE + ((n) * 4)) 686c92544dSBjoern A. Zeeb 696c92544dSBjoern A. Zeeb #define MT_SCH_1 MT_HIF(0x588) 706c92544dSBjoern A. Zeeb #define MT_SCH_2 MT_HIF(0x58c) 716c92544dSBjoern A. Zeeb #define MT_SCH_3 MT_HIF(0x590) 726c92544dSBjoern A. Zeeb 736c92544dSBjoern A. Zeeb #define MT_SCH_4 MT_HIF(0x594) 746c92544dSBjoern A. Zeeb #define MT_SCH_4_FORCE_QID GENMASK(4, 0) 756c92544dSBjoern A. Zeeb #define MT_SCH_4_BYPASS BIT(5) 766c92544dSBjoern A. Zeeb #define MT_SCH_4_RESET BIT(8) 776c92544dSBjoern A. Zeeb 786c92544dSBjoern A. Zeeb #define MT_GROUP_THRESH_BASE MT_HIF(0x598) 796c92544dSBjoern A. Zeeb #define MT_GROUP_THRESH(n) (MT_GROUP_THRESH_BASE + ((n) * 4)) 806c92544dSBjoern A. Zeeb 816c92544dSBjoern A. Zeeb #define MT_QUEUE_PRIORITY_1 MT_HIF(0x580) 826c92544dSBjoern A. Zeeb #define MT_QUEUE_PRIORITY_2 MT_HIF(0x584) 836c92544dSBjoern A. Zeeb 846c92544dSBjoern A. Zeeb #define MT_BMAP_0 MT_HIF(0x5b0) 856c92544dSBjoern A. Zeeb #define MT_BMAP_1 MT_HIF(0x5b4) 866c92544dSBjoern A. Zeeb #define MT_BMAP_2 MT_HIF(0x5b8) 876c92544dSBjoern A. Zeeb 886c92544dSBjoern A. Zeeb #define MT_HIGH_PRIORITY_1 MT_HIF(0x5bc) 896c92544dSBjoern A. Zeeb #define MT_HIGH_PRIORITY_2 MT_HIF(0x5c0) 906c92544dSBjoern A. Zeeb 916c92544dSBjoern A. Zeeb #define MT_PRIORITY_MASK MT_HIF(0x5c4) 926c92544dSBjoern A. Zeeb 936c92544dSBjoern A. Zeeb #define MT_RSV_MAX_THRESH MT_HIF(0x5c8) 946c92544dSBjoern A. Zeeb 956c92544dSBjoern A. Zeeb #define MT_PSE_BASE 0x8000 966c92544dSBjoern A. Zeeb #define MT_PSE(ofs) (MT_PSE_BASE + (ofs)) 976c92544dSBjoern A. Zeeb 986c92544dSBjoern A. Zeeb #define MT_MCU_DEBUG_RESET MT_PSE(0x16c) 996c92544dSBjoern A. Zeeb #define MT_MCU_DEBUG_RESET_PSE BIT(0) 1006c92544dSBjoern A. Zeeb #define MT_MCU_DEBUG_RESET_PSE_S BIT(1) 1016c92544dSBjoern A. Zeeb #define MT_MCU_DEBUG_RESET_QUEUES GENMASK(6, 2) 1026c92544dSBjoern A. Zeeb 1036c92544dSBjoern A. Zeeb #define MT_PSE_FC_P0 MT_PSE(0x120) 1046c92544dSBjoern A. Zeeb #define MT_PSE_FC_P0_MIN_RESERVE GENMASK(11, 0) 1056c92544dSBjoern A. Zeeb #define MT_PSE_FC_P0_MAX_QUOTA GENMASK(27, 16) 1066c92544dSBjoern A. Zeeb 1076c92544dSBjoern A. Zeeb #define MT_PSE_FRP MT_PSE(0x138) 1086c92544dSBjoern A. Zeeb #define MT_PSE_FRP_P0 GENMASK(2, 0) 1096c92544dSBjoern A. Zeeb #define MT_PSE_FRP_P1 GENMASK(5, 3) 1106c92544dSBjoern A. Zeeb #define MT_PSE_FRP_P2_RQ0 GENMASK(8, 6) 1116c92544dSBjoern A. Zeeb #define MT_PSE_FRP_P2_RQ1 GENMASK(11, 9) 1126c92544dSBjoern A. Zeeb #define MT_PSE_FRP_P2_RQ2 GENMASK(14, 12) 1136c92544dSBjoern A. Zeeb 1146c92544dSBjoern A. Zeeb #define MT_FC_RSV_COUNT_0 MT_PSE(0x13c) 1156c92544dSBjoern A. Zeeb #define MT_FC_RSV_COUNT_0_P0 GENMASK(11, 0) 1166c92544dSBjoern A. Zeeb #define MT_FC_RSV_COUNT_0_P1 GENMASK(27, 16) 1176c92544dSBjoern A. Zeeb 1186c92544dSBjoern A. Zeeb #define MT_FC_SP2_Q0Q1 MT_PSE(0x14c) 1196c92544dSBjoern A. Zeeb #define MT_FC_SP2_Q0Q1_SRC_COUNT_Q0 GENMASK(11, 0) 1206c92544dSBjoern A. Zeeb #define MT_FC_SP2_Q0Q1_SRC_COUNT_Q1 GENMASK(27, 16) 1216c92544dSBjoern A. Zeeb 1226c92544dSBjoern A. Zeeb #define MT_PSE_FW_SHARED MT_PSE(0x17c) 1236c92544dSBjoern A. Zeeb 1246c92544dSBjoern A. Zeeb #define MT_PSE_RTA MT_PSE(0x194) 1256c92544dSBjoern A. Zeeb #define MT_PSE_RTA_QUEUE_ID GENMASK(4, 0) 1266c92544dSBjoern A. Zeeb #define MT_PSE_RTA_PORT_ID GENMASK(6, 5) 1276c92544dSBjoern A. Zeeb #define MT_PSE_RTA_REDIRECT_EN BIT(7) 1286c92544dSBjoern A. Zeeb #define MT_PSE_RTA_TAG_ID GENMASK(15, 8) 1296c92544dSBjoern A. Zeeb #define MT_PSE_RTA_WRITE BIT(16) 1306c92544dSBjoern A. Zeeb #define MT_PSE_RTA_BUSY BIT(31) 1316c92544dSBjoern A. Zeeb 1326c92544dSBjoern A. Zeeb #define MT_WF_PHY_BASE 0x10000 1336c92544dSBjoern A. Zeeb #define MT_WF_PHY_OFFSET 0x1000 1346c92544dSBjoern A. Zeeb #define MT_WF_PHY(ofs) (MT_WF_PHY_BASE + (ofs)) 1356c92544dSBjoern A. Zeeb 1366c92544dSBjoern A. Zeeb #define MT_AGC_BASE MT_WF_PHY(0x500) 1376c92544dSBjoern A. Zeeb #define MT_AGC(n) (MT_AGC_BASE + ((n) * 4)) 1386c92544dSBjoern A. Zeeb 1396c92544dSBjoern A. Zeeb #define MT_AGC1_BASE MT_WF_PHY(0x1500) 1406c92544dSBjoern A. Zeeb #define MT_AGC1(n) (MT_AGC1_BASE + ((n) * 4)) 1416c92544dSBjoern A. Zeeb 1426c92544dSBjoern A. Zeeb #define MT_AGC_41_RSSI_0 GENMASK(23, 16) 1436c92544dSBjoern A. Zeeb #define MT_AGC_41_RSSI_1 GENMASK(7, 0) 1446c92544dSBjoern A. Zeeb 1456c92544dSBjoern A. Zeeb #define MT_RXTD_BASE MT_WF_PHY(0x600) 1466c92544dSBjoern A. Zeeb #define MT_RXTD(n) (MT_RXTD_BASE + ((n) * 4)) 1476c92544dSBjoern A. Zeeb 1486c92544dSBjoern A. Zeeb #define MT_RXTD_6_ACI_TH GENMASK(4, 0) 1496c92544dSBjoern A. Zeeb #define MT_RXTD_6_CCAED_TH GENMASK(14, 8) 1506c92544dSBjoern A. Zeeb 1516c92544dSBjoern A. Zeeb #define MT_RXTD_8_LOWER_SIGNAL GENMASK(5, 0) 1526c92544dSBjoern A. Zeeb 1536c92544dSBjoern A. Zeeb #define MT_RXTD_13_ACI_TH_EN BIT(0) 1546c92544dSBjoern A. Zeeb 1556c92544dSBjoern A. Zeeb #define MT_WF_PHY_CR_TSSI_BASE MT_WF_PHY(0xd00) 1566c92544dSBjoern A. Zeeb #define MT_WF_PHY_CR_TSSI(phy, n) (MT_WF_PHY_CR_TSSI_BASE + \ 1576c92544dSBjoern A. Zeeb ((phy) * MT_WF_PHY_OFFSET) + \ 1586c92544dSBjoern A. Zeeb ((n) * 4)) 1596c92544dSBjoern A. Zeeb 1606c92544dSBjoern A. Zeeb #define MT_PHYCTRL_BASE MT_WF_PHY(0x4100) 1616c92544dSBjoern A. Zeeb #define MT_PHYCTRL(n) (MT_PHYCTRL_BASE + ((n) * 4)) 1626c92544dSBjoern A. Zeeb 1636c92544dSBjoern A. Zeeb #define MT_PHYCTRL_2_STATUS_RESET BIT(6) 1646c92544dSBjoern A. Zeeb #define MT_PHYCTRL_2_STATUS_EN BIT(7) 1656c92544dSBjoern A. Zeeb 1666c92544dSBjoern A. Zeeb #define MT_PHYCTRL_STAT_PD MT_PHYCTRL(3) 1676c92544dSBjoern A. Zeeb #define MT_PHYCTRL_STAT_PD_OFDM GENMASK(31, 16) 1686c92544dSBjoern A. Zeeb #define MT_PHYCTRL_STAT_PD_CCK GENMASK(15, 0) 1696c92544dSBjoern A. Zeeb 1706c92544dSBjoern A. Zeeb #define MT_PHYCTRL_STAT_MDRDY MT_PHYCTRL(8) 1716c92544dSBjoern A. Zeeb #define MT_PHYCTRL_STAT_MDRDY_OFDM GENMASK(31, 16) 1726c92544dSBjoern A. Zeeb #define MT_PHYCTRL_STAT_MDRDY_CCK GENMASK(15, 0) 1736c92544dSBjoern A. Zeeb 1746c92544dSBjoern A. Zeeb #define MT_WF_AGG_BASE 0x21200 1756c92544dSBjoern A. Zeeb #define MT_WF_AGG(ofs) (MT_WF_AGG_BASE + (ofs)) 1766c92544dSBjoern A. Zeeb 1776c92544dSBjoern A. Zeeb #define MT_AGG_ARCR MT_WF_AGG(0x010) 1786c92544dSBjoern A. Zeeb #define MT_AGG_ARCR_INIT_RATE1 BIT(0) 1796c92544dSBjoern A. Zeeb #define MT_AGG_ARCR_FB_SGI_DISABLE BIT(1) 1806c92544dSBjoern A. Zeeb #define MT_AGG_ARCR_RATE8_DOWN_WRAP BIT(2) 1816c92544dSBjoern A. Zeeb #define MT_AGG_ARCR_RTS_RATE_THR GENMASK(12, 8) 1826c92544dSBjoern A. Zeeb #define MT_AGG_ARCR_RATE_DOWN_RATIO GENMASK(17, 16) 1836c92544dSBjoern A. Zeeb #define MT_AGG_ARCR_RATE_DOWN_RATIO_EN BIT(19) 1846c92544dSBjoern A. Zeeb #define MT_AGG_ARCR_RATE_UP_EXTRA_TH GENMASK(22, 20) 1856c92544dSBjoern A. Zeeb #define MT_AGG_ARCR_SPE_DIS_TH GENMASK(27, 24) 1866c92544dSBjoern A. Zeeb 1876c92544dSBjoern A. Zeeb #define MT_AGG_ARUCR MT_WF_AGG(0x014) 1886c92544dSBjoern A. Zeeb #define MT_AGG_ARDCR MT_WF_AGG(0x018) 1896c92544dSBjoern A. Zeeb #define MT_AGG_ARxCR_LIMIT_SHIFT(_n) (4 * (_n)) 1906c92544dSBjoern A. Zeeb #define MT_AGG_ARxCR_LIMIT(_n) GENMASK(2 + \ 1916c92544dSBjoern A. Zeeb MT_AGG_ARxCR_LIMIT_SHIFT(_n), \ 1926c92544dSBjoern A. Zeeb MT_AGG_ARxCR_LIMIT_SHIFT(_n)) 1936c92544dSBjoern A. Zeeb 1946c92544dSBjoern A. Zeeb #define MT_AGG_LIMIT MT_WF_AGG(0x040) 1956c92544dSBjoern A. Zeeb #define MT_AGG_LIMIT_1 MT_WF_AGG(0x044) 1966c92544dSBjoern A. Zeeb #define MT_AGG_LIMIT_AC(_n) GENMASK(((_n) + 1) * 8 - 1, (_n) * 8) 1976c92544dSBjoern A. Zeeb 1986c92544dSBjoern A. Zeeb #define MT_AGG_BA_SIZE_LIMIT_0 MT_WF_AGG(0x048) 1996c92544dSBjoern A. Zeeb #define MT_AGG_BA_SIZE_LIMIT_1 MT_WF_AGG(0x04c) 2006c92544dSBjoern A. Zeeb #define MT_AGG_BA_SIZE_LIMIT_SHIFT 8 2016c92544dSBjoern A. Zeeb 2026c92544dSBjoern A. Zeeb #define MT_AGG_PCR MT_WF_AGG(0x050) 2036c92544dSBjoern A. Zeeb #define MT_AGG_PCR_MM BIT(16) 2046c92544dSBjoern A. Zeeb #define MT_AGG_PCR_GF BIT(17) 2056c92544dSBjoern A. Zeeb #define MT_AGG_PCR_BW40 BIT(18) 2066c92544dSBjoern A. Zeeb #define MT_AGG_PCR_RIFS BIT(19) 2076c92544dSBjoern A. Zeeb #define MT_AGG_PCR_BW80 BIT(20) 2086c92544dSBjoern A. Zeeb #define MT_AGG_PCR_BW160 BIT(21) 2096c92544dSBjoern A. Zeeb #define MT_AGG_PCR_ERP BIT(22) 2106c92544dSBjoern A. Zeeb 2116c92544dSBjoern A. Zeeb #define MT_AGG_PCR_RTS MT_WF_AGG(0x054) 2126c92544dSBjoern A. Zeeb #define MT_AGG_PCR_RTS_THR GENMASK(19, 0) 2136c92544dSBjoern A. Zeeb #define MT_AGG_PCR_RTS_PKT_THR GENMASK(31, 25) 2146c92544dSBjoern A. Zeeb 2156c92544dSBjoern A. Zeeb #define MT_AGG_ASRCR MT_WF_AGG(0x060) 2166c92544dSBjoern A. Zeeb #define MT_AGG_ASRCR_RANGE(val, n) (((val) >> ((n) << 3)) & GENMASK(5, 0)) 2176c92544dSBjoern A. Zeeb 2186c92544dSBjoern A. Zeeb #define MT_AGG_CONTROL MT_WF_AGG(0x070) 2196c92544dSBjoern A. Zeeb #define MT_AGG_CONTROL_NO_BA_RULE BIT(0) 2206c92544dSBjoern A. Zeeb #define MT_AGG_CONTROL_NO_BA_AR_RULE BIT(1) 2216c92544dSBjoern A. Zeeb #define MT_AGG_CONTROL_CFEND_SPE_EN BIT(3) 2226c92544dSBjoern A. Zeeb #define MT_AGG_CONTROL_CFEND_RATE GENMASK(15, 4) 2236c92544dSBjoern A. Zeeb #define MT_AGG_CONTROL_BAR_SPE_EN BIT(19) 2246c92544dSBjoern A. Zeeb #define MT_AGG_CONTROL_BAR_RATE GENMASK(31, 20) 2256c92544dSBjoern A. Zeeb 2266c92544dSBjoern A. Zeeb #define MT_AGG_TMP MT_WF_AGG(0x0d8) 2276c92544dSBjoern A. Zeeb 2286c92544dSBjoern A. Zeeb #define MT_AGG_BWCR MT_WF_AGG(0x0ec) 2296c92544dSBjoern A. Zeeb #define MT_AGG_BWCR_BW GENMASK(3, 2) 2306c92544dSBjoern A. Zeeb 2316c92544dSBjoern A. Zeeb #define MT_AGG_RETRY_CONTROL MT_WF_AGG(0x0f4) 2326c92544dSBjoern A. Zeeb #define MT_AGG_RETRY_CONTROL_RTS_LIMIT GENMASK(11, 7) 2336c92544dSBjoern A. Zeeb #define MT_AGG_RETRY_CONTROL_BAR_LIMIT GENMASK(15, 12) 2346c92544dSBjoern A. Zeeb 2356c92544dSBjoern A. Zeeb #define MT_WF_DMA_BASE 0x21c00 2366c92544dSBjoern A. Zeeb #define MT_WF_DMA(ofs) (MT_WF_DMA_BASE + (ofs)) 2376c92544dSBjoern A. Zeeb 2386c92544dSBjoern A. Zeeb #define MT_DMA_DCR0 MT_WF_DMA(0x000) 2396c92544dSBjoern A. Zeeb #define MT_DMA_DCR0_MAX_RX_LEN GENMASK(15, 0) 2406c92544dSBjoern A. Zeeb #define MT_DMA_DCR0_DAMSDU BIT(16) 2416c92544dSBjoern A. Zeeb #define MT_DMA_DCR0_RX_VEC_DROP BIT(17) 2426c92544dSBjoern A. Zeeb 2436c92544dSBjoern A. Zeeb #define MT_DMA_DCR1 MT_WF_DMA(0x004) 2446c92544dSBjoern A. Zeeb 2456c92544dSBjoern A. Zeeb #define MT_DMA_FQCR0 MT_WF_DMA(0x008) 2466c92544dSBjoern A. Zeeb #define MT_DMA_FQCR0_TARGET_WCID GENMASK(7, 0) 2476c92544dSBjoern A. Zeeb #define MT_DMA_FQCR0_TARGET_BSS GENMASK(13, 8) 2486c92544dSBjoern A. Zeeb #define MT_DMA_FQCR0_TARGET_QID GENMASK(20, 16) 2496c92544dSBjoern A. Zeeb #define MT_DMA_FQCR0_DEST_PORT_ID GENMASK(23, 22) 2506c92544dSBjoern A. Zeeb #define MT_DMA_FQCR0_DEST_QUEUE_ID GENMASK(28, 24) 2516c92544dSBjoern A. Zeeb #define MT_DMA_FQCR0_MODE BIT(29) 2526c92544dSBjoern A. Zeeb #define MT_DMA_FQCR0_STATUS BIT(30) 2536c92544dSBjoern A. Zeeb #define MT_DMA_FQCR0_BUSY BIT(31) 2546c92544dSBjoern A. Zeeb 2556c92544dSBjoern A. Zeeb #define MT_DMA_RCFR0 MT_WF_DMA(0x070) 2566c92544dSBjoern A. Zeeb #define MT_DMA_VCFR0 MT_WF_DMA(0x07c) 2576c92544dSBjoern A. Zeeb 2586c92544dSBjoern A. Zeeb #define MT_DMA_TCFR0 MT_WF_DMA(0x080) 2596c92544dSBjoern A. Zeeb #define MT_DMA_TCFR1 MT_WF_DMA(0x084) 2606c92544dSBjoern A. Zeeb #define MT_DMA_TCFR_TXS_AGGR_TIMEOUT GENMASK(27, 16) 2616c92544dSBjoern A. Zeeb #define MT_DMA_TCFR_TXS_QUEUE BIT(14) 2626c92544dSBjoern A. Zeeb #define MT_DMA_TCFR_TXS_AGGR_COUNT GENMASK(12, 8) 2636c92544dSBjoern A. Zeeb #define MT_DMA_TCFR_TXS_BIT_MAP GENMASK(6, 0) 2646c92544dSBjoern A. Zeeb 2656c92544dSBjoern A. Zeeb #define MT_DMA_TMCFR0 MT_WF_DMA(0x088) 2666c92544dSBjoern A. Zeeb 2676c92544dSBjoern A. Zeeb #define MT_WF_ARB_BASE 0x21400 2686c92544dSBjoern A. Zeeb #define MT_WF_ARB(ofs) (MT_WF_ARB_BASE + (ofs)) 2696c92544dSBjoern A. Zeeb 2706c92544dSBjoern A. Zeeb #define MT_WMM_AIFSN MT_WF_ARB(0x020) 2716c92544dSBjoern A. Zeeb #define MT_WMM_AIFSN_MASK GENMASK(3, 0) 2726c92544dSBjoern A. Zeeb #define MT_WMM_AIFSN_SHIFT(_n) ((_n) * 4) 2736c92544dSBjoern A. Zeeb 2746c92544dSBjoern A. Zeeb #define MT_WMM_CWMAX_BASE MT_WF_ARB(0x028) 2756c92544dSBjoern A. Zeeb #define MT_WMM_CWMAX(_n) (MT_WMM_CWMAX_BASE + (((_n) / 2) << 2)) 2766c92544dSBjoern A. Zeeb #define MT_WMM_CWMAX_SHIFT(_n) (((_n) & 1) * 16) 2776c92544dSBjoern A. Zeeb #define MT_WMM_CWMAX_MASK GENMASK(15, 0) 2786c92544dSBjoern A. Zeeb 2796c92544dSBjoern A. Zeeb #define MT_WMM_CWMIN MT_WF_ARB(0x040) 2806c92544dSBjoern A. Zeeb #define MT_WMM_CWMIN_MASK GENMASK(7, 0) 2816c92544dSBjoern A. Zeeb #define MT_WMM_CWMIN_SHIFT(_n) ((_n) * 8) 2826c92544dSBjoern A. Zeeb 2836c92544dSBjoern A. Zeeb #define MT_WF_ARB_RQCR MT_WF_ARB(0x070) 2846c92544dSBjoern A. Zeeb #define MT_WF_ARB_RQCR_RX_START BIT(0) 2856c92544dSBjoern A. Zeeb #define MT_WF_ARB_RQCR_RXV_START BIT(4) 2866c92544dSBjoern A. Zeeb #define MT_WF_ARB_RQCR_RXV_R_EN BIT(7) 2876c92544dSBjoern A. Zeeb #define MT_WF_ARB_RQCR_RXV_T_EN BIT(8) 2886c92544dSBjoern A. Zeeb 2896c92544dSBjoern A. Zeeb #define MT_ARB_SCR MT_WF_ARB(0x080) 2906c92544dSBjoern A. Zeeb #define MT_ARB_SCR_BCNQ_OPMODE_MASK GENMASK(1, 0) 2916c92544dSBjoern A. Zeeb #define MT_ARB_SCR_BCNQ_OPMODE_SHIFT(n) ((n) * 2) 2926c92544dSBjoern A. Zeeb #define MT_ARB_SCR_TX_DISABLE BIT(8) 2936c92544dSBjoern A. Zeeb #define MT_ARB_SCR_RX_DISABLE BIT(9) 2946c92544dSBjoern A. Zeeb #define MT_ARB_SCR_BCNQ_EMPTY_SKIP BIT(28) 2956c92544dSBjoern A. Zeeb #define MT_ARB_SCR_TTTT_BTIM_PRIO BIT(29) 2966c92544dSBjoern A. Zeeb #define MT_ARB_SCR_TBTT_BCN_PRIO BIT(30) 2976c92544dSBjoern A. Zeeb #define MT_ARB_SCR_TBTT_BCAST_PRIO BIT(31) 2986c92544dSBjoern A. Zeeb 2996c92544dSBjoern A. Zeeb enum { 3006c92544dSBjoern A. Zeeb MT_BCNQ_OPMODE_STA = 0, 3016c92544dSBjoern A. Zeeb MT_BCNQ_OPMODE_AP = 1, 3026c92544dSBjoern A. Zeeb MT_BCNQ_OPMODE_ADHOC = 2, 3036c92544dSBjoern A. Zeeb }; 3046c92544dSBjoern A. Zeeb 3056c92544dSBjoern A. Zeeb #define MT_WF_ARB_TX_START_0 MT_WF_ARB(0x100) 3066c92544dSBjoern A. Zeeb #define MT_WF_ARB_TX_START_1 MT_WF_ARB(0x104) 3076c92544dSBjoern A. Zeeb #define MT_WF_ARB_TX_FLUSH_0 MT_WF_ARB(0x108) 3086c92544dSBjoern A. Zeeb #define MT_WF_ARB_TX_FLUSH_1 MT_WF_ARB(0x10c) 3096c92544dSBjoern A. Zeeb #define MT_WF_ARB_TX_STOP_0 MT_WF_ARB(0x110) 3106c92544dSBjoern A. Zeeb #define MT_WF_ARB_TX_STOP_1 MT_WF_ARB(0x114) 3116c92544dSBjoern A. Zeeb 312cbb3ec25SBjoern A. Zeeb #define MT_WF_ARB_TX_FLUSH_AC0 BIT(0) 313cbb3ec25SBjoern A. Zeeb #define MT_WF_ARB_TX_FLUSH_AC1 BIT(5) 314cbb3ec25SBjoern A. Zeeb #define MT_WF_ARB_TX_FLUSH_AC2 BIT(10) 315cbb3ec25SBjoern A. Zeeb #define MT_WF_ARB_TX_FLUSH_AC3 BIT(16) 316cbb3ec25SBjoern A. Zeeb #define MT_WF_ARB_TX_FLUSH_AC4 BIT(21) 317cbb3ec25SBjoern A. Zeeb #define MT_WF_ARB_TX_FLUSH_AC5 BIT(26) 318cbb3ec25SBjoern A. Zeeb 3196c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_START MT_WF_ARB(0x118) 3206c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_START_BSSn(n) BIT(0 + (n)) 3216c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_START_T_PRE_TTTT BIT(10) 3226c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_START_T_TTTT BIT(11) 3236c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_START_T_PRE_TBTT BIT(12) 3246c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_START_T_TBTT BIT(13) 3256c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_START_T_SLOT_IDLE BIT(14) 3266c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_START_T_TX_START BIT(15) 3276c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_START_BSS0n(n) BIT((n) ? 16 + ((n) - 1) : 0) 3286c92544dSBjoern A. Zeeb 3296c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_FLUSH MT_WF_ARB(0x11c) 3306c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_FLUSH_BSSn(n) BIT(0 + (n)) 3316c92544dSBjoern A. Zeeb #define MT_WF_ARB_BCN_FLUSH_BSS0n(n) BIT((n) ? 16 + ((n) - 1) : 0) 3326c92544dSBjoern A. Zeeb 3336c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_START MT_WF_ARB(0x120) 3346c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_START_BSSn(n) BIT(0 + (n)) 3356c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_START_BSS0n(n) BIT((n) ? 16 + ((n) - 1) : 0) 3366c92544dSBjoern A. Zeeb 3376c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_FLUSH MT_WF_ARB(0x124) 3386c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_FLUSH_BSSn(n) BIT(0 + (n)) 3396c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_FLUSH_BSS0n(n) BIT((n) ? 16 + ((n) - 1) : 0) 3406c92544dSBjoern A. Zeeb 3416c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_COUNT(n) MT_WF_ARB(0x128 + (n) * 4) 3426c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_COUNT_SHIFT 4 3436c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_COUNT_MASK GENMASK(3, 0) 3446c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_COUNT_B0_REG(n) MT_WF_ARB_CAB_COUNT(((n) > 12 ? 2 : \ 3456c92544dSBjoern A. Zeeb ((n) > 4 ? 1 : 0))) 3466c92544dSBjoern A. Zeeb #define MT_WF_ARB_CAB_COUNT_B0_SHIFT(n) (((n) > 12 ? (n) - 12 : \ 3476c92544dSBjoern A. Zeeb ((n) > 4 ? (n) - 4 : \ 3486c92544dSBjoern A. Zeeb (n) ? (n) + 3 : 0)) * 4) 3496c92544dSBjoern A. Zeeb 3506c92544dSBjoern A. Zeeb #define MT_TX_ABORT MT_WF_ARB(0x134) 3516c92544dSBjoern A. Zeeb #define MT_TX_ABORT_EN BIT(0) 3526c92544dSBjoern A. Zeeb #define MT_TX_ABORT_WCID GENMASK(15, 8) 3536c92544dSBjoern A. Zeeb 3546c92544dSBjoern A. Zeeb #define MT_WF_TMAC_BASE 0x21600 3556c92544dSBjoern A. Zeeb #define MT_WF_TMAC(ofs) (MT_WF_TMAC_BASE + (ofs)) 3566c92544dSBjoern A. Zeeb 3576c92544dSBjoern A. Zeeb #define MT_TMAC_TCR MT_WF_TMAC(0x000) 3586c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_BLINK_SEL GENMASK(7, 6) 3596c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_PRE_RTS_GUARD GENMASK(11, 8) 3606c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_PRE_RTS_SEC_IDLE GENMASK(13, 12) 3616c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_RTS_SIGTA BIT(14) 3626c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_LDPC_OFS BIT(15) 3636c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_TX_STREAMS GENMASK(17, 16) 3646c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_SCH_IDLE_SEL GENMASK(19, 18) 3656c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_SCH_DET_PER_IOD BIT(20) 3666c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_DCH_DET_DISABLE BIT(21) 3676c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_TX_RIFS BIT(22) 3686c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_RX_RIFS_MODE BIT(23) 3696c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_TXOP_TBTT_CTL BIT(24) 3706c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_TBTT_TX_STOP_CTL BIT(25) 3716c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_TXOP_BURST_STOP BIT(26) 3726c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_RDG_RA_MODE BIT(27) 3736c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_RDG_RESP BIT(29) 3746c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_RDG_NO_PENDING BIT(30) 3756c92544dSBjoern A. Zeeb #define MT_TMAC_TCR_SMOOTHING BIT(31) 3766c92544dSBjoern A. Zeeb 3776c92544dSBjoern A. Zeeb #define MT_WMM_TXOP_BASE MT_WF_TMAC(0x010) 3786c92544dSBjoern A. Zeeb #define MT_WMM_TXOP(_n) (MT_WMM_TXOP_BASE + \ 3796c92544dSBjoern A. Zeeb ((((_n) / 2) ^ 0x1) << 2)) 3806c92544dSBjoern A. Zeeb #define MT_WMM_TXOP_SHIFT(_n) (((_n) & 1) * 16) 3816c92544dSBjoern A. Zeeb #define MT_WMM_TXOP_MASK GENMASK(15, 0) 3826c92544dSBjoern A. Zeeb 3836c92544dSBjoern A. Zeeb #define MT_TIMEOUT_CCK MT_WF_TMAC(0x090) 3846c92544dSBjoern A. Zeeb #define MT_TIMEOUT_OFDM MT_WF_TMAC(0x094) 3856c92544dSBjoern A. Zeeb #define MT_TIMEOUT_VAL_PLCP GENMASK(15, 0) 3866c92544dSBjoern A. Zeeb #define MT_TIMEOUT_VAL_CCA GENMASK(31, 16) 3876c92544dSBjoern A. Zeeb 3886c92544dSBjoern A. Zeeb #define MT_TXREQ MT_WF_TMAC(0x09c) 3896c92544dSBjoern A. Zeeb #define MT_TXREQ_CCA_SRC_SEL GENMASK(31, 30) 3906c92544dSBjoern A. Zeeb 3916c92544dSBjoern A. Zeeb #define MT_RXREQ MT_WF_TMAC(0x0a0) 3926c92544dSBjoern A. Zeeb #define MT_RXREQ_DELAY GENMASK(8, 0) 3936c92544dSBjoern A. Zeeb 3946c92544dSBjoern A. Zeeb #define MT_IFS MT_WF_TMAC(0x0a4) 3956c92544dSBjoern A. Zeeb #define MT_IFS_EIFS GENMASK(8, 0) 3966c92544dSBjoern A. Zeeb #define MT_IFS_RIFS GENMASK(14, 10) 3976c92544dSBjoern A. Zeeb #define MT_IFS_SIFS GENMASK(22, 16) 3986c92544dSBjoern A. Zeeb #define MT_IFS_SLOT GENMASK(30, 24) 3996c92544dSBjoern A. Zeeb 4006c92544dSBjoern A. Zeeb #define MT_TMAC_PCR MT_WF_TMAC(0x0b4) 4016c92544dSBjoern A. Zeeb #define MT_TMAC_PCR_RATE GENMASK(8, 0) 4026c92544dSBjoern A. Zeeb #define MT_TMAC_PCR_RATE_FIXED BIT(15) 4036c92544dSBjoern A. Zeeb #define MT_TMAC_PCR_ANT_ID GENMASK(21, 16) 4046c92544dSBjoern A. Zeeb #define MT_TMAC_PCR_ANT_ID_SEL BIT(22) 4056c92544dSBjoern A. Zeeb #define MT_TMAC_PCR_SPE_EN BIT(23) 4066c92544dSBjoern A. Zeeb #define MT_TMAC_PCR_ANT_PRI GENMASK(26, 24) 4076c92544dSBjoern A. Zeeb #define MT_TMAC_PCR_ANT_PRI_SEL GENMASK(27) 4086c92544dSBjoern A. Zeeb 4096c92544dSBjoern A. Zeeb #define MT_WF_RMAC_BASE 0x21800 4106c92544dSBjoern A. Zeeb #define MT_WF_RMAC(ofs) (MT_WF_RMAC_BASE + (ofs)) 4116c92544dSBjoern A. Zeeb 4126c92544dSBjoern A. Zeeb #define MT_WF_RFCR MT_WF_RMAC(0x000) 4136c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_STBC_MULTI BIT(0) 4146c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_FCSFAIL BIT(1) 4156c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_VERSION BIT(3) 4166c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_PROBEREQ BIT(4) 4176c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_MCAST BIT(5) 4186c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_BCAST BIT(6) 4196c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_MCAST_FILTERED BIT(7) 4206c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_A3_MAC BIT(8) 4216c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_A3_BSSID BIT(9) 4226c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_A2_BSSID BIT(10) 4236c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_BEACON BIT(11) 4246c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_FRAME_REPORT BIT(12) 4256c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_CTL_RSV BIT(13) 4266c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_CTS BIT(14) 4276c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_RTS BIT(15) 4286c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_DUPLICATE BIT(16) 4296c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_BSS BIT(17) 4306c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_UC BIT(18) 4316c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_OTHER_TIM BIT(19) 4326c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_NDPA BIT(20) 4336c92544dSBjoern A. Zeeb #define MT_WF_RFCR_DROP_UNWANTED_CTL BIT(21) 4346c92544dSBjoern A. Zeeb 4356c92544dSBjoern A. Zeeb #define MT_BSSID0(idx) MT_WF_RMAC(0x004 + (idx) * 8) 4366c92544dSBjoern A. Zeeb #define MT_BSSID1(idx) MT_WF_RMAC(0x008 + (idx) * 8) 4376c92544dSBjoern A. Zeeb #define MT_BSSID1_VALID BIT(16) 4386c92544dSBjoern A. Zeeb 4396c92544dSBjoern A. Zeeb #define MT_MAC_ADDR0(idx) MT_WF_RMAC(0x024 + (idx) * 8) 4406c92544dSBjoern A. Zeeb #define MT_MAC_ADDR1(idx) MT_WF_RMAC(0x028 + (idx) * 8) 4416c92544dSBjoern A. Zeeb #define MT_MAC_ADDR1_ADDR GENMASK(15, 0) 4426c92544dSBjoern A. Zeeb #define MT_MAC_ADDR1_VALID BIT(16) 4436c92544dSBjoern A. Zeeb 4446c92544dSBjoern A. Zeeb #define MT_BA_CONTROL_0 MT_WF_RMAC(0x068) 4456c92544dSBjoern A. Zeeb #define MT_BA_CONTROL_1 MT_WF_RMAC(0x06c) 4466c92544dSBjoern A. Zeeb #define MT_BA_CONTROL_1_ADDR GENMASK(15, 0) 4476c92544dSBjoern A. Zeeb #define MT_BA_CONTROL_1_TID GENMASK(19, 16) 4486c92544dSBjoern A. Zeeb #define MT_BA_CONTROL_1_IGNORE_TID BIT(20) 4496c92544dSBjoern A. Zeeb #define MT_BA_CONTROL_1_IGNORE_ALL BIT(21) 4506c92544dSBjoern A. Zeeb #define MT_BA_CONTROL_1_RESET BIT(22) 4516c92544dSBjoern A. Zeeb 4526c92544dSBjoern A. Zeeb #define MT_WF_RMACDR MT_WF_RMAC(0x078) 4536c92544dSBjoern A. Zeeb #define MT_WF_RMACDR_TSF_PROBERSP_DIS BIT(0) 4546c92544dSBjoern A. Zeeb #define MT_WF_RMACDR_TSF_TIM BIT(4) 4556c92544dSBjoern A. Zeeb #define MT_WF_RMACDR_MBSSID_MASK GENMASK(25, 24) 4566c92544dSBjoern A. Zeeb #define MT_WF_RMACDR_CHECK_HTC_BY_RATE BIT(26) 4576c92544dSBjoern A. Zeeb #define MT_WF_RMACDR_MAXLEN_20BIT BIT(30) 4586c92544dSBjoern A. Zeeb 4596c92544dSBjoern A. Zeeb #define MT_WF_RMAC_RMCR MT_WF_RMAC(0x080) 4606c92544dSBjoern A. Zeeb #define MT_WF_RMAC_RMCR_SMPS_MODE GENMASK(21, 20) 4616c92544dSBjoern A. Zeeb #define MT_WF_RMAC_RMCR_RX_STREAMS GENMASK(24, 22) 4626c92544dSBjoern A. Zeeb #define MT_WF_RMAC_RMCR_SMPS_RTS BIT(25) 4636c92544dSBjoern A. Zeeb 4646c92544dSBjoern A. Zeeb #define MT_WF_RMAC_CH_FREQ MT_WF_RMAC(0x090) 4656c92544dSBjoern A. Zeeb #define MT_WF_RMAC_MAXMINLEN MT_WF_RMAC(0x098) 4666c92544dSBjoern A. Zeeb #define MT_WF_RFCR1 MT_WF_RMAC(0x0a4) 4676c92544dSBjoern A. Zeeb #define MT_WF_RMAC_TMR_PA MT_WF_RMAC(0x0e0) 4686c92544dSBjoern A. Zeeb 4696c92544dSBjoern A. Zeeb #define MT_WF_SEC_BASE 0x21a00 4706c92544dSBjoern A. Zeeb #define MT_WF_SEC(ofs) (MT_WF_SEC_BASE + (ofs)) 4716c92544dSBjoern A. Zeeb 472*8ba4d145SBjoern A. Zeeb #define MT_WF_CFG_OFF_BASE 0x21e00 473*8ba4d145SBjoern A. Zeeb #define MT_WF_CFG_OFF(ofs) (MT_WF_CFG_OFF_BASE + (ofs)) 474*8ba4d145SBjoern A. Zeeb #define MT_WF_CFG_OFF_WOCCR MT_WF_CFG_OFF(0x004) 475*8ba4d145SBjoern A. Zeeb #define MT_WF_CFG_OFF_WOCCR_TMAC_GC_DIS BIT(4) 476*8ba4d145SBjoern A. Zeeb 4776c92544dSBjoern A. Zeeb #define MT_SEC_SCR MT_WF_SEC(0x004) 4786c92544dSBjoern A. Zeeb #define MT_SEC_SCR_MASK_ORDER GENMASK(1, 0) 4796c92544dSBjoern A. Zeeb 4806c92544dSBjoern A. Zeeb #define MT_WTBL_OFF_BASE 0x23000 4816c92544dSBjoern A. Zeeb #define MT_WTBL_OFF(n) (MT_WTBL_OFF_BASE + (n)) 4826c92544dSBjoern A. Zeeb 4836c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE MT_WTBL_OFF(0x000) 4846c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE_WLAN_IDX GENMASK(7, 0) 4856c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE_WTBL2 BIT(11) 4866c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE_ADM_COUNT_CLEAR BIT(12) 4876c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE_RATE_UPDATE BIT(13) 4886c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE_TX_COUNT_CLEAR BIT(14) 4896c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE_RX_COUNT_CLEAR BIT(15) 4906c92544dSBjoern A. Zeeb #define MT_WTBL_UPDATE_BUSY BIT(16) 4916c92544dSBjoern A. Zeeb 4926c92544dSBjoern A. Zeeb #define MT_WTBL_RMVTCR MT_WTBL_OFF(0x008) 4936c92544dSBjoern A. Zeeb #define MT_WTBL_RMVTCR_RX_MV_MODE BIT(23) 4946c92544dSBjoern A. Zeeb 4956c92544dSBjoern A. Zeeb #define MT_LPON_BASE 0x24000 4966c92544dSBjoern A. Zeeb #define MT_LPON(n) (MT_LPON_BASE + (n)) 4976c92544dSBjoern A. Zeeb 4986c92544dSBjoern A. Zeeb #define MT_LPON_T0CR MT_LPON(0x010) 4996c92544dSBjoern A. Zeeb #define MT_LPON_T0CR_MODE GENMASK(1, 0) 5006c92544dSBjoern A. Zeeb 5016c92544dSBjoern A. Zeeb #define MT_LPON_UTTR0 MT_LPON(0x018) 5026c92544dSBjoern A. Zeeb #define MT_LPON_UTTR1 MT_LPON(0x01c) 5036c92544dSBjoern A. Zeeb 5046c92544dSBjoern A. Zeeb #define MT_LPON_BTEIR MT_LPON(0x020) 5056c92544dSBjoern A. Zeeb #define MT_LPON_BTEIR_MBSS_MODE GENMASK(31, 29) 5066c92544dSBjoern A. Zeeb 5076c92544dSBjoern A. Zeeb #define MT_PRE_TBTT MT_LPON(0x030) 5086c92544dSBjoern A. Zeeb #define MT_PRE_TBTT_MASK GENMASK(7, 0) 5096c92544dSBjoern A. Zeeb #define MT_PRE_TBTT_SHIFT 8 5106c92544dSBjoern A. Zeeb 5116c92544dSBjoern A. Zeeb #define MT_TBTT MT_LPON(0x034) 5126c92544dSBjoern A. Zeeb #define MT_TBTT_PERIOD GENMASK(15, 0) 5136c92544dSBjoern A. Zeeb #define MT_TBTT_DTIM_PERIOD GENMASK(23, 16) 5146c92544dSBjoern A. Zeeb #define MT_TBTT_TBTT_WAKE_PERIOD GENMASK(27, 24) 5156c92544dSBjoern A. Zeeb #define MT_TBTT_DTIM_WAKE_PERIOD GENMASK(30, 28) 5166c92544dSBjoern A. Zeeb #define MT_TBTT_CAL_ENABLE BIT(31) 5176c92544dSBjoern A. Zeeb 5186c92544dSBjoern A. Zeeb #define MT_TBTT_TIMER_CFG MT_LPON(0x05c) 5196c92544dSBjoern A. Zeeb 5206c92544dSBjoern A. Zeeb #define MT_LPON_SBTOR(n) MT_LPON(0x0a0) 5216c92544dSBjoern A. Zeeb #define MT_LPON_SBTOR_SUB_BSS_EN BIT(29) 5226c92544dSBjoern A. Zeeb #define MT_LPON_SBTOR_TIME_OFFSET GENMASK(19, 0) 5236c92544dSBjoern A. Zeeb 5246c92544dSBjoern A. Zeeb #define MT_INT_WAKEUP_BASE 0x24400 5256c92544dSBjoern A. Zeeb #define MT_INT_WAKEUP(n) (MT_INT_WAKEUP_BASE + (n)) 5266c92544dSBjoern A. Zeeb 5276c92544dSBjoern A. Zeeb #define MT_HW_INT_STATUS(n) MT_INT_WAKEUP(0x3c + (n) * 8) 5286c92544dSBjoern A. Zeeb #define MT_HW_INT_MASK(n) MT_INT_WAKEUP(0x40 + (n) * 8) 5296c92544dSBjoern A. Zeeb 5306c92544dSBjoern A. Zeeb #define MT_HW_INT3_TBTT0 BIT(15) 5316c92544dSBjoern A. Zeeb #define MT_HW_INT3_PRE_TBTT0 BIT(31) 5326c92544dSBjoern A. Zeeb 5336c92544dSBjoern A. Zeeb #define MT_WTBL1_BASE 0x28000 5346c92544dSBjoern A. Zeeb 5356c92544dSBjoern A. Zeeb #define MT_WTBL_ON_BASE (MT_WTBL1_BASE + 0x2000) 5366c92544dSBjoern A. Zeeb #define MT_WTBL_ON(_n) (MT_WTBL_ON_BASE + (_n)) 5376c92544dSBjoern A. Zeeb 5386c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR0 MT_WTBL_ON(0x200) 5396c92544dSBjoern A. Zeeb 5406c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR1 MT_WTBL_ON(0x204) 5416c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR1_RATE0 GENMASK(11, 0) 5426c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR1_RATE1 GENMASK(23, 12) 5436c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR1_RATE2_LO GENMASK(31, 24) 5446c92544dSBjoern A. Zeeb 5456c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR2 MT_WTBL_ON(0x208) 5466c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR2_RATE2_HI GENMASK(3, 0) 5476c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR2_RATE3 GENMASK(15, 4) 5486c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR2_RATE4 GENMASK(27, 16) 5496c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR2_RATE5_LO GENMASK(31, 28) 5506c92544dSBjoern A. Zeeb 5516c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR3 MT_WTBL_ON(0x20c) 5526c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR3_RATE5_HI GENMASK(7, 0) 5536c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR3_RATE6 GENMASK(19, 8) 5546c92544dSBjoern A. Zeeb #define MT_WTBL_RIUCR3_RATE7 GENMASK(31, 20) 5556c92544dSBjoern A. Zeeb 5566c92544dSBjoern A. Zeeb #define MT_MIB_BASE 0x2c000 5576c92544dSBjoern A. Zeeb #define MT_MIB(_n) (MT_MIB_BASE + (_n)) 5586c92544dSBjoern A. Zeeb 5596c92544dSBjoern A. Zeeb #define MT_MIB_CTL MT_MIB(0x00) 5606c92544dSBjoern A. Zeeb #define MT_MIB_CTL_PSCCA_TIME GENMASK(13, 11) 5616c92544dSBjoern A. Zeeb #define MT_MIB_CTL_CCA_NAV_TX GENMASK(16, 14) 5626c92544dSBjoern A. Zeeb #define MT_MIB_CTL_ED_TIME GENMASK(30, 28) 5636c92544dSBjoern A. Zeeb #define MT_MIB_CTL_READ_CLR_DIS BIT(31) 5646c92544dSBjoern A. Zeeb 5656c92544dSBjoern A. Zeeb #define MT_MIB_STAT(_n) MT_MIB(0x08 + (_n) * 4) 5666c92544dSBjoern A. Zeeb 5676c92544dSBjoern A. Zeeb #define MT_MIB_STAT_CCA MT_MIB_STAT(9) 5686c92544dSBjoern A. Zeeb #define MT_MIB_STAT_CCA_MASK GENMASK(23, 0) 5696c92544dSBjoern A. Zeeb 5706c92544dSBjoern A. Zeeb #define MT_MIB_STAT_PSCCA MT_MIB_STAT(16) 5716c92544dSBjoern A. Zeeb #define MT_MIB_STAT_PSCCA_MASK GENMASK(23, 0) 5726c92544dSBjoern A. Zeeb 5736c92544dSBjoern A. Zeeb #define MT_TX_AGG_CNT(n) MT_MIB(0xa8 + ((n) << 2)) 5746c92544dSBjoern A. Zeeb 5756c92544dSBjoern A. Zeeb #define MT_MIB_STAT_ED MT_MIB_STAT(18) 5766c92544dSBjoern A. Zeeb #define MT_MIB_STAT_ED_MASK GENMASK(23, 0) 5776c92544dSBjoern A. Zeeb 5786c92544dSBjoern A. Zeeb #define MT_PCIE_REMAP_BASE_1 0x40000 5796c92544dSBjoern A. Zeeb #define MT_PCIE_REMAP_BASE_2 0x80000 5806c92544dSBjoern A. Zeeb 5816c92544dSBjoern A. Zeeb #define MT_TX_HW_QUEUE_MGMT 4 5826c92544dSBjoern A. Zeeb #define MT_TX_HW_QUEUE_MCU 5 5836c92544dSBjoern A. Zeeb #define MT_TX_HW_QUEUE_BCN 7 5846c92544dSBjoern A. Zeeb #define MT_TX_HW_QUEUE_BMC 8 5856c92544dSBjoern A. Zeeb 5866c92544dSBjoern A. Zeeb #define MT_LED_BASE_PHYS 0x80024000 5876c92544dSBjoern A. Zeeb #define MT_LED_PHYS(_n) (MT_LED_BASE_PHYS + (_n)) 5886c92544dSBjoern A. Zeeb 5896c92544dSBjoern A. Zeeb #define MT_LED_CTRL MT_LED_PHYS(0x00) 5906c92544dSBjoern A. Zeeb 5916c92544dSBjoern A. Zeeb #define MT_LED_CTRL_REPLAY(_n) BIT(0 + (8 * (_n))) 5926c92544dSBjoern A. Zeeb #define MT_LED_CTRL_POLARITY(_n) BIT(1 + (8 * (_n))) 5936c92544dSBjoern A. Zeeb #define MT_LED_CTRL_TX_BLINK_MODE(_n) BIT(2 + (8 * (_n))) 5946c92544dSBjoern A. Zeeb #define MT_LED_CTRL_TX_MANUAL_BLINK(_n) BIT(3 + (8 * (_n))) 5956c92544dSBjoern A. Zeeb #define MT_LED_CTRL_TX_OVER_BLINK(_n) BIT(5 + (8 * (_n))) 5966c92544dSBjoern A. Zeeb #define MT_LED_CTRL_KICK(_n) BIT(7 + (8 * (_n))) 5976c92544dSBjoern A. Zeeb 5986c92544dSBjoern A. Zeeb #define MT_LED_STATUS_0(_n) MT_LED_PHYS(0x10 + ((_n) * 8)) 5996c92544dSBjoern A. Zeeb #define MT_LED_STATUS_1(_n) MT_LED_PHYS(0x14 + ((_n) * 8)) 6006c92544dSBjoern A. Zeeb #define MT_LED_STATUS_OFF GENMASK(31, 24) 6016c92544dSBjoern A. Zeeb #define MT_LED_STATUS_ON GENMASK(23, 16) 6026c92544dSBjoern A. Zeeb #define MT_LED_STATUS_DURATION GENMASK(15, 0) 6036c92544dSBjoern A. Zeeb 6046c92544dSBjoern A. Zeeb #define MT_CLIENT_BASE_PHYS_ADDR 0x800c0000 6056c92544dSBjoern A. Zeeb 6066c92544dSBjoern A. Zeeb #define MT_CLIENT_TMAC_INFO_TEMPLATE 0x040 6076c92544dSBjoern A. Zeeb 6086c92544dSBjoern A. Zeeb #define MT_CLIENT_STATUS 0x06c 6096c92544dSBjoern A. Zeeb 6106c92544dSBjoern A. Zeeb #define MT_CLIENT_RESET_TX 0x070 6116c92544dSBjoern A. Zeeb #define MT_CLIENT_RESET_TX_R_E_1 BIT(16) 6126c92544dSBjoern A. Zeeb #define MT_CLIENT_RESET_TX_R_E_2 BIT(17) 6136c92544dSBjoern A. Zeeb #define MT_CLIENT_RESET_TX_R_E_1_S BIT(20) 6146c92544dSBjoern A. Zeeb #define MT_CLIENT_RESET_TX_R_E_2_S BIT(21) 6156c92544dSBjoern A. Zeeb 6166c92544dSBjoern A. Zeeb #define MT_EFUSE_BASE 0x81070000 6176c92544dSBjoern A. Zeeb 6186c92544dSBjoern A. Zeeb #define MT_EFUSE_BASE_CTRL 0x000 6196c92544dSBjoern A. Zeeb #define MT_EFUSE_BASE_CTRL_EMPTY BIT(30) 6206c92544dSBjoern A. Zeeb 6216c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL 0x008 6226c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_AOUT GENMASK(5, 0) 6236c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_MODE GENMASK(7, 6) 6246c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_LDO_OFF_TIME GENMASK(13, 8) 6256c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_LDO_ON_TIME GENMASK(15, 14) 6266c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_AIN GENMASK(25, 16) 6276c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_VALID BIT(29) 6286c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_KICK BIT(30) 6296c92544dSBjoern A. Zeeb #define MT_EFUSE_CTRL_SEL BIT(31) 6306c92544dSBjoern A. Zeeb 6316c92544dSBjoern A. Zeeb #define MT_EFUSE_WDATA(_i) (0x010 + ((_i) * 4)) 6326c92544dSBjoern A. Zeeb #define MT_EFUSE_RDATA(_i) (0x030 + ((_i) * 4)) 6336c92544dSBjoern A. Zeeb 6346c92544dSBjoern A. Zeeb #define MT_CLIENT_RXINF 0x068 6356c92544dSBjoern A. Zeeb #define MT_CLIENT_RXINF_RXSH_GROUPS GENMASK(2, 0) 6366c92544dSBjoern A. Zeeb 6376c92544dSBjoern A. Zeeb #define MT_PSE_BASE_PHYS_ADDR 0xa0000000 6386c92544dSBjoern A. Zeeb 6396c92544dSBjoern A. Zeeb #define MT_PSE_WTBL_2_PHYS_ADDR 0xa5000000 6406c92544dSBjoern A. Zeeb 6416c92544dSBjoern A. Zeeb #define MT_WTBL1_SIZE (8 * 4) 6426c92544dSBjoern A. Zeeb #define MT_WTBL2_SIZE (16 * 4) 6436c92544dSBjoern A. Zeeb #define MT_WTBL3_OFFSET (MT7603_WTBL_SIZE * MT_WTBL2_SIZE) 6446c92544dSBjoern A. Zeeb #define MT_WTBL3_SIZE (16 * 4) 6456c92544dSBjoern A. Zeeb #define MT_WTBL4_OFFSET (MT7603_WTBL_SIZE * MT_WTBL3_SIZE + \ 6466c92544dSBjoern A. Zeeb MT_WTBL3_OFFSET) 6476c92544dSBjoern A. Zeeb #define MT_WTBL4_SIZE (8 * 4) 6486c92544dSBjoern A. Zeeb 6496c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_ADDR_HI GENMASK(15, 0) 6506c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_MUAR_IDX GENMASK(21, 16) 6516c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_RX_CHECK_A1 BIT(22) 6526c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_KEY_IDX GENMASK(24, 23) 6536c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_RX_CHECK_KEY_IDX BIT(25) 6546c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_RX_KEY_VALID BIT(26) 6556c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_RX_IK_VALID BIT(27) 6566c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_RX_VALID BIT(28) 6576c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_RX_CHECK_A2 BIT(29) 6586c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_RX_DATA_VALID BIT(30) 6596c92544dSBjoern A. Zeeb #define MT_WTBL1_W0_WRITE_BURST BIT(31) 6606c92544dSBjoern A. Zeeb 6616c92544dSBjoern A. Zeeb #define MT_WTBL1_W1_ADDR_LO GENMASK(31, 0) 6626c92544dSBjoern A. Zeeb 6636c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_MPDU_DENSITY GENMASK(2, 0) 6646c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_KEY_TYPE GENMASK(6, 3) 6656c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_EVEN_PN BIT(7) 6666c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_TO_DS BIT(8) 6676c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_FROM_DS BIT(9) 6686c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_HEADER_TRANS BIT(10) 6696c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_AMPDU_FACTOR GENMASK(13, 11) 6706c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_PWR_MGMT BIT(14) 6716c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_RDG BIT(15) 6726c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_RTS BIT(16) 6736c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_CFACK BIT(17) 6746c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_RDG_BA BIT(18) 6756c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_SMPS BIT(19) 6766c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_TXS_BAF_REPORT BIT(20) 6776c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_DYN_BW BIT(21) 6786c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_LDPC BIT(22) 6796c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_ITXBF BIT(23) 6806c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_ETXBF BIT(24) 6816c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_TXOP_PS BIT(25) 6826c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_MESH BIT(26) 6836c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_QOS BIT(27) 6846c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_HT BIT(28) 6856c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_VHT BIT(29) 6866c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_ADMISSION_CONTROL BIT(30) 6876c92544dSBjoern A. Zeeb #define MT_WTBL1_W2_GROUP_ID BIT(31) 6886c92544dSBjoern A. Zeeb 6896c92544dSBjoern A. Zeeb #define MT_WTBL1_W3_WTBL2_FRAME_ID GENMASK(10, 0) 6906c92544dSBjoern A. Zeeb #define MT_WTBL1_W3_WTBL2_ENTRY_ID GENMASK(15, 11) 6916c92544dSBjoern A. Zeeb #define MT_WTBL1_W3_WTBL4_FRAME_ID GENMASK(26, 16) 6926c92544dSBjoern A. Zeeb #define MT_WTBL1_W3_CHECK_PER BIT(27) 6936c92544dSBjoern A. Zeeb #define MT_WTBL1_W3_KEEP_I_PSM BIT(28) 6946c92544dSBjoern A. Zeeb #define MT_WTBL1_W3_I_PSM BIT(29) 6956c92544dSBjoern A. Zeeb #define MT_WTBL1_W3_POWER_SAVE BIT(30) 6966c92544dSBjoern A. Zeeb #define MT_WTBL1_W3_SKIP_TX BIT(31) 6976c92544dSBjoern A. Zeeb 6986c92544dSBjoern A. Zeeb #define MT_WTBL1_W4_WTBL3_FRAME_ID GENMASK(10, 0) 6996c92544dSBjoern A. Zeeb #define MT_WTBL1_W4_WTBL3_ENTRY_ID GENMASK(16, 11) 7006c92544dSBjoern A. Zeeb #define MT_WTBL1_W4_WTBL4_ENTRY_ID GENMASK(22, 17) 7016c92544dSBjoern A. Zeeb #define MT_WTBL1_W4_PARTIAL_AID GENMASK(31, 23) 7026c92544dSBjoern A. Zeeb 7036c92544dSBjoern A. Zeeb #define MT_WTBL2_W0_PN_LO GENMASK(31, 0) 7046c92544dSBjoern A. Zeeb 7056c92544dSBjoern A. Zeeb #define MT_WTBL2_W1_PN_HI GENMASK(15, 0) 7066c92544dSBjoern A. Zeeb #define MT_WTBL2_W1_NON_QOS_SEQNO GENMASK(27, 16) 7076c92544dSBjoern A. Zeeb 7086c92544dSBjoern A. Zeeb #define MT_WTBL2_W2_TID0_SN GENMASK(11, 0) 7096c92544dSBjoern A. Zeeb #define MT_WTBL2_W2_TID1_SN GENMASK(23, 12) 7106c92544dSBjoern A. Zeeb #define MT_WTBL2_W2_TID2_SN_LO GENMASK(31, 24) 7116c92544dSBjoern A. Zeeb 7126c92544dSBjoern A. Zeeb #define MT_WTBL2_W3_TID2_SN_HI GENMASK(3, 0) 7136c92544dSBjoern A. Zeeb #define MT_WTBL2_W3_TID3_SN GENMASK(15, 4) 7146c92544dSBjoern A. Zeeb #define MT_WTBL2_W3_TID4_SN GENMASK(27, 16) 7156c92544dSBjoern A. Zeeb #define MT_WTBL2_W3_TID5_SN_LO GENMASK(31, 28) 7166c92544dSBjoern A. Zeeb 7176c92544dSBjoern A. Zeeb #define MT_WTBL2_W4_TID5_SN_HI GENMASK(7, 0) 7186c92544dSBjoern A. Zeeb #define MT_WTBL2_W4_TID6_SN GENMASK(19, 8) 7196c92544dSBjoern A. Zeeb #define MT_WTBL2_W4_TID7_SN GENMASK(31, 20) 7206c92544dSBjoern A. Zeeb 7216c92544dSBjoern A. Zeeb #define MT_WTBL2_W5_TX_COUNT_RATE1 GENMASK(15, 0) 7226c92544dSBjoern A. Zeeb #define MT_WTBL2_W5_FAIL_COUNT_RATE1 GENAMSK(31, 16) 7236c92544dSBjoern A. Zeeb 7246c92544dSBjoern A. Zeeb #define MT_WTBL2_W6_TX_COUNT_RATE2 GENMASK(7, 0) 7256c92544dSBjoern A. Zeeb #define MT_WTBL2_W6_TX_COUNT_RATE3 GENMASK(15, 8) 7266c92544dSBjoern A. Zeeb #define MT_WTBL2_W6_TX_COUNT_RATE4 GENMASK(23, 16) 7276c92544dSBjoern A. Zeeb #define MT_WTBL2_W6_TX_COUNT_RATE5 GENMASK(31, 24) 7286c92544dSBjoern A. Zeeb 7296c92544dSBjoern A. Zeeb #define MT_WTBL2_W7_TX_COUNT_CUR_BW GENMASK(15, 0) 7306c92544dSBjoern A. Zeeb #define MT_WTBL2_W7_FAIL_COUNT_CUR_BW GENMASK(31, 16) 7316c92544dSBjoern A. Zeeb 7326c92544dSBjoern A. Zeeb #define MT_WTBL2_W8_TX_COUNT_OTHER_BW GENMASK(15, 0) 7336c92544dSBjoern A. Zeeb #define MT_WTBL2_W8_FAIL_COUNT_OTHER_BW GENMASK(31, 16) 7346c92544dSBjoern A. Zeeb 7356c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_POWER_OFFSET GENMASK(4, 0) 7366c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_SPATIAL_EXT BIT(5) 7376c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_ANT_PRIORITY GENMASK(8, 6) 7386c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_CC_BW_SEL GENMASK(10, 9) 7396c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_CHANGE_BW_RATE GENMASK(13, 11) 7406c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_BW_CAP GENMASK(15, 14) 7416c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_SHORT_GI_20 BIT(16) 7426c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_SHORT_GI_40 BIT(17) 7436c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_SHORT_GI_80 BIT(18) 7446c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_SHORT_GI_160 BIT(19) 7456c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_MPDU_FAIL_COUNT GENMASK(25, 23) 7466c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_MPDU_OK_COUNT GENMASK(28, 26) 7476c92544dSBjoern A. Zeeb #define MT_WTBL2_W9_RATE_IDX GENMASK(31, 29) 7486c92544dSBjoern A. Zeeb 7496c92544dSBjoern A. Zeeb #define MT_WTBL2_W10_RATE1 GENMASK(11, 0) 7506c92544dSBjoern A. Zeeb #define MT_WTBL2_W10_RATE2 GENMASK(23, 12) 7516c92544dSBjoern A. Zeeb #define MT_WTBL2_W10_RATE3_LO GENMASK(31, 24) 7526c92544dSBjoern A. Zeeb 7536c92544dSBjoern A. Zeeb #define MT_WTBL2_W11_RATE3_HI GENMASK(3, 0) 7546c92544dSBjoern A. Zeeb #define MT_WTBL2_W11_RATE4 GENMASK(15, 4) 7556c92544dSBjoern A. Zeeb #define MT_WTBL2_W11_RATE5 GENMASK(27, 16) 7566c92544dSBjoern A. Zeeb #define MT_WTBL2_W11_RATE6_LO GENMASK(31, 28) 7576c92544dSBjoern A. Zeeb 7586c92544dSBjoern A. Zeeb #define MT_WTBL2_W12_RATE6_HI GENMASK(7, 0) 7596c92544dSBjoern A. Zeeb #define MT_WTBL2_W12_RATE7 GENMASK(19, 8) 7606c92544dSBjoern A. Zeeb #define MT_WTBL2_W12_RATE8 GENMASK(31, 20) 7616c92544dSBjoern A. Zeeb 7626c92544dSBjoern A. Zeeb #define MT_WTBL2_W13_AVG_RCPI0 GENMASK(7, 0) 7636c92544dSBjoern A. Zeeb #define MT_WTBL2_W13_AVG_RCPI1 GENMASK(15, 8) 7646c92544dSBjoern A. Zeeb #define MT_WTBL2_W13_AVG_RCPI2 GENAMSK(23, 16) 7656c92544dSBjoern A. Zeeb 7666c92544dSBjoern A. Zeeb #define MT_WTBL2_W14_CC_NOISE_1S GENMASK(6, 0) 7676c92544dSBjoern A. Zeeb #define MT_WTBL2_W14_CC_NOISE_2S GENMASK(13, 7) 7686c92544dSBjoern A. Zeeb #define MT_WTBL2_W14_CC_NOISE_3S GENMASK(20, 14) 7696c92544dSBjoern A. Zeeb #define MT_WTBL2_W14_CHAN_EST_RMS GENMASK(24, 21) 7706c92544dSBjoern A. Zeeb #define MT_WTBL2_W14_CC_NOISE_SEL BIT(15) 7716c92544dSBjoern A. Zeeb #define MT_WTBL2_W14_ANT_SEL GENMASK(31, 26) 7726c92544dSBjoern A. Zeeb 7736c92544dSBjoern A. Zeeb #define MT_WTBL2_W15_BA_WIN_SIZE GENMASK(2, 0) 7746c92544dSBjoern A. Zeeb #define MT_WTBL2_W15_BA_WIN_SIZE_SHIFT 3 7756c92544dSBjoern A. Zeeb #define MT_WTBL2_W15_BA_EN_TIDS GENMASK(31, 24) 7766c92544dSBjoern A. Zeeb 7776c92544dSBjoern A. Zeeb #define MT_WTBL1_OR (MT_WTBL1_BASE + 0x2300) 7786c92544dSBjoern A. Zeeb #define MT_WTBL1_OR_PSM_WRITE BIT(31) 7796c92544dSBjoern A. Zeeb 7806c92544dSBjoern A. Zeeb #endif 781