16c92544dSBjoern A. Zeeb // SPDX-License-Identifier: ISC
26c92544dSBjoern A. Zeeb
36c92544dSBjoern A. Zeeb #include <linux/etherdevice.h>
46c92544dSBjoern A. Zeeb #include <linux/timekeeping.h>
56c92544dSBjoern A. Zeeb #include "mt7603.h"
66c92544dSBjoern A. Zeeb #include "mac.h"
76c92544dSBjoern A. Zeeb #include "../trace.h"
86c92544dSBjoern A. Zeeb
96c92544dSBjoern A. Zeeb #define MT_PSE_PAGE_SIZE 128
106c92544dSBjoern A. Zeeb
116c92544dSBjoern A. Zeeb static u32
mt7603_ac_queue_mask0(u32 mask)126c92544dSBjoern A. Zeeb mt7603_ac_queue_mask0(u32 mask)
136c92544dSBjoern A. Zeeb {
146c92544dSBjoern A. Zeeb u32 ret = 0;
156c92544dSBjoern A. Zeeb
166c92544dSBjoern A. Zeeb ret |= GENMASK(3, 0) * !!(mask & BIT(0));
176c92544dSBjoern A. Zeeb ret |= GENMASK(8, 5) * !!(mask & BIT(1));
186c92544dSBjoern A. Zeeb ret |= GENMASK(13, 10) * !!(mask & BIT(2));
196c92544dSBjoern A. Zeeb ret |= GENMASK(19, 16) * !!(mask & BIT(3));
206c92544dSBjoern A. Zeeb return ret;
216c92544dSBjoern A. Zeeb }
226c92544dSBjoern A. Zeeb
236c92544dSBjoern A. Zeeb static void
mt76_stop_tx_ac(struct mt7603_dev * dev,u32 mask)246c92544dSBjoern A. Zeeb mt76_stop_tx_ac(struct mt7603_dev *dev, u32 mask)
256c92544dSBjoern A. Zeeb {
266c92544dSBjoern A. Zeeb mt76_set(dev, MT_WF_ARB_TX_STOP_0, mt7603_ac_queue_mask0(mask));
276c92544dSBjoern A. Zeeb }
286c92544dSBjoern A. Zeeb
296c92544dSBjoern A. Zeeb static void
mt76_start_tx_ac(struct mt7603_dev * dev,u32 mask)306c92544dSBjoern A. Zeeb mt76_start_tx_ac(struct mt7603_dev *dev, u32 mask)
316c92544dSBjoern A. Zeeb {
326c92544dSBjoern A. Zeeb mt76_set(dev, MT_WF_ARB_TX_START_0, mt7603_ac_queue_mask0(mask));
336c92544dSBjoern A. Zeeb }
346c92544dSBjoern A. Zeeb
mt7603_mac_reset_counters(struct mt7603_dev * dev)356c92544dSBjoern A. Zeeb void mt7603_mac_reset_counters(struct mt7603_dev *dev)
366c92544dSBjoern A. Zeeb {
376c92544dSBjoern A. Zeeb int i;
386c92544dSBjoern A. Zeeb
396c92544dSBjoern A. Zeeb for (i = 0; i < 2; i++)
406c92544dSBjoern A. Zeeb mt76_rr(dev, MT_TX_AGG_CNT(i));
416c92544dSBjoern A. Zeeb
42cbb3ec25SBjoern A. Zeeb memset(dev->mphy.aggr_stats, 0, sizeof(dev->mphy.aggr_stats));
436c92544dSBjoern A. Zeeb }
446c92544dSBjoern A. Zeeb
mt7603_mac_set_timing(struct mt7603_dev * dev)456c92544dSBjoern A. Zeeb void mt7603_mac_set_timing(struct mt7603_dev *dev)
466c92544dSBjoern A. Zeeb {
476c92544dSBjoern A. Zeeb u32 cck = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, 231) |
486c92544dSBjoern A. Zeeb FIELD_PREP(MT_TIMEOUT_VAL_CCA, 48);
496c92544dSBjoern A. Zeeb u32 ofdm = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, 60) |
506c92544dSBjoern A. Zeeb FIELD_PREP(MT_TIMEOUT_VAL_CCA, 24);
516c92544dSBjoern A. Zeeb int offset = 3 * dev->coverage_class;
526c92544dSBjoern A. Zeeb u32 reg_offset = FIELD_PREP(MT_TIMEOUT_VAL_PLCP, offset) |
536c92544dSBjoern A. Zeeb FIELD_PREP(MT_TIMEOUT_VAL_CCA, offset);
546c92544dSBjoern A. Zeeb bool is_5ghz = dev->mphy.chandef.chan->band == NL80211_BAND_5GHZ;
556c92544dSBjoern A. Zeeb int sifs;
566c92544dSBjoern A. Zeeb u32 val;
576c92544dSBjoern A. Zeeb
586c92544dSBjoern A. Zeeb if (is_5ghz)
596c92544dSBjoern A. Zeeb sifs = 16;
606c92544dSBjoern A. Zeeb else
616c92544dSBjoern A. Zeeb sifs = 10;
626c92544dSBjoern A. Zeeb
636c92544dSBjoern A. Zeeb mt76_set(dev, MT_ARB_SCR,
646c92544dSBjoern A. Zeeb MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
656c92544dSBjoern A. Zeeb udelay(1);
666c92544dSBjoern A. Zeeb
676c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TIMEOUT_CCK, cck + reg_offset);
686c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TIMEOUT_OFDM, ofdm + reg_offset);
696c92544dSBjoern A. Zeeb mt76_wr(dev, MT_IFS,
706c92544dSBjoern A. Zeeb FIELD_PREP(MT_IFS_EIFS, 360) |
716c92544dSBjoern A. Zeeb FIELD_PREP(MT_IFS_RIFS, 2) |
726c92544dSBjoern A. Zeeb FIELD_PREP(MT_IFS_SIFS, sifs) |
736c92544dSBjoern A. Zeeb FIELD_PREP(MT_IFS_SLOT, dev->slottime));
746c92544dSBjoern A. Zeeb
756c92544dSBjoern A. Zeeb if (dev->slottime < 20 || is_5ghz)
766c92544dSBjoern A. Zeeb val = MT7603_CFEND_RATE_DEFAULT;
776c92544dSBjoern A. Zeeb else
786c92544dSBjoern A. Zeeb val = MT7603_CFEND_RATE_11B;
796c92544dSBjoern A. Zeeb
806c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_AGG_CONTROL, MT_AGG_CONTROL_CFEND_RATE, val);
816c92544dSBjoern A. Zeeb
826c92544dSBjoern A. Zeeb mt76_clear(dev, MT_ARB_SCR,
836c92544dSBjoern A. Zeeb MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
846c92544dSBjoern A. Zeeb }
856c92544dSBjoern A. Zeeb
866c92544dSBjoern A. Zeeb static void
mt7603_wtbl_update(struct mt7603_dev * dev,int idx,u32 mask)876c92544dSBjoern A. Zeeb mt7603_wtbl_update(struct mt7603_dev *dev, int idx, u32 mask)
886c92544dSBjoern A. Zeeb {
896c92544dSBjoern A. Zeeb mt76_rmw(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_WLAN_IDX,
906c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_UPDATE_WLAN_IDX, idx) | mask);
916c92544dSBjoern A. Zeeb
926c92544dSBjoern A. Zeeb mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000);
936c92544dSBjoern A. Zeeb }
946c92544dSBjoern A. Zeeb
956c92544dSBjoern A. Zeeb static u32
mt7603_wtbl1_addr(int idx)966c92544dSBjoern A. Zeeb mt7603_wtbl1_addr(int idx)
976c92544dSBjoern A. Zeeb {
986c92544dSBjoern A. Zeeb return MT_WTBL1_BASE + idx * MT_WTBL1_SIZE;
996c92544dSBjoern A. Zeeb }
1006c92544dSBjoern A. Zeeb
1016c92544dSBjoern A. Zeeb static u32
mt7603_wtbl2_addr(int idx)1026c92544dSBjoern A. Zeeb mt7603_wtbl2_addr(int idx)
1036c92544dSBjoern A. Zeeb {
1046c92544dSBjoern A. Zeeb /* Mapped to WTBL2 */
1056c92544dSBjoern A. Zeeb return MT_PCIE_REMAP_BASE_1 + idx * MT_WTBL2_SIZE;
1066c92544dSBjoern A. Zeeb }
1076c92544dSBjoern A. Zeeb
1086c92544dSBjoern A. Zeeb static u32
mt7603_wtbl3_addr(int idx)1096c92544dSBjoern A. Zeeb mt7603_wtbl3_addr(int idx)
1106c92544dSBjoern A. Zeeb {
1116c92544dSBjoern A. Zeeb u32 base = mt7603_wtbl2_addr(MT7603_WTBL_SIZE);
1126c92544dSBjoern A. Zeeb
1136c92544dSBjoern A. Zeeb return base + idx * MT_WTBL3_SIZE;
1146c92544dSBjoern A. Zeeb }
1156c92544dSBjoern A. Zeeb
1166c92544dSBjoern A. Zeeb static u32
mt7603_wtbl4_addr(int idx)1176c92544dSBjoern A. Zeeb mt7603_wtbl4_addr(int idx)
1186c92544dSBjoern A. Zeeb {
1196c92544dSBjoern A. Zeeb u32 base = mt7603_wtbl3_addr(MT7603_WTBL_SIZE);
1206c92544dSBjoern A. Zeeb
1216c92544dSBjoern A. Zeeb return base + idx * MT_WTBL4_SIZE;
1226c92544dSBjoern A. Zeeb }
1236c92544dSBjoern A. Zeeb
mt7603_wtbl_init(struct mt7603_dev * dev,int idx,int vif,const u8 * mac_addr)1246c92544dSBjoern A. Zeeb void mt7603_wtbl_init(struct mt7603_dev *dev, int idx, int vif,
1256c92544dSBjoern A. Zeeb const u8 *mac_addr)
1266c92544dSBjoern A. Zeeb {
1276c92544dSBjoern A. Zeeb const void *_mac = mac_addr;
1286c92544dSBjoern A. Zeeb u32 addr = mt7603_wtbl1_addr(idx);
1296c92544dSBjoern A. Zeeb u32 w0 = 0, w1 = 0;
1306c92544dSBjoern A. Zeeb int i;
1316c92544dSBjoern A. Zeeb
1326c92544dSBjoern A. Zeeb if (_mac) {
1336c92544dSBjoern A. Zeeb w0 = FIELD_PREP(MT_WTBL1_W0_ADDR_HI,
1346c92544dSBjoern A. Zeeb get_unaligned_le16(_mac + 4));
1356c92544dSBjoern A. Zeeb w1 = FIELD_PREP(MT_WTBL1_W1_ADDR_LO,
1366c92544dSBjoern A. Zeeb get_unaligned_le32(_mac));
1376c92544dSBjoern A. Zeeb }
1386c92544dSBjoern A. Zeeb
1396c92544dSBjoern A. Zeeb if (vif < 0)
1406c92544dSBjoern A. Zeeb vif = 0;
1416c92544dSBjoern A. Zeeb else
1426c92544dSBjoern A. Zeeb w0 |= MT_WTBL1_W0_RX_CHECK_A1;
1436c92544dSBjoern A. Zeeb w0 |= FIELD_PREP(MT_WTBL1_W0_MUAR_IDX, vif);
1446c92544dSBjoern A. Zeeb
1456c92544dSBjoern A. Zeeb mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000);
1466c92544dSBjoern A. Zeeb
1476c92544dSBjoern A. Zeeb mt76_set(dev, addr + 0 * 4, w0);
1486c92544dSBjoern A. Zeeb mt76_set(dev, addr + 1 * 4, w1);
1496c92544dSBjoern A. Zeeb mt76_set(dev, addr + 2 * 4, MT_WTBL1_W2_ADMISSION_CONTROL);
1506c92544dSBjoern A. Zeeb
1516c92544dSBjoern A. Zeeb mt76_stop_tx_ac(dev, GENMASK(3, 0));
1526c92544dSBjoern A. Zeeb addr = mt7603_wtbl2_addr(idx);
1536c92544dSBjoern A. Zeeb for (i = 0; i < MT_WTBL2_SIZE; i += 4)
1546c92544dSBjoern A. Zeeb mt76_wr(dev, addr + i, 0);
1556c92544dSBjoern A. Zeeb mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_WTBL2);
1566c92544dSBjoern A. Zeeb mt76_start_tx_ac(dev, GENMASK(3, 0));
1576c92544dSBjoern A. Zeeb
1586c92544dSBjoern A. Zeeb addr = mt7603_wtbl3_addr(idx);
1596c92544dSBjoern A. Zeeb for (i = 0; i < MT_WTBL3_SIZE; i += 4)
1606c92544dSBjoern A. Zeeb mt76_wr(dev, addr + i, 0);
1616c92544dSBjoern A. Zeeb
1626c92544dSBjoern A. Zeeb addr = mt7603_wtbl4_addr(idx);
1636c92544dSBjoern A. Zeeb for (i = 0; i < MT_WTBL4_SIZE; i += 4)
1646c92544dSBjoern A. Zeeb mt76_wr(dev, addr + i, 0);
1656c92544dSBjoern A. Zeeb
1666c92544dSBjoern A. Zeeb mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_ADM_COUNT_CLEAR);
1676c92544dSBjoern A. Zeeb }
1686c92544dSBjoern A. Zeeb
1696c92544dSBjoern A. Zeeb static void
mt7603_wtbl_set_skip_tx(struct mt7603_dev * dev,int idx,bool enabled)1706c92544dSBjoern A. Zeeb mt7603_wtbl_set_skip_tx(struct mt7603_dev *dev, int idx, bool enabled)
1716c92544dSBjoern A. Zeeb {
1726c92544dSBjoern A. Zeeb u32 addr = mt7603_wtbl1_addr(idx);
1736c92544dSBjoern A. Zeeb u32 val = mt76_rr(dev, addr + 3 * 4);
1746c92544dSBjoern A. Zeeb
1756c92544dSBjoern A. Zeeb val &= ~MT_WTBL1_W3_SKIP_TX;
1766c92544dSBjoern A. Zeeb val |= enabled * MT_WTBL1_W3_SKIP_TX;
1776c92544dSBjoern A. Zeeb
1786c92544dSBjoern A. Zeeb mt76_wr(dev, addr + 3 * 4, val);
1796c92544dSBjoern A. Zeeb }
1806c92544dSBjoern A. Zeeb
mt7603_filter_tx(struct mt7603_dev * dev,int mac_idx,int idx,bool abort)181cbb3ec25SBjoern A. Zeeb void mt7603_filter_tx(struct mt7603_dev *dev, int mac_idx, int idx, bool abort)
1826c92544dSBjoern A. Zeeb {
183cbb3ec25SBjoern A. Zeeb u32 flush_mask;
1846c92544dSBjoern A. Zeeb int i, port, queue;
1856c92544dSBjoern A. Zeeb
1866c92544dSBjoern A. Zeeb if (abort) {
1876c92544dSBjoern A. Zeeb port = 3; /* PSE */
1886c92544dSBjoern A. Zeeb queue = 8; /* free queue */
1896c92544dSBjoern A. Zeeb } else {
1906c92544dSBjoern A. Zeeb port = 0; /* HIF */
1916c92544dSBjoern A. Zeeb queue = 1; /* MCU queue */
1926c92544dSBjoern A. Zeeb }
1936c92544dSBjoern A. Zeeb
1946c92544dSBjoern A. Zeeb mt7603_wtbl_set_skip_tx(dev, idx, true);
1956c92544dSBjoern A. Zeeb
1966c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TX_ABORT, MT_TX_ABORT_EN |
1976c92544dSBjoern A. Zeeb FIELD_PREP(MT_TX_ABORT_WCID, idx));
1986c92544dSBjoern A. Zeeb
199cbb3ec25SBjoern A. Zeeb flush_mask = MT_WF_ARB_TX_FLUSH_AC0 |
200cbb3ec25SBjoern A. Zeeb MT_WF_ARB_TX_FLUSH_AC1 |
201cbb3ec25SBjoern A. Zeeb MT_WF_ARB_TX_FLUSH_AC2 |
202cbb3ec25SBjoern A. Zeeb MT_WF_ARB_TX_FLUSH_AC3;
203cbb3ec25SBjoern A. Zeeb flush_mask <<= mac_idx;
204cbb3ec25SBjoern A. Zeeb
205cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_WF_ARB_TX_FLUSH_0, flush_mask);
206cbb3ec25SBjoern A. Zeeb mt76_poll(dev, MT_WF_ARB_TX_FLUSH_0, flush_mask, 0, 20000);
207cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_WF_ARB_TX_START_0, flush_mask);
208cbb3ec25SBjoern A. Zeeb
209cbb3ec25SBjoern A. Zeeb mt76_wr(dev, MT_TX_ABORT, 0);
210cbb3ec25SBjoern A. Zeeb
2116c92544dSBjoern A. Zeeb for (i = 0; i < 4; i++) {
2126c92544dSBjoern A. Zeeb mt76_wr(dev, MT_DMA_FQCR0, MT_DMA_FQCR0_BUSY |
2136c92544dSBjoern A. Zeeb FIELD_PREP(MT_DMA_FQCR0_TARGET_WCID, idx) |
2146c92544dSBjoern A. Zeeb FIELD_PREP(MT_DMA_FQCR0_TARGET_QID, i) |
2156c92544dSBjoern A. Zeeb FIELD_PREP(MT_DMA_FQCR0_DEST_PORT_ID, port) |
2166c92544dSBjoern A. Zeeb FIELD_PREP(MT_DMA_FQCR0_DEST_QUEUE_ID, queue));
2176c92544dSBjoern A. Zeeb
218cbb3ec25SBjoern A. Zeeb mt76_poll(dev, MT_DMA_FQCR0, MT_DMA_FQCR0_BUSY, 0, 5000);
2196c92544dSBjoern A. Zeeb }
2206c92544dSBjoern A. Zeeb
2216c92544dSBjoern A. Zeeb WARN_ON_ONCE(mt76_rr(dev, MT_DMA_FQCR0) & MT_DMA_FQCR0_BUSY);
2226c92544dSBjoern A. Zeeb
2236c92544dSBjoern A. Zeeb mt7603_wtbl_set_skip_tx(dev, idx, false);
2246c92544dSBjoern A. Zeeb }
2256c92544dSBjoern A. Zeeb
mt7603_wtbl_set_smps(struct mt7603_dev * dev,struct mt7603_sta * sta,bool enabled)2266c92544dSBjoern A. Zeeb void mt7603_wtbl_set_smps(struct mt7603_dev *dev, struct mt7603_sta *sta,
2276c92544dSBjoern A. Zeeb bool enabled)
2286c92544dSBjoern A. Zeeb {
2296c92544dSBjoern A. Zeeb u32 addr = mt7603_wtbl1_addr(sta->wcid.idx);
2306c92544dSBjoern A. Zeeb
2316c92544dSBjoern A. Zeeb if (sta->smps == enabled)
2326c92544dSBjoern A. Zeeb return;
2336c92544dSBjoern A. Zeeb
2346c92544dSBjoern A. Zeeb mt76_rmw_field(dev, addr + 2 * 4, MT_WTBL1_W2_SMPS, enabled);
2356c92544dSBjoern A. Zeeb sta->smps = enabled;
2366c92544dSBjoern A. Zeeb }
2376c92544dSBjoern A. Zeeb
mt7603_wtbl_set_ps(struct mt7603_dev * dev,struct mt7603_sta * sta,bool enabled)2386c92544dSBjoern A. Zeeb void mt7603_wtbl_set_ps(struct mt7603_dev *dev, struct mt7603_sta *sta,
2396c92544dSBjoern A. Zeeb bool enabled)
2406c92544dSBjoern A. Zeeb {
2416c92544dSBjoern A. Zeeb int idx = sta->wcid.idx;
2426c92544dSBjoern A. Zeeb u32 addr;
2436c92544dSBjoern A. Zeeb
2446c92544dSBjoern A. Zeeb spin_lock_bh(&dev->ps_lock);
2456c92544dSBjoern A. Zeeb
2466c92544dSBjoern A. Zeeb if (sta->ps == enabled)
2476c92544dSBjoern A. Zeeb goto out;
2486c92544dSBjoern A. Zeeb
2496c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PSE_RTA,
2506c92544dSBjoern A. Zeeb FIELD_PREP(MT_PSE_RTA_TAG_ID, idx) |
2516c92544dSBjoern A. Zeeb FIELD_PREP(MT_PSE_RTA_PORT_ID, 0) |
2526c92544dSBjoern A. Zeeb FIELD_PREP(MT_PSE_RTA_QUEUE_ID, 1) |
2536c92544dSBjoern A. Zeeb FIELD_PREP(MT_PSE_RTA_REDIRECT_EN, enabled) |
2546c92544dSBjoern A. Zeeb MT_PSE_RTA_WRITE | MT_PSE_RTA_BUSY);
2556c92544dSBjoern A. Zeeb
2566c92544dSBjoern A. Zeeb mt76_poll(dev, MT_PSE_RTA, MT_PSE_RTA_BUSY, 0, 5000);
2576c92544dSBjoern A. Zeeb
2586c92544dSBjoern A. Zeeb if (enabled)
259cbb3ec25SBjoern A. Zeeb mt7603_filter_tx(dev, sta->vif->idx, idx, false);
2606c92544dSBjoern A. Zeeb
2616c92544dSBjoern A. Zeeb addr = mt7603_wtbl1_addr(idx);
2626c92544dSBjoern A. Zeeb mt76_set(dev, MT_WTBL1_OR, MT_WTBL1_OR_PSM_WRITE);
2636c92544dSBjoern A. Zeeb mt76_rmw(dev, addr + 3 * 4, MT_WTBL1_W3_POWER_SAVE,
2646c92544dSBjoern A. Zeeb enabled * MT_WTBL1_W3_POWER_SAVE);
2656c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WTBL1_OR, MT_WTBL1_OR_PSM_WRITE);
2666c92544dSBjoern A. Zeeb sta->ps = enabled;
2676c92544dSBjoern A. Zeeb
2686c92544dSBjoern A. Zeeb out:
2696c92544dSBjoern A. Zeeb spin_unlock_bh(&dev->ps_lock);
2706c92544dSBjoern A. Zeeb }
2716c92544dSBjoern A. Zeeb
mt7603_wtbl_clear(struct mt7603_dev * dev,int idx)2726c92544dSBjoern A. Zeeb void mt7603_wtbl_clear(struct mt7603_dev *dev, int idx)
2736c92544dSBjoern A. Zeeb {
2746c92544dSBjoern A. Zeeb int wtbl2_frame_size = MT_PSE_PAGE_SIZE / MT_WTBL2_SIZE;
2756c92544dSBjoern A. Zeeb int wtbl2_frame = idx / wtbl2_frame_size;
2766c92544dSBjoern A. Zeeb int wtbl2_entry = idx % wtbl2_frame_size;
2776c92544dSBjoern A. Zeeb
2786c92544dSBjoern A. Zeeb int wtbl3_base_frame = MT_WTBL3_OFFSET / MT_PSE_PAGE_SIZE;
2796c92544dSBjoern A. Zeeb int wtbl3_frame_size = MT_PSE_PAGE_SIZE / MT_WTBL3_SIZE;
2806c92544dSBjoern A. Zeeb int wtbl3_frame = wtbl3_base_frame + idx / wtbl3_frame_size;
2816c92544dSBjoern A. Zeeb int wtbl3_entry = (idx % wtbl3_frame_size) * 2;
2826c92544dSBjoern A. Zeeb
2836c92544dSBjoern A. Zeeb int wtbl4_base_frame = MT_WTBL4_OFFSET / MT_PSE_PAGE_SIZE;
2846c92544dSBjoern A. Zeeb int wtbl4_frame_size = MT_PSE_PAGE_SIZE / MT_WTBL4_SIZE;
2856c92544dSBjoern A. Zeeb int wtbl4_frame = wtbl4_base_frame + idx / wtbl4_frame_size;
2866c92544dSBjoern A. Zeeb int wtbl4_entry = idx % wtbl4_frame_size;
2876c92544dSBjoern A. Zeeb
2886c92544dSBjoern A. Zeeb u32 addr = MT_WTBL1_BASE + idx * MT_WTBL1_SIZE;
2896c92544dSBjoern A. Zeeb int i;
2906c92544dSBjoern A. Zeeb
2916c92544dSBjoern A. Zeeb mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000);
2926c92544dSBjoern A. Zeeb
2936c92544dSBjoern A. Zeeb mt76_wr(dev, addr + 0 * 4,
2946c92544dSBjoern A. Zeeb MT_WTBL1_W0_RX_CHECK_A1 |
2956c92544dSBjoern A. Zeeb MT_WTBL1_W0_RX_CHECK_A2 |
2966c92544dSBjoern A. Zeeb MT_WTBL1_W0_RX_VALID);
2976c92544dSBjoern A. Zeeb mt76_wr(dev, addr + 1 * 4, 0);
2986c92544dSBjoern A. Zeeb mt76_wr(dev, addr + 2 * 4, 0);
2996c92544dSBjoern A. Zeeb
3006c92544dSBjoern A. Zeeb mt76_set(dev, MT_WTBL1_OR, MT_WTBL1_OR_PSM_WRITE);
3016c92544dSBjoern A. Zeeb
3026c92544dSBjoern A. Zeeb mt76_wr(dev, addr + 3 * 4,
3036c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL1_W3_WTBL2_FRAME_ID, wtbl2_frame) |
3046c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL1_W3_WTBL2_ENTRY_ID, wtbl2_entry) |
3056c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL1_W3_WTBL4_FRAME_ID, wtbl4_frame) |
3066c92544dSBjoern A. Zeeb MT_WTBL1_W3_I_PSM | MT_WTBL1_W3_KEEP_I_PSM);
3076c92544dSBjoern A. Zeeb mt76_wr(dev, addr + 4 * 4,
3086c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL1_W4_WTBL3_FRAME_ID, wtbl3_frame) |
3096c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL1_W4_WTBL3_ENTRY_ID, wtbl3_entry) |
3106c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL1_W4_WTBL4_ENTRY_ID, wtbl4_entry));
3116c92544dSBjoern A. Zeeb
3126c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WTBL1_OR, MT_WTBL1_OR_PSM_WRITE);
3136c92544dSBjoern A. Zeeb
3146c92544dSBjoern A. Zeeb addr = mt7603_wtbl2_addr(idx);
3156c92544dSBjoern A. Zeeb
3166c92544dSBjoern A. Zeeb /* Clear BA information */
3176c92544dSBjoern A. Zeeb mt76_wr(dev, addr + (15 * 4), 0);
3186c92544dSBjoern A. Zeeb
3196c92544dSBjoern A. Zeeb mt76_stop_tx_ac(dev, GENMASK(3, 0));
3206c92544dSBjoern A. Zeeb for (i = 2; i <= 4; i++)
3216c92544dSBjoern A. Zeeb mt76_wr(dev, addr + (i * 4), 0);
3226c92544dSBjoern A. Zeeb mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_WTBL2);
3236c92544dSBjoern A. Zeeb mt76_start_tx_ac(dev, GENMASK(3, 0));
3246c92544dSBjoern A. Zeeb
3256c92544dSBjoern A. Zeeb mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_RX_COUNT_CLEAR);
3266c92544dSBjoern A. Zeeb mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_TX_COUNT_CLEAR);
3276c92544dSBjoern A. Zeeb mt7603_wtbl_update(dev, idx, MT_WTBL_UPDATE_ADM_COUNT_CLEAR);
3286c92544dSBjoern A. Zeeb }
3296c92544dSBjoern A. Zeeb
mt7603_wtbl_update_cap(struct mt7603_dev * dev,struct ieee80211_sta * sta)3306c92544dSBjoern A. Zeeb void mt7603_wtbl_update_cap(struct mt7603_dev *dev, struct ieee80211_sta *sta)
3316c92544dSBjoern A. Zeeb {
3326c92544dSBjoern A. Zeeb struct mt7603_sta *msta = (struct mt7603_sta *)sta->drv_priv;
3336c92544dSBjoern A. Zeeb int idx = msta->wcid.idx;
3346c92544dSBjoern A. Zeeb u8 ampdu_density;
3356c92544dSBjoern A. Zeeb u32 addr;
3366c92544dSBjoern A. Zeeb u32 val;
3376c92544dSBjoern A. Zeeb
3386c92544dSBjoern A. Zeeb addr = mt7603_wtbl1_addr(idx);
3396c92544dSBjoern A. Zeeb
3406c92544dSBjoern A. Zeeb ampdu_density = sta->deflink.ht_cap.ampdu_density;
3416c92544dSBjoern A. Zeeb if (ampdu_density < IEEE80211_HT_MPDU_DENSITY_4)
3426c92544dSBjoern A. Zeeb ampdu_density = IEEE80211_HT_MPDU_DENSITY_4;
3436c92544dSBjoern A. Zeeb
3446c92544dSBjoern A. Zeeb val = mt76_rr(dev, addr + 2 * 4);
3456c92544dSBjoern A. Zeeb val &= MT_WTBL1_W2_KEY_TYPE | MT_WTBL1_W2_ADMISSION_CONTROL;
3466c92544dSBjoern A. Zeeb val |= FIELD_PREP(MT_WTBL1_W2_AMPDU_FACTOR,
3476c92544dSBjoern A. Zeeb sta->deflink.ht_cap.ampdu_factor) |
3486c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL1_W2_MPDU_DENSITY,
3496c92544dSBjoern A. Zeeb sta->deflink.ht_cap.ampdu_density) |
3506c92544dSBjoern A. Zeeb MT_WTBL1_W2_TXS_BAF_REPORT;
3516c92544dSBjoern A. Zeeb
3526c92544dSBjoern A. Zeeb if (sta->deflink.ht_cap.cap)
3536c92544dSBjoern A. Zeeb val |= MT_WTBL1_W2_HT;
3546c92544dSBjoern A. Zeeb if (sta->deflink.vht_cap.cap)
3556c92544dSBjoern A. Zeeb val |= MT_WTBL1_W2_VHT;
3566c92544dSBjoern A. Zeeb
3576c92544dSBjoern A. Zeeb mt76_wr(dev, addr + 2 * 4, val);
3586c92544dSBjoern A. Zeeb
3596c92544dSBjoern A. Zeeb addr = mt7603_wtbl2_addr(idx);
3606c92544dSBjoern A. Zeeb val = mt76_rr(dev, addr + 9 * 4);
3616c92544dSBjoern A. Zeeb val &= ~(MT_WTBL2_W9_SHORT_GI_20 | MT_WTBL2_W9_SHORT_GI_40 |
3626c92544dSBjoern A. Zeeb MT_WTBL2_W9_SHORT_GI_80);
3636c92544dSBjoern A. Zeeb if (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_20)
3646c92544dSBjoern A. Zeeb val |= MT_WTBL2_W9_SHORT_GI_20;
3656c92544dSBjoern A. Zeeb if (sta->deflink.ht_cap.cap & IEEE80211_HT_CAP_SGI_40)
3666c92544dSBjoern A. Zeeb val |= MT_WTBL2_W9_SHORT_GI_40;
3676c92544dSBjoern A. Zeeb mt76_wr(dev, addr + 9 * 4, val);
3686c92544dSBjoern A. Zeeb }
3696c92544dSBjoern A. Zeeb
mt7603_mac_rx_ba_reset(struct mt7603_dev * dev,void * addr,u8 tid)3706c92544dSBjoern A. Zeeb void mt7603_mac_rx_ba_reset(struct mt7603_dev *dev, void *addr, u8 tid)
3716c92544dSBjoern A. Zeeb {
3726c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BA_CONTROL_0, get_unaligned_le32(addr));
3736c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BA_CONTROL_1,
3746c92544dSBjoern A. Zeeb (get_unaligned_le16(addr + 4) |
3756c92544dSBjoern A. Zeeb FIELD_PREP(MT_BA_CONTROL_1_TID, tid) |
3766c92544dSBjoern A. Zeeb MT_BA_CONTROL_1_RESET));
3776c92544dSBjoern A. Zeeb }
3786c92544dSBjoern A. Zeeb
mt7603_mac_tx_ba_reset(struct mt7603_dev * dev,int wcid,int tid,int ba_size)3796c92544dSBjoern A. Zeeb void mt7603_mac_tx_ba_reset(struct mt7603_dev *dev, int wcid, int tid,
3806c92544dSBjoern A. Zeeb int ba_size)
3816c92544dSBjoern A. Zeeb {
3826c92544dSBjoern A. Zeeb u32 addr = mt7603_wtbl2_addr(wcid);
3836c92544dSBjoern A. Zeeb u32 tid_mask = FIELD_PREP(MT_WTBL2_W15_BA_EN_TIDS, BIT(tid)) |
3846c92544dSBjoern A. Zeeb (MT_WTBL2_W15_BA_WIN_SIZE <<
3856c92544dSBjoern A. Zeeb (tid * MT_WTBL2_W15_BA_WIN_SIZE_SHIFT));
3866c92544dSBjoern A. Zeeb u32 tid_val;
3876c92544dSBjoern A. Zeeb int i;
3886c92544dSBjoern A. Zeeb
3896c92544dSBjoern A. Zeeb if (ba_size < 0) {
3906c92544dSBjoern A. Zeeb /* disable */
3916c92544dSBjoern A. Zeeb mt76_clear(dev, addr + (15 * 4), tid_mask);
3926c92544dSBjoern A. Zeeb return;
3936c92544dSBjoern A. Zeeb }
3946c92544dSBjoern A. Zeeb
3956c92544dSBjoern A. Zeeb for (i = 7; i > 0; i--) {
3966c92544dSBjoern A. Zeeb if (ba_size >= MT_AGG_SIZE_LIMIT(i))
3976c92544dSBjoern A. Zeeb break;
3986c92544dSBjoern A. Zeeb }
3996c92544dSBjoern A. Zeeb
4006c92544dSBjoern A. Zeeb tid_val = FIELD_PREP(MT_WTBL2_W15_BA_EN_TIDS, BIT(tid)) |
4016c92544dSBjoern A. Zeeb i << (tid * MT_WTBL2_W15_BA_WIN_SIZE_SHIFT);
4026c92544dSBjoern A. Zeeb
4036c92544dSBjoern A. Zeeb mt76_rmw(dev, addr + (15 * 4), tid_mask, tid_val);
4046c92544dSBjoern A. Zeeb }
4056c92544dSBjoern A. Zeeb
mt7603_mac_sta_poll(struct mt7603_dev * dev)4066c92544dSBjoern A. Zeeb void mt7603_mac_sta_poll(struct mt7603_dev *dev)
4076c92544dSBjoern A. Zeeb {
4086c92544dSBjoern A. Zeeb static const u8 ac_to_tid[4] = {
4096c92544dSBjoern A. Zeeb [IEEE80211_AC_BE] = 0,
4106c92544dSBjoern A. Zeeb [IEEE80211_AC_BK] = 1,
4116c92544dSBjoern A. Zeeb [IEEE80211_AC_VI] = 4,
4126c92544dSBjoern A. Zeeb [IEEE80211_AC_VO] = 6
4136c92544dSBjoern A. Zeeb };
4146c92544dSBjoern A. Zeeb struct ieee80211_sta *sta;
4156c92544dSBjoern A. Zeeb struct mt7603_sta *msta;
4166c92544dSBjoern A. Zeeb u32 total_airtime = 0;
4176c92544dSBjoern A. Zeeb u32 airtime[4];
4186c92544dSBjoern A. Zeeb u32 addr;
4196c92544dSBjoern A. Zeeb int i;
4206c92544dSBjoern A. Zeeb
4216c92544dSBjoern A. Zeeb rcu_read_lock();
4226c92544dSBjoern A. Zeeb
4236c92544dSBjoern A. Zeeb while (1) {
4246c92544dSBjoern A. Zeeb bool clear = false;
4256c92544dSBjoern A. Zeeb
426cbb3ec25SBjoern A. Zeeb spin_lock_bh(&dev->mt76.sta_poll_lock);
427cbb3ec25SBjoern A. Zeeb if (list_empty(&dev->mt76.sta_poll_list)) {
428cbb3ec25SBjoern A. Zeeb spin_unlock_bh(&dev->mt76.sta_poll_lock);
4296c92544dSBjoern A. Zeeb break;
4306c92544dSBjoern A. Zeeb }
4316c92544dSBjoern A. Zeeb
432cbb3ec25SBjoern A. Zeeb msta = list_first_entry(&dev->mt76.sta_poll_list,
433cbb3ec25SBjoern A. Zeeb struct mt7603_sta, wcid.poll_list);
434cbb3ec25SBjoern A. Zeeb list_del_init(&msta->wcid.poll_list);
435cbb3ec25SBjoern A. Zeeb spin_unlock_bh(&dev->mt76.sta_poll_lock);
4366c92544dSBjoern A. Zeeb
4376c92544dSBjoern A. Zeeb addr = mt7603_wtbl4_addr(msta->wcid.idx);
4386c92544dSBjoern A. Zeeb for (i = 0; i < 4; i++) {
4396c92544dSBjoern A. Zeeb u32 airtime_last = msta->tx_airtime_ac[i];
4406c92544dSBjoern A. Zeeb
4416c92544dSBjoern A. Zeeb msta->tx_airtime_ac[i] = mt76_rr(dev, addr + i * 8);
4426c92544dSBjoern A. Zeeb airtime[i] = msta->tx_airtime_ac[i] - airtime_last;
4436c92544dSBjoern A. Zeeb airtime[i] *= 32;
4446c92544dSBjoern A. Zeeb total_airtime += airtime[i];
4456c92544dSBjoern A. Zeeb
4466c92544dSBjoern A. Zeeb if (msta->tx_airtime_ac[i] & BIT(22))
4476c92544dSBjoern A. Zeeb clear = true;
4486c92544dSBjoern A. Zeeb }
4496c92544dSBjoern A. Zeeb
4506c92544dSBjoern A. Zeeb if (clear) {
4516c92544dSBjoern A. Zeeb mt7603_wtbl_update(dev, msta->wcid.idx,
4526c92544dSBjoern A. Zeeb MT_WTBL_UPDATE_ADM_COUNT_CLEAR);
4536c92544dSBjoern A. Zeeb memset(msta->tx_airtime_ac, 0,
4546c92544dSBjoern A. Zeeb sizeof(msta->tx_airtime_ac));
4556c92544dSBjoern A. Zeeb }
4566c92544dSBjoern A. Zeeb
4576c92544dSBjoern A. Zeeb if (!msta->wcid.sta)
4586c92544dSBjoern A. Zeeb continue;
4596c92544dSBjoern A. Zeeb
4606c92544dSBjoern A. Zeeb sta = container_of((void *)msta, struct ieee80211_sta, drv_priv);
4616c92544dSBjoern A. Zeeb for (i = 0; i < 4; i++) {
4626c92544dSBjoern A. Zeeb struct mt76_queue *q = dev->mphy.q_tx[i];
4636c92544dSBjoern A. Zeeb u8 qidx = q->hw_idx;
4646c92544dSBjoern A. Zeeb u8 tid = ac_to_tid[i];
4656c92544dSBjoern A. Zeeb u32 txtime = airtime[qidx];
4666c92544dSBjoern A. Zeeb
4676c92544dSBjoern A. Zeeb if (!txtime)
4686c92544dSBjoern A. Zeeb continue;
4696c92544dSBjoern A. Zeeb
4706c92544dSBjoern A. Zeeb ieee80211_sta_register_airtime(sta, tid, txtime, 0);
4716c92544dSBjoern A. Zeeb }
4726c92544dSBjoern A. Zeeb }
4736c92544dSBjoern A. Zeeb
4746c92544dSBjoern A. Zeeb rcu_read_unlock();
4756c92544dSBjoern A. Zeeb
4766c92544dSBjoern A. Zeeb if (!total_airtime)
4776c92544dSBjoern A. Zeeb return;
4786c92544dSBjoern A. Zeeb
4796c92544dSBjoern A. Zeeb spin_lock_bh(&dev->mt76.cc_lock);
4806c92544dSBjoern A. Zeeb dev->mphy.chan_state->cc_tx += total_airtime;
4816c92544dSBjoern A. Zeeb spin_unlock_bh(&dev->mt76.cc_lock);
4826c92544dSBjoern A. Zeeb }
4836c92544dSBjoern A. Zeeb
4846c92544dSBjoern A. Zeeb static struct mt76_wcid *
mt7603_rx_get_wcid(struct mt7603_dev * dev,u8 idx,bool unicast)4856c92544dSBjoern A. Zeeb mt7603_rx_get_wcid(struct mt7603_dev *dev, u8 idx, bool unicast)
4866c92544dSBjoern A. Zeeb {
4876c92544dSBjoern A. Zeeb struct mt7603_sta *sta;
4886c92544dSBjoern A. Zeeb struct mt76_wcid *wcid;
4896c92544dSBjoern A. Zeeb
4906c92544dSBjoern A. Zeeb if (idx >= MT7603_WTBL_SIZE)
4916c92544dSBjoern A. Zeeb return NULL;
4926c92544dSBjoern A. Zeeb
4936c92544dSBjoern A. Zeeb wcid = rcu_dereference(dev->mt76.wcid[idx]);
4946c92544dSBjoern A. Zeeb if (unicast || !wcid)
4956c92544dSBjoern A. Zeeb return wcid;
4966c92544dSBjoern A. Zeeb
4976c92544dSBjoern A. Zeeb if (!wcid->sta)
4986c92544dSBjoern A. Zeeb return NULL;
4996c92544dSBjoern A. Zeeb
5006c92544dSBjoern A. Zeeb sta = container_of(wcid, struct mt7603_sta, wcid);
5016c92544dSBjoern A. Zeeb if (!sta->vif)
5026c92544dSBjoern A. Zeeb return NULL;
5036c92544dSBjoern A. Zeeb
5046c92544dSBjoern A. Zeeb return &sta->vif->sta.wcid;
5056c92544dSBjoern A. Zeeb }
5066c92544dSBjoern A. Zeeb
5076c92544dSBjoern A. Zeeb int
mt7603_mac_fill_rx(struct mt7603_dev * dev,struct sk_buff * skb)5086c92544dSBjoern A. Zeeb mt7603_mac_fill_rx(struct mt7603_dev *dev, struct sk_buff *skb)
5096c92544dSBjoern A. Zeeb {
5106c92544dSBjoern A. Zeeb struct mt76_rx_status *status = (struct mt76_rx_status *)skb->cb;
5116c92544dSBjoern A. Zeeb struct ieee80211_supported_band *sband;
5126c92544dSBjoern A. Zeeb struct ieee80211_hdr *hdr;
5136c92544dSBjoern A. Zeeb __le32 *rxd = (__le32 *)skb->data;
5146c92544dSBjoern A. Zeeb u32 rxd0 = le32_to_cpu(rxd[0]);
5156c92544dSBjoern A. Zeeb u32 rxd1 = le32_to_cpu(rxd[1]);
5166c92544dSBjoern A. Zeeb u32 rxd2 = le32_to_cpu(rxd[2]);
5176c92544dSBjoern A. Zeeb bool unicast = rxd1 & MT_RXD1_NORMAL_U2M;
5186c92544dSBjoern A. Zeeb bool insert_ccmp_hdr = false;
5196c92544dSBjoern A. Zeeb bool remove_pad;
5206c92544dSBjoern A. Zeeb int idx;
5216c92544dSBjoern A. Zeeb int i;
5226c92544dSBjoern A. Zeeb
5236c92544dSBjoern A. Zeeb memset(status, 0, sizeof(*status));
5246c92544dSBjoern A. Zeeb
5256c92544dSBjoern A. Zeeb i = FIELD_GET(MT_RXD1_NORMAL_CH_FREQ, rxd1);
5266c92544dSBjoern A. Zeeb sband = (i & 1) ? &dev->mphy.sband_5g.sband : &dev->mphy.sband_2g.sband;
5276c92544dSBjoern A. Zeeb i >>= 1;
5286c92544dSBjoern A. Zeeb
5296c92544dSBjoern A. Zeeb idx = FIELD_GET(MT_RXD2_NORMAL_WLAN_IDX, rxd2);
5306c92544dSBjoern A. Zeeb status->wcid = mt7603_rx_get_wcid(dev, idx, unicast);
5316c92544dSBjoern A. Zeeb
5326c92544dSBjoern A. Zeeb status->band = sband->band;
5336c92544dSBjoern A. Zeeb if (i < sband->n_channels)
5346c92544dSBjoern A. Zeeb status->freq = sband->channels[i].center_freq;
5356c92544dSBjoern A. Zeeb
5366c92544dSBjoern A. Zeeb if (rxd2 & MT_RXD2_NORMAL_FCS_ERR)
5376c92544dSBjoern A. Zeeb status->flag |= RX_FLAG_FAILED_FCS_CRC;
5386c92544dSBjoern A. Zeeb
5396c92544dSBjoern A. Zeeb if (rxd2 & MT_RXD2_NORMAL_TKIP_MIC_ERR)
5406c92544dSBjoern A. Zeeb status->flag |= RX_FLAG_MMIC_ERROR;
5416c92544dSBjoern A. Zeeb
5426c92544dSBjoern A. Zeeb /* ICV error or CCMP/BIP/WPI MIC error */
5436c92544dSBjoern A. Zeeb if (rxd2 & MT_RXD2_NORMAL_ICV_ERR)
5446c92544dSBjoern A. Zeeb status->flag |= RX_FLAG_ONLY_MONITOR;
5456c92544dSBjoern A. Zeeb
5466c92544dSBjoern A. Zeeb if (FIELD_GET(MT_RXD2_NORMAL_SEC_MODE, rxd2) != 0 &&
5476c92544dSBjoern A. Zeeb !(rxd2 & (MT_RXD2_NORMAL_CLM | MT_RXD2_NORMAL_CM))) {
5486c92544dSBjoern A. Zeeb status->flag |= RX_FLAG_DECRYPTED;
5496c92544dSBjoern A. Zeeb status->flag |= RX_FLAG_IV_STRIPPED;
5506c92544dSBjoern A. Zeeb status->flag |= RX_FLAG_MMIC_STRIPPED | RX_FLAG_MIC_STRIPPED;
5516c92544dSBjoern A. Zeeb }
5526c92544dSBjoern A. Zeeb
5536c92544dSBjoern A. Zeeb remove_pad = rxd1 & MT_RXD1_NORMAL_HDR_OFFSET;
5546c92544dSBjoern A. Zeeb
5556c92544dSBjoern A. Zeeb if (rxd2 & MT_RXD2_NORMAL_MAX_LEN_ERROR)
5566c92544dSBjoern A. Zeeb return -EINVAL;
5576c92544dSBjoern A. Zeeb
5586c92544dSBjoern A. Zeeb if (!sband->channels)
5596c92544dSBjoern A. Zeeb return -EINVAL;
5606c92544dSBjoern A. Zeeb
5616c92544dSBjoern A. Zeeb rxd += 4;
5626c92544dSBjoern A. Zeeb if (rxd0 & MT_RXD0_NORMAL_GROUP_4) {
5636c92544dSBjoern A. Zeeb rxd += 4;
5646c92544dSBjoern A. Zeeb if ((u8 *)rxd - skb->data >= skb->len)
5656c92544dSBjoern A. Zeeb return -EINVAL;
5666c92544dSBjoern A. Zeeb }
5676c92544dSBjoern A. Zeeb if (rxd0 & MT_RXD0_NORMAL_GROUP_1) {
5686c92544dSBjoern A. Zeeb u8 *data = (u8 *)rxd;
5696c92544dSBjoern A. Zeeb
5706c92544dSBjoern A. Zeeb if (status->flag & RX_FLAG_DECRYPTED) {
5716c92544dSBjoern A. Zeeb switch (FIELD_GET(MT_RXD2_NORMAL_SEC_MODE, rxd2)) {
5726c92544dSBjoern A. Zeeb case MT_CIPHER_AES_CCMP:
5736c92544dSBjoern A. Zeeb case MT_CIPHER_CCMP_CCX:
5746c92544dSBjoern A. Zeeb case MT_CIPHER_CCMP_256:
5756c92544dSBjoern A. Zeeb insert_ccmp_hdr =
5766c92544dSBjoern A. Zeeb FIELD_GET(MT_RXD2_NORMAL_FRAG, rxd2);
5776c92544dSBjoern A. Zeeb fallthrough;
5786c92544dSBjoern A. Zeeb case MT_CIPHER_TKIP:
5796c92544dSBjoern A. Zeeb case MT_CIPHER_TKIP_NO_MIC:
5806c92544dSBjoern A. Zeeb case MT_CIPHER_GCMP:
5816c92544dSBjoern A. Zeeb case MT_CIPHER_GCMP_256:
5826c92544dSBjoern A. Zeeb status->iv[0] = data[5];
5836c92544dSBjoern A. Zeeb status->iv[1] = data[4];
5846c92544dSBjoern A. Zeeb status->iv[2] = data[3];
5856c92544dSBjoern A. Zeeb status->iv[3] = data[2];
5866c92544dSBjoern A. Zeeb status->iv[4] = data[1];
5876c92544dSBjoern A. Zeeb status->iv[5] = data[0];
5886c92544dSBjoern A. Zeeb break;
5896c92544dSBjoern A. Zeeb default:
5906c92544dSBjoern A. Zeeb break;
5916c92544dSBjoern A. Zeeb }
5926c92544dSBjoern A. Zeeb }
5936c92544dSBjoern A. Zeeb
5946c92544dSBjoern A. Zeeb rxd += 4;
5956c92544dSBjoern A. Zeeb if ((u8 *)rxd - skb->data >= skb->len)
5966c92544dSBjoern A. Zeeb return -EINVAL;
5976c92544dSBjoern A. Zeeb }
5986c92544dSBjoern A. Zeeb if (rxd0 & MT_RXD0_NORMAL_GROUP_2) {
5996c92544dSBjoern A. Zeeb status->timestamp = le32_to_cpu(rxd[0]);
6006c92544dSBjoern A. Zeeb status->flag |= RX_FLAG_MACTIME_START;
6016c92544dSBjoern A. Zeeb
6026c92544dSBjoern A. Zeeb if (!(rxd2 & (MT_RXD2_NORMAL_NON_AMPDU_SUB |
6036c92544dSBjoern A. Zeeb MT_RXD2_NORMAL_NON_AMPDU))) {
6046c92544dSBjoern A. Zeeb status->flag |= RX_FLAG_AMPDU_DETAILS;
6056c92544dSBjoern A. Zeeb
6066c92544dSBjoern A. Zeeb /* all subframes of an A-MPDU have the same timestamp */
6076c92544dSBjoern A. Zeeb if (dev->rx_ampdu_ts != status->timestamp) {
6086c92544dSBjoern A. Zeeb if (!++dev->ampdu_ref)
6096c92544dSBjoern A. Zeeb dev->ampdu_ref++;
6106c92544dSBjoern A. Zeeb }
6116c92544dSBjoern A. Zeeb dev->rx_ampdu_ts = status->timestamp;
6126c92544dSBjoern A. Zeeb
6136c92544dSBjoern A. Zeeb status->ampdu_ref = dev->ampdu_ref;
6146c92544dSBjoern A. Zeeb }
6156c92544dSBjoern A. Zeeb
6166c92544dSBjoern A. Zeeb rxd += 2;
6176c92544dSBjoern A. Zeeb if ((u8 *)rxd - skb->data >= skb->len)
6186c92544dSBjoern A. Zeeb return -EINVAL;
6196c92544dSBjoern A. Zeeb }
6206c92544dSBjoern A. Zeeb if (rxd0 & MT_RXD0_NORMAL_GROUP_3) {
6216c92544dSBjoern A. Zeeb u32 rxdg0 = le32_to_cpu(rxd[0]);
6226c92544dSBjoern A. Zeeb u32 rxdg3 = le32_to_cpu(rxd[3]);
6236c92544dSBjoern A. Zeeb bool cck = false;
6246c92544dSBjoern A. Zeeb
6256c92544dSBjoern A. Zeeb i = FIELD_GET(MT_RXV1_TX_RATE, rxdg0);
6266c92544dSBjoern A. Zeeb switch (FIELD_GET(MT_RXV1_TX_MODE, rxdg0)) {
6276c92544dSBjoern A. Zeeb case MT_PHY_TYPE_CCK:
6286c92544dSBjoern A. Zeeb cck = true;
6296c92544dSBjoern A. Zeeb fallthrough;
6306c92544dSBjoern A. Zeeb case MT_PHY_TYPE_OFDM:
6316c92544dSBjoern A. Zeeb i = mt76_get_rate(&dev->mt76, sband, i, cck);
6326c92544dSBjoern A. Zeeb break;
6336c92544dSBjoern A. Zeeb case MT_PHY_TYPE_HT_GF:
6346c92544dSBjoern A. Zeeb case MT_PHY_TYPE_HT:
6356c92544dSBjoern A. Zeeb status->encoding = RX_ENC_HT;
6366c92544dSBjoern A. Zeeb if (i > 15)
6376c92544dSBjoern A. Zeeb return -EINVAL;
6386c92544dSBjoern A. Zeeb break;
6396c92544dSBjoern A. Zeeb default:
6406c92544dSBjoern A. Zeeb return -EINVAL;
6416c92544dSBjoern A. Zeeb }
6426c92544dSBjoern A. Zeeb
6436c92544dSBjoern A. Zeeb if (rxdg0 & MT_RXV1_HT_SHORT_GI)
6446c92544dSBjoern A. Zeeb status->enc_flags |= RX_ENC_FLAG_SHORT_GI;
6456c92544dSBjoern A. Zeeb if (rxdg0 & MT_RXV1_HT_AD_CODE)
6466c92544dSBjoern A. Zeeb status->enc_flags |= RX_ENC_FLAG_LDPC;
6476c92544dSBjoern A. Zeeb
6486c92544dSBjoern A. Zeeb status->enc_flags |= RX_ENC_FLAG_STBC_MASK *
6496c92544dSBjoern A. Zeeb FIELD_GET(MT_RXV1_HT_STBC, rxdg0);
6506c92544dSBjoern A. Zeeb
6516c92544dSBjoern A. Zeeb status->rate_idx = i;
6526c92544dSBjoern A. Zeeb
6536c92544dSBjoern A. Zeeb status->chains = dev->mphy.antenna_mask;
6546c92544dSBjoern A. Zeeb status->chain_signal[0] = FIELD_GET(MT_RXV4_IB_RSSI0, rxdg3) +
6556c92544dSBjoern A. Zeeb dev->rssi_offset[0];
6566c92544dSBjoern A. Zeeb status->chain_signal[1] = FIELD_GET(MT_RXV4_IB_RSSI1, rxdg3) +
6576c92544dSBjoern A. Zeeb dev->rssi_offset[1];
6586c92544dSBjoern A. Zeeb
6596c92544dSBjoern A. Zeeb if (FIELD_GET(MT_RXV1_FRAME_MODE, rxdg0) == 1)
6606c92544dSBjoern A. Zeeb status->bw = RATE_INFO_BW_40;
6616c92544dSBjoern A. Zeeb
6626c92544dSBjoern A. Zeeb rxd += 6;
6636c92544dSBjoern A. Zeeb if ((u8 *)rxd - skb->data >= skb->len)
6646c92544dSBjoern A. Zeeb return -EINVAL;
6656c92544dSBjoern A. Zeeb } else {
6666c92544dSBjoern A. Zeeb return -EINVAL;
6676c92544dSBjoern A. Zeeb }
6686c92544dSBjoern A. Zeeb
6696c92544dSBjoern A. Zeeb skb_pull(skb, (u8 *)rxd - skb->data + 2 * remove_pad);
6706c92544dSBjoern A. Zeeb
6716c92544dSBjoern A. Zeeb if (insert_ccmp_hdr) {
6726c92544dSBjoern A. Zeeb u8 key_id = FIELD_GET(MT_RXD1_NORMAL_KEY_ID, rxd1);
6736c92544dSBjoern A. Zeeb
6746c92544dSBjoern A. Zeeb mt76_insert_ccmp_hdr(skb, key_id);
6756c92544dSBjoern A. Zeeb }
6766c92544dSBjoern A. Zeeb
6776c92544dSBjoern A. Zeeb hdr = (struct ieee80211_hdr *)skb->data;
6786c92544dSBjoern A. Zeeb if (!status->wcid || !ieee80211_is_data_qos(hdr->frame_control))
6796c92544dSBjoern A. Zeeb return 0;
6806c92544dSBjoern A. Zeeb
6816c92544dSBjoern A. Zeeb status->aggr = unicast &&
6826c92544dSBjoern A. Zeeb !ieee80211_is_qos_nullfunc(hdr->frame_control);
6836c92544dSBjoern A. Zeeb status->qos_ctl = *ieee80211_get_qos_ctl(hdr);
6846c92544dSBjoern A. Zeeb status->seqno = IEEE80211_SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
6856c92544dSBjoern A. Zeeb
6866c92544dSBjoern A. Zeeb return 0;
6876c92544dSBjoern A. Zeeb }
6886c92544dSBjoern A. Zeeb
6896c92544dSBjoern A. Zeeb static u16
mt7603_mac_tx_rate_val(struct mt7603_dev * dev,const struct ieee80211_tx_rate * rate,bool stbc,u8 * bw)6906c92544dSBjoern A. Zeeb mt7603_mac_tx_rate_val(struct mt7603_dev *dev,
6916c92544dSBjoern A. Zeeb const struct ieee80211_tx_rate *rate, bool stbc, u8 *bw)
6926c92544dSBjoern A. Zeeb {
6936c92544dSBjoern A. Zeeb u8 phy, nss, rate_idx;
6946c92544dSBjoern A. Zeeb u16 rateval;
6956c92544dSBjoern A. Zeeb
6966c92544dSBjoern A. Zeeb *bw = 0;
6976c92544dSBjoern A. Zeeb if (rate->flags & IEEE80211_TX_RC_MCS) {
6986c92544dSBjoern A. Zeeb rate_idx = rate->idx;
6996c92544dSBjoern A. Zeeb nss = 1 + (rate->idx >> 3);
7006c92544dSBjoern A. Zeeb phy = MT_PHY_TYPE_HT;
7016c92544dSBjoern A. Zeeb if (rate->flags & IEEE80211_TX_RC_GREEN_FIELD)
7026c92544dSBjoern A. Zeeb phy = MT_PHY_TYPE_HT_GF;
7036c92544dSBjoern A. Zeeb if (rate->flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
7046c92544dSBjoern A. Zeeb *bw = 1;
7056c92544dSBjoern A. Zeeb } else {
7066c92544dSBjoern A. Zeeb const struct ieee80211_rate *r;
7076c92544dSBjoern A. Zeeb int band = dev->mphy.chandef.chan->band;
7086c92544dSBjoern A. Zeeb u16 val;
7096c92544dSBjoern A. Zeeb
7106c92544dSBjoern A. Zeeb nss = 1;
7116c92544dSBjoern A. Zeeb r = &mt76_hw(dev)->wiphy->bands[band]->bitrates[rate->idx];
7126c92544dSBjoern A. Zeeb if (rate->flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
7136c92544dSBjoern A. Zeeb val = r->hw_value_short;
7146c92544dSBjoern A. Zeeb else
7156c92544dSBjoern A. Zeeb val = r->hw_value;
7166c92544dSBjoern A. Zeeb
7176c92544dSBjoern A. Zeeb phy = val >> 8;
7186c92544dSBjoern A. Zeeb rate_idx = val & 0xff;
7196c92544dSBjoern A. Zeeb }
7206c92544dSBjoern A. Zeeb
7216c92544dSBjoern A. Zeeb rateval = (FIELD_PREP(MT_TX_RATE_IDX, rate_idx) |
7226c92544dSBjoern A. Zeeb FIELD_PREP(MT_TX_RATE_MODE, phy));
7236c92544dSBjoern A. Zeeb
7246c92544dSBjoern A. Zeeb if (stbc && nss == 1)
7256c92544dSBjoern A. Zeeb rateval |= MT_TX_RATE_STBC;
7266c92544dSBjoern A. Zeeb
7276c92544dSBjoern A. Zeeb return rateval;
7286c92544dSBjoern A. Zeeb }
7296c92544dSBjoern A. Zeeb
mt7603_wtbl_set_rates(struct mt7603_dev * dev,struct mt7603_sta * sta,struct ieee80211_tx_rate * probe_rate,struct ieee80211_tx_rate * rates)7306c92544dSBjoern A. Zeeb void mt7603_wtbl_set_rates(struct mt7603_dev *dev, struct mt7603_sta *sta,
7316c92544dSBjoern A. Zeeb struct ieee80211_tx_rate *probe_rate,
7326c92544dSBjoern A. Zeeb struct ieee80211_tx_rate *rates)
7336c92544dSBjoern A. Zeeb {
7346c92544dSBjoern A. Zeeb struct ieee80211_tx_rate *ref;
7356c92544dSBjoern A. Zeeb int wcid = sta->wcid.idx;
7366c92544dSBjoern A. Zeeb u32 addr = mt7603_wtbl2_addr(wcid);
7376c92544dSBjoern A. Zeeb bool stbc = false;
7386c92544dSBjoern A. Zeeb int n_rates = sta->n_rates;
7396c92544dSBjoern A. Zeeb u8 bw, bw_prev, bw_idx = 0;
7406c92544dSBjoern A. Zeeb u16 val[4];
7416c92544dSBjoern A. Zeeb u16 probe_val;
7426c92544dSBjoern A. Zeeb u32 w9 = mt76_rr(dev, addr + 9 * 4);
7436c92544dSBjoern A. Zeeb bool rateset;
7446c92544dSBjoern A. Zeeb int i, k;
7456c92544dSBjoern A. Zeeb
7466c92544dSBjoern A. Zeeb if (!mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000))
7476c92544dSBjoern A. Zeeb return;
7486c92544dSBjoern A. Zeeb
7496c92544dSBjoern A. Zeeb for (i = n_rates; i < 4; i++)
7506c92544dSBjoern A. Zeeb rates[i] = rates[n_rates - 1];
7516c92544dSBjoern A. Zeeb
7526c92544dSBjoern A. Zeeb rateset = !(sta->rate_set_tsf & BIT(0));
7536c92544dSBjoern A. Zeeb memcpy(sta->rateset[rateset].rates, rates,
7546c92544dSBjoern A. Zeeb sizeof(sta->rateset[rateset].rates));
7556c92544dSBjoern A. Zeeb if (probe_rate) {
7566c92544dSBjoern A. Zeeb sta->rateset[rateset].probe_rate = *probe_rate;
7576c92544dSBjoern A. Zeeb ref = &sta->rateset[rateset].probe_rate;
7586c92544dSBjoern A. Zeeb } else {
7596c92544dSBjoern A. Zeeb sta->rateset[rateset].probe_rate.idx = -1;
7606c92544dSBjoern A. Zeeb ref = &sta->rateset[rateset].rates[0];
7616c92544dSBjoern A. Zeeb }
7626c92544dSBjoern A. Zeeb
7636c92544dSBjoern A. Zeeb rates = sta->rateset[rateset].rates;
7646c92544dSBjoern A. Zeeb for (i = 0; i < ARRAY_SIZE(sta->rateset[rateset].rates); i++) {
7656c92544dSBjoern A. Zeeb /*
7666c92544dSBjoern A. Zeeb * We don't support switching between short and long GI
7676c92544dSBjoern A. Zeeb * within the rate set. For accurate tx status reporting, we
7686c92544dSBjoern A. Zeeb * need to make sure that flags match.
7696c92544dSBjoern A. Zeeb * For improved performance, avoid duplicate entries by
7706c92544dSBjoern A. Zeeb * decrementing the MCS index if necessary
7716c92544dSBjoern A. Zeeb */
7726c92544dSBjoern A. Zeeb if ((ref->flags ^ rates[i].flags) & IEEE80211_TX_RC_SHORT_GI)
7736c92544dSBjoern A. Zeeb rates[i].flags ^= IEEE80211_TX_RC_SHORT_GI;
7746c92544dSBjoern A. Zeeb
7756c92544dSBjoern A. Zeeb for (k = 0; k < i; k++) {
7766c92544dSBjoern A. Zeeb if (rates[i].idx != rates[k].idx)
7776c92544dSBjoern A. Zeeb continue;
7786c92544dSBjoern A. Zeeb if ((rates[i].flags ^ rates[k].flags) &
7796c92544dSBjoern A. Zeeb IEEE80211_TX_RC_40_MHZ_WIDTH)
7806c92544dSBjoern A. Zeeb continue;
7816c92544dSBjoern A. Zeeb
7826c92544dSBjoern A. Zeeb if (!rates[i].idx)
7836c92544dSBjoern A. Zeeb continue;
7846c92544dSBjoern A. Zeeb
7856c92544dSBjoern A. Zeeb rates[i].idx--;
7866c92544dSBjoern A. Zeeb }
7876c92544dSBjoern A. Zeeb }
7886c92544dSBjoern A. Zeeb
7896c92544dSBjoern A. Zeeb w9 &= MT_WTBL2_W9_SHORT_GI_20 | MT_WTBL2_W9_SHORT_GI_40 |
7906c92544dSBjoern A. Zeeb MT_WTBL2_W9_SHORT_GI_80;
7916c92544dSBjoern A. Zeeb
7926c92544dSBjoern A. Zeeb val[0] = mt7603_mac_tx_rate_val(dev, &rates[0], stbc, &bw);
7936c92544dSBjoern A. Zeeb bw_prev = bw;
7946c92544dSBjoern A. Zeeb
7956c92544dSBjoern A. Zeeb if (probe_rate) {
7966c92544dSBjoern A. Zeeb probe_val = mt7603_mac_tx_rate_val(dev, probe_rate, stbc, &bw);
7976c92544dSBjoern A. Zeeb if (bw)
7986c92544dSBjoern A. Zeeb bw_idx = 1;
7996c92544dSBjoern A. Zeeb else
8006c92544dSBjoern A. Zeeb bw_prev = 0;
8016c92544dSBjoern A. Zeeb } else {
8026c92544dSBjoern A. Zeeb probe_val = val[0];
8036c92544dSBjoern A. Zeeb }
8046c92544dSBjoern A. Zeeb
8056c92544dSBjoern A. Zeeb w9 |= FIELD_PREP(MT_WTBL2_W9_CC_BW_SEL, bw);
8066c92544dSBjoern A. Zeeb w9 |= FIELD_PREP(MT_WTBL2_W9_BW_CAP, bw);
8076c92544dSBjoern A. Zeeb
8086c92544dSBjoern A. Zeeb val[1] = mt7603_mac_tx_rate_val(dev, &rates[1], stbc, &bw);
8096c92544dSBjoern A. Zeeb if (bw_prev) {
8106c92544dSBjoern A. Zeeb bw_idx = 3;
8116c92544dSBjoern A. Zeeb bw_prev = bw;
8126c92544dSBjoern A. Zeeb }
8136c92544dSBjoern A. Zeeb
8146c92544dSBjoern A. Zeeb val[2] = mt7603_mac_tx_rate_val(dev, &rates[2], stbc, &bw);
8156c92544dSBjoern A. Zeeb if (bw_prev) {
8166c92544dSBjoern A. Zeeb bw_idx = 5;
8176c92544dSBjoern A. Zeeb bw_prev = bw;
8186c92544dSBjoern A. Zeeb }
8196c92544dSBjoern A. Zeeb
8206c92544dSBjoern A. Zeeb val[3] = mt7603_mac_tx_rate_val(dev, &rates[3], stbc, &bw);
8216c92544dSBjoern A. Zeeb if (bw_prev)
8226c92544dSBjoern A. Zeeb bw_idx = 7;
8236c92544dSBjoern A. Zeeb
8246c92544dSBjoern A. Zeeb w9 |= FIELD_PREP(MT_WTBL2_W9_CHANGE_BW_RATE,
8256c92544dSBjoern A. Zeeb bw_idx ? bw_idx - 1 : 7);
8266c92544dSBjoern A. Zeeb
8276c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WTBL_RIUCR0, w9);
8286c92544dSBjoern A. Zeeb
8296c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WTBL_RIUCR1,
8306c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_RIUCR1_RATE0, probe_val) |
8316c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_RIUCR1_RATE1, val[0]) |
8326c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_RIUCR1_RATE2_LO, val[1]));
8336c92544dSBjoern A. Zeeb
8346c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WTBL_RIUCR2,
8356c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_RIUCR2_RATE2_HI, val[1] >> 8) |
8366c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_RIUCR2_RATE3, val[1]) |
8376c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_RIUCR2_RATE4, val[2]) |
8386c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_RIUCR2_RATE5_LO, val[2]));
8396c92544dSBjoern A. Zeeb
8406c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WTBL_RIUCR3,
8416c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_RIUCR3_RATE5_HI, val[2] >> 4) |
8426c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_RIUCR3_RATE6, val[3]) |
8436c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_RIUCR3_RATE7, val[3]));
8446c92544dSBjoern A. Zeeb
8456c92544dSBjoern A. Zeeb mt76_set(dev, MT_LPON_T0CR, MT_LPON_T0CR_MODE); /* TSF read */
8466c92544dSBjoern A. Zeeb sta->rate_set_tsf = (mt76_rr(dev, MT_LPON_UTTR0) & ~BIT(0)) | rateset;
8476c92544dSBjoern A. Zeeb
8486c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WTBL_UPDATE,
8496c92544dSBjoern A. Zeeb FIELD_PREP(MT_WTBL_UPDATE_WLAN_IDX, wcid) |
8506c92544dSBjoern A. Zeeb MT_WTBL_UPDATE_RATE_UPDATE |
8516c92544dSBjoern A. Zeeb MT_WTBL_UPDATE_TX_COUNT_CLEAR);
8526c92544dSBjoern A. Zeeb
8536c92544dSBjoern A. Zeeb if (!(sta->wcid.tx_info & MT_WCID_TX_INFO_SET))
8546c92544dSBjoern A. Zeeb mt76_poll(dev, MT_WTBL_UPDATE, MT_WTBL_UPDATE_BUSY, 0, 5000);
8556c92544dSBjoern A. Zeeb
8566c92544dSBjoern A. Zeeb sta->rate_count = 2 * MT7603_RATE_RETRY * n_rates;
8576c92544dSBjoern A. Zeeb sta->wcid.tx_info |= MT_WCID_TX_INFO_SET;
8586c92544dSBjoern A. Zeeb }
8596c92544dSBjoern A. Zeeb
8606c92544dSBjoern A. Zeeb static enum mt76_cipher_type
mt7603_mac_get_key_info(struct ieee80211_key_conf * key,u8 * key_data)8616c92544dSBjoern A. Zeeb mt7603_mac_get_key_info(struct ieee80211_key_conf *key, u8 *key_data)
8626c92544dSBjoern A. Zeeb {
8636c92544dSBjoern A. Zeeb memset(key_data, 0, 32);
8646c92544dSBjoern A. Zeeb if (!key)
8656c92544dSBjoern A. Zeeb return MT_CIPHER_NONE;
8666c92544dSBjoern A. Zeeb
8676c92544dSBjoern A. Zeeb if (key->keylen > 32)
8686c92544dSBjoern A. Zeeb return MT_CIPHER_NONE;
8696c92544dSBjoern A. Zeeb
8706c92544dSBjoern A. Zeeb memcpy(key_data, key->key, key->keylen);
8716c92544dSBjoern A. Zeeb
8726c92544dSBjoern A. Zeeb switch (key->cipher) {
8736c92544dSBjoern A. Zeeb case WLAN_CIPHER_SUITE_WEP40:
8746c92544dSBjoern A. Zeeb return MT_CIPHER_WEP40;
8756c92544dSBjoern A. Zeeb case WLAN_CIPHER_SUITE_WEP104:
8766c92544dSBjoern A. Zeeb return MT_CIPHER_WEP104;
8776c92544dSBjoern A. Zeeb case WLAN_CIPHER_SUITE_TKIP:
8786c92544dSBjoern A. Zeeb /* Rx/Tx MIC keys are swapped */
8796c92544dSBjoern A. Zeeb memcpy(key_data + 16, key->key + 24, 8);
8806c92544dSBjoern A. Zeeb memcpy(key_data + 24, key->key + 16, 8);
8816c92544dSBjoern A. Zeeb return MT_CIPHER_TKIP;
8826c92544dSBjoern A. Zeeb case WLAN_CIPHER_SUITE_CCMP:
8836c92544dSBjoern A. Zeeb return MT_CIPHER_AES_CCMP;
8846c92544dSBjoern A. Zeeb default:
8856c92544dSBjoern A. Zeeb return MT_CIPHER_NONE;
8866c92544dSBjoern A. Zeeb }
8876c92544dSBjoern A. Zeeb }
8886c92544dSBjoern A. Zeeb
mt7603_wtbl_set_key(struct mt7603_dev * dev,int wcid,struct ieee80211_key_conf * key)8896c92544dSBjoern A. Zeeb int mt7603_wtbl_set_key(struct mt7603_dev *dev, int wcid,
8906c92544dSBjoern A. Zeeb struct ieee80211_key_conf *key)
8916c92544dSBjoern A. Zeeb {
8926c92544dSBjoern A. Zeeb enum mt76_cipher_type cipher;
8936c92544dSBjoern A. Zeeb u32 addr = mt7603_wtbl3_addr(wcid);
8946c92544dSBjoern A. Zeeb u8 key_data[32];
8956c92544dSBjoern A. Zeeb int key_len = sizeof(key_data);
8966c92544dSBjoern A. Zeeb
8976c92544dSBjoern A. Zeeb cipher = mt7603_mac_get_key_info(key, key_data);
8986c92544dSBjoern A. Zeeb if (cipher == MT_CIPHER_NONE && key)
8996c92544dSBjoern A. Zeeb return -EOPNOTSUPP;
9006c92544dSBjoern A. Zeeb
9016c92544dSBjoern A. Zeeb if (key && (cipher == MT_CIPHER_WEP40 || cipher == MT_CIPHER_WEP104)) {
9026c92544dSBjoern A. Zeeb addr += key->keyidx * 16;
9036c92544dSBjoern A. Zeeb key_len = 16;
9046c92544dSBjoern A. Zeeb }
9056c92544dSBjoern A. Zeeb
9066c92544dSBjoern A. Zeeb mt76_wr_copy(dev, addr, key_data, key_len);
9076c92544dSBjoern A. Zeeb
9086c92544dSBjoern A. Zeeb addr = mt7603_wtbl1_addr(wcid);
9096c92544dSBjoern A. Zeeb mt76_rmw_field(dev, addr + 2 * 4, MT_WTBL1_W2_KEY_TYPE, cipher);
9106c92544dSBjoern A. Zeeb if (key)
9116c92544dSBjoern A. Zeeb mt76_rmw_field(dev, addr, MT_WTBL1_W0_KEY_IDX, key->keyidx);
9126c92544dSBjoern A. Zeeb mt76_rmw_field(dev, addr, MT_WTBL1_W0_RX_KEY_VALID, !!key);
9136c92544dSBjoern A. Zeeb
9146c92544dSBjoern A. Zeeb return 0;
9156c92544dSBjoern A. Zeeb }
9166c92544dSBjoern A. Zeeb
9176c92544dSBjoern A. Zeeb static int
mt7603_mac_write_txwi(struct mt7603_dev * dev,__le32 * txwi,struct sk_buff * skb,enum mt76_txq_id qid,struct mt76_wcid * wcid,struct ieee80211_sta * sta,int pid,struct ieee80211_key_conf * key)9186c92544dSBjoern A. Zeeb mt7603_mac_write_txwi(struct mt7603_dev *dev, __le32 *txwi,
9196c92544dSBjoern A. Zeeb struct sk_buff *skb, enum mt76_txq_id qid,
9206c92544dSBjoern A. Zeeb struct mt76_wcid *wcid, struct ieee80211_sta *sta,
9216c92544dSBjoern A. Zeeb int pid, struct ieee80211_key_conf *key)
9226c92544dSBjoern A. Zeeb {
9236c92544dSBjoern A. Zeeb struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
9246c92544dSBjoern A. Zeeb struct ieee80211_tx_rate *rate = &info->control.rates[0];
9256c92544dSBjoern A. Zeeb struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
9266c92544dSBjoern A. Zeeb struct ieee80211_bar *bar = (struct ieee80211_bar *)skb->data;
9276c92544dSBjoern A. Zeeb struct ieee80211_vif *vif = info->control.vif;
9286c92544dSBjoern A. Zeeb struct mt76_queue *q = dev->mphy.q_tx[qid];
9296c92544dSBjoern A. Zeeb struct mt7603_vif *mvif;
9306c92544dSBjoern A. Zeeb int wlan_idx;
9316c92544dSBjoern A. Zeeb int hdr_len = ieee80211_get_hdrlen_from_skb(skb);
9326c92544dSBjoern A. Zeeb int tx_count = 8;
9336c92544dSBjoern A. Zeeb u8 frame_type, frame_subtype;
9346c92544dSBjoern A. Zeeb u16 fc = le16_to_cpu(hdr->frame_control);
9356c92544dSBjoern A. Zeeb u16 seqno = 0;
9366c92544dSBjoern A. Zeeb u8 vif_idx = 0;
9376c92544dSBjoern A. Zeeb u32 val;
9386c92544dSBjoern A. Zeeb u8 bw;
9396c92544dSBjoern A. Zeeb
9406c92544dSBjoern A. Zeeb if (vif) {
9416c92544dSBjoern A. Zeeb mvif = (struct mt7603_vif *)vif->drv_priv;
9426c92544dSBjoern A. Zeeb vif_idx = mvif->idx;
9436c92544dSBjoern A. Zeeb if (vif_idx && qid >= MT_TXQ_BEACON)
9446c92544dSBjoern A. Zeeb vif_idx += 0x10;
9456c92544dSBjoern A. Zeeb }
9466c92544dSBjoern A. Zeeb
9476c92544dSBjoern A. Zeeb if (sta) {
9486c92544dSBjoern A. Zeeb struct mt7603_sta *msta = (struct mt7603_sta *)sta->drv_priv;
9496c92544dSBjoern A. Zeeb
9506c92544dSBjoern A. Zeeb tx_count = msta->rate_count;
9516c92544dSBjoern A. Zeeb }
9526c92544dSBjoern A. Zeeb
9536c92544dSBjoern A. Zeeb if (wcid)
9546c92544dSBjoern A. Zeeb wlan_idx = wcid->idx;
9556c92544dSBjoern A. Zeeb else
9566c92544dSBjoern A. Zeeb wlan_idx = MT7603_WTBL_RESERVED;
9576c92544dSBjoern A. Zeeb
9586c92544dSBjoern A. Zeeb frame_type = (fc & IEEE80211_FCTL_FTYPE) >> 2;
9596c92544dSBjoern A. Zeeb frame_subtype = (fc & IEEE80211_FCTL_STYPE) >> 4;
9606c92544dSBjoern A. Zeeb
9616c92544dSBjoern A. Zeeb val = FIELD_PREP(MT_TXD0_TX_BYTES, skb->len + MT_TXD_SIZE) |
9626c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD0_Q_IDX, q->hw_idx);
9636c92544dSBjoern A. Zeeb txwi[0] = cpu_to_le32(val);
9646c92544dSBjoern A. Zeeb
9656c92544dSBjoern A. Zeeb val = MT_TXD1_LONG_FORMAT |
9666c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD1_OWN_MAC, vif_idx) |
9676c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD1_TID,
9686c92544dSBjoern A. Zeeb skb->priority & IEEE80211_QOS_CTL_TID_MASK) |
9696c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD1_HDR_FORMAT, MT_HDR_FORMAT_802_11) |
9706c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD1_HDR_INFO, hdr_len / 2) |
9716c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD1_WLAN_IDX, wlan_idx) |
9726c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD1_PROTECTED, !!key);
9736c92544dSBjoern A. Zeeb txwi[1] = cpu_to_le32(val);
9746c92544dSBjoern A. Zeeb
9756c92544dSBjoern A. Zeeb if (info->flags & IEEE80211_TX_CTL_NO_ACK)
9766c92544dSBjoern A. Zeeb txwi[1] |= cpu_to_le32(MT_TXD1_NO_ACK);
9776c92544dSBjoern A. Zeeb
9786c92544dSBjoern A. Zeeb val = FIELD_PREP(MT_TXD2_FRAME_TYPE, frame_type) |
9796c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD2_SUB_TYPE, frame_subtype) |
9806c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD2_MULTICAST,
9816c92544dSBjoern A. Zeeb is_multicast_ether_addr(hdr->addr1));
9826c92544dSBjoern A. Zeeb txwi[2] = cpu_to_le32(val);
9836c92544dSBjoern A. Zeeb
9846c92544dSBjoern A. Zeeb if (!(info->flags & IEEE80211_TX_CTL_AMPDU))
9856c92544dSBjoern A. Zeeb txwi[2] |= cpu_to_le32(MT_TXD2_BA_DISABLE);
9866c92544dSBjoern A. Zeeb
9876c92544dSBjoern A. Zeeb txwi[4] = 0;
9886c92544dSBjoern A. Zeeb
9896c92544dSBjoern A. Zeeb val = MT_TXD5_TX_STATUS_HOST | MT_TXD5_SW_POWER_MGMT |
9906c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD5_PID, pid);
9916c92544dSBjoern A. Zeeb txwi[5] = cpu_to_le32(val);
9926c92544dSBjoern A. Zeeb
9936c92544dSBjoern A. Zeeb txwi[6] = 0;
9946c92544dSBjoern A. Zeeb
9956c92544dSBjoern A. Zeeb if (rate->idx >= 0 && rate->count &&
9966c92544dSBjoern A. Zeeb !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE)) {
9976c92544dSBjoern A. Zeeb bool stbc = info->flags & IEEE80211_TX_CTL_STBC;
9986c92544dSBjoern A. Zeeb u16 rateval = mt7603_mac_tx_rate_val(dev, rate, stbc, &bw);
9996c92544dSBjoern A. Zeeb
10006c92544dSBjoern A. Zeeb txwi[2] |= cpu_to_le32(MT_TXD2_FIX_RATE);
10016c92544dSBjoern A. Zeeb
10026c92544dSBjoern A. Zeeb val = MT_TXD6_FIXED_BW |
10036c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD6_BW, bw) |
10046c92544dSBjoern A. Zeeb FIELD_PREP(MT_TXD6_TX_RATE, rateval);
10056c92544dSBjoern A. Zeeb txwi[6] |= cpu_to_le32(val);
10066c92544dSBjoern A. Zeeb
10076c92544dSBjoern A. Zeeb if (rate->flags & IEEE80211_TX_RC_SHORT_GI)
10086c92544dSBjoern A. Zeeb txwi[6] |= cpu_to_le32(MT_TXD6_SGI);
10096c92544dSBjoern A. Zeeb
10106c92544dSBjoern A. Zeeb if (!(rate->flags & IEEE80211_TX_RC_MCS))
10116c92544dSBjoern A. Zeeb txwi[2] |= cpu_to_le32(MT_TXD2_BA_DISABLE);
10126c92544dSBjoern A. Zeeb
10136c92544dSBjoern A. Zeeb tx_count = rate->count;
10146c92544dSBjoern A. Zeeb }
10156c92544dSBjoern A. Zeeb
10166c92544dSBjoern A. Zeeb /* use maximum tx count for beacons and buffered multicast */
10176c92544dSBjoern A. Zeeb if (qid >= MT_TXQ_BEACON)
10186c92544dSBjoern A. Zeeb tx_count = 0x1f;
10196c92544dSBjoern A. Zeeb
10206c92544dSBjoern A. Zeeb val = FIELD_PREP(MT_TXD3_REM_TX_COUNT, tx_count) |
10216c92544dSBjoern A. Zeeb MT_TXD3_SN_VALID;
10226c92544dSBjoern A. Zeeb
10236c92544dSBjoern A. Zeeb if (ieee80211_is_data_qos(hdr->frame_control))
10246c92544dSBjoern A. Zeeb seqno = le16_to_cpu(hdr->seq_ctrl);
10256c92544dSBjoern A. Zeeb else if (ieee80211_is_back_req(hdr->frame_control))
10266c92544dSBjoern A. Zeeb seqno = le16_to_cpu(bar->start_seq_num);
10276c92544dSBjoern A. Zeeb else
10286c92544dSBjoern A. Zeeb val &= ~MT_TXD3_SN_VALID;
10296c92544dSBjoern A. Zeeb
10306c92544dSBjoern A. Zeeb val |= FIELD_PREP(MT_TXD3_SEQ, seqno >> 4);
10316c92544dSBjoern A. Zeeb
10326c92544dSBjoern A. Zeeb txwi[3] = cpu_to_le32(val);
10336c92544dSBjoern A. Zeeb
10346c92544dSBjoern A. Zeeb if (key) {
10356c92544dSBjoern A. Zeeb u64 pn = atomic64_inc_return(&key->tx_pn);
10366c92544dSBjoern A. Zeeb
10376c92544dSBjoern A. Zeeb txwi[3] |= cpu_to_le32(MT_TXD3_PN_VALID);
10386c92544dSBjoern A. Zeeb txwi[4] = cpu_to_le32(pn & GENMASK(31, 0));
10396c92544dSBjoern A. Zeeb txwi[5] |= cpu_to_le32(FIELD_PREP(MT_TXD5_PN_HIGH, pn >> 32));
10406c92544dSBjoern A. Zeeb }
10416c92544dSBjoern A. Zeeb
10426c92544dSBjoern A. Zeeb txwi[7] = 0;
10436c92544dSBjoern A. Zeeb
10446c92544dSBjoern A. Zeeb return 0;
10456c92544dSBjoern A. Zeeb }
10466c92544dSBjoern A. Zeeb
mt7603_tx_prepare_skb(struct mt76_dev * mdev,void * txwi_ptr,enum mt76_txq_id qid,struct mt76_wcid * wcid,struct ieee80211_sta * sta,struct mt76_tx_info * tx_info)10476c92544dSBjoern A. Zeeb int mt7603_tx_prepare_skb(struct mt76_dev *mdev, void *txwi_ptr,
10486c92544dSBjoern A. Zeeb enum mt76_txq_id qid, struct mt76_wcid *wcid,
10496c92544dSBjoern A. Zeeb struct ieee80211_sta *sta,
10506c92544dSBjoern A. Zeeb struct mt76_tx_info *tx_info)
10516c92544dSBjoern A. Zeeb {
10526c92544dSBjoern A. Zeeb struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76);
10536c92544dSBjoern A. Zeeb struct mt7603_sta *msta = container_of(wcid, struct mt7603_sta, wcid);
10546c92544dSBjoern A. Zeeb struct ieee80211_tx_info *info = IEEE80211_SKB_CB(tx_info->skb);
10556c92544dSBjoern A. Zeeb struct ieee80211_key_conf *key = info->control.hw_key;
10566c92544dSBjoern A. Zeeb int pid;
10576c92544dSBjoern A. Zeeb
10586c92544dSBjoern A. Zeeb if (!wcid)
10596c92544dSBjoern A. Zeeb wcid = &dev->global_sta.wcid;
10606c92544dSBjoern A. Zeeb
10616c92544dSBjoern A. Zeeb if (sta) {
10626c92544dSBjoern A. Zeeb msta = (struct mt7603_sta *)sta->drv_priv;
10636c92544dSBjoern A. Zeeb
10646c92544dSBjoern A. Zeeb if ((info->flags & (IEEE80211_TX_CTL_NO_PS_BUFFER |
10656c92544dSBjoern A. Zeeb IEEE80211_TX_CTL_CLEAR_PS_FILT)) ||
10666c92544dSBjoern A. Zeeb (info->control.flags & IEEE80211_TX_CTRL_PS_RESPONSE))
10676c92544dSBjoern A. Zeeb mt7603_wtbl_set_ps(dev, msta, false);
10686c92544dSBjoern A. Zeeb
10696c92544dSBjoern A. Zeeb mt76_tx_check_agg_ssn(sta, tx_info->skb);
10706c92544dSBjoern A. Zeeb }
10716c92544dSBjoern A. Zeeb
10726c92544dSBjoern A. Zeeb pid = mt76_tx_status_skb_add(mdev, wcid, tx_info->skb);
10736c92544dSBjoern A. Zeeb
10746c92544dSBjoern A. Zeeb if (info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) {
10756c92544dSBjoern A. Zeeb spin_lock_bh(&dev->mt76.lock);
10766c92544dSBjoern A. Zeeb mt7603_wtbl_set_rates(dev, msta, &info->control.rates[0],
10776c92544dSBjoern A. Zeeb msta->rates);
10786c92544dSBjoern A. Zeeb msta->rate_probe = true;
10796c92544dSBjoern A. Zeeb spin_unlock_bh(&dev->mt76.lock);
10806c92544dSBjoern A. Zeeb }
10816c92544dSBjoern A. Zeeb
10826c92544dSBjoern A. Zeeb mt7603_mac_write_txwi(dev, txwi_ptr, tx_info->skb, qid, wcid,
10836c92544dSBjoern A. Zeeb sta, pid, key);
10846c92544dSBjoern A. Zeeb
10856c92544dSBjoern A. Zeeb return 0;
10866c92544dSBjoern A. Zeeb }
10876c92544dSBjoern A. Zeeb
10886c92544dSBjoern A. Zeeb static bool
mt7603_fill_txs(struct mt7603_dev * dev,struct mt7603_sta * sta,struct ieee80211_tx_info * info,__le32 * txs_data)10896c92544dSBjoern A. Zeeb mt7603_fill_txs(struct mt7603_dev *dev, struct mt7603_sta *sta,
10906c92544dSBjoern A. Zeeb struct ieee80211_tx_info *info, __le32 *txs_data)
10916c92544dSBjoern A. Zeeb {
10926c92544dSBjoern A. Zeeb struct ieee80211_supported_band *sband;
10936c92544dSBjoern A. Zeeb struct mt7603_rate_set *rs;
10946c92544dSBjoern A. Zeeb int first_idx = 0, last_idx;
10956c92544dSBjoern A. Zeeb u32 rate_set_tsf;
10966c92544dSBjoern A. Zeeb u32 final_rate;
10976c92544dSBjoern A. Zeeb u32 final_rate_flags;
10986c92544dSBjoern A. Zeeb bool rs_idx;
10996c92544dSBjoern A. Zeeb bool ack_timeout;
11006c92544dSBjoern A. Zeeb bool fixed_rate;
11016c92544dSBjoern A. Zeeb bool probe;
11026c92544dSBjoern A. Zeeb bool ampdu;
11036c92544dSBjoern A. Zeeb bool cck = false;
11046c92544dSBjoern A. Zeeb int count;
11056c92544dSBjoern A. Zeeb u32 txs;
11066c92544dSBjoern A. Zeeb int idx;
11076c92544dSBjoern A. Zeeb int i;
11086c92544dSBjoern A. Zeeb
11096c92544dSBjoern A. Zeeb fixed_rate = info->status.rates[0].count;
11106c92544dSBjoern A. Zeeb probe = !!(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
11116c92544dSBjoern A. Zeeb
11126c92544dSBjoern A. Zeeb txs = le32_to_cpu(txs_data[4]);
11136c92544dSBjoern A. Zeeb ampdu = !fixed_rate && (txs & MT_TXS4_AMPDU);
11146c92544dSBjoern A. Zeeb count = FIELD_GET(MT_TXS4_TX_COUNT, txs);
11156c92544dSBjoern A. Zeeb last_idx = FIELD_GET(MT_TXS4_LAST_TX_RATE, txs);
11166c92544dSBjoern A. Zeeb
11176c92544dSBjoern A. Zeeb txs = le32_to_cpu(txs_data[0]);
11186c92544dSBjoern A. Zeeb final_rate = FIELD_GET(MT_TXS0_TX_RATE, txs);
11196c92544dSBjoern A. Zeeb ack_timeout = txs & MT_TXS0_ACK_TIMEOUT;
11206c92544dSBjoern A. Zeeb
11216c92544dSBjoern A. Zeeb if (!ampdu && (txs & MT_TXS0_RTS_TIMEOUT))
11226c92544dSBjoern A. Zeeb return false;
11236c92544dSBjoern A. Zeeb
11246c92544dSBjoern A. Zeeb if (txs & MT_TXS0_QUEUE_TIMEOUT)
11256c92544dSBjoern A. Zeeb return false;
11266c92544dSBjoern A. Zeeb
11276c92544dSBjoern A. Zeeb if (!ack_timeout)
11286c92544dSBjoern A. Zeeb info->flags |= IEEE80211_TX_STAT_ACK;
11296c92544dSBjoern A. Zeeb
11306c92544dSBjoern A. Zeeb info->status.ampdu_len = 1;
11316c92544dSBjoern A. Zeeb info->status.ampdu_ack_len = !!(info->flags &
11326c92544dSBjoern A. Zeeb IEEE80211_TX_STAT_ACK);
11336c92544dSBjoern A. Zeeb
11346c92544dSBjoern A. Zeeb if (ampdu || (info->flags & IEEE80211_TX_CTL_AMPDU))
11356c92544dSBjoern A. Zeeb info->flags |= IEEE80211_TX_STAT_AMPDU | IEEE80211_TX_CTL_AMPDU;
11366c92544dSBjoern A. Zeeb
11376c92544dSBjoern A. Zeeb first_idx = max_t(int, 0, last_idx - (count - 1) / MT7603_RATE_RETRY);
11386c92544dSBjoern A. Zeeb
11396c92544dSBjoern A. Zeeb if (fixed_rate && !probe) {
11406c92544dSBjoern A. Zeeb info->status.rates[0].count = count;
11416c92544dSBjoern A. Zeeb i = 0;
11426c92544dSBjoern A. Zeeb goto out;
11436c92544dSBjoern A. Zeeb }
11446c92544dSBjoern A. Zeeb
11456c92544dSBjoern A. Zeeb rate_set_tsf = READ_ONCE(sta->rate_set_tsf);
11466c92544dSBjoern A. Zeeb rs_idx = !((u32)(le32_get_bits(txs_data[1], MT_TXS1_F0_TIMESTAMP) -
11476c92544dSBjoern A. Zeeb rate_set_tsf) < 1000000);
11486c92544dSBjoern A. Zeeb rs_idx ^= rate_set_tsf & BIT(0);
11496c92544dSBjoern A. Zeeb rs = &sta->rateset[rs_idx];
11506c92544dSBjoern A. Zeeb
11516c92544dSBjoern A. Zeeb if (!first_idx && rs->probe_rate.idx >= 0) {
11526c92544dSBjoern A. Zeeb info->status.rates[0] = rs->probe_rate;
11536c92544dSBjoern A. Zeeb
11546c92544dSBjoern A. Zeeb spin_lock_bh(&dev->mt76.lock);
11556c92544dSBjoern A. Zeeb if (sta->rate_probe) {
11566c92544dSBjoern A. Zeeb mt7603_wtbl_set_rates(dev, sta, NULL,
11576c92544dSBjoern A. Zeeb sta->rates);
11586c92544dSBjoern A. Zeeb sta->rate_probe = false;
11596c92544dSBjoern A. Zeeb }
11606c92544dSBjoern A. Zeeb spin_unlock_bh(&dev->mt76.lock);
11616c92544dSBjoern A. Zeeb } else {
11626c92544dSBjoern A. Zeeb info->status.rates[0] = rs->rates[first_idx / 2];
11636c92544dSBjoern A. Zeeb }
11646c92544dSBjoern A. Zeeb info->status.rates[0].count = 0;
11656c92544dSBjoern A. Zeeb
11666c92544dSBjoern A. Zeeb for (i = 0, idx = first_idx; count && idx <= last_idx; idx++) {
11676c92544dSBjoern A. Zeeb struct ieee80211_tx_rate *cur_rate;
11686c92544dSBjoern A. Zeeb int cur_count;
11696c92544dSBjoern A. Zeeb
11706c92544dSBjoern A. Zeeb cur_rate = &rs->rates[idx / 2];
11716c92544dSBjoern A. Zeeb cur_count = min_t(int, MT7603_RATE_RETRY, count);
11726c92544dSBjoern A. Zeeb count -= cur_count;
11736c92544dSBjoern A. Zeeb
11746c92544dSBjoern A. Zeeb if (idx && (cur_rate->idx != info->status.rates[i].idx ||
11756c92544dSBjoern A. Zeeb cur_rate->flags != info->status.rates[i].flags)) {
11766c92544dSBjoern A. Zeeb i++;
11776c92544dSBjoern A. Zeeb if (i == ARRAY_SIZE(info->status.rates)) {
11786c92544dSBjoern A. Zeeb i--;
11796c92544dSBjoern A. Zeeb break;
11806c92544dSBjoern A. Zeeb }
11816c92544dSBjoern A. Zeeb
11826c92544dSBjoern A. Zeeb info->status.rates[i] = *cur_rate;
11836c92544dSBjoern A. Zeeb info->status.rates[i].count = 0;
11846c92544dSBjoern A. Zeeb }
11856c92544dSBjoern A. Zeeb
11866c92544dSBjoern A. Zeeb info->status.rates[i].count += cur_count;
11876c92544dSBjoern A. Zeeb }
11886c92544dSBjoern A. Zeeb
11896c92544dSBjoern A. Zeeb out:
11906c92544dSBjoern A. Zeeb final_rate_flags = info->status.rates[i].flags;
11916c92544dSBjoern A. Zeeb
11926c92544dSBjoern A. Zeeb switch (FIELD_GET(MT_TX_RATE_MODE, final_rate)) {
11936c92544dSBjoern A. Zeeb case MT_PHY_TYPE_CCK:
11946c92544dSBjoern A. Zeeb cck = true;
11956c92544dSBjoern A. Zeeb fallthrough;
11966c92544dSBjoern A. Zeeb case MT_PHY_TYPE_OFDM:
11976c92544dSBjoern A. Zeeb if (dev->mphy.chandef.chan->band == NL80211_BAND_5GHZ)
11986c92544dSBjoern A. Zeeb sband = &dev->mphy.sband_5g.sband;
11996c92544dSBjoern A. Zeeb else
12006c92544dSBjoern A. Zeeb sband = &dev->mphy.sband_2g.sband;
12016c92544dSBjoern A. Zeeb final_rate &= GENMASK(5, 0);
12026c92544dSBjoern A. Zeeb final_rate = mt76_get_rate(&dev->mt76, sband, final_rate,
12036c92544dSBjoern A. Zeeb cck);
12046c92544dSBjoern A. Zeeb final_rate_flags = 0;
12056c92544dSBjoern A. Zeeb break;
12066c92544dSBjoern A. Zeeb case MT_PHY_TYPE_HT_GF:
12076c92544dSBjoern A. Zeeb case MT_PHY_TYPE_HT:
12086c92544dSBjoern A. Zeeb final_rate_flags |= IEEE80211_TX_RC_MCS;
12096c92544dSBjoern A. Zeeb final_rate &= GENMASK(5, 0);
12106c92544dSBjoern A. Zeeb if (final_rate > 15)
12116c92544dSBjoern A. Zeeb return false;
12126c92544dSBjoern A. Zeeb break;
12136c92544dSBjoern A. Zeeb default:
12146c92544dSBjoern A. Zeeb return false;
12156c92544dSBjoern A. Zeeb }
12166c92544dSBjoern A. Zeeb
12176c92544dSBjoern A. Zeeb info->status.rates[i].idx = final_rate;
12186c92544dSBjoern A. Zeeb info->status.rates[i].flags = final_rate_flags;
12196c92544dSBjoern A. Zeeb
12206c92544dSBjoern A. Zeeb return true;
12216c92544dSBjoern A. Zeeb }
12226c92544dSBjoern A. Zeeb
12236c92544dSBjoern A. Zeeb static bool
mt7603_mac_add_txs_skb(struct mt7603_dev * dev,struct mt7603_sta * sta,int pid,__le32 * txs_data)12246c92544dSBjoern A. Zeeb mt7603_mac_add_txs_skb(struct mt7603_dev *dev, struct mt7603_sta *sta, int pid,
12256c92544dSBjoern A. Zeeb __le32 *txs_data)
12266c92544dSBjoern A. Zeeb {
12276c92544dSBjoern A. Zeeb struct mt76_dev *mdev = &dev->mt76;
12286c92544dSBjoern A. Zeeb struct sk_buff_head list;
12296c92544dSBjoern A. Zeeb struct sk_buff *skb;
12306c92544dSBjoern A. Zeeb
12316c92544dSBjoern A. Zeeb if (pid < MT_PACKET_ID_FIRST)
12326c92544dSBjoern A. Zeeb return false;
12336c92544dSBjoern A. Zeeb
12346c92544dSBjoern A. Zeeb trace_mac_txdone(mdev, sta->wcid.idx, pid);
12356c92544dSBjoern A. Zeeb
12366c92544dSBjoern A. Zeeb mt76_tx_status_lock(mdev, &list);
12376c92544dSBjoern A. Zeeb skb = mt76_tx_status_skb_get(mdev, &sta->wcid, pid, &list);
12386c92544dSBjoern A. Zeeb if (skb) {
12396c92544dSBjoern A. Zeeb struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
12406c92544dSBjoern A. Zeeb
12416c92544dSBjoern A. Zeeb if (!mt7603_fill_txs(dev, sta, info, txs_data)) {
12426c92544dSBjoern A. Zeeb info->status.rates[0].count = 0;
12436c92544dSBjoern A. Zeeb info->status.rates[0].idx = -1;
12446c92544dSBjoern A. Zeeb }
12456c92544dSBjoern A. Zeeb
12466c92544dSBjoern A. Zeeb mt76_tx_status_skb_done(mdev, skb, &list);
12476c92544dSBjoern A. Zeeb }
12486c92544dSBjoern A. Zeeb mt76_tx_status_unlock(mdev, &list);
12496c92544dSBjoern A. Zeeb
12506c92544dSBjoern A. Zeeb return !!skb;
12516c92544dSBjoern A. Zeeb }
12526c92544dSBjoern A. Zeeb
mt7603_mac_add_txs(struct mt7603_dev * dev,void * data)12536c92544dSBjoern A. Zeeb void mt7603_mac_add_txs(struct mt7603_dev *dev, void *data)
12546c92544dSBjoern A. Zeeb {
12556c92544dSBjoern A. Zeeb struct ieee80211_tx_info info = {};
12566c92544dSBjoern A. Zeeb struct ieee80211_sta *sta = NULL;
12576c92544dSBjoern A. Zeeb struct mt7603_sta *msta = NULL;
12586c92544dSBjoern A. Zeeb struct mt76_wcid *wcid;
12596c92544dSBjoern A. Zeeb __le32 *txs_data = data;
12606c92544dSBjoern A. Zeeb u8 wcidx;
12616c92544dSBjoern A. Zeeb u8 pid;
12626c92544dSBjoern A. Zeeb
12636c92544dSBjoern A. Zeeb pid = le32_get_bits(txs_data[4], MT_TXS4_PID);
12646c92544dSBjoern A. Zeeb wcidx = le32_get_bits(txs_data[3], MT_TXS3_WCID);
12656c92544dSBjoern A. Zeeb
12666c92544dSBjoern A. Zeeb if (pid == MT_PACKET_ID_NO_ACK)
12676c92544dSBjoern A. Zeeb return;
12686c92544dSBjoern A. Zeeb
12696c92544dSBjoern A. Zeeb if (wcidx >= MT7603_WTBL_SIZE)
12706c92544dSBjoern A. Zeeb return;
12716c92544dSBjoern A. Zeeb
12726c92544dSBjoern A. Zeeb rcu_read_lock();
12736c92544dSBjoern A. Zeeb
12746c92544dSBjoern A. Zeeb wcid = rcu_dereference(dev->mt76.wcid[wcidx]);
12756c92544dSBjoern A. Zeeb if (!wcid)
12766c92544dSBjoern A. Zeeb goto out;
12776c92544dSBjoern A. Zeeb
12786c92544dSBjoern A. Zeeb msta = container_of(wcid, struct mt7603_sta, wcid);
12796c92544dSBjoern A. Zeeb sta = wcid_to_sta(wcid);
1280*8ba4d145SBjoern A. Zeeb mt76_wcid_add_poll(&dev->mt76, &msta->wcid);
12816c92544dSBjoern A. Zeeb
12826c92544dSBjoern A. Zeeb if (mt7603_mac_add_txs_skb(dev, msta, pid, txs_data))
12836c92544dSBjoern A. Zeeb goto out;
12846c92544dSBjoern A. Zeeb
12856c92544dSBjoern A. Zeeb if (wcidx >= MT7603_WTBL_STA || !sta)
12866c92544dSBjoern A. Zeeb goto out;
12876c92544dSBjoern A. Zeeb
1288cbb3ec25SBjoern A. Zeeb if (mt7603_fill_txs(dev, msta, &info, txs_data)) {
1289cbb3ec25SBjoern A. Zeeb spin_lock_bh(&dev->mt76.rx_lock);
12906c92544dSBjoern A. Zeeb ieee80211_tx_status_noskb(mt76_hw(dev), sta, &info);
1291cbb3ec25SBjoern A. Zeeb spin_unlock_bh(&dev->mt76.rx_lock);
1292cbb3ec25SBjoern A. Zeeb }
12936c92544dSBjoern A. Zeeb
12946c92544dSBjoern A. Zeeb out:
12956c92544dSBjoern A. Zeeb rcu_read_unlock();
12966c92544dSBjoern A. Zeeb }
12976c92544dSBjoern A. Zeeb
mt7603_tx_complete_skb(struct mt76_dev * mdev,struct mt76_queue_entry * e)12986c92544dSBjoern A. Zeeb void mt7603_tx_complete_skb(struct mt76_dev *mdev, struct mt76_queue_entry *e)
12996c92544dSBjoern A. Zeeb {
13006c92544dSBjoern A. Zeeb struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76);
13016c92544dSBjoern A. Zeeb struct sk_buff *skb = e->skb;
13026c92544dSBjoern A. Zeeb
13036c92544dSBjoern A. Zeeb if (!e->txwi) {
13046c92544dSBjoern A. Zeeb dev_kfree_skb_any(skb);
13056c92544dSBjoern A. Zeeb return;
13066c92544dSBjoern A. Zeeb }
13076c92544dSBjoern A. Zeeb
13086c92544dSBjoern A. Zeeb dev->tx_hang_check = 0;
13096c92544dSBjoern A. Zeeb mt76_tx_complete_skb(mdev, e->wcid, skb);
13106c92544dSBjoern A. Zeeb }
13116c92544dSBjoern A. Zeeb
13126c92544dSBjoern A. Zeeb static bool
wait_for_wpdma(struct mt7603_dev * dev)13136c92544dSBjoern A. Zeeb wait_for_wpdma(struct mt7603_dev *dev)
13146c92544dSBjoern A. Zeeb {
13156c92544dSBjoern A. Zeeb return mt76_poll(dev, MT_WPDMA_GLO_CFG,
13166c92544dSBjoern A. Zeeb MT_WPDMA_GLO_CFG_TX_DMA_BUSY |
13176c92544dSBjoern A. Zeeb MT_WPDMA_GLO_CFG_RX_DMA_BUSY,
13186c92544dSBjoern A. Zeeb 0, 1000);
13196c92544dSBjoern A. Zeeb }
13206c92544dSBjoern A. Zeeb
mt7603_pse_reset(struct mt7603_dev * dev)13216c92544dSBjoern A. Zeeb static void mt7603_pse_reset(struct mt7603_dev *dev)
13226c92544dSBjoern A. Zeeb {
13236c92544dSBjoern A. Zeeb /* Clear previous reset result */
13246c92544dSBjoern A. Zeeb if (!dev->reset_cause[RESET_CAUSE_RESET_FAILED])
13256c92544dSBjoern A. Zeeb mt76_clear(dev, MT_MCU_DEBUG_RESET, MT_MCU_DEBUG_RESET_PSE_S);
13266c92544dSBjoern A. Zeeb
13276c92544dSBjoern A. Zeeb /* Reset PSE */
13286c92544dSBjoern A. Zeeb mt76_set(dev, MT_MCU_DEBUG_RESET, MT_MCU_DEBUG_RESET_PSE);
13296c92544dSBjoern A. Zeeb
13306c92544dSBjoern A. Zeeb if (!mt76_poll_msec(dev, MT_MCU_DEBUG_RESET,
13316c92544dSBjoern A. Zeeb MT_MCU_DEBUG_RESET_PSE_S,
13326c92544dSBjoern A. Zeeb MT_MCU_DEBUG_RESET_PSE_S, 500)) {
13336c92544dSBjoern A. Zeeb dev->reset_cause[RESET_CAUSE_RESET_FAILED]++;
13346c92544dSBjoern A. Zeeb mt76_clear(dev, MT_MCU_DEBUG_RESET, MT_MCU_DEBUG_RESET_PSE);
13356c92544dSBjoern A. Zeeb } else {
13366c92544dSBjoern A. Zeeb dev->reset_cause[RESET_CAUSE_RESET_FAILED] = 0;
13376c92544dSBjoern A. Zeeb mt76_clear(dev, MT_MCU_DEBUG_RESET, MT_MCU_DEBUG_RESET_QUEUES);
13386c92544dSBjoern A. Zeeb }
13396c92544dSBjoern A. Zeeb
13406c92544dSBjoern A. Zeeb if (dev->reset_cause[RESET_CAUSE_RESET_FAILED] >= 3)
13416c92544dSBjoern A. Zeeb dev->reset_cause[RESET_CAUSE_RESET_FAILED] = 0;
13426c92544dSBjoern A. Zeeb }
13436c92544dSBjoern A. Zeeb
mt7603_mac_dma_start(struct mt7603_dev * dev)13446c92544dSBjoern A. Zeeb void mt7603_mac_dma_start(struct mt7603_dev *dev)
13456c92544dSBjoern A. Zeeb {
13466c92544dSBjoern A. Zeeb mt7603_mac_start(dev);
13476c92544dSBjoern A. Zeeb
13486c92544dSBjoern A. Zeeb wait_for_wpdma(dev);
13496c92544dSBjoern A. Zeeb usleep_range(50, 100);
13506c92544dSBjoern A. Zeeb
13516c92544dSBjoern A. Zeeb mt76_set(dev, MT_WPDMA_GLO_CFG,
13526c92544dSBjoern A. Zeeb (MT_WPDMA_GLO_CFG_TX_DMA_EN |
13536c92544dSBjoern A. Zeeb MT_WPDMA_GLO_CFG_RX_DMA_EN |
13546c92544dSBjoern A. Zeeb FIELD_PREP(MT_WPDMA_GLO_CFG_DMA_BURST_SIZE, 3) |
13556c92544dSBjoern A. Zeeb MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE));
13566c92544dSBjoern A. Zeeb
13576c92544dSBjoern A. Zeeb mt7603_irq_enable(dev, MT_INT_RX_DONE_ALL | MT_INT_TX_DONE_ALL);
13586c92544dSBjoern A. Zeeb }
13596c92544dSBjoern A. Zeeb
mt7603_mac_start(struct mt7603_dev * dev)13606c92544dSBjoern A. Zeeb void mt7603_mac_start(struct mt7603_dev *dev)
13616c92544dSBjoern A. Zeeb {
13626c92544dSBjoern A. Zeeb mt76_clear(dev, MT_ARB_SCR,
13636c92544dSBjoern A. Zeeb MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
13646c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WF_ARB_TX_START_0, ~0);
13656c92544dSBjoern A. Zeeb mt76_set(dev, MT_WF_ARB_RQCR, MT_WF_ARB_RQCR_RX_START);
13666c92544dSBjoern A. Zeeb }
13676c92544dSBjoern A. Zeeb
mt7603_mac_stop(struct mt7603_dev * dev)13686c92544dSBjoern A. Zeeb void mt7603_mac_stop(struct mt7603_dev *dev)
13696c92544dSBjoern A. Zeeb {
13706c92544dSBjoern A. Zeeb mt76_set(dev, MT_ARB_SCR,
13716c92544dSBjoern A. Zeeb MT_ARB_SCR_TX_DISABLE | MT_ARB_SCR_RX_DISABLE);
13726c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WF_ARB_TX_START_0, 0);
13736c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WF_ARB_RQCR, MT_WF_ARB_RQCR_RX_START);
13746c92544dSBjoern A. Zeeb }
13756c92544dSBjoern A. Zeeb
mt7603_pse_client_reset(struct mt7603_dev * dev)13766c92544dSBjoern A. Zeeb void mt7603_pse_client_reset(struct mt7603_dev *dev)
13776c92544dSBjoern A. Zeeb {
13786c92544dSBjoern A. Zeeb u32 addr;
13796c92544dSBjoern A. Zeeb
13806c92544dSBjoern A. Zeeb addr = mt7603_reg_map(dev, MT_CLIENT_BASE_PHYS_ADDR +
13816c92544dSBjoern A. Zeeb MT_CLIENT_RESET_TX);
13826c92544dSBjoern A. Zeeb
13836c92544dSBjoern A. Zeeb /* Clear previous reset state */
13846c92544dSBjoern A. Zeeb mt76_clear(dev, addr,
13856c92544dSBjoern A. Zeeb MT_CLIENT_RESET_TX_R_E_1 |
13866c92544dSBjoern A. Zeeb MT_CLIENT_RESET_TX_R_E_2 |
13876c92544dSBjoern A. Zeeb MT_CLIENT_RESET_TX_R_E_1_S |
13886c92544dSBjoern A. Zeeb MT_CLIENT_RESET_TX_R_E_2_S);
13896c92544dSBjoern A. Zeeb
13906c92544dSBjoern A. Zeeb /* Start PSE client TX abort */
1391*8ba4d145SBjoern A. Zeeb mt76_set(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_FORCE_TX_EOF);
13926c92544dSBjoern A. Zeeb mt76_set(dev, addr, MT_CLIENT_RESET_TX_R_E_1);
13936c92544dSBjoern A. Zeeb mt76_poll_msec(dev, addr, MT_CLIENT_RESET_TX_R_E_1_S,
13946c92544dSBjoern A. Zeeb MT_CLIENT_RESET_TX_R_E_1_S, 500);
13956c92544dSBjoern A. Zeeb
13966c92544dSBjoern A. Zeeb mt76_set(dev, addr, MT_CLIENT_RESET_TX_R_E_2);
13976c92544dSBjoern A. Zeeb mt76_set(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_SW_RESET);
13986c92544dSBjoern A. Zeeb
13996c92544dSBjoern A. Zeeb /* Wait for PSE client to clear TX FIFO */
14006c92544dSBjoern A. Zeeb mt76_poll_msec(dev, addr, MT_CLIENT_RESET_TX_R_E_2_S,
14016c92544dSBjoern A. Zeeb MT_CLIENT_RESET_TX_R_E_2_S, 500);
14026c92544dSBjoern A. Zeeb
14036c92544dSBjoern A. Zeeb /* Clear PSE client TX abort state */
14046c92544dSBjoern A. Zeeb mt76_clear(dev, addr,
14056c92544dSBjoern A. Zeeb MT_CLIENT_RESET_TX_R_E_1 |
14066c92544dSBjoern A. Zeeb MT_CLIENT_RESET_TX_R_E_2);
14076c92544dSBjoern A. Zeeb }
14086c92544dSBjoern A. Zeeb
mt7603_dma_sched_reset(struct mt7603_dev * dev)14096c92544dSBjoern A. Zeeb static void mt7603_dma_sched_reset(struct mt7603_dev *dev)
14106c92544dSBjoern A. Zeeb {
14116c92544dSBjoern A. Zeeb if (!is_mt7628(dev))
14126c92544dSBjoern A. Zeeb return;
14136c92544dSBjoern A. Zeeb
14146c92544dSBjoern A. Zeeb mt76_set(dev, MT_SCH_4, MT_SCH_4_RESET);
14156c92544dSBjoern A. Zeeb mt76_clear(dev, MT_SCH_4, MT_SCH_4_RESET);
14166c92544dSBjoern A. Zeeb }
14176c92544dSBjoern A. Zeeb
mt7603_mac_watchdog_reset(struct mt7603_dev * dev)14186c92544dSBjoern A. Zeeb static void mt7603_mac_watchdog_reset(struct mt7603_dev *dev)
14196c92544dSBjoern A. Zeeb {
14206c92544dSBjoern A. Zeeb int beacon_int = dev->mt76.beacon_int;
14216c92544dSBjoern A. Zeeb u32 mask = dev->mt76.mmio.irqmask;
14226c92544dSBjoern A. Zeeb int i;
14236c92544dSBjoern A. Zeeb
14246c92544dSBjoern A. Zeeb ieee80211_stop_queues(dev->mt76.hw);
14256c92544dSBjoern A. Zeeb set_bit(MT76_RESET, &dev->mphy.state);
14266c92544dSBjoern A. Zeeb
14276c92544dSBjoern A. Zeeb /* lock/unlock all queues to ensure that no tx is pending */
14286c92544dSBjoern A. Zeeb mt76_txq_schedule_all(&dev->mphy);
14296c92544dSBjoern A. Zeeb
14306c92544dSBjoern A. Zeeb mt76_worker_disable(&dev->mt76.tx_worker);
14316c92544dSBjoern A. Zeeb tasklet_disable(&dev->mt76.pre_tbtt_tasklet);
14326c92544dSBjoern A. Zeeb napi_disable(&dev->mt76.napi[0]);
14336c92544dSBjoern A. Zeeb napi_disable(&dev->mt76.napi[1]);
14346c92544dSBjoern A. Zeeb napi_disable(&dev->mt76.tx_napi);
14356c92544dSBjoern A. Zeeb
14366c92544dSBjoern A. Zeeb mutex_lock(&dev->mt76.mutex);
14376c92544dSBjoern A. Zeeb
14386c92544dSBjoern A. Zeeb mt7603_beacon_set_timer(dev, -1, 0);
14396c92544dSBjoern A. Zeeb
14406c92544dSBjoern A. Zeeb mt7603_mac_stop(dev);
14416c92544dSBjoern A. Zeeb
14426c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WPDMA_GLO_CFG,
14436c92544dSBjoern A. Zeeb MT_WPDMA_GLO_CFG_RX_DMA_EN | MT_WPDMA_GLO_CFG_TX_DMA_EN |
14446c92544dSBjoern A. Zeeb MT_WPDMA_GLO_CFG_TX_WRITEBACK_DONE);
14456c92544dSBjoern A. Zeeb usleep_range(1000, 2000);
14466c92544dSBjoern A. Zeeb
14476c92544dSBjoern A. Zeeb mt7603_irq_disable(dev, mask);
14486c92544dSBjoern A. Zeeb
14496c92544dSBjoern A. Zeeb mt7603_pse_client_reset(dev);
14506c92544dSBjoern A. Zeeb
14516c92544dSBjoern A. Zeeb mt76_queue_tx_cleanup(dev, dev->mt76.q_mcu[MT_MCUQ_WM], true);
14526c92544dSBjoern A. Zeeb for (i = 0; i < __MT_TXQ_MAX; i++)
14536c92544dSBjoern A. Zeeb mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[i], true);
14546c92544dSBjoern A. Zeeb
1455*8ba4d145SBjoern A. Zeeb mt7603_dma_sched_reset(dev);
1456*8ba4d145SBjoern A. Zeeb
1457*8ba4d145SBjoern A. Zeeb mt76_tx_status_check(&dev->mt76, true);
1458*8ba4d145SBjoern A. Zeeb
14596c92544dSBjoern A. Zeeb mt76_for_each_q_rx(&dev->mt76, i) {
14606c92544dSBjoern A. Zeeb mt76_queue_rx_reset(dev, i);
14616c92544dSBjoern A. Zeeb }
14626c92544dSBjoern A. Zeeb
1463*8ba4d145SBjoern A. Zeeb if (dev->reset_cause[RESET_CAUSE_RESET_FAILED] ||
1464*8ba4d145SBjoern A. Zeeb dev->cur_reset_cause == RESET_CAUSE_RX_PSE_BUSY)
1465*8ba4d145SBjoern A. Zeeb mt7603_pse_reset(dev);
14666c92544dSBjoern A. Zeeb
1467*8ba4d145SBjoern A. Zeeb if (!dev->reset_cause[RESET_CAUSE_RESET_FAILED]) {
14686c92544dSBjoern A. Zeeb mt7603_mac_dma_start(dev);
14696c92544dSBjoern A. Zeeb
14706c92544dSBjoern A. Zeeb mt7603_irq_enable(dev, mask);
14716c92544dSBjoern A. Zeeb
14726c92544dSBjoern A. Zeeb clear_bit(MT76_RESET, &dev->mphy.state);
1473*8ba4d145SBjoern A. Zeeb }
1474*8ba4d145SBjoern A. Zeeb
14756c92544dSBjoern A. Zeeb mutex_unlock(&dev->mt76.mutex);
14766c92544dSBjoern A. Zeeb
14776c92544dSBjoern A. Zeeb mt76_worker_enable(&dev->mt76.tx_worker);
14786c92544dSBjoern A. Zeeb
14796c92544dSBjoern A. Zeeb tasklet_enable(&dev->mt76.pre_tbtt_tasklet);
14806c92544dSBjoern A. Zeeb mt7603_beacon_set_timer(dev, -1, beacon_int);
14816c92544dSBjoern A. Zeeb
14826c92544dSBjoern A. Zeeb napi_enable(&dev->mt76.tx_napi);
14836c92544dSBjoern A. Zeeb napi_enable(&dev->mt76.napi[0]);
14846c92544dSBjoern A. Zeeb napi_enable(&dev->mt76.napi[1]);
1485*8ba4d145SBjoern A. Zeeb
1486*8ba4d145SBjoern A. Zeeb local_bh_disable();
1487*8ba4d145SBjoern A. Zeeb napi_schedule(&dev->mt76.tx_napi);
1488*8ba4d145SBjoern A. Zeeb napi_schedule(&dev->mt76.napi[0]);
14896c92544dSBjoern A. Zeeb napi_schedule(&dev->mt76.napi[1]);
14906c92544dSBjoern A. Zeeb local_bh_enable();
14916c92544dSBjoern A. Zeeb
14926c92544dSBjoern A. Zeeb ieee80211_wake_queues(dev->mt76.hw);
14936c92544dSBjoern A. Zeeb mt76_txq_schedule_all(&dev->mphy);
14946c92544dSBjoern A. Zeeb }
14956c92544dSBjoern A. Zeeb
mt7603_dma_debug(struct mt7603_dev * dev,u8 index)14966c92544dSBjoern A. Zeeb static u32 mt7603_dma_debug(struct mt7603_dev *dev, u8 index)
14976c92544dSBjoern A. Zeeb {
14986c92544dSBjoern A. Zeeb u32 val;
14996c92544dSBjoern A. Zeeb
15006c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WPDMA_DEBUG,
15016c92544dSBjoern A. Zeeb FIELD_PREP(MT_WPDMA_DEBUG_IDX, index) |
15026c92544dSBjoern A. Zeeb MT_WPDMA_DEBUG_SEL);
15036c92544dSBjoern A. Zeeb
15046c92544dSBjoern A. Zeeb val = mt76_rr(dev, MT_WPDMA_DEBUG);
15056c92544dSBjoern A. Zeeb return FIELD_GET(MT_WPDMA_DEBUG_VALUE, val);
15066c92544dSBjoern A. Zeeb }
15076c92544dSBjoern A. Zeeb
mt7603_rx_fifo_busy(struct mt7603_dev * dev)15086c92544dSBjoern A. Zeeb static bool mt7603_rx_fifo_busy(struct mt7603_dev *dev)
15096c92544dSBjoern A. Zeeb {
15106c92544dSBjoern A. Zeeb if (is_mt7628(dev))
15116c92544dSBjoern A. Zeeb return mt7603_dma_debug(dev, 9) & BIT(9);
15126c92544dSBjoern A. Zeeb
15136c92544dSBjoern A. Zeeb return mt7603_dma_debug(dev, 2) & BIT(8);
15146c92544dSBjoern A. Zeeb }
15156c92544dSBjoern A. Zeeb
mt7603_rx_dma_busy(struct mt7603_dev * dev)15166c92544dSBjoern A. Zeeb static bool mt7603_rx_dma_busy(struct mt7603_dev *dev)
15176c92544dSBjoern A. Zeeb {
15186c92544dSBjoern A. Zeeb if (!(mt76_rr(dev, MT_WPDMA_GLO_CFG) & MT_WPDMA_GLO_CFG_RX_DMA_BUSY))
15196c92544dSBjoern A. Zeeb return false;
15206c92544dSBjoern A. Zeeb
15216c92544dSBjoern A. Zeeb return mt7603_rx_fifo_busy(dev);
15226c92544dSBjoern A. Zeeb }
15236c92544dSBjoern A. Zeeb
mt7603_tx_dma_busy(struct mt7603_dev * dev)15246c92544dSBjoern A. Zeeb static bool mt7603_tx_dma_busy(struct mt7603_dev *dev)
15256c92544dSBjoern A. Zeeb {
15266c92544dSBjoern A. Zeeb u32 val;
15276c92544dSBjoern A. Zeeb
15286c92544dSBjoern A. Zeeb if (!(mt76_rr(dev, MT_WPDMA_GLO_CFG) & MT_WPDMA_GLO_CFG_TX_DMA_BUSY))
15296c92544dSBjoern A. Zeeb return false;
15306c92544dSBjoern A. Zeeb
15316c92544dSBjoern A. Zeeb val = mt7603_dma_debug(dev, 9);
15326c92544dSBjoern A. Zeeb return (val & BIT(8)) && (val & 0xf) != 0xf;
15336c92544dSBjoern A. Zeeb }
15346c92544dSBjoern A. Zeeb
mt7603_tx_hang(struct mt7603_dev * dev)15356c92544dSBjoern A. Zeeb static bool mt7603_tx_hang(struct mt7603_dev *dev)
15366c92544dSBjoern A. Zeeb {
15376c92544dSBjoern A. Zeeb struct mt76_queue *q;
15386c92544dSBjoern A. Zeeb u32 dma_idx, prev_dma_idx;
15396c92544dSBjoern A. Zeeb int i;
15406c92544dSBjoern A. Zeeb
15416c92544dSBjoern A. Zeeb for (i = 0; i < 4; i++) {
15426c92544dSBjoern A. Zeeb q = dev->mphy.q_tx[i];
15436c92544dSBjoern A. Zeeb
15446c92544dSBjoern A. Zeeb if (!q->queued)
15456c92544dSBjoern A. Zeeb continue;
15466c92544dSBjoern A. Zeeb
15476c92544dSBjoern A. Zeeb prev_dma_idx = dev->tx_dma_idx[i];
15486c92544dSBjoern A. Zeeb dma_idx = readl(&q->regs->dma_idx);
15496c92544dSBjoern A. Zeeb dev->tx_dma_idx[i] = dma_idx;
15506c92544dSBjoern A. Zeeb
15516c92544dSBjoern A. Zeeb if (dma_idx == prev_dma_idx &&
15526c92544dSBjoern A. Zeeb dma_idx != readl(&q->regs->cpu_idx))
15536c92544dSBjoern A. Zeeb break;
15546c92544dSBjoern A. Zeeb }
15556c92544dSBjoern A. Zeeb
15566c92544dSBjoern A. Zeeb return i < 4;
15576c92544dSBjoern A. Zeeb }
15586c92544dSBjoern A. Zeeb
mt7603_rx_pse_busy(struct mt7603_dev * dev)15596c92544dSBjoern A. Zeeb static bool mt7603_rx_pse_busy(struct mt7603_dev *dev)
15606c92544dSBjoern A. Zeeb {
15616c92544dSBjoern A. Zeeb u32 addr, val;
15626c92544dSBjoern A. Zeeb
15636c92544dSBjoern A. Zeeb if (mt7603_rx_fifo_busy(dev))
1564*8ba4d145SBjoern A. Zeeb goto out;
15656c92544dSBjoern A. Zeeb
15666c92544dSBjoern A. Zeeb addr = mt7603_reg_map(dev, MT_CLIENT_BASE_PHYS_ADDR + MT_CLIENT_STATUS);
15676c92544dSBjoern A. Zeeb mt76_wr(dev, addr, 3);
15686c92544dSBjoern A. Zeeb val = mt76_rr(dev, addr) >> 16;
15696c92544dSBjoern A. Zeeb
1570*8ba4d145SBjoern A. Zeeb if (!(val & BIT(0)))
1571*8ba4d145SBjoern A. Zeeb return false;
15726c92544dSBjoern A. Zeeb
1573*8ba4d145SBjoern A. Zeeb if (is_mt7628(dev))
1574*8ba4d145SBjoern A. Zeeb val &= 0xa000;
1575*8ba4d145SBjoern A. Zeeb else
1576*8ba4d145SBjoern A. Zeeb val &= 0x8000;
1577*8ba4d145SBjoern A. Zeeb if (!val)
1578*8ba4d145SBjoern A. Zeeb return false;
1579*8ba4d145SBjoern A. Zeeb
1580*8ba4d145SBjoern A. Zeeb out:
1581*8ba4d145SBjoern A. Zeeb if (mt76_rr(dev, MT_INT_SOURCE_CSR) &
1582*8ba4d145SBjoern A. Zeeb (MT_INT_RX_DONE(0) | MT_INT_RX_DONE(1)))
1583*8ba4d145SBjoern A. Zeeb return false;
1584*8ba4d145SBjoern A. Zeeb
1585*8ba4d145SBjoern A. Zeeb return true;
15866c92544dSBjoern A. Zeeb }
15876c92544dSBjoern A. Zeeb
15886c92544dSBjoern A. Zeeb static bool
mt7603_watchdog_check(struct mt7603_dev * dev,u8 * counter,enum mt7603_reset_cause cause,bool (* check)(struct mt7603_dev * dev))15896c92544dSBjoern A. Zeeb mt7603_watchdog_check(struct mt7603_dev *dev, u8 *counter,
15906c92544dSBjoern A. Zeeb enum mt7603_reset_cause cause,
15916c92544dSBjoern A. Zeeb bool (*check)(struct mt7603_dev *dev))
15926c92544dSBjoern A. Zeeb {
15936c92544dSBjoern A. Zeeb if (dev->reset_test == cause + 1) {
15946c92544dSBjoern A. Zeeb dev->reset_test = 0;
15956c92544dSBjoern A. Zeeb goto trigger;
15966c92544dSBjoern A. Zeeb }
15976c92544dSBjoern A. Zeeb
15986c92544dSBjoern A. Zeeb if (check) {
15996c92544dSBjoern A. Zeeb if (!check(dev) && *counter < MT7603_WATCHDOG_TIMEOUT) {
16006c92544dSBjoern A. Zeeb *counter = 0;
16016c92544dSBjoern A. Zeeb return false;
16026c92544dSBjoern A. Zeeb }
16036c92544dSBjoern A. Zeeb
16046c92544dSBjoern A. Zeeb (*counter)++;
16056c92544dSBjoern A. Zeeb }
16066c92544dSBjoern A. Zeeb
16076c92544dSBjoern A. Zeeb if (*counter < MT7603_WATCHDOG_TIMEOUT)
16086c92544dSBjoern A. Zeeb return false;
16096c92544dSBjoern A. Zeeb trigger:
16106c92544dSBjoern A. Zeeb dev->cur_reset_cause = cause;
16116c92544dSBjoern A. Zeeb dev->reset_cause[cause]++;
16126c92544dSBjoern A. Zeeb return true;
16136c92544dSBjoern A. Zeeb }
16146c92544dSBjoern A. Zeeb
mt7603_update_channel(struct mt76_phy * mphy)16156c92544dSBjoern A. Zeeb void mt7603_update_channel(struct mt76_phy *mphy)
16166c92544dSBjoern A. Zeeb {
16176c92544dSBjoern A. Zeeb struct mt7603_dev *dev = container_of(mphy->dev, struct mt7603_dev, mt76);
16186c92544dSBjoern A. Zeeb struct mt76_channel_state *state;
16196c92544dSBjoern A. Zeeb
16206c92544dSBjoern A. Zeeb state = mphy->chan_state;
16216c92544dSBjoern A. Zeeb state->cc_busy += mt76_rr(dev, MT_MIB_STAT_CCA);
16226c92544dSBjoern A. Zeeb }
16236c92544dSBjoern A. Zeeb
16246c92544dSBjoern A. Zeeb void
mt7603_edcca_set_strict(struct mt7603_dev * dev,bool val)16256c92544dSBjoern A. Zeeb mt7603_edcca_set_strict(struct mt7603_dev *dev, bool val)
16266c92544dSBjoern A. Zeeb {
16276c92544dSBjoern A. Zeeb u32 rxtd_6 = 0xd7c80000;
16286c92544dSBjoern A. Zeeb
16296c92544dSBjoern A. Zeeb if (val == dev->ed_strict_mode)
16306c92544dSBjoern A. Zeeb return;
16316c92544dSBjoern A. Zeeb
16326c92544dSBjoern A. Zeeb dev->ed_strict_mode = val;
16336c92544dSBjoern A. Zeeb
16346c92544dSBjoern A. Zeeb /* Ensure that ED/CCA does not trigger if disabled */
16356c92544dSBjoern A. Zeeb if (!dev->ed_monitor)
16366c92544dSBjoern A. Zeeb rxtd_6 |= FIELD_PREP(MT_RXTD_6_CCAED_TH, 0x34);
16376c92544dSBjoern A. Zeeb else
16386c92544dSBjoern A. Zeeb rxtd_6 |= FIELD_PREP(MT_RXTD_6_CCAED_TH, 0x7d);
16396c92544dSBjoern A. Zeeb
16406c92544dSBjoern A. Zeeb if (dev->ed_monitor && !dev->ed_strict_mode)
16416c92544dSBjoern A. Zeeb rxtd_6 |= FIELD_PREP(MT_RXTD_6_ACI_TH, 0x0f);
16426c92544dSBjoern A. Zeeb else
16436c92544dSBjoern A. Zeeb rxtd_6 |= FIELD_PREP(MT_RXTD_6_ACI_TH, 0x10);
16446c92544dSBjoern A. Zeeb
16456c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RXTD(6), rxtd_6);
16466c92544dSBjoern A. Zeeb
16476c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_RXTD(13), MT_RXTD_13_ACI_TH_EN,
16486c92544dSBjoern A. Zeeb dev->ed_monitor && !dev->ed_strict_mode);
16496c92544dSBjoern A. Zeeb }
16506c92544dSBjoern A. Zeeb
16516c92544dSBjoern A. Zeeb static void
mt7603_edcca_check(struct mt7603_dev * dev)16526c92544dSBjoern A. Zeeb mt7603_edcca_check(struct mt7603_dev *dev)
16536c92544dSBjoern A. Zeeb {
16546c92544dSBjoern A. Zeeb u32 val = mt76_rr(dev, MT_AGC(41));
16556c92544dSBjoern A. Zeeb ktime_t cur_time;
16566c92544dSBjoern A. Zeeb int rssi0, rssi1;
16576c92544dSBjoern A. Zeeb u32 active;
16586c92544dSBjoern A. Zeeb u32 ed_busy;
16596c92544dSBjoern A. Zeeb
16606c92544dSBjoern A. Zeeb if (!dev->ed_monitor)
16616c92544dSBjoern A. Zeeb return;
16626c92544dSBjoern A. Zeeb
16636c92544dSBjoern A. Zeeb rssi0 = FIELD_GET(MT_AGC_41_RSSI_0, val);
16646c92544dSBjoern A. Zeeb if (rssi0 > 128)
16656c92544dSBjoern A. Zeeb rssi0 -= 256;
16666c92544dSBjoern A. Zeeb
16676c92544dSBjoern A. Zeeb if (dev->mphy.antenna_mask & BIT(1)) {
16686c92544dSBjoern A. Zeeb rssi1 = FIELD_GET(MT_AGC_41_RSSI_1, val);
16696c92544dSBjoern A. Zeeb if (rssi1 > 128)
16706c92544dSBjoern A. Zeeb rssi1 -= 256;
16716c92544dSBjoern A. Zeeb } else {
16726c92544dSBjoern A. Zeeb rssi1 = rssi0;
16736c92544dSBjoern A. Zeeb }
16746c92544dSBjoern A. Zeeb
16756c92544dSBjoern A. Zeeb if (max(rssi0, rssi1) >= -40 &&
16766c92544dSBjoern A. Zeeb dev->ed_strong_signal < MT7603_EDCCA_BLOCK_TH)
16776c92544dSBjoern A. Zeeb dev->ed_strong_signal++;
16786c92544dSBjoern A. Zeeb else if (dev->ed_strong_signal > 0)
16796c92544dSBjoern A. Zeeb dev->ed_strong_signal--;
16806c92544dSBjoern A. Zeeb
16816c92544dSBjoern A. Zeeb cur_time = ktime_get_boottime();
16826c92544dSBjoern A. Zeeb ed_busy = mt76_rr(dev, MT_MIB_STAT_ED) & MT_MIB_STAT_ED_MASK;
16836c92544dSBjoern A. Zeeb
16846c92544dSBjoern A. Zeeb active = ktime_to_us(ktime_sub(cur_time, dev->ed_time));
16856c92544dSBjoern A. Zeeb dev->ed_time = cur_time;
16866c92544dSBjoern A. Zeeb
16876c92544dSBjoern A. Zeeb if (!active)
16886c92544dSBjoern A. Zeeb return;
16896c92544dSBjoern A. Zeeb
16906c92544dSBjoern A. Zeeb if (100 * ed_busy / active > 90) {
16916c92544dSBjoern A. Zeeb if (dev->ed_trigger < 0)
16926c92544dSBjoern A. Zeeb dev->ed_trigger = 0;
16936c92544dSBjoern A. Zeeb dev->ed_trigger++;
16946c92544dSBjoern A. Zeeb } else {
16956c92544dSBjoern A. Zeeb if (dev->ed_trigger > 0)
16966c92544dSBjoern A. Zeeb dev->ed_trigger = 0;
16976c92544dSBjoern A. Zeeb dev->ed_trigger--;
16986c92544dSBjoern A. Zeeb }
16996c92544dSBjoern A. Zeeb
17006c92544dSBjoern A. Zeeb if (dev->ed_trigger > MT7603_EDCCA_BLOCK_TH ||
17016c92544dSBjoern A. Zeeb dev->ed_strong_signal < MT7603_EDCCA_BLOCK_TH / 2) {
17026c92544dSBjoern A. Zeeb mt7603_edcca_set_strict(dev, true);
17036c92544dSBjoern A. Zeeb } else if (dev->ed_trigger < -MT7603_EDCCA_BLOCK_TH) {
17046c92544dSBjoern A. Zeeb mt7603_edcca_set_strict(dev, false);
17056c92544dSBjoern A. Zeeb }
17066c92544dSBjoern A. Zeeb
17076c92544dSBjoern A. Zeeb if (dev->ed_trigger > MT7603_EDCCA_BLOCK_TH)
17086c92544dSBjoern A. Zeeb dev->ed_trigger = MT7603_EDCCA_BLOCK_TH;
17096c92544dSBjoern A. Zeeb else if (dev->ed_trigger < -MT7603_EDCCA_BLOCK_TH)
17106c92544dSBjoern A. Zeeb dev->ed_trigger = -MT7603_EDCCA_BLOCK_TH;
17116c92544dSBjoern A. Zeeb }
17126c92544dSBjoern A. Zeeb
mt7603_cca_stats_reset(struct mt7603_dev * dev)17136c92544dSBjoern A. Zeeb void mt7603_cca_stats_reset(struct mt7603_dev *dev)
17146c92544dSBjoern A. Zeeb {
17156c92544dSBjoern A. Zeeb mt76_set(dev, MT_PHYCTRL(2), MT_PHYCTRL_2_STATUS_RESET);
17166c92544dSBjoern A. Zeeb mt76_clear(dev, MT_PHYCTRL(2), MT_PHYCTRL_2_STATUS_RESET);
17176c92544dSBjoern A. Zeeb mt76_set(dev, MT_PHYCTRL(2), MT_PHYCTRL_2_STATUS_EN);
17186c92544dSBjoern A. Zeeb }
17196c92544dSBjoern A. Zeeb
17206c92544dSBjoern A. Zeeb static void
mt7603_adjust_sensitivity(struct mt7603_dev * dev)17216c92544dSBjoern A. Zeeb mt7603_adjust_sensitivity(struct mt7603_dev *dev)
17226c92544dSBjoern A. Zeeb {
17236c92544dSBjoern A. Zeeb u32 agc0 = dev->agc0, agc3 = dev->agc3;
17246c92544dSBjoern A. Zeeb u32 adj;
17256c92544dSBjoern A. Zeeb
17266c92544dSBjoern A. Zeeb if (!dev->sensitivity || dev->sensitivity < -100) {
17276c92544dSBjoern A. Zeeb dev->sensitivity = 0;
17286c92544dSBjoern A. Zeeb } else if (dev->sensitivity <= -84) {
17296c92544dSBjoern A. Zeeb adj = 7 + (dev->sensitivity + 92) / 2;
17306c92544dSBjoern A. Zeeb
17316c92544dSBjoern A. Zeeb agc0 = 0x56f0076f;
17326c92544dSBjoern A. Zeeb agc0 |= adj << 12;
17336c92544dSBjoern A. Zeeb agc0 |= adj << 16;
17346c92544dSBjoern A. Zeeb agc3 = 0x81d0d5e3;
17356c92544dSBjoern A. Zeeb } else if (dev->sensitivity <= -72) {
17366c92544dSBjoern A. Zeeb adj = 7 + (dev->sensitivity + 80) / 2;
17376c92544dSBjoern A. Zeeb
17386c92544dSBjoern A. Zeeb agc0 = 0x6af0006f;
17396c92544dSBjoern A. Zeeb agc0 |= adj << 8;
17406c92544dSBjoern A. Zeeb agc0 |= adj << 12;
17416c92544dSBjoern A. Zeeb agc0 |= adj << 16;
17426c92544dSBjoern A. Zeeb
17436c92544dSBjoern A. Zeeb agc3 = 0x8181d5e3;
17446c92544dSBjoern A. Zeeb } else {
17456c92544dSBjoern A. Zeeb if (dev->sensitivity > -54)
17466c92544dSBjoern A. Zeeb dev->sensitivity = -54;
17476c92544dSBjoern A. Zeeb
17486c92544dSBjoern A. Zeeb adj = 7 + (dev->sensitivity + 80) / 2;
17496c92544dSBjoern A. Zeeb
17506c92544dSBjoern A. Zeeb agc0 = 0x7ff0000f;
17516c92544dSBjoern A. Zeeb agc0 |= adj << 4;
17526c92544dSBjoern A. Zeeb agc0 |= adj << 8;
17536c92544dSBjoern A. Zeeb agc0 |= adj << 12;
17546c92544dSBjoern A. Zeeb agc0 |= adj << 16;
17556c92544dSBjoern A. Zeeb
17566c92544dSBjoern A. Zeeb agc3 = 0x818181e3;
17576c92544dSBjoern A. Zeeb }
17586c92544dSBjoern A. Zeeb
17596c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGC(0), agc0);
17606c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGC1(0), agc0);
17616c92544dSBjoern A. Zeeb
17626c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGC(3), agc3);
17636c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGC1(3), agc3);
17646c92544dSBjoern A. Zeeb }
17656c92544dSBjoern A. Zeeb
17666c92544dSBjoern A. Zeeb static void
mt7603_false_cca_check(struct mt7603_dev * dev)17676c92544dSBjoern A. Zeeb mt7603_false_cca_check(struct mt7603_dev *dev)
17686c92544dSBjoern A. Zeeb {
17696c92544dSBjoern A. Zeeb int pd_cck, pd_ofdm, mdrdy_cck, mdrdy_ofdm;
17706c92544dSBjoern A. Zeeb int false_cca;
17716c92544dSBjoern A. Zeeb int min_signal;
17726c92544dSBjoern A. Zeeb u32 val;
17736c92544dSBjoern A. Zeeb
17746c92544dSBjoern A. Zeeb if (!dev->dynamic_sensitivity)
17756c92544dSBjoern A. Zeeb return;
17766c92544dSBjoern A. Zeeb
17776c92544dSBjoern A. Zeeb val = mt76_rr(dev, MT_PHYCTRL_STAT_PD);
17786c92544dSBjoern A. Zeeb pd_cck = FIELD_GET(MT_PHYCTRL_STAT_PD_CCK, val);
17796c92544dSBjoern A. Zeeb pd_ofdm = FIELD_GET(MT_PHYCTRL_STAT_PD_OFDM, val);
17806c92544dSBjoern A. Zeeb
17816c92544dSBjoern A. Zeeb val = mt76_rr(dev, MT_PHYCTRL_STAT_MDRDY);
17826c92544dSBjoern A. Zeeb mdrdy_cck = FIELD_GET(MT_PHYCTRL_STAT_MDRDY_CCK, val);
17836c92544dSBjoern A. Zeeb mdrdy_ofdm = FIELD_GET(MT_PHYCTRL_STAT_MDRDY_OFDM, val);
17846c92544dSBjoern A. Zeeb
17856c92544dSBjoern A. Zeeb dev->false_cca_ofdm = pd_ofdm - mdrdy_ofdm;
17866c92544dSBjoern A. Zeeb dev->false_cca_cck = pd_cck - mdrdy_cck;
17876c92544dSBjoern A. Zeeb
17886c92544dSBjoern A. Zeeb mt7603_cca_stats_reset(dev);
17896c92544dSBjoern A. Zeeb
1790*8ba4d145SBjoern A. Zeeb min_signal = mt76_get_min_avg_rssi(&dev->mt76, 0);
17916c92544dSBjoern A. Zeeb if (!min_signal) {
17926c92544dSBjoern A. Zeeb dev->sensitivity = 0;
17936c92544dSBjoern A. Zeeb dev->last_cca_adj = jiffies;
17946c92544dSBjoern A. Zeeb goto out;
17956c92544dSBjoern A. Zeeb }
17966c92544dSBjoern A. Zeeb
17976c92544dSBjoern A. Zeeb min_signal -= 15;
17986c92544dSBjoern A. Zeeb
17996c92544dSBjoern A. Zeeb false_cca = dev->false_cca_ofdm + dev->false_cca_cck;
18006c92544dSBjoern A. Zeeb if (false_cca > 600 &&
18016c92544dSBjoern A. Zeeb dev->sensitivity < -100 + dev->sensitivity_limit) {
18026c92544dSBjoern A. Zeeb if (!dev->sensitivity)
18036c92544dSBjoern A. Zeeb dev->sensitivity = -92;
18046c92544dSBjoern A. Zeeb else
18056c92544dSBjoern A. Zeeb dev->sensitivity += 2;
18066c92544dSBjoern A. Zeeb dev->last_cca_adj = jiffies;
18076c92544dSBjoern A. Zeeb } else if (false_cca < 100 ||
18086c92544dSBjoern A. Zeeb time_after(jiffies, dev->last_cca_adj + 10 * HZ)) {
18096c92544dSBjoern A. Zeeb dev->last_cca_adj = jiffies;
18106c92544dSBjoern A. Zeeb if (!dev->sensitivity)
18116c92544dSBjoern A. Zeeb goto out;
18126c92544dSBjoern A. Zeeb
18136c92544dSBjoern A. Zeeb dev->sensitivity -= 2;
18146c92544dSBjoern A. Zeeb }
18156c92544dSBjoern A. Zeeb
18166c92544dSBjoern A. Zeeb if (dev->sensitivity && dev->sensitivity > min_signal) {
18176c92544dSBjoern A. Zeeb dev->sensitivity = min_signal;
18186c92544dSBjoern A. Zeeb dev->last_cca_adj = jiffies;
18196c92544dSBjoern A. Zeeb }
18206c92544dSBjoern A. Zeeb
18216c92544dSBjoern A. Zeeb out:
18226c92544dSBjoern A. Zeeb mt7603_adjust_sensitivity(dev);
18236c92544dSBjoern A. Zeeb }
18246c92544dSBjoern A. Zeeb
mt7603_mac_work(struct work_struct * work)18256c92544dSBjoern A. Zeeb void mt7603_mac_work(struct work_struct *work)
18266c92544dSBjoern A. Zeeb {
18276c92544dSBjoern A. Zeeb struct mt7603_dev *dev = container_of(work, struct mt7603_dev,
18286c92544dSBjoern A. Zeeb mphy.mac_work.work);
18296c92544dSBjoern A. Zeeb bool reset = false;
18306c92544dSBjoern A. Zeeb int i, idx;
18316c92544dSBjoern A. Zeeb
18326c92544dSBjoern A. Zeeb mt76_tx_status_check(&dev->mt76, false);
18336c92544dSBjoern A. Zeeb
18346c92544dSBjoern A. Zeeb mutex_lock(&dev->mt76.mutex);
18356c92544dSBjoern A. Zeeb
18366c92544dSBjoern A. Zeeb dev->mphy.mac_work_count++;
18376c92544dSBjoern A. Zeeb mt76_update_survey(&dev->mphy);
18386c92544dSBjoern A. Zeeb mt7603_edcca_check(dev);
18396c92544dSBjoern A. Zeeb
18406c92544dSBjoern A. Zeeb for (i = 0, idx = 0; i < 2; i++) {
18416c92544dSBjoern A. Zeeb u32 val = mt76_rr(dev, MT_TX_AGG_CNT(i));
18426c92544dSBjoern A. Zeeb
1843cbb3ec25SBjoern A. Zeeb dev->mphy.aggr_stats[idx++] += val & 0xffff;
1844cbb3ec25SBjoern A. Zeeb dev->mphy.aggr_stats[idx++] += val >> 16;
18456c92544dSBjoern A. Zeeb }
18466c92544dSBjoern A. Zeeb
18476c92544dSBjoern A. Zeeb if (dev->mphy.mac_work_count == 10)
18486c92544dSBjoern A. Zeeb mt7603_false_cca_check(dev);
18496c92544dSBjoern A. Zeeb
18506c92544dSBjoern A. Zeeb if (mt7603_watchdog_check(dev, &dev->rx_pse_check,
18516c92544dSBjoern A. Zeeb RESET_CAUSE_RX_PSE_BUSY,
18526c92544dSBjoern A. Zeeb mt7603_rx_pse_busy) ||
18536c92544dSBjoern A. Zeeb mt7603_watchdog_check(dev, &dev->beacon_check,
18546c92544dSBjoern A. Zeeb RESET_CAUSE_BEACON_STUCK,
18556c92544dSBjoern A. Zeeb NULL) ||
18566c92544dSBjoern A. Zeeb mt7603_watchdog_check(dev, &dev->tx_hang_check,
18576c92544dSBjoern A. Zeeb RESET_CAUSE_TX_HANG,
18586c92544dSBjoern A. Zeeb mt7603_tx_hang) ||
18596c92544dSBjoern A. Zeeb mt7603_watchdog_check(dev, &dev->tx_dma_check,
18606c92544dSBjoern A. Zeeb RESET_CAUSE_TX_BUSY,
18616c92544dSBjoern A. Zeeb mt7603_tx_dma_busy) ||
18626c92544dSBjoern A. Zeeb mt7603_watchdog_check(dev, &dev->rx_dma_check,
18636c92544dSBjoern A. Zeeb RESET_CAUSE_RX_BUSY,
18646c92544dSBjoern A. Zeeb mt7603_rx_dma_busy) ||
18656c92544dSBjoern A. Zeeb mt7603_watchdog_check(dev, &dev->mcu_hang,
18666c92544dSBjoern A. Zeeb RESET_CAUSE_MCU_HANG,
18676c92544dSBjoern A. Zeeb NULL) ||
18686c92544dSBjoern A. Zeeb dev->reset_cause[RESET_CAUSE_RESET_FAILED]) {
18696c92544dSBjoern A. Zeeb dev->beacon_check = 0;
18706c92544dSBjoern A. Zeeb dev->tx_dma_check = 0;
18716c92544dSBjoern A. Zeeb dev->tx_hang_check = 0;
18726c92544dSBjoern A. Zeeb dev->rx_dma_check = 0;
18736c92544dSBjoern A. Zeeb dev->rx_pse_check = 0;
18746c92544dSBjoern A. Zeeb dev->mcu_hang = 0;
18756c92544dSBjoern A. Zeeb dev->rx_dma_idx = ~0;
18766c92544dSBjoern A. Zeeb memset(dev->tx_dma_idx, 0xff, sizeof(dev->tx_dma_idx));
18776c92544dSBjoern A. Zeeb reset = true;
18786c92544dSBjoern A. Zeeb dev->mphy.mac_work_count = 0;
18796c92544dSBjoern A. Zeeb }
18806c92544dSBjoern A. Zeeb
18816c92544dSBjoern A. Zeeb if (dev->mphy.mac_work_count >= 10)
18826c92544dSBjoern A. Zeeb dev->mphy.mac_work_count = 0;
18836c92544dSBjoern A. Zeeb
18846c92544dSBjoern A. Zeeb mutex_unlock(&dev->mt76.mutex);
18856c92544dSBjoern A. Zeeb
18866c92544dSBjoern A. Zeeb if (reset)
18876c92544dSBjoern A. Zeeb mt7603_mac_watchdog_reset(dev);
18886c92544dSBjoern A. Zeeb
18896c92544dSBjoern A. Zeeb ieee80211_queue_delayed_work(mt76_hw(dev), &dev->mphy.mac_work,
18906c92544dSBjoern A. Zeeb msecs_to_jiffies(MT7603_WATCHDOG_TIME));
18916c92544dSBjoern A. Zeeb }
1892