16c92544dSBjoern A. Zeeb // SPDX-License-Identifier: ISC 26c92544dSBjoern A. Zeeb 36c92544dSBjoern A. Zeeb #include <linux/etherdevice.h> 46c92544dSBjoern A. Zeeb #include "mt7603.h" 56c92544dSBjoern A. Zeeb #include "mac.h" 66c92544dSBjoern A. Zeeb #include "eeprom.h" 76c92544dSBjoern A. Zeeb 86c92544dSBjoern A. Zeeb const struct mt76_driver_ops mt7603_drv_ops = { 96c92544dSBjoern A. Zeeb .txwi_size = MT_TXD_SIZE, 106c92544dSBjoern A. Zeeb .drv_flags = MT_DRV_SW_RX_AIRTIME, 116c92544dSBjoern A. Zeeb .survey_flags = SURVEY_INFO_TIME_TX, 126c92544dSBjoern A. Zeeb .tx_prepare_skb = mt7603_tx_prepare_skb, 136c92544dSBjoern A. Zeeb .tx_complete_skb = mt7603_tx_complete_skb, 146c92544dSBjoern A. Zeeb .rx_skb = mt7603_queue_rx_skb, 156c92544dSBjoern A. Zeeb .rx_poll_complete = mt7603_rx_poll_complete, 166c92544dSBjoern A. Zeeb .sta_ps = mt7603_sta_ps, 176c92544dSBjoern A. Zeeb .sta_add = mt7603_sta_add, 186c92544dSBjoern A. Zeeb .sta_assoc = mt7603_sta_assoc, 196c92544dSBjoern A. Zeeb .sta_remove = mt7603_sta_remove, 206c92544dSBjoern A. Zeeb .update_survey = mt7603_update_channel, 216c92544dSBjoern A. Zeeb }; 226c92544dSBjoern A. Zeeb 236c92544dSBjoern A. Zeeb static void 246c92544dSBjoern A. Zeeb mt7603_set_tmac_template(struct mt7603_dev *dev) 256c92544dSBjoern A. Zeeb { 266c92544dSBjoern A. Zeeb u32 desc[5] = { 276c92544dSBjoern A. Zeeb [1] = FIELD_PREP(MT_TXD3_REM_TX_COUNT, 0xf), 286c92544dSBjoern A. Zeeb [3] = MT_TXD5_SW_POWER_MGMT 296c92544dSBjoern A. Zeeb }; 306c92544dSBjoern A. Zeeb u32 addr; 316c92544dSBjoern A. Zeeb int i; 326c92544dSBjoern A. Zeeb 336c92544dSBjoern A. Zeeb addr = mt7603_reg_map(dev, MT_CLIENT_BASE_PHYS_ADDR); 346c92544dSBjoern A. Zeeb addr += MT_CLIENT_TMAC_INFO_TEMPLATE; 356c92544dSBjoern A. Zeeb for (i = 0; i < ARRAY_SIZE(desc); i++) 366c92544dSBjoern A. Zeeb mt76_wr(dev, addr + 4 * i, desc[i]); 376c92544dSBjoern A. Zeeb } 386c92544dSBjoern A. Zeeb 396c92544dSBjoern A. Zeeb static void 406c92544dSBjoern A. Zeeb mt7603_dma_sched_init(struct mt7603_dev *dev) 416c92544dSBjoern A. Zeeb { 426c92544dSBjoern A. Zeeb int page_size = 128; 436c92544dSBjoern A. Zeeb int page_count; 446c92544dSBjoern A. Zeeb int max_len = 1792; 456c92544dSBjoern A. Zeeb int max_amsdu_pages = 4096 / page_size; 466c92544dSBjoern A. Zeeb int max_mcu_len = 4096; 476c92544dSBjoern A. Zeeb int max_beacon_len = 512 * 4 + max_len; 486c92544dSBjoern A. Zeeb int max_mcast_pages = 4 * max_len / page_size; 496c92544dSBjoern A. Zeeb int reserved_count = 0; 506c92544dSBjoern A. Zeeb int beacon_pages; 516c92544dSBjoern A. Zeeb int mcu_pages; 526c92544dSBjoern A. Zeeb int i; 536c92544dSBjoern A. Zeeb 546c92544dSBjoern A. Zeeb page_count = mt76_get_field(dev, MT_PSE_FC_P0, 556c92544dSBjoern A. Zeeb MT_PSE_FC_P0_MAX_QUOTA); 566c92544dSBjoern A. Zeeb beacon_pages = 4 * (max_beacon_len / page_size); 576c92544dSBjoern A. Zeeb mcu_pages = max_mcu_len / page_size; 586c92544dSBjoern A. Zeeb 596c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PSE_FRP, 606c92544dSBjoern A. Zeeb FIELD_PREP(MT_PSE_FRP_P0, 7) | 616c92544dSBjoern A. Zeeb FIELD_PREP(MT_PSE_FRP_P1, 6) | 626c92544dSBjoern A. Zeeb FIELD_PREP(MT_PSE_FRP_P2_RQ2, 4)); 636c92544dSBjoern A. Zeeb 646c92544dSBjoern A. Zeeb mt76_wr(dev, MT_HIGH_PRIORITY_1, 0x55555553); 656c92544dSBjoern A. Zeeb mt76_wr(dev, MT_HIGH_PRIORITY_2, 0x78555555); 666c92544dSBjoern A. Zeeb 676c92544dSBjoern A. Zeeb mt76_wr(dev, MT_QUEUE_PRIORITY_1, 0x2b1a096e); 686c92544dSBjoern A. Zeeb mt76_wr(dev, MT_QUEUE_PRIORITY_2, 0x785f4d3c); 696c92544dSBjoern A. Zeeb 706c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PRIORITY_MASK, 0xffffffff); 716c92544dSBjoern A. Zeeb 726c92544dSBjoern A. Zeeb mt76_wr(dev, MT_SCH_1, page_count | (2 << 28)); 736c92544dSBjoern A. Zeeb mt76_wr(dev, MT_SCH_2, max_amsdu_pages); 746c92544dSBjoern A. Zeeb 756c92544dSBjoern A. Zeeb for (i = 0; i <= 4; i++) 766c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PAGE_COUNT(i), max_amsdu_pages); 776c92544dSBjoern A. Zeeb reserved_count += 5 * max_amsdu_pages; 786c92544dSBjoern A. Zeeb 796c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PAGE_COUNT(5), mcu_pages); 806c92544dSBjoern A. Zeeb reserved_count += mcu_pages; 816c92544dSBjoern A. Zeeb 826c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PAGE_COUNT(7), beacon_pages); 836c92544dSBjoern A. Zeeb reserved_count += beacon_pages; 846c92544dSBjoern A. Zeeb 856c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PAGE_COUNT(8), max_mcast_pages); 866c92544dSBjoern A. Zeeb reserved_count += max_mcast_pages; 876c92544dSBjoern A. Zeeb 886c92544dSBjoern A. Zeeb if (is_mt7603(dev)) 896c92544dSBjoern A. Zeeb reserved_count = 0; 906c92544dSBjoern A. Zeeb 916c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RSV_MAX_THRESH, page_count - reserved_count); 926c92544dSBjoern A. Zeeb 936c92544dSBjoern A. Zeeb if (is_mt7603(dev) && mt76xx_rev(dev) >= MT7603_REV_E2) { 946c92544dSBjoern A. Zeeb mt76_wr(dev, MT_GROUP_THRESH(0), 956c92544dSBjoern A. Zeeb page_count - beacon_pages - mcu_pages); 966c92544dSBjoern A. Zeeb mt76_wr(dev, MT_GROUP_THRESH(1), beacon_pages); 976c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BMAP_0, 0x0080ff5f); 986c92544dSBjoern A. Zeeb mt76_wr(dev, MT_GROUP_THRESH(2), mcu_pages); 996c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BMAP_1, 0x00000020); 1006c92544dSBjoern A. Zeeb } else { 1016c92544dSBjoern A. Zeeb mt76_wr(dev, MT_GROUP_THRESH(0), page_count); 1026c92544dSBjoern A. Zeeb mt76_wr(dev, MT_BMAP_0, 0xffff); 1036c92544dSBjoern A. Zeeb } 1046c92544dSBjoern A. Zeeb 1056c92544dSBjoern A. Zeeb mt76_wr(dev, MT_SCH_4, 0); 1066c92544dSBjoern A. Zeeb 1076c92544dSBjoern A. Zeeb for (i = 0; i <= 15; i++) 1086c92544dSBjoern A. Zeeb mt76_wr(dev, MT_TXTIME_THRESH(i), 0xfffff); 1096c92544dSBjoern A. Zeeb 1106c92544dSBjoern A. Zeeb mt76_set(dev, MT_SCH_4, BIT(6)); 1116c92544dSBjoern A. Zeeb } 1126c92544dSBjoern A. Zeeb 1136c92544dSBjoern A. Zeeb static void 1146c92544dSBjoern A. Zeeb mt7603_phy_init(struct mt7603_dev *dev) 1156c92544dSBjoern A. Zeeb { 1166c92544dSBjoern A. Zeeb int rx_chains = dev->mphy.antenna_mask; 1176c92544dSBjoern A. Zeeb int tx_chains = hweight8(rx_chains) - 1; 1186c92544dSBjoern A. Zeeb 1196c92544dSBjoern A. Zeeb mt76_rmw(dev, MT_WF_RMAC_RMCR, 1206c92544dSBjoern A. Zeeb (MT_WF_RMAC_RMCR_SMPS_MODE | 1216c92544dSBjoern A. Zeeb MT_WF_RMAC_RMCR_RX_STREAMS), 1226c92544dSBjoern A. Zeeb (FIELD_PREP(MT_WF_RMAC_RMCR_SMPS_MODE, 3) | 1236c92544dSBjoern A. Zeeb FIELD_PREP(MT_WF_RMAC_RMCR_RX_STREAMS, rx_chains))); 1246c92544dSBjoern A. Zeeb 1256c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_TMAC_TCR, MT_TMAC_TCR_TX_STREAMS, 1266c92544dSBjoern A. Zeeb tx_chains); 1276c92544dSBjoern A. Zeeb 1286c92544dSBjoern A. Zeeb dev->agc0 = mt76_rr(dev, MT_AGC(0)); 1296c92544dSBjoern A. Zeeb dev->agc3 = mt76_rr(dev, MT_AGC(3)); 1306c92544dSBjoern A. Zeeb } 1316c92544dSBjoern A. Zeeb 1326c92544dSBjoern A. Zeeb static void 1336c92544dSBjoern A. Zeeb mt7603_mac_init(struct mt7603_dev *dev) 1346c92544dSBjoern A. Zeeb { 1356c92544dSBjoern A. Zeeb u8 bc_addr[ETH_ALEN]; 1366c92544dSBjoern A. Zeeb u32 addr; 1376c92544dSBjoern A. Zeeb int i; 1386c92544dSBjoern A. Zeeb 1396c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGG_BA_SIZE_LIMIT_0, 1406c92544dSBjoern A. Zeeb (MT_AGG_SIZE_LIMIT(0) << 0 * MT_AGG_BA_SIZE_LIMIT_SHIFT) | 1416c92544dSBjoern A. Zeeb (MT_AGG_SIZE_LIMIT(1) << 1 * MT_AGG_BA_SIZE_LIMIT_SHIFT) | 1426c92544dSBjoern A. Zeeb (MT_AGG_SIZE_LIMIT(2) << 2 * MT_AGG_BA_SIZE_LIMIT_SHIFT) | 1436c92544dSBjoern A. Zeeb (MT_AGG_SIZE_LIMIT(3) << 3 * MT_AGG_BA_SIZE_LIMIT_SHIFT)); 1446c92544dSBjoern A. Zeeb 1456c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGG_BA_SIZE_LIMIT_1, 1466c92544dSBjoern A. Zeeb (MT_AGG_SIZE_LIMIT(4) << 0 * MT_AGG_BA_SIZE_LIMIT_SHIFT) | 1476c92544dSBjoern A. Zeeb (MT_AGG_SIZE_LIMIT(5) << 1 * MT_AGG_BA_SIZE_LIMIT_SHIFT) | 1486c92544dSBjoern A. Zeeb (MT_AGG_SIZE_LIMIT(6) << 2 * MT_AGG_BA_SIZE_LIMIT_SHIFT) | 1496c92544dSBjoern A. Zeeb (MT_AGG_SIZE_LIMIT(7) << 3 * MT_AGG_BA_SIZE_LIMIT_SHIFT)); 1506c92544dSBjoern A. Zeeb 1516c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGG_LIMIT, 1526c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_LIMIT_AC(0), 24) | 1536c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_LIMIT_AC(1), 24) | 1546c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_LIMIT_AC(2), 24) | 1556c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_LIMIT_AC(3), 24)); 1566c92544dSBjoern A. Zeeb 1576c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGG_LIMIT_1, 1586c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_LIMIT_AC(0), 24) | 1596c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_LIMIT_AC(1), 24) | 1606c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_LIMIT_AC(2), 24) | 1616c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_LIMIT_AC(3), 24)); 1626c92544dSBjoern A. Zeeb 1636c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGG_CONTROL, 1646c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_CONTROL_BAR_RATE, 0x4b) | 1656c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_CONTROL_CFEND_RATE, 0x69) | 1666c92544dSBjoern A. Zeeb MT_AGG_CONTROL_NO_BA_AR_RULE); 1676c92544dSBjoern A. Zeeb 1686c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGG_RETRY_CONTROL, 1696c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_RETRY_CONTROL_BAR_LIMIT, 1) | 1706c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_RETRY_CONTROL_RTS_LIMIT, 15)); 1716c92544dSBjoern A. Zeeb 1726c92544dSBjoern A. Zeeb mt76_wr(dev, MT_DMA_DCR0, MT_DMA_DCR0_RX_VEC_DROP | 1736c92544dSBjoern A. Zeeb FIELD_PREP(MT_DMA_DCR0_MAX_RX_LEN, 4096)); 1746c92544dSBjoern A. Zeeb 1756c92544dSBjoern A. Zeeb mt76_rmw(dev, MT_DMA_VCFR0, BIT(0), BIT(13)); 1766c92544dSBjoern A. Zeeb mt76_rmw(dev, MT_DMA_TMCFR0, BIT(0) | BIT(1), BIT(13)); 1776c92544dSBjoern A. Zeeb 1786c92544dSBjoern A. Zeeb mt76_clear(dev, MT_WF_RMAC_TMR_PA, BIT(31)); 1796c92544dSBjoern A. Zeeb 1806c92544dSBjoern A. Zeeb mt76_set(dev, MT_WF_RMACDR, MT_WF_RMACDR_MAXLEN_20BIT); 1816c92544dSBjoern A. Zeeb mt76_rmw(dev, MT_WF_RMAC_MAXMINLEN, 0xffffff, 0x19000); 1826c92544dSBjoern A. Zeeb 1836c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WF_RFCR1, 0); 1846c92544dSBjoern A. Zeeb 1856c92544dSBjoern A. Zeeb mt76_set(dev, MT_TMAC_TCR, MT_TMAC_TCR_RX_RIFS_MODE); 1866c92544dSBjoern A. Zeeb 1876c92544dSBjoern A. Zeeb mt7603_set_tmac_template(dev); 1886c92544dSBjoern A. Zeeb 1896c92544dSBjoern A. Zeeb /* Enable RX group to HIF */ 1906c92544dSBjoern A. Zeeb addr = mt7603_reg_map(dev, MT_CLIENT_BASE_PHYS_ADDR); 1916c92544dSBjoern A. Zeeb mt76_set(dev, addr + MT_CLIENT_RXINF, MT_CLIENT_RXINF_RXSH_GROUPS); 1926c92544dSBjoern A. Zeeb 1936c92544dSBjoern A. Zeeb /* Enable RX group to MCU */ 1946c92544dSBjoern A. Zeeb mt76_set(dev, MT_DMA_DCR1, GENMASK(13, 11)); 1956c92544dSBjoern A. Zeeb 1966c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_AGG_PCR_RTS, MT_AGG_PCR_RTS_PKT_THR, 3); 1976c92544dSBjoern A. Zeeb mt76_set(dev, MT_TMAC_PCR, MT_TMAC_PCR_SPE_EN); 1986c92544dSBjoern A. Zeeb 1996c92544dSBjoern A. Zeeb /* include preamble detection in CCA trigger signal */ 2006c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_TXREQ, MT_TXREQ_CCA_SRC_SEL, 2); 2016c92544dSBjoern A. Zeeb 2026c92544dSBjoern A. Zeeb mt76_wr(dev, MT_RXREQ, 4); 2036c92544dSBjoern A. Zeeb 2046c92544dSBjoern A. Zeeb /* Configure all rx packets to HIF */ 2056c92544dSBjoern A. Zeeb mt76_wr(dev, MT_DMA_RCFR0, 0xc0000000); 2066c92544dSBjoern A. Zeeb 2076c92544dSBjoern A. Zeeb /* Configure MCU txs selection with aggregation */ 2086c92544dSBjoern A. Zeeb mt76_wr(dev, MT_DMA_TCFR0, 2096c92544dSBjoern A. Zeeb FIELD_PREP(MT_DMA_TCFR_TXS_AGGR_TIMEOUT, 1) | /* 32 us */ 2106c92544dSBjoern A. Zeeb MT_DMA_TCFR_TXS_AGGR_COUNT); 2116c92544dSBjoern A. Zeeb 2126c92544dSBjoern A. Zeeb /* Configure HIF txs selection with aggregation */ 2136c92544dSBjoern A. Zeeb mt76_wr(dev, MT_DMA_TCFR1, 2146c92544dSBjoern A. Zeeb FIELD_PREP(MT_DMA_TCFR_TXS_AGGR_TIMEOUT, 1) | /* 32 us */ 2156c92544dSBjoern A. Zeeb MT_DMA_TCFR_TXS_AGGR_COUNT | /* Maximum count */ 2166c92544dSBjoern A. Zeeb MT_DMA_TCFR_TXS_BIT_MAP); 2176c92544dSBjoern A. Zeeb 2186c92544dSBjoern A. Zeeb mt76_wr(dev, MT_MCU_PCIE_REMAP_1, MT_PSE_WTBL_2_PHYS_ADDR); 2196c92544dSBjoern A. Zeeb 2206c92544dSBjoern A. Zeeb for (i = 0; i < MT7603_WTBL_SIZE; i++) 2216c92544dSBjoern A. Zeeb mt7603_wtbl_clear(dev, i); 2226c92544dSBjoern A. Zeeb 2236c92544dSBjoern A. Zeeb eth_broadcast_addr(bc_addr); 2246c92544dSBjoern A. Zeeb mt7603_wtbl_init(dev, MT7603_WTBL_RESERVED, -1, bc_addr); 2256c92544dSBjoern A. Zeeb dev->global_sta.wcid.idx = MT7603_WTBL_RESERVED; 2266c92544dSBjoern A. Zeeb rcu_assign_pointer(dev->mt76.wcid[MT7603_WTBL_RESERVED], 2276c92544dSBjoern A. Zeeb &dev->global_sta.wcid); 2286c92544dSBjoern A. Zeeb 2296c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_LPON_BTEIR, MT_LPON_BTEIR_MBSS_MODE, 2); 2306c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_WF_RMACDR, MT_WF_RMACDR_MBSSID_MASK, 2); 2316c92544dSBjoern A. Zeeb 2326c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGG_ARUCR, 2336c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(0), 7) | 2346c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(1), 2) | 2356c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(2), 2) | 2366c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(3), 2) | 2376c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(4), 1) | 2386c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(5), 1) | 2396c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(6), 1) | 2406c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(7), 1)); 2416c92544dSBjoern A. Zeeb 2426c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGG_ARDCR, 2436c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(0), MT7603_RATE_RETRY - 1) | 2446c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(1), MT7603_RATE_RETRY - 1) | 2456c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(2), MT7603_RATE_RETRY - 1) | 2466c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(3), MT7603_RATE_RETRY - 1) | 2476c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(4), MT7603_RATE_RETRY - 1) | 2486c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(5), MT7603_RATE_RETRY - 1) | 2496c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(6), MT7603_RATE_RETRY - 1) | 2506c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARxCR_LIMIT(7), MT7603_RATE_RETRY - 1)); 2516c92544dSBjoern A. Zeeb 2526c92544dSBjoern A. Zeeb mt76_wr(dev, MT_AGG_ARCR, 2536c92544dSBjoern A. Zeeb (FIELD_PREP(MT_AGG_ARCR_RTS_RATE_THR, 2) | 2546c92544dSBjoern A. Zeeb MT_AGG_ARCR_RATE_DOWN_RATIO_EN | 2556c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARCR_RATE_DOWN_RATIO, 1) | 2566c92544dSBjoern A. Zeeb FIELD_PREP(MT_AGG_ARCR_RATE_UP_EXTRA_TH, 4))); 2576c92544dSBjoern A. Zeeb 2586c92544dSBjoern A. Zeeb mt76_set(dev, MT_WTBL_RMVTCR, MT_WTBL_RMVTCR_RX_MV_MODE); 2596c92544dSBjoern A. Zeeb 2606c92544dSBjoern A. Zeeb mt76_clear(dev, MT_SEC_SCR, MT_SEC_SCR_MASK_ORDER); 2616c92544dSBjoern A. Zeeb mt76_clear(dev, MT_SEC_SCR, BIT(18)); 2626c92544dSBjoern A. Zeeb 2636c92544dSBjoern A. Zeeb /* Set secondary beacon time offsets */ 2646c92544dSBjoern A. Zeeb for (i = 0; i <= 4; i++) 2656c92544dSBjoern A. Zeeb mt76_rmw_field(dev, MT_LPON_SBTOR(i), MT_LPON_SBTOR_TIME_OFFSET, 2666c92544dSBjoern A. Zeeb (i + 1) * (20 + 4096)); 2676c92544dSBjoern A. Zeeb } 2686c92544dSBjoern A. Zeeb 2696c92544dSBjoern A. Zeeb static int 2706c92544dSBjoern A. Zeeb mt7603_init_hardware(struct mt7603_dev *dev) 2716c92544dSBjoern A. Zeeb { 2726c92544dSBjoern A. Zeeb int i, ret; 2736c92544dSBjoern A. Zeeb 2746c92544dSBjoern A. Zeeb mt76_wr(dev, MT_INT_SOURCE_CSR, ~0); 2756c92544dSBjoern A. Zeeb 2766c92544dSBjoern A. Zeeb ret = mt7603_eeprom_init(dev); 2776c92544dSBjoern A. Zeeb if (ret < 0) 2786c92544dSBjoern A. Zeeb return ret; 2796c92544dSBjoern A. Zeeb 2806c92544dSBjoern A. Zeeb ret = mt7603_dma_init(dev); 2816c92544dSBjoern A. Zeeb if (ret) 2826c92544dSBjoern A. Zeeb return ret; 2836c92544dSBjoern A. Zeeb 2846c92544dSBjoern A. Zeeb mt76_wr(dev, MT_WPDMA_GLO_CFG, 0x52000850); 2856c92544dSBjoern A. Zeeb mt7603_mac_dma_start(dev); 2866c92544dSBjoern A. Zeeb dev->rxfilter = mt76_rr(dev, MT_WF_RFCR); 2876c92544dSBjoern A. Zeeb set_bit(MT76_STATE_INITIALIZED, &dev->mphy.state); 2886c92544dSBjoern A. Zeeb 2896c92544dSBjoern A. Zeeb for (i = 0; i < MT7603_WTBL_SIZE; i++) { 2906c92544dSBjoern A. Zeeb mt76_wr(dev, MT_PSE_RTA, MT_PSE_RTA_BUSY | MT_PSE_RTA_WRITE | 2916c92544dSBjoern A. Zeeb FIELD_PREP(MT_PSE_RTA_TAG_ID, i)); 2926c92544dSBjoern A. Zeeb mt76_poll(dev, MT_PSE_RTA, MT_PSE_RTA_BUSY, 0, 5000); 2936c92544dSBjoern A. Zeeb } 2946c92544dSBjoern A. Zeeb 2956c92544dSBjoern A. Zeeb ret = mt7603_mcu_init(dev); 2966c92544dSBjoern A. Zeeb if (ret) 2976c92544dSBjoern A. Zeeb return ret; 2986c92544dSBjoern A. Zeeb 2996c92544dSBjoern A. Zeeb mt7603_dma_sched_init(dev); 3006c92544dSBjoern A. Zeeb mt7603_mcu_set_eeprom(dev); 3016c92544dSBjoern A. Zeeb mt7603_phy_init(dev); 3026c92544dSBjoern A. Zeeb mt7603_mac_init(dev); 3036c92544dSBjoern A. Zeeb 3046c92544dSBjoern A. Zeeb return 0; 3056c92544dSBjoern A. Zeeb } 3066c92544dSBjoern A. Zeeb 3076c92544dSBjoern A. Zeeb static const struct ieee80211_iface_limit if_limits[] = { 3086c92544dSBjoern A. Zeeb { 3096c92544dSBjoern A. Zeeb .max = 1, 3106c92544dSBjoern A. Zeeb .types = BIT(NL80211_IFTYPE_ADHOC) 3116c92544dSBjoern A. Zeeb }, { 3126c92544dSBjoern A. Zeeb .max = MT7603_MAX_INTERFACES, 3136c92544dSBjoern A. Zeeb .types = BIT(NL80211_IFTYPE_STATION) | 3146c92544dSBjoern A. Zeeb #ifdef CONFIG_MAC80211_MESH 3156c92544dSBjoern A. Zeeb BIT(NL80211_IFTYPE_MESH_POINT) | 3166c92544dSBjoern A. Zeeb #endif 3176c92544dSBjoern A. Zeeb BIT(NL80211_IFTYPE_P2P_CLIENT) | 3186c92544dSBjoern A. Zeeb BIT(NL80211_IFTYPE_P2P_GO) | 3196c92544dSBjoern A. Zeeb BIT(NL80211_IFTYPE_AP) 3206c92544dSBjoern A. Zeeb }, 3216c92544dSBjoern A. Zeeb }; 3226c92544dSBjoern A. Zeeb 3236c92544dSBjoern A. Zeeb static const struct ieee80211_iface_combination if_comb[] = { 3246c92544dSBjoern A. Zeeb { 3256c92544dSBjoern A. Zeeb .limits = if_limits, 3266c92544dSBjoern A. Zeeb .n_limits = ARRAY_SIZE(if_limits), 3276c92544dSBjoern A. Zeeb .max_interfaces = 4, 3286c92544dSBjoern A. Zeeb .num_different_channels = 1, 3296c92544dSBjoern A. Zeeb .beacon_int_infra_match = true, 3306c92544dSBjoern A. Zeeb } 3316c92544dSBjoern A. Zeeb }; 3326c92544dSBjoern A. Zeeb 333*cbb3ec25SBjoern A. Zeeb static void mt7603_led_set_config(struct mt76_phy *mphy, u8 delay_on, 3346c92544dSBjoern A. Zeeb u8 delay_off) 3356c92544dSBjoern A. Zeeb { 336*cbb3ec25SBjoern A. Zeeb struct mt7603_dev *dev = container_of(mphy->dev, struct mt7603_dev, 3376c92544dSBjoern A. Zeeb mt76); 3386c92544dSBjoern A. Zeeb u32 val, addr; 3396c92544dSBjoern A. Zeeb 3406c92544dSBjoern A. Zeeb val = FIELD_PREP(MT_LED_STATUS_DURATION, 0xffff) | 3416c92544dSBjoern A. Zeeb FIELD_PREP(MT_LED_STATUS_OFF, delay_off) | 3426c92544dSBjoern A. Zeeb FIELD_PREP(MT_LED_STATUS_ON, delay_on); 3436c92544dSBjoern A. Zeeb 344*cbb3ec25SBjoern A. Zeeb addr = mt7603_reg_map(dev, MT_LED_STATUS_0(mphy->leds.pin)); 3456c92544dSBjoern A. Zeeb mt76_wr(dev, addr, val); 346*cbb3ec25SBjoern A. Zeeb addr = mt7603_reg_map(dev, MT_LED_STATUS_1(mphy->leds.pin)); 3476c92544dSBjoern A. Zeeb mt76_wr(dev, addr, val); 3486c92544dSBjoern A. Zeeb 349*cbb3ec25SBjoern A. Zeeb val = MT_LED_CTRL_REPLAY(mphy->leds.pin) | 350*cbb3ec25SBjoern A. Zeeb MT_LED_CTRL_KICK(mphy->leds.pin); 351*cbb3ec25SBjoern A. Zeeb if (mphy->leds.al) 352*cbb3ec25SBjoern A. Zeeb val |= MT_LED_CTRL_POLARITY(mphy->leds.pin); 3536c92544dSBjoern A. Zeeb addr = mt7603_reg_map(dev, MT_LED_CTRL); 3546c92544dSBjoern A. Zeeb mt76_wr(dev, addr, val); 3556c92544dSBjoern A. Zeeb } 3566c92544dSBjoern A. Zeeb 3576c92544dSBjoern A. Zeeb static int mt7603_led_set_blink(struct led_classdev *led_cdev, 3586c92544dSBjoern A. Zeeb unsigned long *delay_on, 3596c92544dSBjoern A. Zeeb unsigned long *delay_off) 3606c92544dSBjoern A. Zeeb { 361*cbb3ec25SBjoern A. Zeeb struct mt76_phy *mphy = container_of(led_cdev, struct mt76_phy, 362*cbb3ec25SBjoern A. Zeeb leds.cdev); 3636c92544dSBjoern A. Zeeb u8 delta_on, delta_off; 3646c92544dSBjoern A. Zeeb 3656c92544dSBjoern A. Zeeb delta_off = max_t(u8, *delay_off / 10, 1); 3666c92544dSBjoern A. Zeeb delta_on = max_t(u8, *delay_on / 10, 1); 3676c92544dSBjoern A. Zeeb 368*cbb3ec25SBjoern A. Zeeb mt7603_led_set_config(mphy, delta_on, delta_off); 3696c92544dSBjoern A. Zeeb return 0; 3706c92544dSBjoern A. Zeeb } 3716c92544dSBjoern A. Zeeb 3726c92544dSBjoern A. Zeeb static void mt7603_led_set_brightness(struct led_classdev *led_cdev, 3736c92544dSBjoern A. Zeeb enum led_brightness brightness) 3746c92544dSBjoern A. Zeeb { 375*cbb3ec25SBjoern A. Zeeb struct mt76_phy *mphy = container_of(led_cdev, struct mt76_phy, 376*cbb3ec25SBjoern A. Zeeb leds.cdev); 3776c92544dSBjoern A. Zeeb 3786c92544dSBjoern A. Zeeb if (!brightness) 379*cbb3ec25SBjoern A. Zeeb mt7603_led_set_config(mphy, 0, 0xff); 3806c92544dSBjoern A. Zeeb else 381*cbb3ec25SBjoern A. Zeeb mt7603_led_set_config(mphy, 0xff, 0); 3826c92544dSBjoern A. Zeeb } 3836c92544dSBjoern A. Zeeb 3846c92544dSBjoern A. Zeeb static u32 __mt7603_reg_addr(struct mt7603_dev *dev, u32 addr) 3856c92544dSBjoern A. Zeeb { 3866c92544dSBjoern A. Zeeb if (addr < 0x100000) 3876c92544dSBjoern A. Zeeb return addr; 3886c92544dSBjoern A. Zeeb 3896c92544dSBjoern A. Zeeb return mt7603_reg_map(dev, addr); 3906c92544dSBjoern A. Zeeb } 3916c92544dSBjoern A. Zeeb 3926c92544dSBjoern A. Zeeb static u32 mt7603_rr(struct mt76_dev *mdev, u32 offset) 3936c92544dSBjoern A. Zeeb { 3946c92544dSBjoern A. Zeeb struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76); 3956c92544dSBjoern A. Zeeb u32 addr = __mt7603_reg_addr(dev, offset); 3966c92544dSBjoern A. Zeeb 3976c92544dSBjoern A. Zeeb return dev->bus_ops->rr(mdev, addr); 3986c92544dSBjoern A. Zeeb } 3996c92544dSBjoern A. Zeeb 4006c92544dSBjoern A. Zeeb static void mt7603_wr(struct mt76_dev *mdev, u32 offset, u32 val) 4016c92544dSBjoern A. Zeeb { 4026c92544dSBjoern A. Zeeb struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76); 4036c92544dSBjoern A. Zeeb u32 addr = __mt7603_reg_addr(dev, offset); 4046c92544dSBjoern A. Zeeb 4056c92544dSBjoern A. Zeeb dev->bus_ops->wr(mdev, addr, val); 4066c92544dSBjoern A. Zeeb } 4076c92544dSBjoern A. Zeeb 4086c92544dSBjoern A. Zeeb static u32 mt7603_rmw(struct mt76_dev *mdev, u32 offset, u32 mask, u32 val) 4096c92544dSBjoern A. Zeeb { 4106c92544dSBjoern A. Zeeb struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76); 4116c92544dSBjoern A. Zeeb u32 addr = __mt7603_reg_addr(dev, offset); 4126c92544dSBjoern A. Zeeb 4136c92544dSBjoern A. Zeeb return dev->bus_ops->rmw(mdev, addr, mask, val); 4146c92544dSBjoern A. Zeeb } 4156c92544dSBjoern A. Zeeb 4166c92544dSBjoern A. Zeeb static void 4176c92544dSBjoern A. Zeeb mt7603_regd_notifier(struct wiphy *wiphy, 4186c92544dSBjoern A. Zeeb struct regulatory_request *request) 4196c92544dSBjoern A. Zeeb { 4206c92544dSBjoern A. Zeeb struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy); 4216c92544dSBjoern A. Zeeb struct mt7603_dev *dev = hw->priv; 4226c92544dSBjoern A. Zeeb 4236c92544dSBjoern A. Zeeb dev->mt76.region = request->dfs_region; 4246c92544dSBjoern A. Zeeb dev->ed_monitor = dev->ed_monitor_enabled && 4256c92544dSBjoern A. Zeeb dev->mt76.region == NL80211_DFS_ETSI; 4266c92544dSBjoern A. Zeeb } 4276c92544dSBjoern A. Zeeb 4286c92544dSBjoern A. Zeeb static int 4296c92544dSBjoern A. Zeeb mt7603_txpower_signed(int val) 4306c92544dSBjoern A. Zeeb { 4316c92544dSBjoern A. Zeeb bool sign = val & BIT(6); 4326c92544dSBjoern A. Zeeb 4336c92544dSBjoern A. Zeeb if (!(val & BIT(7))) 4346c92544dSBjoern A. Zeeb return 0; 4356c92544dSBjoern A. Zeeb 4366c92544dSBjoern A. Zeeb val &= GENMASK(5, 0); 4376c92544dSBjoern A. Zeeb if (!sign) 4386c92544dSBjoern A. Zeeb val = -val; 4396c92544dSBjoern A. Zeeb 4406c92544dSBjoern A. Zeeb return val; 4416c92544dSBjoern A. Zeeb } 4426c92544dSBjoern A. Zeeb 4436c92544dSBjoern A. Zeeb static void 4446c92544dSBjoern A. Zeeb mt7603_init_txpower(struct mt7603_dev *dev, 4456c92544dSBjoern A. Zeeb struct ieee80211_supported_band *sband) 4466c92544dSBjoern A. Zeeb { 4476c92544dSBjoern A. Zeeb struct ieee80211_channel *chan; 4486c92544dSBjoern A. Zeeb u8 *eeprom = (u8 *)dev->mt76.eeprom.data; 4496c92544dSBjoern A. Zeeb int target_power = eeprom[MT_EE_TX_POWER_0_START_2G + 2] & ~BIT(7); 4506c92544dSBjoern A. Zeeb u8 *rate_power = &eeprom[MT_EE_TX_POWER_CCK]; 4516c92544dSBjoern A. Zeeb bool ext_pa = eeprom[MT_EE_NIC_CONF_0 + 1] & BIT(1); 4526c92544dSBjoern A. Zeeb int max_offset, cur_offset; 4536c92544dSBjoern A. Zeeb int i; 4546c92544dSBjoern A. Zeeb 4556c92544dSBjoern A. Zeeb if (ext_pa && is_mt7603(dev)) 4566c92544dSBjoern A. Zeeb target_power = eeprom[MT_EE_TX_POWER_TSSI_OFF] & ~BIT(7); 4576c92544dSBjoern A. Zeeb 4586c92544dSBjoern A. Zeeb if (target_power & BIT(6)) 4596c92544dSBjoern A. Zeeb target_power = -(target_power & GENMASK(5, 0)); 4606c92544dSBjoern A. Zeeb 4616c92544dSBjoern A. Zeeb max_offset = 0; 4626c92544dSBjoern A. Zeeb for (i = 0; i < 14; i++) { 4636c92544dSBjoern A. Zeeb cur_offset = mt7603_txpower_signed(rate_power[i]); 4646c92544dSBjoern A. Zeeb max_offset = max(max_offset, cur_offset); 4656c92544dSBjoern A. Zeeb } 4666c92544dSBjoern A. Zeeb 4676c92544dSBjoern A. Zeeb target_power += max_offset; 4686c92544dSBjoern A. Zeeb 4696c92544dSBjoern A. Zeeb dev->tx_power_limit = target_power; 4706c92544dSBjoern A. Zeeb dev->mphy.txpower_cur = target_power; 4716c92544dSBjoern A. Zeeb 4726c92544dSBjoern A. Zeeb target_power = DIV_ROUND_UP(target_power, 2); 4736c92544dSBjoern A. Zeeb 4746c92544dSBjoern A. Zeeb /* add 3 dBm for 2SS devices (combined output) */ 4756c92544dSBjoern A. Zeeb if (dev->mphy.antenna_mask & BIT(1)) 4766c92544dSBjoern A. Zeeb target_power += 3; 4776c92544dSBjoern A. Zeeb 4786c92544dSBjoern A. Zeeb for (i = 0; i < sband->n_channels; i++) { 4796c92544dSBjoern A. Zeeb chan = &sband->channels[i]; 4806c92544dSBjoern A. Zeeb chan->max_power = min_t(int, chan->max_reg_power, target_power); 4816c92544dSBjoern A. Zeeb chan->orig_mpwr = target_power; 4826c92544dSBjoern A. Zeeb } 4836c92544dSBjoern A. Zeeb } 4846c92544dSBjoern A. Zeeb 4856c92544dSBjoern A. Zeeb int mt7603_register_device(struct mt7603_dev *dev) 4866c92544dSBjoern A. Zeeb { 4876c92544dSBjoern A. Zeeb struct mt76_bus_ops *bus_ops; 4886c92544dSBjoern A. Zeeb struct ieee80211_hw *hw = mt76_hw(dev); 4896c92544dSBjoern A. Zeeb struct wiphy *wiphy = hw->wiphy; 4906c92544dSBjoern A. Zeeb int ret; 4916c92544dSBjoern A. Zeeb 4926c92544dSBjoern A. Zeeb dev->bus_ops = dev->mt76.bus; 4936c92544dSBjoern A. Zeeb bus_ops = devm_kmemdup(dev->mt76.dev, dev->bus_ops, sizeof(*bus_ops), 4946c92544dSBjoern A. Zeeb GFP_KERNEL); 4956c92544dSBjoern A. Zeeb if (!bus_ops) 4966c92544dSBjoern A. Zeeb return -ENOMEM; 4976c92544dSBjoern A. Zeeb 4986c92544dSBjoern A. Zeeb bus_ops->rr = mt7603_rr; 4996c92544dSBjoern A. Zeeb bus_ops->wr = mt7603_wr; 5006c92544dSBjoern A. Zeeb bus_ops->rmw = mt7603_rmw; 5016c92544dSBjoern A. Zeeb dev->mt76.bus = bus_ops; 5026c92544dSBjoern A. Zeeb 5036c92544dSBjoern A. Zeeb spin_lock_init(&dev->ps_lock); 5046c92544dSBjoern A. Zeeb 5056c92544dSBjoern A. Zeeb INIT_DELAYED_WORK(&dev->mphy.mac_work, mt7603_mac_work); 5066c92544dSBjoern A. Zeeb tasklet_setup(&dev->mt76.pre_tbtt_tasklet, mt7603_pre_tbtt_tasklet); 5076c92544dSBjoern A. Zeeb 5086c92544dSBjoern A. Zeeb dev->slottime = 9; 5096c92544dSBjoern A. Zeeb dev->sensitivity_limit = 28; 5106c92544dSBjoern A. Zeeb dev->dynamic_sensitivity = true; 5116c92544dSBjoern A. Zeeb 5126c92544dSBjoern A. Zeeb ret = mt7603_init_hardware(dev); 5136c92544dSBjoern A. Zeeb if (ret) 5146c92544dSBjoern A. Zeeb return ret; 5156c92544dSBjoern A. Zeeb 5166c92544dSBjoern A. Zeeb hw->queues = 4; 5176c92544dSBjoern A. Zeeb hw->max_rates = 3; 5186c92544dSBjoern A. Zeeb hw->max_report_rates = 7; 5196c92544dSBjoern A. Zeeb hw->max_rate_tries = 11; 5206c92544dSBjoern A. Zeeb 5216c92544dSBjoern A. Zeeb hw->radiotap_timestamp.units_pos = 5226c92544dSBjoern A. Zeeb IEEE80211_RADIOTAP_TIMESTAMP_UNIT_US; 5236c92544dSBjoern A. Zeeb 5246c92544dSBjoern A. Zeeb hw->sta_data_size = sizeof(struct mt7603_sta); 5256c92544dSBjoern A. Zeeb hw->vif_data_size = sizeof(struct mt7603_vif); 5266c92544dSBjoern A. Zeeb 5276c92544dSBjoern A. Zeeb wiphy->iface_combinations = if_comb; 5286c92544dSBjoern A. Zeeb wiphy->n_iface_combinations = ARRAY_SIZE(if_comb); 5296c92544dSBjoern A. Zeeb 5306c92544dSBjoern A. Zeeb ieee80211_hw_set(hw, TX_STATUS_NO_AMPDU_LEN); 5316c92544dSBjoern A. Zeeb ieee80211_hw_set(hw, HOST_BROADCAST_PS_BUFFERING); 5326c92544dSBjoern A. Zeeb ieee80211_hw_set(hw, NEEDS_UNIQUE_STA_ADDR); 5336c92544dSBjoern A. Zeeb 5346c92544dSBjoern A. Zeeb /* init led callbacks */ 5356c92544dSBjoern A. Zeeb if (IS_ENABLED(CONFIG_MT76_LEDS)) { 536*cbb3ec25SBjoern A. Zeeb dev->mphy.leds.cdev.brightness_set = mt7603_led_set_brightness; 537*cbb3ec25SBjoern A. Zeeb dev->mphy.leds.cdev.blink_set = mt7603_led_set_blink; 5386c92544dSBjoern A. Zeeb } 5396c92544dSBjoern A. Zeeb 5406c92544dSBjoern A. Zeeb wiphy->reg_notifier = mt7603_regd_notifier; 5416c92544dSBjoern A. Zeeb 5426c92544dSBjoern A. Zeeb ret = mt76_register_device(&dev->mt76, true, mt76_rates, 5436c92544dSBjoern A. Zeeb ARRAY_SIZE(mt76_rates)); 5446c92544dSBjoern A. Zeeb if (ret) 5456c92544dSBjoern A. Zeeb return ret; 5466c92544dSBjoern A. Zeeb 5476c92544dSBjoern A. Zeeb mt7603_init_debugfs(dev); 5486c92544dSBjoern A. Zeeb mt7603_init_txpower(dev, &dev->mphy.sband_2g.sband); 5496c92544dSBjoern A. Zeeb 5506c92544dSBjoern A. Zeeb return 0; 5516c92544dSBjoern A. Zeeb } 5526c92544dSBjoern A. Zeeb 5536c92544dSBjoern A. Zeeb void mt7603_unregister_device(struct mt7603_dev *dev) 5546c92544dSBjoern A. Zeeb { 5556c92544dSBjoern A. Zeeb tasklet_disable(&dev->mt76.pre_tbtt_tasklet); 5566c92544dSBjoern A. Zeeb mt76_unregister_device(&dev->mt76); 5576c92544dSBjoern A. Zeeb mt7603_mcu_exit(dev); 5586c92544dSBjoern A. Zeeb mt7603_dma_cleanup(dev); 5596c92544dSBjoern A. Zeeb mt76_free_device(&dev->mt76); 5606c92544dSBjoern A. Zeeb } 561