xref: /freebsd/sys/contrib/dev/mediatek/mt76/mt7603/init.c (revision 8ba4d145d351db26e07695b8e90697398c5dfec2)
16c92544dSBjoern A. Zeeb // SPDX-License-Identifier: ISC
26c92544dSBjoern A. Zeeb 
36c92544dSBjoern A. Zeeb #include <linux/etherdevice.h>
46c92544dSBjoern A. Zeeb #include "mt7603.h"
56c92544dSBjoern A. Zeeb #include "mac.h"
66c92544dSBjoern A. Zeeb #include "eeprom.h"
76c92544dSBjoern A. Zeeb 
86c92544dSBjoern A. Zeeb const struct mt76_driver_ops mt7603_drv_ops = {
96c92544dSBjoern A. Zeeb 	.txwi_size = MT_TXD_SIZE,
106c92544dSBjoern A. Zeeb 	.drv_flags = MT_DRV_SW_RX_AIRTIME,
116c92544dSBjoern A. Zeeb 	.survey_flags = SURVEY_INFO_TIME_TX,
126c92544dSBjoern A. Zeeb 	.tx_prepare_skb = mt7603_tx_prepare_skb,
136c92544dSBjoern A. Zeeb 	.tx_complete_skb = mt7603_tx_complete_skb,
146c92544dSBjoern A. Zeeb 	.rx_skb = mt7603_queue_rx_skb,
156c92544dSBjoern A. Zeeb 	.rx_poll_complete = mt7603_rx_poll_complete,
166c92544dSBjoern A. Zeeb 	.sta_ps = mt7603_sta_ps,
176c92544dSBjoern A. Zeeb 	.sta_add = mt7603_sta_add,
18*8ba4d145SBjoern A. Zeeb 	.sta_event = mt7603_sta_event,
196c92544dSBjoern A. Zeeb 	.sta_remove = mt7603_sta_remove,
206c92544dSBjoern A. Zeeb 	.update_survey = mt7603_update_channel,
21*8ba4d145SBjoern A. Zeeb 	.set_channel = mt7603_set_channel,
226c92544dSBjoern A. Zeeb };
236c92544dSBjoern A. Zeeb 
246c92544dSBjoern A. Zeeb static void
mt7603_set_tmac_template(struct mt7603_dev * dev)256c92544dSBjoern A. Zeeb mt7603_set_tmac_template(struct mt7603_dev *dev)
266c92544dSBjoern A. Zeeb {
276c92544dSBjoern A. Zeeb 	u32 desc[5] = {
286c92544dSBjoern A. Zeeb 		[1] = FIELD_PREP(MT_TXD3_REM_TX_COUNT, 0xf),
296c92544dSBjoern A. Zeeb 		[3] = MT_TXD5_SW_POWER_MGMT
306c92544dSBjoern A. Zeeb 	};
316c92544dSBjoern A. Zeeb 	u32 addr;
326c92544dSBjoern A. Zeeb 	int i;
336c92544dSBjoern A. Zeeb 
346c92544dSBjoern A. Zeeb 	addr = mt7603_reg_map(dev, MT_CLIENT_BASE_PHYS_ADDR);
356c92544dSBjoern A. Zeeb 	addr += MT_CLIENT_TMAC_INFO_TEMPLATE;
366c92544dSBjoern A. Zeeb 	for (i = 0; i < ARRAY_SIZE(desc); i++)
376c92544dSBjoern A. Zeeb 		mt76_wr(dev, addr + 4 * i, desc[i]);
386c92544dSBjoern A. Zeeb }
396c92544dSBjoern A. Zeeb 
406c92544dSBjoern A. Zeeb static void
mt7603_dma_sched_init(struct mt7603_dev * dev)416c92544dSBjoern A. Zeeb mt7603_dma_sched_init(struct mt7603_dev *dev)
426c92544dSBjoern A. Zeeb {
436c92544dSBjoern A. Zeeb 	int page_size = 128;
446c92544dSBjoern A. Zeeb 	int page_count;
456c92544dSBjoern A. Zeeb 	int max_len = 1792;
466c92544dSBjoern A. Zeeb 	int max_amsdu_pages = 4096 / page_size;
476c92544dSBjoern A. Zeeb 	int max_mcu_len = 4096;
486c92544dSBjoern A. Zeeb 	int max_beacon_len = 512 * 4 + max_len;
496c92544dSBjoern A. Zeeb 	int max_mcast_pages = 4 * max_len / page_size;
506c92544dSBjoern A. Zeeb 	int reserved_count = 0;
516c92544dSBjoern A. Zeeb 	int beacon_pages;
526c92544dSBjoern A. Zeeb 	int mcu_pages;
536c92544dSBjoern A. Zeeb 	int i;
546c92544dSBjoern A. Zeeb 
556c92544dSBjoern A. Zeeb 	page_count = mt76_get_field(dev, MT_PSE_FC_P0,
566c92544dSBjoern A. Zeeb 				    MT_PSE_FC_P0_MAX_QUOTA);
576c92544dSBjoern A. Zeeb 	beacon_pages = 4 * (max_beacon_len / page_size);
586c92544dSBjoern A. Zeeb 	mcu_pages = max_mcu_len / page_size;
596c92544dSBjoern A. Zeeb 
606c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_PSE_FRP,
616c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_PSE_FRP_P0, 7) |
626c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_PSE_FRP_P1, 6) |
636c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_PSE_FRP_P2_RQ2, 4));
646c92544dSBjoern A. Zeeb 
656c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_HIGH_PRIORITY_1, 0x55555553);
666c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_HIGH_PRIORITY_2, 0x78555555);
676c92544dSBjoern A. Zeeb 
686c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_QUEUE_PRIORITY_1, 0x2b1a096e);
696c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_QUEUE_PRIORITY_2, 0x785f4d3c);
706c92544dSBjoern A. Zeeb 
716c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_PRIORITY_MASK, 0xffffffff);
726c92544dSBjoern A. Zeeb 
736c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_SCH_1, page_count | (2 << 28));
746c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_SCH_2, max_amsdu_pages);
756c92544dSBjoern A. Zeeb 
766c92544dSBjoern A. Zeeb 	for (i = 0; i <= 4; i++)
776c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_PAGE_COUNT(i), max_amsdu_pages);
786c92544dSBjoern A. Zeeb 	reserved_count += 5 * max_amsdu_pages;
796c92544dSBjoern A. Zeeb 
806c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_PAGE_COUNT(5), mcu_pages);
816c92544dSBjoern A. Zeeb 	reserved_count += mcu_pages;
826c92544dSBjoern A. Zeeb 
836c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_PAGE_COUNT(7), beacon_pages);
846c92544dSBjoern A. Zeeb 	reserved_count += beacon_pages;
856c92544dSBjoern A. Zeeb 
866c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_PAGE_COUNT(8), max_mcast_pages);
876c92544dSBjoern A. Zeeb 	reserved_count += max_mcast_pages;
886c92544dSBjoern A. Zeeb 
896c92544dSBjoern A. Zeeb 	if (is_mt7603(dev))
906c92544dSBjoern A. Zeeb 		reserved_count = 0;
916c92544dSBjoern A. Zeeb 
926c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_RSV_MAX_THRESH, page_count - reserved_count);
936c92544dSBjoern A. Zeeb 
946c92544dSBjoern A. Zeeb 	if (is_mt7603(dev) && mt76xx_rev(dev) >= MT7603_REV_E2) {
956c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_GROUP_THRESH(0),
966c92544dSBjoern A. Zeeb 			page_count - beacon_pages - mcu_pages);
976c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_GROUP_THRESH(1), beacon_pages);
986c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_BMAP_0, 0x0080ff5f);
996c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_GROUP_THRESH(2), mcu_pages);
1006c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_BMAP_1, 0x00000020);
1016c92544dSBjoern A. Zeeb 	} else {
1026c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_GROUP_THRESH(0), page_count);
1036c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_BMAP_0, 0xffff);
1046c92544dSBjoern A. Zeeb 	}
1056c92544dSBjoern A. Zeeb 
1066c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_SCH_4, 0);
1076c92544dSBjoern A. Zeeb 
1086c92544dSBjoern A. Zeeb 	for (i = 0; i <= 15; i++)
1096c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_TXTIME_THRESH(i), 0xfffff);
1106c92544dSBjoern A. Zeeb 
1116c92544dSBjoern A. Zeeb 	mt76_set(dev, MT_SCH_4, BIT(6));
1126c92544dSBjoern A. Zeeb }
1136c92544dSBjoern A. Zeeb 
1146c92544dSBjoern A. Zeeb static void
mt7603_phy_init(struct mt7603_dev * dev)1156c92544dSBjoern A. Zeeb mt7603_phy_init(struct mt7603_dev *dev)
1166c92544dSBjoern A. Zeeb {
1176c92544dSBjoern A. Zeeb 	int rx_chains = dev->mphy.antenna_mask;
1186c92544dSBjoern A. Zeeb 	int tx_chains = hweight8(rx_chains) - 1;
1196c92544dSBjoern A. Zeeb 
1206c92544dSBjoern A. Zeeb 	mt76_rmw(dev, MT_WF_RMAC_RMCR,
1216c92544dSBjoern A. Zeeb 		 (MT_WF_RMAC_RMCR_SMPS_MODE |
1226c92544dSBjoern A. Zeeb 		  MT_WF_RMAC_RMCR_RX_STREAMS),
1236c92544dSBjoern A. Zeeb 		 (FIELD_PREP(MT_WF_RMAC_RMCR_SMPS_MODE, 3) |
1246c92544dSBjoern A. Zeeb 		  FIELD_PREP(MT_WF_RMAC_RMCR_RX_STREAMS, rx_chains)));
1256c92544dSBjoern A. Zeeb 
1266c92544dSBjoern A. Zeeb 	mt76_rmw_field(dev, MT_TMAC_TCR, MT_TMAC_TCR_TX_STREAMS,
1276c92544dSBjoern A. Zeeb 		       tx_chains);
1286c92544dSBjoern A. Zeeb 
1296c92544dSBjoern A. Zeeb 	dev->agc0 = mt76_rr(dev, MT_AGC(0));
1306c92544dSBjoern A. Zeeb 	dev->agc3 = mt76_rr(dev, MT_AGC(3));
1316c92544dSBjoern A. Zeeb }
1326c92544dSBjoern A. Zeeb 
1336c92544dSBjoern A. Zeeb static void
mt7603_mac_init(struct mt7603_dev * dev)1346c92544dSBjoern A. Zeeb mt7603_mac_init(struct mt7603_dev *dev)
1356c92544dSBjoern A. Zeeb {
1366c92544dSBjoern A. Zeeb 	u8 bc_addr[ETH_ALEN];
1376c92544dSBjoern A. Zeeb 	u32 addr;
1386c92544dSBjoern A. Zeeb 	int i;
1396c92544dSBjoern A. Zeeb 
1406c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_AGG_BA_SIZE_LIMIT_0,
1416c92544dSBjoern A. Zeeb 		(MT_AGG_SIZE_LIMIT(0) << 0 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
1426c92544dSBjoern A. Zeeb 		(MT_AGG_SIZE_LIMIT(1) << 1 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
1436c92544dSBjoern A. Zeeb 		(MT_AGG_SIZE_LIMIT(2) << 2 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
1446c92544dSBjoern A. Zeeb 		(MT_AGG_SIZE_LIMIT(3) << 3 * MT_AGG_BA_SIZE_LIMIT_SHIFT));
1456c92544dSBjoern A. Zeeb 
1466c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_AGG_BA_SIZE_LIMIT_1,
1476c92544dSBjoern A. Zeeb 		(MT_AGG_SIZE_LIMIT(4) << 0 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
1486c92544dSBjoern A. Zeeb 		(MT_AGG_SIZE_LIMIT(5) << 1 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
1496c92544dSBjoern A. Zeeb 		(MT_AGG_SIZE_LIMIT(6) << 2 * MT_AGG_BA_SIZE_LIMIT_SHIFT) |
1506c92544dSBjoern A. Zeeb 		(MT_AGG_SIZE_LIMIT(7) << 3 * MT_AGG_BA_SIZE_LIMIT_SHIFT));
1516c92544dSBjoern A. Zeeb 
1526c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_AGG_LIMIT,
1536c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_LIMIT_AC(0), 24) |
1546c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_LIMIT_AC(1), 24) |
1556c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_LIMIT_AC(2), 24) |
1566c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_LIMIT_AC(3), 24));
1576c92544dSBjoern A. Zeeb 
1586c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_AGG_LIMIT_1,
1596c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_LIMIT_AC(0), 24) |
1606c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_LIMIT_AC(1), 24) |
1616c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_LIMIT_AC(2), 24) |
1626c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_LIMIT_AC(3), 24));
1636c92544dSBjoern A. Zeeb 
1646c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_AGG_CONTROL,
1656c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_CONTROL_BAR_RATE, 0x4b) |
1666c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_CONTROL_CFEND_RATE, 0x69) |
1676c92544dSBjoern A. Zeeb 		MT_AGG_CONTROL_NO_BA_AR_RULE);
1686c92544dSBjoern A. Zeeb 
1696c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_AGG_RETRY_CONTROL,
1706c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_RETRY_CONTROL_BAR_LIMIT, 1) |
1716c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_RETRY_CONTROL_RTS_LIMIT, 15));
1726c92544dSBjoern A. Zeeb 
1736c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_DMA_DCR0, MT_DMA_DCR0_RX_VEC_DROP |
1746c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_DMA_DCR0_MAX_RX_LEN, 4096));
1756c92544dSBjoern A. Zeeb 
1766c92544dSBjoern A. Zeeb 	mt76_rmw(dev, MT_DMA_VCFR0, BIT(0), BIT(13));
1776c92544dSBjoern A. Zeeb 	mt76_rmw(dev, MT_DMA_TMCFR0, BIT(0) | BIT(1), BIT(13));
1786c92544dSBjoern A. Zeeb 
1796c92544dSBjoern A. Zeeb 	mt76_clear(dev, MT_WF_RMAC_TMR_PA, BIT(31));
1806c92544dSBjoern A. Zeeb 
1816c92544dSBjoern A. Zeeb 	mt76_set(dev, MT_WF_RMACDR, MT_WF_RMACDR_MAXLEN_20BIT);
1826c92544dSBjoern A. Zeeb 	mt76_rmw(dev, MT_WF_RMAC_MAXMINLEN, 0xffffff, 0x19000);
1836c92544dSBjoern A. Zeeb 
1846c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_WF_RFCR1, 0);
1856c92544dSBjoern A. Zeeb 
1866c92544dSBjoern A. Zeeb 	mt76_set(dev, MT_TMAC_TCR, MT_TMAC_TCR_RX_RIFS_MODE);
1876c92544dSBjoern A. Zeeb 
188*8ba4d145SBjoern A. Zeeb 	if (is_mt7628(dev)) {
189*8ba4d145SBjoern A. Zeeb 		mt76_set(dev, MT_TMAC_TCR,
190*8ba4d145SBjoern A. Zeeb 			 MT_TMAC_TCR_TXOP_BURST_STOP | BIT(1) | BIT(0));
191*8ba4d145SBjoern A. Zeeb 		mt76_set(dev, MT_TXREQ, BIT(27));
192*8ba4d145SBjoern A. Zeeb 		mt76_set(dev, MT_AGG_TMP, GENMASK(4, 2));
193*8ba4d145SBjoern A. Zeeb 	}
194*8ba4d145SBjoern A. Zeeb 
1956c92544dSBjoern A. Zeeb 	mt7603_set_tmac_template(dev);
1966c92544dSBjoern A. Zeeb 
1976c92544dSBjoern A. Zeeb 	/* Enable RX group to HIF */
1986c92544dSBjoern A. Zeeb 	addr = mt7603_reg_map(dev, MT_CLIENT_BASE_PHYS_ADDR);
1996c92544dSBjoern A. Zeeb 	mt76_set(dev, addr + MT_CLIENT_RXINF, MT_CLIENT_RXINF_RXSH_GROUPS);
2006c92544dSBjoern A. Zeeb 
2016c92544dSBjoern A. Zeeb 	/* Enable RX group to MCU */
2026c92544dSBjoern A. Zeeb 	mt76_set(dev, MT_DMA_DCR1, GENMASK(13, 11));
2036c92544dSBjoern A. Zeeb 
2046c92544dSBjoern A. Zeeb 	mt76_rmw_field(dev, MT_AGG_PCR_RTS, MT_AGG_PCR_RTS_PKT_THR, 3);
2056c92544dSBjoern A. Zeeb 	mt76_set(dev, MT_TMAC_PCR, MT_TMAC_PCR_SPE_EN);
2066c92544dSBjoern A. Zeeb 
2076c92544dSBjoern A. Zeeb 	/* include preamble detection in CCA trigger signal */
2086c92544dSBjoern A. Zeeb 	mt76_rmw_field(dev, MT_TXREQ, MT_TXREQ_CCA_SRC_SEL, 2);
2096c92544dSBjoern A. Zeeb 
2106c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_RXREQ, 4);
2116c92544dSBjoern A. Zeeb 
2126c92544dSBjoern A. Zeeb 	/* Configure all rx packets to HIF */
2136c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_DMA_RCFR0, 0xc0000000);
2146c92544dSBjoern A. Zeeb 
2156c92544dSBjoern A. Zeeb 	/* Configure MCU txs selection with aggregation */
2166c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_DMA_TCFR0,
2176c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_DMA_TCFR_TXS_AGGR_TIMEOUT, 1) | /* 32 us */
2186c92544dSBjoern A. Zeeb 		MT_DMA_TCFR_TXS_AGGR_COUNT);
2196c92544dSBjoern A. Zeeb 
2206c92544dSBjoern A. Zeeb 	/* Configure HIF txs selection with aggregation */
2216c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_DMA_TCFR1,
2226c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_DMA_TCFR_TXS_AGGR_TIMEOUT, 1) | /* 32 us */
2236c92544dSBjoern A. Zeeb 		MT_DMA_TCFR_TXS_AGGR_COUNT | /* Maximum count */
2246c92544dSBjoern A. Zeeb 		MT_DMA_TCFR_TXS_BIT_MAP);
2256c92544dSBjoern A. Zeeb 
2266c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_MCU_PCIE_REMAP_1, MT_PSE_WTBL_2_PHYS_ADDR);
2276c92544dSBjoern A. Zeeb 
2286c92544dSBjoern A. Zeeb 	for (i = 0; i < MT7603_WTBL_SIZE; i++)
2296c92544dSBjoern A. Zeeb 		mt7603_wtbl_clear(dev, i);
2306c92544dSBjoern A. Zeeb 
2316c92544dSBjoern A. Zeeb 	eth_broadcast_addr(bc_addr);
2326c92544dSBjoern A. Zeeb 	mt7603_wtbl_init(dev, MT7603_WTBL_RESERVED, -1, bc_addr);
2336c92544dSBjoern A. Zeeb 	dev->global_sta.wcid.idx = MT7603_WTBL_RESERVED;
2346c92544dSBjoern A. Zeeb 	rcu_assign_pointer(dev->mt76.wcid[MT7603_WTBL_RESERVED],
2356c92544dSBjoern A. Zeeb 			   &dev->global_sta.wcid);
2366c92544dSBjoern A. Zeeb 
2376c92544dSBjoern A. Zeeb 	mt76_rmw_field(dev, MT_LPON_BTEIR, MT_LPON_BTEIR_MBSS_MODE, 2);
2386c92544dSBjoern A. Zeeb 	mt76_rmw_field(dev, MT_WF_RMACDR, MT_WF_RMACDR_MBSSID_MASK, 2);
2396c92544dSBjoern A. Zeeb 
2406c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_AGG_ARUCR,
2416c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(0), 7) |
2426c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(1), 2) |
2436c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(2), 2) |
2446c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(3), 2) |
2456c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(4), 1) |
2466c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(5), 1) |
2476c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(6), 1) |
2486c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(7), 1));
2496c92544dSBjoern A. Zeeb 
2506c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_AGG_ARDCR,
2516c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(0), MT7603_RATE_RETRY - 1) |
2526c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(1), MT7603_RATE_RETRY - 1) |
2536c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(2), MT7603_RATE_RETRY - 1) |
2546c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(3), MT7603_RATE_RETRY - 1) |
2556c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(4), MT7603_RATE_RETRY - 1) |
2566c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(5), MT7603_RATE_RETRY - 1) |
2576c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(6), MT7603_RATE_RETRY - 1) |
2586c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_AGG_ARxCR_LIMIT(7), MT7603_RATE_RETRY - 1));
2596c92544dSBjoern A. Zeeb 
2606c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_AGG_ARCR,
2616c92544dSBjoern A. Zeeb 		(FIELD_PREP(MT_AGG_ARCR_RTS_RATE_THR, 2) |
2626c92544dSBjoern A. Zeeb 		 MT_AGG_ARCR_RATE_DOWN_RATIO_EN |
2636c92544dSBjoern A. Zeeb 		 FIELD_PREP(MT_AGG_ARCR_RATE_DOWN_RATIO, 1) |
2646c92544dSBjoern A. Zeeb 		 FIELD_PREP(MT_AGG_ARCR_RATE_UP_EXTRA_TH, 4)));
2656c92544dSBjoern A. Zeeb 
2666c92544dSBjoern A. Zeeb 	mt76_set(dev, MT_WTBL_RMVTCR, MT_WTBL_RMVTCR_RX_MV_MODE);
2676c92544dSBjoern A. Zeeb 
2686c92544dSBjoern A. Zeeb 	mt76_clear(dev, MT_SEC_SCR, MT_SEC_SCR_MASK_ORDER);
2696c92544dSBjoern A. Zeeb 	mt76_clear(dev, MT_SEC_SCR, BIT(18));
2706c92544dSBjoern A. Zeeb 
2716c92544dSBjoern A. Zeeb 	/* Set secondary beacon time offsets */
2726c92544dSBjoern A. Zeeb 	for (i = 0; i <= 4; i++)
2736c92544dSBjoern A. Zeeb 		mt76_rmw_field(dev, MT_LPON_SBTOR(i), MT_LPON_SBTOR_TIME_OFFSET,
2746c92544dSBjoern A. Zeeb 			       (i + 1) * (20 + 4096));
2756c92544dSBjoern A. Zeeb }
2766c92544dSBjoern A. Zeeb 
2776c92544dSBjoern A. Zeeb static int
mt7603_init_hardware(struct mt7603_dev * dev)2786c92544dSBjoern A. Zeeb mt7603_init_hardware(struct mt7603_dev *dev)
2796c92544dSBjoern A. Zeeb {
2806c92544dSBjoern A. Zeeb 	int i, ret;
2816c92544dSBjoern A. Zeeb 
2826c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_INT_SOURCE_CSR, ~0);
2836c92544dSBjoern A. Zeeb 
2846c92544dSBjoern A. Zeeb 	ret = mt7603_eeprom_init(dev);
2856c92544dSBjoern A. Zeeb 	if (ret < 0)
2866c92544dSBjoern A. Zeeb 		return ret;
2876c92544dSBjoern A. Zeeb 
2886c92544dSBjoern A. Zeeb 	ret = mt7603_dma_init(dev);
2896c92544dSBjoern A. Zeeb 	if (ret)
2906c92544dSBjoern A. Zeeb 		return ret;
2916c92544dSBjoern A. Zeeb 
2926c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_WPDMA_GLO_CFG, 0x52000850);
2936c92544dSBjoern A. Zeeb 	mt7603_mac_dma_start(dev);
2946c92544dSBjoern A. Zeeb 	dev->rxfilter = mt76_rr(dev, MT_WF_RFCR);
2956c92544dSBjoern A. Zeeb 	set_bit(MT76_STATE_INITIALIZED, &dev->mphy.state);
2966c92544dSBjoern A. Zeeb 
2976c92544dSBjoern A. Zeeb 	for (i = 0; i < MT7603_WTBL_SIZE; i++) {
2986c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_PSE_RTA, MT_PSE_RTA_BUSY | MT_PSE_RTA_WRITE |
2996c92544dSBjoern A. Zeeb 			FIELD_PREP(MT_PSE_RTA_TAG_ID, i));
3006c92544dSBjoern A. Zeeb 		mt76_poll(dev, MT_PSE_RTA, MT_PSE_RTA_BUSY, 0, 5000);
3016c92544dSBjoern A. Zeeb 	}
3026c92544dSBjoern A. Zeeb 
3036c92544dSBjoern A. Zeeb 	ret = mt7603_mcu_init(dev);
3046c92544dSBjoern A. Zeeb 	if (ret)
3056c92544dSBjoern A. Zeeb 		return ret;
3066c92544dSBjoern A. Zeeb 
3076c92544dSBjoern A. Zeeb 	mt7603_dma_sched_init(dev);
3086c92544dSBjoern A. Zeeb 	mt7603_mcu_set_eeprom(dev);
3096c92544dSBjoern A. Zeeb 	mt7603_phy_init(dev);
3106c92544dSBjoern A. Zeeb 	mt7603_mac_init(dev);
3116c92544dSBjoern A. Zeeb 
3126c92544dSBjoern A. Zeeb 	return 0;
3136c92544dSBjoern A. Zeeb }
3146c92544dSBjoern A. Zeeb 
3156c92544dSBjoern A. Zeeb static const struct ieee80211_iface_limit if_limits[] = {
3166c92544dSBjoern A. Zeeb 	{
3176c92544dSBjoern A. Zeeb 		.max = 1,
3186c92544dSBjoern A. Zeeb 		.types = BIT(NL80211_IFTYPE_ADHOC)
3196c92544dSBjoern A. Zeeb 	}, {
3206c92544dSBjoern A. Zeeb 		.max = MT7603_MAX_INTERFACES,
3216c92544dSBjoern A. Zeeb 		.types = BIT(NL80211_IFTYPE_STATION) |
3226c92544dSBjoern A. Zeeb #ifdef CONFIG_MAC80211_MESH
3236c92544dSBjoern A. Zeeb 			 BIT(NL80211_IFTYPE_MESH_POINT) |
3246c92544dSBjoern A. Zeeb #endif
3256c92544dSBjoern A. Zeeb 			 BIT(NL80211_IFTYPE_P2P_CLIENT) |
3266c92544dSBjoern A. Zeeb 			 BIT(NL80211_IFTYPE_P2P_GO) |
3276c92544dSBjoern A. Zeeb 			 BIT(NL80211_IFTYPE_AP)
3286c92544dSBjoern A. Zeeb 	 },
3296c92544dSBjoern A. Zeeb };
3306c92544dSBjoern A. Zeeb 
3316c92544dSBjoern A. Zeeb static const struct ieee80211_iface_combination if_comb[] = {
3326c92544dSBjoern A. Zeeb 	{
3336c92544dSBjoern A. Zeeb 		.limits = if_limits,
3346c92544dSBjoern A. Zeeb 		.n_limits = ARRAY_SIZE(if_limits),
3356c92544dSBjoern A. Zeeb 		.max_interfaces = 4,
3366c92544dSBjoern A. Zeeb 		.num_different_channels = 1,
3376c92544dSBjoern A. Zeeb 		.beacon_int_infra_match = true,
3386c92544dSBjoern A. Zeeb 	}
3396c92544dSBjoern A. Zeeb };
3406c92544dSBjoern A. Zeeb 
mt7603_led_set_config(struct mt76_phy * mphy,u8 delay_on,u8 delay_off)341cbb3ec25SBjoern A. Zeeb static void mt7603_led_set_config(struct mt76_phy *mphy, u8 delay_on,
3426c92544dSBjoern A. Zeeb 				  u8 delay_off)
3436c92544dSBjoern A. Zeeb {
344cbb3ec25SBjoern A. Zeeb 	struct mt7603_dev *dev = container_of(mphy->dev, struct mt7603_dev,
3456c92544dSBjoern A. Zeeb 					      mt76);
3466c92544dSBjoern A. Zeeb 	u32 val, addr;
3476c92544dSBjoern A. Zeeb 
3486c92544dSBjoern A. Zeeb 	val = FIELD_PREP(MT_LED_STATUS_DURATION, 0xffff) |
3496c92544dSBjoern A. Zeeb 	      FIELD_PREP(MT_LED_STATUS_OFF, delay_off) |
3506c92544dSBjoern A. Zeeb 	      FIELD_PREP(MT_LED_STATUS_ON, delay_on);
3516c92544dSBjoern A. Zeeb 
352cbb3ec25SBjoern A. Zeeb 	addr = mt7603_reg_map(dev, MT_LED_STATUS_0(mphy->leds.pin));
3536c92544dSBjoern A. Zeeb 	mt76_wr(dev, addr, val);
354cbb3ec25SBjoern A. Zeeb 	addr = mt7603_reg_map(dev, MT_LED_STATUS_1(mphy->leds.pin));
3556c92544dSBjoern A. Zeeb 	mt76_wr(dev, addr, val);
3566c92544dSBjoern A. Zeeb 
357cbb3ec25SBjoern A. Zeeb 	val = MT_LED_CTRL_REPLAY(mphy->leds.pin) |
358cbb3ec25SBjoern A. Zeeb 	      MT_LED_CTRL_KICK(mphy->leds.pin);
359cbb3ec25SBjoern A. Zeeb 	if (mphy->leds.al)
360cbb3ec25SBjoern A. Zeeb 		val |= MT_LED_CTRL_POLARITY(mphy->leds.pin);
3616c92544dSBjoern A. Zeeb 	addr = mt7603_reg_map(dev, MT_LED_CTRL);
3626c92544dSBjoern A. Zeeb 	mt76_wr(dev, addr, val);
3636c92544dSBjoern A. Zeeb }
3646c92544dSBjoern A. Zeeb 
mt7603_led_set_blink(struct led_classdev * led_cdev,unsigned long * delay_on,unsigned long * delay_off)3656c92544dSBjoern A. Zeeb static int mt7603_led_set_blink(struct led_classdev *led_cdev,
3666c92544dSBjoern A. Zeeb 				unsigned long *delay_on,
3676c92544dSBjoern A. Zeeb 				unsigned long *delay_off)
3686c92544dSBjoern A. Zeeb {
369cbb3ec25SBjoern A. Zeeb 	struct mt76_phy *mphy = container_of(led_cdev, struct mt76_phy,
370cbb3ec25SBjoern A. Zeeb 					     leds.cdev);
3716c92544dSBjoern A. Zeeb 	u8 delta_on, delta_off;
3726c92544dSBjoern A. Zeeb 
3736c92544dSBjoern A. Zeeb 	delta_off = max_t(u8, *delay_off / 10, 1);
3746c92544dSBjoern A. Zeeb 	delta_on = max_t(u8, *delay_on / 10, 1);
3756c92544dSBjoern A. Zeeb 
376cbb3ec25SBjoern A. Zeeb 	mt7603_led_set_config(mphy, delta_on, delta_off);
3776c92544dSBjoern A. Zeeb 	return 0;
3786c92544dSBjoern A. Zeeb }
3796c92544dSBjoern A. Zeeb 
mt7603_led_set_brightness(struct led_classdev * led_cdev,enum led_brightness brightness)3806c92544dSBjoern A. Zeeb static void mt7603_led_set_brightness(struct led_classdev *led_cdev,
3816c92544dSBjoern A. Zeeb 				      enum led_brightness brightness)
3826c92544dSBjoern A. Zeeb {
383cbb3ec25SBjoern A. Zeeb 	struct mt76_phy *mphy = container_of(led_cdev, struct mt76_phy,
384cbb3ec25SBjoern A. Zeeb 					     leds.cdev);
3856c92544dSBjoern A. Zeeb 
3866c92544dSBjoern A. Zeeb 	if (!brightness)
387cbb3ec25SBjoern A. Zeeb 		mt7603_led_set_config(mphy, 0, 0xff);
3886c92544dSBjoern A. Zeeb 	else
389cbb3ec25SBjoern A. Zeeb 		mt7603_led_set_config(mphy, 0xff, 0);
3906c92544dSBjoern A. Zeeb }
3916c92544dSBjoern A. Zeeb 
__mt7603_reg_addr(struct mt7603_dev * dev,u32 addr)3926c92544dSBjoern A. Zeeb static u32 __mt7603_reg_addr(struct mt7603_dev *dev, u32 addr)
3936c92544dSBjoern A. Zeeb {
3946c92544dSBjoern A. Zeeb 	if (addr < 0x100000)
3956c92544dSBjoern A. Zeeb 		return addr;
3966c92544dSBjoern A. Zeeb 
3976c92544dSBjoern A. Zeeb 	return mt7603_reg_map(dev, addr);
3986c92544dSBjoern A. Zeeb }
3996c92544dSBjoern A. Zeeb 
mt7603_rr(struct mt76_dev * mdev,u32 offset)4006c92544dSBjoern A. Zeeb static u32 mt7603_rr(struct mt76_dev *mdev, u32 offset)
4016c92544dSBjoern A. Zeeb {
4026c92544dSBjoern A. Zeeb 	struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76);
4036c92544dSBjoern A. Zeeb 	u32 addr = __mt7603_reg_addr(dev, offset);
4046c92544dSBjoern A. Zeeb 
4056c92544dSBjoern A. Zeeb 	return dev->bus_ops->rr(mdev, addr);
4066c92544dSBjoern A. Zeeb }
4076c92544dSBjoern A. Zeeb 
mt7603_wr(struct mt76_dev * mdev,u32 offset,u32 val)4086c92544dSBjoern A. Zeeb static void mt7603_wr(struct mt76_dev *mdev, u32 offset, u32 val)
4096c92544dSBjoern A. Zeeb {
4106c92544dSBjoern A. Zeeb 	struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76);
4116c92544dSBjoern A. Zeeb 	u32 addr = __mt7603_reg_addr(dev, offset);
4126c92544dSBjoern A. Zeeb 
4136c92544dSBjoern A. Zeeb 	dev->bus_ops->wr(mdev, addr, val);
4146c92544dSBjoern A. Zeeb }
4156c92544dSBjoern A. Zeeb 
mt7603_rmw(struct mt76_dev * mdev,u32 offset,u32 mask,u32 val)4166c92544dSBjoern A. Zeeb static u32 mt7603_rmw(struct mt76_dev *mdev, u32 offset, u32 mask, u32 val)
4176c92544dSBjoern A. Zeeb {
4186c92544dSBjoern A. Zeeb 	struct mt7603_dev *dev = container_of(mdev, struct mt7603_dev, mt76);
4196c92544dSBjoern A. Zeeb 	u32 addr = __mt7603_reg_addr(dev, offset);
4206c92544dSBjoern A. Zeeb 
4216c92544dSBjoern A. Zeeb 	return dev->bus_ops->rmw(mdev, addr, mask, val);
4226c92544dSBjoern A. Zeeb }
4236c92544dSBjoern A. Zeeb 
4246c92544dSBjoern A. Zeeb static void
mt7603_regd_notifier(struct wiphy * wiphy,struct regulatory_request * request)4256c92544dSBjoern A. Zeeb mt7603_regd_notifier(struct wiphy *wiphy,
4266c92544dSBjoern A. Zeeb 		     struct regulatory_request *request)
4276c92544dSBjoern A. Zeeb {
4286c92544dSBjoern A. Zeeb 	struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
4296c92544dSBjoern A. Zeeb 	struct mt7603_dev *dev = hw->priv;
4306c92544dSBjoern A. Zeeb 
4316c92544dSBjoern A. Zeeb 	dev->mt76.region = request->dfs_region;
4326c92544dSBjoern A. Zeeb 	dev->ed_monitor = dev->ed_monitor_enabled &&
4336c92544dSBjoern A. Zeeb 			  dev->mt76.region == NL80211_DFS_ETSI;
4346c92544dSBjoern A. Zeeb }
4356c92544dSBjoern A. Zeeb 
4366c92544dSBjoern A. Zeeb static int
mt7603_txpower_signed(int val)4376c92544dSBjoern A. Zeeb mt7603_txpower_signed(int val)
4386c92544dSBjoern A. Zeeb {
4396c92544dSBjoern A. Zeeb 	bool sign = val & BIT(6);
4406c92544dSBjoern A. Zeeb 
4416c92544dSBjoern A. Zeeb 	if (!(val & BIT(7)))
4426c92544dSBjoern A. Zeeb 		return 0;
4436c92544dSBjoern A. Zeeb 
4446c92544dSBjoern A. Zeeb 	val &= GENMASK(5, 0);
4456c92544dSBjoern A. Zeeb 	if (!sign)
4466c92544dSBjoern A. Zeeb 		val = -val;
4476c92544dSBjoern A. Zeeb 
4486c92544dSBjoern A. Zeeb 	return val;
4496c92544dSBjoern A. Zeeb }
4506c92544dSBjoern A. Zeeb 
4516c92544dSBjoern A. Zeeb static void
mt7603_init_txpower(struct mt7603_dev * dev,struct ieee80211_supported_band * sband)4526c92544dSBjoern A. Zeeb mt7603_init_txpower(struct mt7603_dev *dev,
4536c92544dSBjoern A. Zeeb 		    struct ieee80211_supported_band *sband)
4546c92544dSBjoern A. Zeeb {
4556c92544dSBjoern A. Zeeb 	struct ieee80211_channel *chan;
4566c92544dSBjoern A. Zeeb 	u8 *eeprom = (u8 *)dev->mt76.eeprom.data;
4576c92544dSBjoern A. Zeeb 	int target_power = eeprom[MT_EE_TX_POWER_0_START_2G + 2] & ~BIT(7);
4586c92544dSBjoern A. Zeeb 	u8 *rate_power = &eeprom[MT_EE_TX_POWER_CCK];
4596c92544dSBjoern A. Zeeb 	bool ext_pa = eeprom[MT_EE_NIC_CONF_0 + 1] & BIT(1);
460*8ba4d145SBjoern A. Zeeb 	u8 ext_pa_pwr;
4616c92544dSBjoern A. Zeeb 	int max_offset, cur_offset;
4626c92544dSBjoern A. Zeeb 	int i;
4636c92544dSBjoern A. Zeeb 
464*8ba4d145SBjoern A. Zeeb 	ext_pa_pwr = eeprom[MT_EE_TX_POWER_TSSI_OFF];
465*8ba4d145SBjoern A. Zeeb 	if (ext_pa && is_mt7603(dev) && ext_pa_pwr != 0 && ext_pa_pwr != 0xff)
466*8ba4d145SBjoern A. Zeeb 		target_power = ext_pa_pwr & ~BIT(7);
4676c92544dSBjoern A. Zeeb 
4686c92544dSBjoern A. Zeeb 	if (target_power & BIT(6))
4696c92544dSBjoern A. Zeeb 		target_power = -(target_power & GENMASK(5, 0));
4706c92544dSBjoern A. Zeeb 
4716c92544dSBjoern A. Zeeb 	max_offset = 0;
4726c92544dSBjoern A. Zeeb 	for (i = 0; i < 14; i++) {
4736c92544dSBjoern A. Zeeb 		cur_offset = mt7603_txpower_signed(rate_power[i]);
4746c92544dSBjoern A. Zeeb 		max_offset = max(max_offset, cur_offset);
4756c92544dSBjoern A. Zeeb 	}
4766c92544dSBjoern A. Zeeb 
4776c92544dSBjoern A. Zeeb 	target_power += max_offset;
4786c92544dSBjoern A. Zeeb 
4796c92544dSBjoern A. Zeeb 	dev->tx_power_limit = target_power;
4806c92544dSBjoern A. Zeeb 	dev->mphy.txpower_cur = target_power;
4816c92544dSBjoern A. Zeeb 
4826c92544dSBjoern A. Zeeb 	target_power = DIV_ROUND_UP(target_power, 2);
4836c92544dSBjoern A. Zeeb 
4846c92544dSBjoern A. Zeeb 	/* add 3 dBm for 2SS devices (combined output) */
4856c92544dSBjoern A. Zeeb 	if (dev->mphy.antenna_mask & BIT(1))
4866c92544dSBjoern A. Zeeb 		target_power += 3;
4876c92544dSBjoern A. Zeeb 
4886c92544dSBjoern A. Zeeb 	for (i = 0; i < sband->n_channels; i++) {
4896c92544dSBjoern A. Zeeb 		chan = &sband->channels[i];
4906c92544dSBjoern A. Zeeb 		chan->max_power = min_t(int, chan->max_reg_power, target_power);
4916c92544dSBjoern A. Zeeb 		chan->orig_mpwr = target_power;
4926c92544dSBjoern A. Zeeb 	}
4936c92544dSBjoern A. Zeeb }
4946c92544dSBjoern A. Zeeb 
mt7603_register_device(struct mt7603_dev * dev)4956c92544dSBjoern A. Zeeb int mt7603_register_device(struct mt7603_dev *dev)
4966c92544dSBjoern A. Zeeb {
4976c92544dSBjoern A. Zeeb 	struct mt76_bus_ops *bus_ops;
4986c92544dSBjoern A. Zeeb 	struct ieee80211_hw *hw = mt76_hw(dev);
4996c92544dSBjoern A. Zeeb 	struct wiphy *wiphy = hw->wiphy;
5006c92544dSBjoern A. Zeeb 	int ret;
5016c92544dSBjoern A. Zeeb 
5026c92544dSBjoern A. Zeeb 	dev->bus_ops = dev->mt76.bus;
5036c92544dSBjoern A. Zeeb 	bus_ops = devm_kmemdup(dev->mt76.dev, dev->bus_ops, sizeof(*bus_ops),
5046c92544dSBjoern A. Zeeb 			       GFP_KERNEL);
5056c92544dSBjoern A. Zeeb 	if (!bus_ops)
5066c92544dSBjoern A. Zeeb 		return -ENOMEM;
5076c92544dSBjoern A. Zeeb 
5086c92544dSBjoern A. Zeeb 	bus_ops->rr = mt7603_rr;
5096c92544dSBjoern A. Zeeb 	bus_ops->wr = mt7603_wr;
5106c92544dSBjoern A. Zeeb 	bus_ops->rmw = mt7603_rmw;
5116c92544dSBjoern A. Zeeb 	dev->mt76.bus = bus_ops;
5126c92544dSBjoern A. Zeeb 
5136c92544dSBjoern A. Zeeb 	spin_lock_init(&dev->ps_lock);
5146c92544dSBjoern A. Zeeb 
5156c92544dSBjoern A. Zeeb 	INIT_DELAYED_WORK(&dev->mphy.mac_work, mt7603_mac_work);
5166c92544dSBjoern A. Zeeb 	tasklet_setup(&dev->mt76.pre_tbtt_tasklet, mt7603_pre_tbtt_tasklet);
5176c92544dSBjoern A. Zeeb 
5186c92544dSBjoern A. Zeeb 	dev->slottime = 9;
5196c92544dSBjoern A. Zeeb 	dev->sensitivity_limit = 28;
5206c92544dSBjoern A. Zeeb 	dev->dynamic_sensitivity = true;
5216c92544dSBjoern A. Zeeb 
5226c92544dSBjoern A. Zeeb 	ret = mt7603_init_hardware(dev);
5236c92544dSBjoern A. Zeeb 	if (ret)
5246c92544dSBjoern A. Zeeb 		return ret;
5256c92544dSBjoern A. Zeeb 
5266c92544dSBjoern A. Zeeb 	hw->queues = 4;
5276c92544dSBjoern A. Zeeb 	hw->max_rates = 3;
5286c92544dSBjoern A. Zeeb 	hw->max_report_rates = 7;
5296c92544dSBjoern A. Zeeb 	hw->max_rate_tries = 11;
530*8ba4d145SBjoern A. Zeeb 	hw->max_tx_fragments = 1;
5316c92544dSBjoern A. Zeeb 
5326c92544dSBjoern A. Zeeb 	hw->radiotap_timestamp.units_pos =
5336c92544dSBjoern A. Zeeb 		IEEE80211_RADIOTAP_TIMESTAMP_UNIT_US;
5346c92544dSBjoern A. Zeeb 
5356c92544dSBjoern A. Zeeb 	hw->sta_data_size = sizeof(struct mt7603_sta);
5366c92544dSBjoern A. Zeeb 	hw->vif_data_size = sizeof(struct mt7603_vif);
5376c92544dSBjoern A. Zeeb 
5386c92544dSBjoern A. Zeeb 	wiphy->iface_combinations = if_comb;
5396c92544dSBjoern A. Zeeb 	wiphy->n_iface_combinations = ARRAY_SIZE(if_comb);
5406c92544dSBjoern A. Zeeb 
5416c92544dSBjoern A. Zeeb 	ieee80211_hw_set(hw, TX_STATUS_NO_AMPDU_LEN);
5426c92544dSBjoern A. Zeeb 	ieee80211_hw_set(hw, HOST_BROADCAST_PS_BUFFERING);
5436c92544dSBjoern A. Zeeb 	ieee80211_hw_set(hw, NEEDS_UNIQUE_STA_ADDR);
5446c92544dSBjoern A. Zeeb 
5456c92544dSBjoern A. Zeeb 	/* init led callbacks */
5466c92544dSBjoern A. Zeeb 	if (IS_ENABLED(CONFIG_MT76_LEDS)) {
547cbb3ec25SBjoern A. Zeeb 		dev->mphy.leds.cdev.brightness_set = mt7603_led_set_brightness;
548cbb3ec25SBjoern A. Zeeb 		dev->mphy.leds.cdev.blink_set = mt7603_led_set_blink;
5496c92544dSBjoern A. Zeeb 	}
5506c92544dSBjoern A. Zeeb 
5516c92544dSBjoern A. Zeeb 	wiphy->reg_notifier = mt7603_regd_notifier;
5526c92544dSBjoern A. Zeeb 
5536c92544dSBjoern A. Zeeb 	ret = mt76_register_device(&dev->mt76, true, mt76_rates,
5546c92544dSBjoern A. Zeeb 				   ARRAY_SIZE(mt76_rates));
5556c92544dSBjoern A. Zeeb 	if (ret)
5566c92544dSBjoern A. Zeeb 		return ret;
5576c92544dSBjoern A. Zeeb 
5586c92544dSBjoern A. Zeeb 	mt7603_init_debugfs(dev);
5596c92544dSBjoern A. Zeeb 	mt7603_init_txpower(dev, &dev->mphy.sband_2g.sband);
5606c92544dSBjoern A. Zeeb 
5616c92544dSBjoern A. Zeeb 	return 0;
5626c92544dSBjoern A. Zeeb }
5636c92544dSBjoern A. Zeeb 
mt7603_unregister_device(struct mt7603_dev * dev)5646c92544dSBjoern A. Zeeb void mt7603_unregister_device(struct mt7603_dev *dev)
5656c92544dSBjoern A. Zeeb {
5666c92544dSBjoern A. Zeeb 	tasklet_disable(&dev->mt76.pre_tbtt_tasklet);
5676c92544dSBjoern A. Zeeb 	mt76_unregister_device(&dev->mt76);
5686c92544dSBjoern A. Zeeb 	mt7603_mcu_exit(dev);
5696c92544dSBjoern A. Zeeb 	mt7603_dma_cleanup(dev);
5706c92544dSBjoern A. Zeeb 	mt76_free_device(&dev->mt76);
5716c92544dSBjoern A. Zeeb }
572