xref: /freebsd/sys/contrib/dev/mediatek/mt76/mt7603/beacon.c (revision 8ba4d145d351db26e07695b8e90697398c5dfec2)
16c92544dSBjoern A. Zeeb // SPDX-License-Identifier: ISC
26c92544dSBjoern A. Zeeb 
36c92544dSBjoern A. Zeeb #include "mt7603.h"
46c92544dSBjoern A. Zeeb 
56c92544dSBjoern A. Zeeb struct beacon_bc_data {
66c92544dSBjoern A. Zeeb 	struct mt7603_dev *dev;
76c92544dSBjoern A. Zeeb 	struct sk_buff_head q;
86c92544dSBjoern A. Zeeb 	struct sk_buff *tail[MT7603_MAX_INTERFACES];
96c92544dSBjoern A. Zeeb 	int count[MT7603_MAX_INTERFACES];
106c92544dSBjoern A. Zeeb };
116c92544dSBjoern A. Zeeb 
126c92544dSBjoern A. Zeeb static void
mt7603_mac_stuck_beacon_recovery(struct mt7603_dev * dev)13*8ba4d145SBjoern A. Zeeb mt7603_mac_stuck_beacon_recovery(struct mt7603_dev *dev)
14*8ba4d145SBjoern A. Zeeb {
15*8ba4d145SBjoern A. Zeeb 	if (dev->beacon_check % 5 != 4)
16*8ba4d145SBjoern A. Zeeb 		return;
17*8ba4d145SBjoern A. Zeeb 
18*8ba4d145SBjoern A. Zeeb 	mt76_clear(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_TX_DMA_EN);
19*8ba4d145SBjoern A. Zeeb 	mt76_set(dev, MT_SCH_4, MT_SCH_4_RESET);
20*8ba4d145SBjoern A. Zeeb 	mt76_clear(dev, MT_SCH_4, MT_SCH_4_RESET);
21*8ba4d145SBjoern A. Zeeb 	mt76_set(dev, MT_WPDMA_GLO_CFG, MT_WPDMA_GLO_CFG_TX_DMA_EN);
22*8ba4d145SBjoern A. Zeeb 
23*8ba4d145SBjoern A. Zeeb 	mt76_set(dev, MT_WF_CFG_OFF_WOCCR, MT_WF_CFG_OFF_WOCCR_TMAC_GC_DIS);
24*8ba4d145SBjoern A. Zeeb 	mt76_set(dev, MT_ARB_SCR, MT_ARB_SCR_TX_DISABLE);
25*8ba4d145SBjoern A. Zeeb 	mt76_clear(dev, MT_ARB_SCR, MT_ARB_SCR_TX_DISABLE);
26*8ba4d145SBjoern A. Zeeb 	mt76_clear(dev, MT_WF_CFG_OFF_WOCCR, MT_WF_CFG_OFF_WOCCR_TMAC_GC_DIS);
27*8ba4d145SBjoern A. Zeeb }
28*8ba4d145SBjoern A. Zeeb 
29*8ba4d145SBjoern A. Zeeb static void
mt7603_update_beacon_iter(void * priv,u8 * mac,struct ieee80211_vif * vif)306c92544dSBjoern A. Zeeb mt7603_update_beacon_iter(void *priv, u8 *mac, struct ieee80211_vif *vif)
316c92544dSBjoern A. Zeeb {
326c92544dSBjoern A. Zeeb 	struct mt7603_dev *dev = (struct mt7603_dev *)priv;
336c92544dSBjoern A. Zeeb 	struct mt76_dev *mdev = &dev->mt76;
346c92544dSBjoern A. Zeeb 	struct mt7603_vif *mvif = (struct mt7603_vif *)vif->drv_priv;
356c92544dSBjoern A. Zeeb 	struct sk_buff *skb = NULL;
36*8ba4d145SBjoern A. Zeeb 	u32 om_idx = mvif->idx;
37*8ba4d145SBjoern A. Zeeb 	u32 val;
386c92544dSBjoern A. Zeeb 
396c92544dSBjoern A. Zeeb 	if (!(mdev->beacon_mask & BIT(mvif->idx)))
406c92544dSBjoern A. Zeeb 		return;
416c92544dSBjoern A. Zeeb 
426c92544dSBjoern A. Zeeb 	skb = ieee80211_beacon_get(mt76_hw(dev), vif, 0);
436c92544dSBjoern A. Zeeb 	if (!skb)
446c92544dSBjoern A. Zeeb 		return;
456c92544dSBjoern A. Zeeb 
46*8ba4d145SBjoern A. Zeeb 	if (om_idx)
47*8ba4d145SBjoern A. Zeeb 		om_idx |= 0x10;
48*8ba4d145SBjoern A. Zeeb 	val = MT_DMA_FQCR0_BUSY | MT_DMA_FQCR0_MODE |
49*8ba4d145SBjoern A. Zeeb 		FIELD_PREP(MT_DMA_FQCR0_TARGET_BSS, om_idx) |
50*8ba4d145SBjoern A. Zeeb 		FIELD_PREP(MT_DMA_FQCR0_DEST_PORT_ID, 3) |
51*8ba4d145SBjoern A. Zeeb 		FIELD_PREP(MT_DMA_FQCR0_DEST_QUEUE_ID, 8);
52*8ba4d145SBjoern A. Zeeb 
53*8ba4d145SBjoern A. Zeeb 	spin_lock_bh(&dev->ps_lock);
54*8ba4d145SBjoern A. Zeeb 
55*8ba4d145SBjoern A. Zeeb 	mt76_wr(dev, MT_DMA_FQCR0, val |
56*8ba4d145SBjoern A. Zeeb 		FIELD_PREP(MT_DMA_FQCR0_TARGET_QID, MT_TX_HW_QUEUE_BCN));
57*8ba4d145SBjoern A. Zeeb 	if (!mt76_poll(dev, MT_DMA_FQCR0, MT_DMA_FQCR0_BUSY, 0, 5000)) {
58*8ba4d145SBjoern A. Zeeb 		dev->beacon_check = MT7603_WATCHDOG_TIMEOUT;
59*8ba4d145SBjoern A. Zeeb 		goto out;
60*8ba4d145SBjoern A. Zeeb 	}
61*8ba4d145SBjoern A. Zeeb 
62*8ba4d145SBjoern A. Zeeb 	mt76_wr(dev, MT_DMA_FQCR0, val |
63*8ba4d145SBjoern A. Zeeb 		FIELD_PREP(MT_DMA_FQCR0_TARGET_QID, MT_TX_HW_QUEUE_BMC));
64*8ba4d145SBjoern A. Zeeb 	if (!mt76_poll(dev, MT_DMA_FQCR0, MT_DMA_FQCR0_BUSY, 0, 5000)) {
65*8ba4d145SBjoern A. Zeeb 		dev->beacon_check = MT7603_WATCHDOG_TIMEOUT;
66*8ba4d145SBjoern A. Zeeb 		goto out;
67*8ba4d145SBjoern A. Zeeb 	}
68*8ba4d145SBjoern A. Zeeb 
696c92544dSBjoern A. Zeeb 	mt76_tx_queue_skb(dev, dev->mphy.q_tx[MT_TXQ_BEACON],
706c92544dSBjoern A. Zeeb 			  MT_TXQ_BEACON, skb, &mvif->sta.wcid, NULL);
716c92544dSBjoern A. Zeeb 
72*8ba4d145SBjoern A. Zeeb out:
736c92544dSBjoern A. Zeeb 	spin_unlock_bh(&dev->ps_lock);
746c92544dSBjoern A. Zeeb }
756c92544dSBjoern A. Zeeb 
766c92544dSBjoern A. Zeeb static void
mt7603_add_buffered_bc(void * priv,u8 * mac,struct ieee80211_vif * vif)776c92544dSBjoern A. Zeeb mt7603_add_buffered_bc(void *priv, u8 *mac, struct ieee80211_vif *vif)
786c92544dSBjoern A. Zeeb {
796c92544dSBjoern A. Zeeb 	struct beacon_bc_data *data = priv;
806c92544dSBjoern A. Zeeb 	struct mt7603_dev *dev = data->dev;
816c92544dSBjoern A. Zeeb 	struct mt7603_vif *mvif = (struct mt7603_vif *)vif->drv_priv;
826c92544dSBjoern A. Zeeb 	struct ieee80211_tx_info *info;
836c92544dSBjoern A. Zeeb 	struct sk_buff *skb;
846c92544dSBjoern A. Zeeb 
856c92544dSBjoern A. Zeeb 	if (!(dev->mt76.beacon_mask & BIT(mvif->idx)))
866c92544dSBjoern A. Zeeb 		return;
876c92544dSBjoern A. Zeeb 
886c92544dSBjoern A. Zeeb 	skb = ieee80211_get_buffered_bc(mt76_hw(dev), vif);
896c92544dSBjoern A. Zeeb 	if (!skb)
906c92544dSBjoern A. Zeeb 		return;
916c92544dSBjoern A. Zeeb 
926c92544dSBjoern A. Zeeb 	info = IEEE80211_SKB_CB(skb);
936c92544dSBjoern A. Zeeb 	info->control.vif = vif;
946c92544dSBjoern A. Zeeb 	info->flags |= IEEE80211_TX_CTL_ASSIGN_SEQ;
956c92544dSBjoern A. Zeeb 	mt76_skb_set_moredata(skb, true);
966c92544dSBjoern A. Zeeb 	__skb_queue_tail(&data->q, skb);
976c92544dSBjoern A. Zeeb 	data->tail[mvif->idx] = skb;
986c92544dSBjoern A. Zeeb 	data->count[mvif->idx]++;
996c92544dSBjoern A. Zeeb }
1006c92544dSBjoern A. Zeeb 
mt7603_pre_tbtt_tasklet(struct tasklet_struct * t)1016c92544dSBjoern A. Zeeb void mt7603_pre_tbtt_tasklet(struct tasklet_struct *t)
1026c92544dSBjoern A. Zeeb {
1036c92544dSBjoern A. Zeeb 	struct mt7603_dev *dev = from_tasklet(dev, t, mt76.pre_tbtt_tasklet);
1046c92544dSBjoern A. Zeeb 	struct mt76_dev *mdev = &dev->mt76;
1056c92544dSBjoern A. Zeeb 	struct mt76_queue *q;
1066c92544dSBjoern A. Zeeb 	struct beacon_bc_data data = {};
1076c92544dSBjoern A. Zeeb 	struct sk_buff *skb;
1086c92544dSBjoern A. Zeeb 	int i, nframes;
1096c92544dSBjoern A. Zeeb 
110*8ba4d145SBjoern A. Zeeb 	if (dev->mphy.offchannel)
1116c92544dSBjoern A. Zeeb 		return;
1126c92544dSBjoern A. Zeeb 
1136c92544dSBjoern A. Zeeb 	data.dev = dev;
1146c92544dSBjoern A. Zeeb 	__skb_queue_head_init(&data.q);
1156c92544dSBjoern A. Zeeb 
116*8ba4d145SBjoern A. Zeeb 	/* Flush all previous CAB queue packets and beacons */
117*8ba4d145SBjoern A. Zeeb 	mt76_wr(dev, MT_WF_ARB_CAB_FLUSH, GENMASK(30, 16) | BIT(0));
118*8ba4d145SBjoern A. Zeeb 
119*8ba4d145SBjoern A. Zeeb 	mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[MT_TXQ_CAB], false);
120*8ba4d145SBjoern A. Zeeb 	mt76_queue_tx_cleanup(dev, dev->mphy.q_tx[MT_TXQ_BEACON], false);
121*8ba4d145SBjoern A. Zeeb 
122*8ba4d145SBjoern A. Zeeb 	if (dev->mphy.q_tx[MT_TXQ_BEACON]->queued > 0)
123*8ba4d145SBjoern A. Zeeb 		dev->beacon_check++;
124*8ba4d145SBjoern A. Zeeb 	else
125*8ba4d145SBjoern A. Zeeb 		dev->beacon_check = 0;
126*8ba4d145SBjoern A. Zeeb 	mt7603_mac_stuck_beacon_recovery(dev);
127*8ba4d145SBjoern A. Zeeb 
1286c92544dSBjoern A. Zeeb 	q = dev->mphy.q_tx[MT_TXQ_BEACON];
1296c92544dSBjoern A. Zeeb 	spin_lock(&q->lock);
1306c92544dSBjoern A. Zeeb 	ieee80211_iterate_active_interfaces_atomic(mt76_hw(dev),
1316c92544dSBjoern A. Zeeb 		IEEE80211_IFACE_ITER_RESUME_ALL,
1326c92544dSBjoern A. Zeeb 		mt7603_update_beacon_iter, dev);
1336c92544dSBjoern A. Zeeb 	mt76_queue_kick(dev, q);
1346c92544dSBjoern A. Zeeb 	spin_unlock(&q->lock);
1356c92544dSBjoern A. Zeeb 
1366c92544dSBjoern A. Zeeb 	mt76_csa_check(mdev);
1376c92544dSBjoern A. Zeeb 	if (mdev->csa_complete)
138*8ba4d145SBjoern A. Zeeb 		return;
1396c92544dSBjoern A. Zeeb 
1406c92544dSBjoern A. Zeeb 	q = dev->mphy.q_tx[MT_TXQ_CAB];
1416c92544dSBjoern A. Zeeb 	do {
1426c92544dSBjoern A. Zeeb 		nframes = skb_queue_len(&data.q);
1436c92544dSBjoern A. Zeeb 		ieee80211_iterate_active_interfaces_atomic(mt76_hw(dev),
1446c92544dSBjoern A. Zeeb 			IEEE80211_IFACE_ITER_RESUME_ALL,
1456c92544dSBjoern A. Zeeb 			mt7603_add_buffered_bc, &data);
1466c92544dSBjoern A. Zeeb 	} while (nframes != skb_queue_len(&data.q) &&
1476c92544dSBjoern A. Zeeb 		 skb_queue_len(&data.q) < 8);
1486c92544dSBjoern A. Zeeb 
1496c92544dSBjoern A. Zeeb 	if (skb_queue_empty(&data.q))
150*8ba4d145SBjoern A. Zeeb 		return;
1516c92544dSBjoern A. Zeeb 
1526c92544dSBjoern A. Zeeb 	for (i = 0; i < ARRAY_SIZE(data.tail); i++) {
1536c92544dSBjoern A. Zeeb 		if (!data.tail[i])
1546c92544dSBjoern A. Zeeb 			continue;
1556c92544dSBjoern A. Zeeb 
1566c92544dSBjoern A. Zeeb 		mt76_skb_set_moredata(data.tail[i], false);
1576c92544dSBjoern A. Zeeb 	}
1586c92544dSBjoern A. Zeeb 
1596c92544dSBjoern A. Zeeb 	spin_lock(&q->lock);
1606c92544dSBjoern A. Zeeb 	while ((skb = __skb_dequeue(&data.q)) != NULL) {
1616c92544dSBjoern A. Zeeb 		struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1626c92544dSBjoern A. Zeeb 		struct ieee80211_vif *vif = info->control.vif;
1636c92544dSBjoern A. Zeeb 		struct mt7603_vif *mvif = (struct mt7603_vif *)vif->drv_priv;
1646c92544dSBjoern A. Zeeb 
1656c92544dSBjoern A. Zeeb 		mt76_tx_queue_skb(dev, q, MT_TXQ_CAB, skb, &mvif->sta.wcid, NULL);
1666c92544dSBjoern A. Zeeb 	}
1676c92544dSBjoern A. Zeeb 	mt76_queue_kick(dev, q);
1686c92544dSBjoern A. Zeeb 	spin_unlock(&q->lock);
1696c92544dSBjoern A. Zeeb 
1706c92544dSBjoern A. Zeeb 	for (i = 0; i < ARRAY_SIZE(data.count); i++)
1716c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_WF_ARB_CAB_COUNT_B0_REG(i),
1726c92544dSBjoern A. Zeeb 			data.count[i] << MT_WF_ARB_CAB_COUNT_B0_SHIFT(i));
1736c92544dSBjoern A. Zeeb 
1746c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_WF_ARB_CAB_START,
1756c92544dSBjoern A. Zeeb 		MT_WF_ARB_CAB_START_BSSn(0) |
1766c92544dSBjoern A. Zeeb 		(MT_WF_ARB_CAB_START_BSS0n(1) *
1776c92544dSBjoern A. Zeeb 		 ((1 << (MT7603_MAX_INTERFACES - 1)) - 1)));
1786c92544dSBjoern A. Zeeb }
1796c92544dSBjoern A. Zeeb 
mt7603_beacon_set_timer(struct mt7603_dev * dev,int idx,int intval)1806c92544dSBjoern A. Zeeb void mt7603_beacon_set_timer(struct mt7603_dev *dev, int idx, int intval)
1816c92544dSBjoern A. Zeeb {
1826c92544dSBjoern A. Zeeb 	u32 pre_tbtt = MT7603_PRE_TBTT_TIME / 64;
1836c92544dSBjoern A. Zeeb 
1846c92544dSBjoern A. Zeeb 	if (idx >= 0) {
1856c92544dSBjoern A. Zeeb 		if (intval)
1866c92544dSBjoern A. Zeeb 			dev->mt76.beacon_mask |= BIT(idx);
1876c92544dSBjoern A. Zeeb 		else
1886c92544dSBjoern A. Zeeb 			dev->mt76.beacon_mask &= ~BIT(idx);
1896c92544dSBjoern A. Zeeb 	}
1906c92544dSBjoern A. Zeeb 
1916c92544dSBjoern A. Zeeb 	if (!dev->mt76.beacon_mask || (!intval && idx < 0)) {
1926c92544dSBjoern A. Zeeb 		mt7603_irq_disable(dev, MT_INT_MAC_IRQ3);
1936c92544dSBjoern A. Zeeb 		mt76_clear(dev, MT_ARB_SCR, MT_ARB_SCR_BCNQ_OPMODE_MASK);
1946c92544dSBjoern A. Zeeb 		mt76_wr(dev, MT_HW_INT_MASK(3), 0);
1956c92544dSBjoern A. Zeeb 		return;
1966c92544dSBjoern A. Zeeb 	}
1976c92544dSBjoern A. Zeeb 
198cbb3ec25SBjoern A. Zeeb 	if (intval)
1996c92544dSBjoern A. Zeeb 		dev->mt76.beacon_int = intval;
2006c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_TBTT,
2016c92544dSBjoern A. Zeeb 		FIELD_PREP(MT_TBTT_PERIOD, intval) | MT_TBTT_CAL_ENABLE);
2026c92544dSBjoern A. Zeeb 
2036c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_TBTT_TIMER_CFG, 0x99); /* start timer */
2046c92544dSBjoern A. Zeeb 
2056c92544dSBjoern A. Zeeb 	mt76_rmw_field(dev, MT_ARB_SCR, MT_ARB_SCR_BCNQ_OPMODE_MASK,
2066c92544dSBjoern A. Zeeb 		       MT_BCNQ_OPMODE_AP);
2076c92544dSBjoern A. Zeeb 	mt76_clear(dev, MT_ARB_SCR, MT_ARB_SCR_TBTT_BCN_PRIO);
2086c92544dSBjoern A. Zeeb 	mt76_set(dev, MT_ARB_SCR, MT_ARB_SCR_TBTT_BCAST_PRIO);
2096c92544dSBjoern A. Zeeb 
2106c92544dSBjoern A. Zeeb 	mt76_wr(dev, MT_PRE_TBTT, pre_tbtt);
2116c92544dSBjoern A. Zeeb 
2126c92544dSBjoern A. Zeeb 	mt76_set(dev, MT_HW_INT_MASK(3),
2136c92544dSBjoern A. Zeeb 		 MT_HW_INT3_PRE_TBTT0 | MT_HW_INT3_TBTT0);
2146c92544dSBjoern A. Zeeb 
2156c92544dSBjoern A. Zeeb 	mt76_set(dev, MT_WF_ARB_BCN_START,
2166c92544dSBjoern A. Zeeb 		 MT_WF_ARB_BCN_START_BSSn(0) |
2176c92544dSBjoern A. Zeeb 		 ((dev->mt76.beacon_mask >> 1) *
2186c92544dSBjoern A. Zeeb 		  MT_WF_ARB_BCN_START_BSS0n(1)));
2196c92544dSBjoern A. Zeeb 	mt7603_irq_enable(dev, MT_INT_MAC_IRQ3);
2206c92544dSBjoern A. Zeeb 
2216c92544dSBjoern A. Zeeb 	if (dev->mt76.beacon_mask & ~BIT(0))
2226c92544dSBjoern A. Zeeb 		mt76_set(dev, MT_LPON_SBTOR(0), MT_LPON_SBTOR_SUB_BSS_EN);
2236c92544dSBjoern A. Zeeb 	else
2246c92544dSBjoern A. Zeeb 		mt76_clear(dev, MT_LPON_SBTOR(0), MT_LPON_SBTOR_SUB_BSS_EN);
2256c92544dSBjoern A. Zeeb }
226