1 /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2 /* 3 * Copyright (C) 2005-2014, 2018-2021 Intel Corporation 4 * Copyright (C) 2016-2017 Intel Deutschland GmbH 5 * Copyright (C) 2018-2023 Intel Corporation 6 */ 7 #ifndef __IWL_CONFIG_H__ 8 #define __IWL_CONFIG_H__ 9 10 #include <linux/types.h> 11 #include <linux/netdevice.h> 12 #include <linux/ieee80211.h> 13 #include <linux/nl80211.h> 14 #include "iwl-csr.h" 15 16 enum iwl_device_family { 17 IWL_DEVICE_FAMILY_UNDEFINED, 18 IWL_DEVICE_FAMILY_1000, 19 IWL_DEVICE_FAMILY_100, 20 IWL_DEVICE_FAMILY_2000, 21 IWL_DEVICE_FAMILY_2030, 22 IWL_DEVICE_FAMILY_105, 23 IWL_DEVICE_FAMILY_135, 24 IWL_DEVICE_FAMILY_5000, 25 IWL_DEVICE_FAMILY_5150, 26 IWL_DEVICE_FAMILY_6000, 27 IWL_DEVICE_FAMILY_6000i, 28 IWL_DEVICE_FAMILY_6005, 29 IWL_DEVICE_FAMILY_6030, 30 IWL_DEVICE_FAMILY_6050, 31 IWL_DEVICE_FAMILY_6150, 32 IWL_DEVICE_FAMILY_7000, 33 IWL_DEVICE_FAMILY_8000, 34 IWL_DEVICE_FAMILY_9000, 35 IWL_DEVICE_FAMILY_22000, 36 IWL_DEVICE_FAMILY_AX210, 37 IWL_DEVICE_FAMILY_BZ, 38 IWL_DEVICE_FAMILY_SC, 39 }; 40 41 #if defined(__FreeBSD__) 42 static const char *iwl_device_family_str[] = { 43 [IWL_DEVICE_FAMILY_UNDEFINED] = "undefined", 44 [IWL_DEVICE_FAMILY_1000] = "1000", 45 [IWL_DEVICE_FAMILY_100] = "100", 46 [IWL_DEVICE_FAMILY_2000] = "2000", 47 [IWL_DEVICE_FAMILY_2030] = "2030", 48 [IWL_DEVICE_FAMILY_105] = "105", 49 [IWL_DEVICE_FAMILY_135] = "135", 50 [IWL_DEVICE_FAMILY_5000] = "5000", 51 [IWL_DEVICE_FAMILY_5150] = "5150", 52 [IWL_DEVICE_FAMILY_6000] = "6000", 53 [IWL_DEVICE_FAMILY_6000i] = "6000i", 54 [IWL_DEVICE_FAMILY_6005] = "6005", 55 [IWL_DEVICE_FAMILY_6030] = "6030", 56 [IWL_DEVICE_FAMILY_6050] = "6050", 57 [IWL_DEVICE_FAMILY_6150] = "6150", 58 [IWL_DEVICE_FAMILY_7000] = "7000", 59 [IWL_DEVICE_FAMILY_8000] = "8000", 60 [IWL_DEVICE_FAMILY_9000] = "9000", 61 [IWL_DEVICE_FAMILY_22000] = "22000", 62 [IWL_DEVICE_FAMILY_AX210] = "AX210", 63 [IWL_DEVICE_FAMILY_BZ] = "BZ", 64 [IWL_DEVICE_FAMILY_SC] = "SC", 65 }; 66 67 static inline const char * 68 iwl_device_family_name(enum iwl_device_family devive_family) 69 { 70 if (devive_family < 0 || 71 devive_family >= ARRAY_SIZE(iwl_device_family_str)) 72 return "unknown"; 73 return (iwl_device_family_str[devive_family]); 74 } 75 #endif 76 77 /* 78 * LED mode 79 * IWL_LED_DEFAULT: use device default 80 * IWL_LED_RF_STATE: turn LED on/off based on RF state 81 * LED ON = RF ON 82 * LED OFF = RF OFF 83 * IWL_LED_BLINK: adjust led blink rate based on blink table 84 * IWL_LED_DISABLE: led disabled 85 */ 86 enum iwl_led_mode { 87 IWL_LED_DEFAULT, 88 IWL_LED_RF_STATE, 89 IWL_LED_BLINK, 90 IWL_LED_DISABLE, 91 }; 92 93 /** 94 * enum iwl_nvm_type - nvm formats 95 * @IWL_NVM: the regular format 96 * @IWL_NVM_EXT: extended NVM format 97 * @IWL_NVM_SDP: NVM format used by 3168 series 98 */ 99 enum iwl_nvm_type { 100 IWL_NVM, 101 IWL_NVM_EXT, 102 IWL_NVM_SDP, 103 }; 104 105 /* 106 * This is the threshold value of plcp error rate per 100mSecs. It is 107 * used to set and check for the validity of plcp_delta. 108 */ 109 #define IWL_MAX_PLCP_ERR_THRESHOLD_MIN 1 110 #define IWL_MAX_PLCP_ERR_THRESHOLD_DEF 50 111 #define IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF 100 112 #define IWL_MAX_PLCP_ERR_EXT_LONG_THRESHOLD_DEF 200 113 #define IWL_MAX_PLCP_ERR_THRESHOLD_MAX 255 114 #define IWL_MAX_PLCP_ERR_THRESHOLD_DISABLE 0 115 116 /* TX queue watchdog timeouts in mSecs */ 117 #define IWL_WATCHDOG_DISABLED 0 118 #define IWL_DEF_WD_TIMEOUT 2500 119 #define IWL_LONG_WD_TIMEOUT 10000 120 #define IWL_MAX_WD_TIMEOUT 120000 121 122 #define IWL_DEFAULT_MAX_TX_POWER 22 123 #define IWL_TX_CSUM_NETIF_FLAGS (NETIF_F_IPV6_CSUM | NETIF_F_IP_CSUM |\ 124 NETIF_F_TSO | NETIF_F_TSO6) 125 #define IWL_TX_CSUM_NETIF_FLAGS_BZ (NETIF_F_HW_CSUM | NETIF_F_TSO | NETIF_F_TSO6) 126 #define IWL_CSUM_NETIF_FLAGS_MASK (IWL_TX_CSUM_NETIF_FLAGS | \ 127 IWL_TX_CSUM_NETIF_FLAGS_BZ | \ 128 NETIF_F_RXCSUM) 129 130 /* Antenna presence definitions */ 131 #define ANT_NONE 0x0 132 #define ANT_INVALID 0xff 133 #define ANT_A BIT(0) 134 #define ANT_B BIT(1) 135 #define ANT_C BIT(2) 136 #define ANT_AB (ANT_A | ANT_B) 137 #define ANT_AC (ANT_A | ANT_C) 138 #define ANT_BC (ANT_B | ANT_C) 139 #define ANT_ABC (ANT_A | ANT_B | ANT_C) 140 141 142 static inline u8 num_of_ant(u8 mask) 143 { 144 return !!((mask) & ANT_A) + 145 !!((mask) & ANT_B) + 146 !!((mask) & ANT_C); 147 } 148 149 /** 150 * struct iwl_base_params - params not likely to change within a device family 151 * @max_ll_items: max number of OTP blocks 152 * @shadow_ram_support: shadow support for OTP memory 153 * @led_compensation: compensate on the led on/off time per HW according 154 * to the deviation to achieve the desired led frequency. 155 * The detail algorithm is described in iwl-led.c 156 * @wd_timeout: TX queues watchdog timeout 157 * @max_event_log_size: size of event log buffer size for ucode event logging 158 * @shadow_reg_enable: HW shadow register support 159 * @apmg_wake_up_wa: should the MAC access REQ be asserted when a command 160 * is in flight. This is due to a HW bug in 7260, 3160 and 7265. 161 * @scd_chain_ext_wa: should the chain extension feature in SCD be disabled. 162 * @max_tfd_queue_size: max number of entries in tfd queue. 163 */ 164 struct iwl_base_params { 165 unsigned int wd_timeout; 166 167 u16 eeprom_size; 168 u16 max_event_log_size; 169 170 u8 pll_cfg:1, /* for iwl_pcie_apm_init() */ 171 shadow_ram_support:1, 172 shadow_reg_enable:1, 173 pcie_l1_allowed:1, 174 apmg_wake_up_wa:1, 175 scd_chain_ext_wa:1; 176 177 u16 num_of_queues; /* def: HW dependent */ 178 u32 max_tfd_queue_size; /* def: HW dependent */ 179 180 u8 max_ll_items; 181 u8 led_compensation; 182 }; 183 184 /* 185 * @stbc: support Tx STBC and 1*SS Rx STBC 186 * @ldpc: support Tx/Rx with LDPC 187 * @use_rts_for_aggregation: use rts/cts protection for HT traffic 188 * @ht40_bands: bitmap of bands (using %NL80211_BAND_*) that support HT40 189 */ 190 struct iwl_ht_params { 191 u8 ht_greenfield_support:1, 192 stbc:1, 193 ldpc:1, 194 use_rts_for_aggregation:1; 195 u8 ht40_bands; 196 }; 197 198 /* 199 * Tx-backoff threshold 200 * @temperature: The threshold in Celsius 201 * @backoff: The tx-backoff in uSec 202 */ 203 struct iwl_tt_tx_backoff { 204 s32 temperature; 205 u32 backoff; 206 }; 207 208 #define TT_TX_BACKOFF_SIZE 6 209 210 /** 211 * struct iwl_tt_params - thermal throttling parameters 212 * @ct_kill_entry: CT Kill entry threshold 213 * @ct_kill_exit: CT Kill exit threshold 214 * @ct_kill_duration: The time intervals (in uSec) in which the driver needs 215 * to checks whether to exit CT Kill. 216 * @dynamic_smps_entry: Dynamic SMPS entry threshold 217 * @dynamic_smps_exit: Dynamic SMPS exit threshold 218 * @tx_protection_entry: TX protection entry threshold 219 * @tx_protection_exit: TX protection exit threshold 220 * @tx_backoff: Array of thresholds for tx-backoff , in ascending order. 221 * @support_ct_kill: Support CT Kill? 222 * @support_dynamic_smps: Support dynamic SMPS? 223 * @support_tx_protection: Support tx protection? 224 * @support_tx_backoff: Support tx-backoff? 225 */ 226 struct iwl_tt_params { 227 u32 ct_kill_entry; 228 u32 ct_kill_exit; 229 u32 ct_kill_duration; 230 u32 dynamic_smps_entry; 231 u32 dynamic_smps_exit; 232 u32 tx_protection_entry; 233 u32 tx_protection_exit; 234 struct iwl_tt_tx_backoff tx_backoff[TT_TX_BACKOFF_SIZE]; 235 u8 support_ct_kill:1, 236 support_dynamic_smps:1, 237 support_tx_protection:1, 238 support_tx_backoff:1; 239 }; 240 241 /* 242 * information on how to parse the EEPROM 243 */ 244 #define EEPROM_REG_BAND_1_CHANNELS 0x08 245 #define EEPROM_REG_BAND_2_CHANNELS 0x26 246 #define EEPROM_REG_BAND_3_CHANNELS 0x42 247 #define EEPROM_REG_BAND_4_CHANNELS 0x5C 248 #define EEPROM_REG_BAND_5_CHANNELS 0x74 249 #define EEPROM_REG_BAND_24_HT40_CHANNELS 0x82 250 #define EEPROM_REG_BAND_52_HT40_CHANNELS 0x92 251 #define EEPROM_6000_REG_BAND_24_HT40_CHANNELS 0x80 252 #define EEPROM_REGULATORY_BAND_NO_HT40 0 253 254 /* lower blocks contain EEPROM image and calibration data */ 255 #define OTP_LOW_IMAGE_SIZE_2K (2 * 512 * sizeof(u16)) /* 2 KB */ 256 #define OTP_LOW_IMAGE_SIZE_16K (16 * 512 * sizeof(u16)) /* 16 KB */ 257 #define OTP_LOW_IMAGE_SIZE_32K (32 * 512 * sizeof(u16)) /* 32 KB */ 258 259 struct iwl_eeprom_params { 260 const u8 regulatory_bands[7]; 261 bool enhanced_txpower; 262 }; 263 264 /* Tx-backoff power threshold 265 * @pwr: The power limit in mw 266 * @backoff: The tx-backoff in uSec 267 */ 268 struct iwl_pwr_tx_backoff { 269 u32 pwr; 270 u32 backoff; 271 }; 272 273 enum iwl_cfg_trans_ltr_delay { 274 IWL_CFG_TRANS_LTR_DELAY_NONE = 0, 275 IWL_CFG_TRANS_LTR_DELAY_200US = 1, 276 IWL_CFG_TRANS_LTR_DELAY_2500US = 2, 277 IWL_CFG_TRANS_LTR_DELAY_1820US = 3, 278 }; 279 280 /** 281 * struct iwl_cfg_trans - information needed to start the trans 282 * 283 * These values are specific to the device ID and do not change when 284 * multiple configs are used for a single device ID. They values are 285 * used, among other things, to boot the NIC so that the HW REV or 286 * RFID can be read before deciding the remaining parameters to use. 287 * 288 * @base_params: pointer to basic parameters 289 * @csr: csr flags and addresses that are different across devices 290 * @device_family: the device family 291 * @umac_prph_offset: offset to add to UMAC periphery address 292 * @xtal_latency: power up latency to get the xtal stabilized 293 * @extra_phy_cfg_flags: extra configuration flags to pass to the PHY 294 * @rf_id: need to read rf_id to determine the firmware image 295 * @gen2: 22000 and on transport operation 296 * @mq_rx_supported: multi-queue rx support 297 * @integrated: discrete or integrated 298 * @low_latency_xtal: use the low latency xtal if supported 299 * @ltr_delay: LTR delay parameter, &enum iwl_cfg_trans_ltr_delay. 300 * @imr_enabled: use the IMR if supported. 301 */ 302 struct iwl_cfg_trans_params { 303 const struct iwl_base_params *base_params; 304 enum iwl_device_family device_family; 305 u32 umac_prph_offset; 306 u32 xtal_latency; 307 u32 extra_phy_cfg_flags; 308 u32 rf_id:1, 309 gen2:1, 310 mq_rx_supported:1, 311 integrated:1, 312 low_latency_xtal:1, 313 bisr_workaround:1, 314 ltr_delay:2, 315 imr_enabled:1; 316 }; 317 318 /** 319 * struct iwl_fw_mon_reg - FW monitor register info 320 * @addr: register address 321 * @mask: register mask 322 */ 323 struct iwl_fw_mon_reg { 324 u32 addr; 325 u32 mask; 326 }; 327 328 /** 329 * struct iwl_fw_mon_regs - FW monitor registers 330 * @write_ptr: write pointer register 331 * @cycle_cnt: cycle count register 332 * @cur_frag: current fragment in use 333 */ 334 struct iwl_fw_mon_regs { 335 struct iwl_fw_mon_reg write_ptr; 336 struct iwl_fw_mon_reg cycle_cnt; 337 struct iwl_fw_mon_reg cur_frag; 338 }; 339 340 /** 341 * struct iwl_cfg 342 * @trans: the trans-specific configuration part 343 * @name: Official name of the device 344 * @fw_name_pre: Firmware filename prefix. The api version and extension 345 * (.ucode) will be added to filename before loading from disk. The 346 * filename is constructed as <fw_name_pre>-<api>.ucode. 347 * @fw_name_mac: MAC name for this config, the remaining pieces of the 348 * name will be generated dynamically 349 * @ucode_api_max: Highest version of uCode API supported by driver. 350 * @ucode_api_min: Lowest version of uCode API supported by driver. 351 * @max_inst_size: The maximal length of the fw inst section (only DVM) 352 * @max_data_size: The maximal length of the fw data section (only DVM) 353 * @valid_tx_ant: valid transmit antenna 354 * @valid_rx_ant: valid receive antenna 355 * @non_shared_ant: the antenna that is for WiFi only 356 * @nvm_ver: NVM version 357 * @nvm_calib_ver: NVM calibration version 358 * @lib: pointer to the lib ops 359 * @ht_params: point to ht parameters 360 * @led_mode: 0=blinking, 1=On(RF On)/Off(RF Off) 361 * @rx_with_siso_diversity: 1x1 device with rx antenna diversity 362 * @tx_with_siso_diversity: 1x1 device with tx antenna diversity 363 * @internal_wimax_coex: internal wifi/wimax combo device 364 * @high_temp: Is this NIC is designated to be in high temperature. 365 * @host_interrupt_operation_mode: device needs host interrupt operation 366 * mode set 367 * @nvm_hw_section_num: the ID of the HW NVM section 368 * @mac_addr_from_csr: read HW address from CSR registers at this offset 369 * @features: hw features, any combination of feature_passlist 370 * @pwr_tx_backoffs: translation table between power limits and backoffs 371 * @max_tx_agg_size: max TX aggregation size of the ADDBA request/response 372 * @dccm_offset: offset from which DCCM begins 373 * @dccm_len: length of DCCM (including runtime stack CCM) 374 * @dccm2_offset: offset from which the second DCCM begins 375 * @dccm2_len: length of the second DCCM 376 * @smem_offset: offset from which the SMEM begins 377 * @smem_len: the length of SMEM 378 * @vht_mu_mimo_supported: VHT MU-MIMO support 379 * @cdb: CDB support 380 * @nvm_type: see &enum iwl_nvm_type 381 * @d3_debug_data_base_addr: base address where D3 debug data is stored 382 * @d3_debug_data_length: length of the D3 debug data 383 * @bisr_workaround: BISR hardware workaround (for 22260 series devices) 384 * @min_txq_size: minimum number of slots required in a TX queue 385 * @uhb_supported: ultra high band channels supported 386 * @min_ba_txq_size: minimum number of slots required in a TX queue which 387 * based on hardware support (HE - 256, EHT - 1K). 388 * @num_rbds: number of receive buffer descriptors to use 389 * (only used for multi-queue capable devices) 390 * @mac_addr_csr_base: CSR base register for MAC address access, if not set 391 * assume 0x380 392 * 393 * We enable the driver to be backward compatible wrt. hardware features. 394 * API differences in uCode shouldn't be handled here but through TLVs 395 * and/or the uCode API version instead. 396 */ 397 struct iwl_cfg { 398 struct iwl_cfg_trans_params trans; 399 /* params specific to an individual device within a device family */ 400 const char *name; 401 const char *fw_name_pre; 402 const char *fw_name_mac; 403 /* params likely to change within a device family */ 404 const struct iwl_ht_params *ht_params; 405 const struct iwl_eeprom_params *eeprom_params; 406 const struct iwl_pwr_tx_backoff *pwr_tx_backoffs; 407 const char *default_nvm_file_C_step; 408 const struct iwl_tt_params *thermal_params; 409 enum iwl_led_mode led_mode; 410 enum iwl_nvm_type nvm_type; 411 u32 max_data_size; 412 u32 max_inst_size; 413 netdev_features_t features; 414 u32 dccm_offset; 415 u32 dccm_len; 416 u32 dccm2_offset; 417 u32 dccm2_len; 418 u32 smem_offset; 419 u32 smem_len; 420 u16 nvm_ver; 421 u16 nvm_calib_ver; 422 u32 rx_with_siso_diversity:1, 423 tx_with_siso_diversity:1, 424 bt_shared_single_ant:1, 425 internal_wimax_coex:1, 426 host_interrupt_operation_mode:1, 427 high_temp:1, 428 mac_addr_from_csr:10, 429 lp_xtal_workaround:1, 430 apmg_not_supported:1, 431 vht_mu_mimo_supported:1, 432 cdb:1, 433 dbgc_supported:1, 434 uhb_supported:1; 435 u8 valid_tx_ant; 436 u8 valid_rx_ant; 437 u8 non_shared_ant; 438 u8 nvm_hw_section_num; 439 u8 max_tx_agg_size; 440 u8 ucode_api_max; 441 u8 ucode_api_min; 442 u16 num_rbds; 443 u32 min_umac_error_event_table; 444 u32 d3_debug_data_base_addr; 445 u32 d3_debug_data_length; 446 u32 min_txq_size; 447 u32 gp2_reg_addr; 448 u32 min_ba_txq_size; 449 const struct iwl_fw_mon_regs mon_dram_regs; 450 const struct iwl_fw_mon_regs mon_smem_regs; 451 const struct iwl_fw_mon_regs mon_dbgi_regs; 452 }; 453 454 #define IWL_CFG_ANY (~0) 455 456 #define IWL_CFG_MAC_TYPE_PU 0x31 457 #define IWL_CFG_MAC_TYPE_TH 0x32 458 #define IWL_CFG_MAC_TYPE_QU 0x33 459 #define IWL_CFG_MAC_TYPE_QUZ 0x35 460 #define IWL_CFG_MAC_TYPE_SO 0x37 461 #define IWL_CFG_MAC_TYPE_SOF 0x43 462 #define IWL_CFG_MAC_TYPE_MA 0x44 463 #define IWL_CFG_MAC_TYPE_BZ 0x46 464 #define IWL_CFG_MAC_TYPE_GL 0x47 465 #define IWL_CFG_MAC_TYPE_SC 0x48 466 467 #define IWL_CFG_RF_TYPE_TH 0x105 468 #define IWL_CFG_RF_TYPE_TH1 0x108 469 #define IWL_CFG_RF_TYPE_JF2 0x105 470 #define IWL_CFG_RF_TYPE_JF1 0x108 471 #define IWL_CFG_RF_TYPE_HR2 0x10A 472 #define IWL_CFG_RF_TYPE_HR1 0x10C 473 #define IWL_CFG_RF_TYPE_GF 0x10D 474 #define IWL_CFG_RF_TYPE_MR 0x110 475 #define IWL_CFG_RF_TYPE_MS 0x111 476 #define IWL_CFG_RF_TYPE_FM 0x112 477 #define IWL_CFG_RF_TYPE_WH 0x113 478 479 #define IWL_CFG_RF_ID_TH 0x1 480 #define IWL_CFG_RF_ID_TH1 0x1 481 #define IWL_CFG_RF_ID_JF 0x3 482 #define IWL_CFG_RF_ID_JF1 0x6 483 #define IWL_CFG_RF_ID_JF1_DIV 0xA 484 #define IWL_CFG_RF_ID_HR 0x7 485 #define IWL_CFG_RF_ID_HR1 0x4 486 487 #define IWL_CFG_NO_160 0x1 488 #define IWL_CFG_160 0x0 489 490 #define IWL_CFG_CORES_BT 0x0 491 #define IWL_CFG_CORES_BT_GNSS 0x5 492 493 #define IWL_CFG_NO_CDB 0x0 494 #define IWL_CFG_CDB 0x1 495 496 #define IWL_CFG_NO_JACKET 0x0 497 #define IWL_CFG_IS_JACKET 0x1 498 499 #define IWL_SUBDEVICE_RF_ID(subdevice) ((u16)((subdevice) & 0x00F0) >> 4) 500 #define IWL_SUBDEVICE_NO_160(subdevice) ((u16)((subdevice) & 0x0200) >> 9) 501 #define IWL_SUBDEVICE_CORES(subdevice) ((u16)((subdevice) & 0x1C00) >> 10) 502 503 struct iwl_dev_info { 504 u16 device; 505 u16 subdevice; 506 u16 mac_type; 507 u16 rf_type; 508 u8 mac_step; 509 u8 rf_step; 510 u8 rf_id; 511 u8 no_160; 512 u8 cores; 513 u8 cdb; 514 u8 jacket; 515 const struct iwl_cfg *cfg; 516 const char *name; 517 }; 518 519 /* 520 * This list declares the config structures for all devices. 521 */ 522 extern const struct iwl_cfg_trans_params iwl9000_trans_cfg; 523 extern const struct iwl_cfg_trans_params iwl9560_trans_cfg; 524 extern const struct iwl_cfg_trans_params iwl9560_long_latency_trans_cfg; 525 extern const struct iwl_cfg_trans_params iwl9560_shared_clk_trans_cfg; 526 extern const struct iwl_cfg_trans_params iwl_qu_trans_cfg; 527 extern const struct iwl_cfg_trans_params iwl_qu_medium_latency_trans_cfg; 528 extern const struct iwl_cfg_trans_params iwl_qu_long_latency_trans_cfg; 529 extern const struct iwl_cfg_trans_params iwl_ax200_trans_cfg; 530 extern const struct iwl_cfg_trans_params iwl_so_trans_cfg; 531 extern const struct iwl_cfg_trans_params iwl_so_long_latency_trans_cfg; 532 extern const struct iwl_cfg_trans_params iwl_so_long_latency_imr_trans_cfg; 533 extern const struct iwl_cfg_trans_params iwl_ma_trans_cfg; 534 extern const struct iwl_cfg_trans_params iwl_bz_trans_cfg; 535 extern const struct iwl_cfg_trans_params iwl_sc_trans_cfg; 536 extern const char iwl9162_name[]; 537 extern const char iwl9260_name[]; 538 extern const char iwl9260_1_name[]; 539 extern const char iwl9270_name[]; 540 extern const char iwl9461_name[]; 541 extern const char iwl9462_name[]; 542 extern const char iwl9560_name[]; 543 extern const char iwl9162_160_name[]; 544 extern const char iwl9260_160_name[]; 545 extern const char iwl9270_160_name[]; 546 extern const char iwl9461_160_name[]; 547 extern const char iwl9462_160_name[]; 548 extern const char iwl9560_160_name[]; 549 extern const char iwl9260_killer_1550_name[]; 550 extern const char iwl9560_killer_1550i_name[]; 551 extern const char iwl9560_killer_1550s_name[]; 552 extern const char iwl_ax200_name[]; 553 extern const char iwl_ax203_name[]; 554 extern const char iwl_ax204_name[]; 555 extern const char iwl_ax201_name[]; 556 extern const char iwl_ax101_name[]; 557 extern const char iwl_ax200_killer_1650w_name[]; 558 extern const char iwl_ax200_killer_1650x_name[]; 559 extern const char iwl_ax201_killer_1650s_name[]; 560 extern const char iwl_ax201_killer_1650i_name[]; 561 extern const char iwl_ax210_killer_1675w_name[]; 562 extern const char iwl_ax210_killer_1675x_name[]; 563 extern const char iwl9560_killer_1550i_160_name[]; 564 extern const char iwl9560_killer_1550s_160_name[]; 565 extern const char iwl_ax211_killer_1675s_name[]; 566 extern const char iwl_ax211_killer_1675i_name[]; 567 extern const char iwl_ax411_killer_1690s_name[]; 568 extern const char iwl_ax411_killer_1690i_name[]; 569 extern const char iwl_ax211_name[]; 570 extern const char iwl_ax221_name[]; 571 extern const char iwl_ax231_name[]; 572 extern const char iwl_ax411_name[]; 573 extern const char iwl_bz_name[]; 574 extern const char iwl_sc_name[]; 575 #if IS_ENABLED(CONFIG_IWLDVM) 576 extern const struct iwl_cfg iwl5300_agn_cfg; 577 extern const struct iwl_cfg iwl5100_agn_cfg; 578 extern const struct iwl_cfg iwl5350_agn_cfg; 579 extern const struct iwl_cfg iwl5100_bgn_cfg; 580 extern const struct iwl_cfg iwl5100_abg_cfg; 581 extern const struct iwl_cfg iwl5150_agn_cfg; 582 extern const struct iwl_cfg iwl5150_abg_cfg; 583 extern const struct iwl_cfg iwl6005_2agn_cfg; 584 extern const struct iwl_cfg iwl6005_2abg_cfg; 585 extern const struct iwl_cfg iwl6005_2bg_cfg; 586 extern const struct iwl_cfg iwl6005_2agn_sff_cfg; 587 extern const struct iwl_cfg iwl6005_2agn_d_cfg; 588 extern const struct iwl_cfg iwl6005_2agn_mow1_cfg; 589 extern const struct iwl_cfg iwl6005_2agn_mow2_cfg; 590 extern const struct iwl_cfg iwl1030_bgn_cfg; 591 extern const struct iwl_cfg iwl1030_bg_cfg; 592 extern const struct iwl_cfg iwl6030_2agn_cfg; 593 extern const struct iwl_cfg iwl6030_2abg_cfg; 594 extern const struct iwl_cfg iwl6030_2bgn_cfg; 595 extern const struct iwl_cfg iwl6030_2bg_cfg; 596 extern const struct iwl_cfg iwl6000i_2agn_cfg; 597 extern const struct iwl_cfg iwl6000i_2abg_cfg; 598 extern const struct iwl_cfg iwl6000i_2bg_cfg; 599 extern const struct iwl_cfg iwl6000_3agn_cfg; 600 extern const struct iwl_cfg iwl6050_2agn_cfg; 601 extern const struct iwl_cfg iwl6050_2abg_cfg; 602 extern const struct iwl_cfg iwl6150_bgn_cfg; 603 extern const struct iwl_cfg iwl6150_bg_cfg; 604 extern const struct iwl_cfg iwl1000_bgn_cfg; 605 extern const struct iwl_cfg iwl1000_bg_cfg; 606 extern const struct iwl_cfg iwl100_bgn_cfg; 607 extern const struct iwl_cfg iwl100_bg_cfg; 608 extern const struct iwl_cfg iwl130_bgn_cfg; 609 extern const struct iwl_cfg iwl130_bg_cfg; 610 extern const struct iwl_cfg iwl2000_2bgn_cfg; 611 extern const struct iwl_cfg iwl2000_2bgn_d_cfg; 612 extern const struct iwl_cfg iwl2030_2bgn_cfg; 613 extern const struct iwl_cfg iwl6035_2agn_cfg; 614 extern const struct iwl_cfg iwl6035_2agn_sff_cfg; 615 extern const struct iwl_cfg iwl105_bgn_cfg; 616 extern const struct iwl_cfg iwl105_bgn_d_cfg; 617 extern const struct iwl_cfg iwl135_bgn_cfg; 618 #endif /* CONFIG_IWLDVM */ 619 #if IS_ENABLED(CONFIG_IWLMVM) 620 extern const struct iwl_ht_params iwl_22000_ht_params; 621 extern const struct iwl_cfg iwl7260_2ac_cfg; 622 extern const struct iwl_cfg iwl7260_2ac_cfg_high_temp; 623 extern const struct iwl_cfg iwl7260_2n_cfg; 624 extern const struct iwl_cfg iwl7260_n_cfg; 625 extern const struct iwl_cfg iwl3160_2ac_cfg; 626 extern const struct iwl_cfg iwl3160_2n_cfg; 627 extern const struct iwl_cfg iwl3160_n_cfg; 628 extern const struct iwl_cfg iwl3165_2ac_cfg; 629 extern const struct iwl_cfg iwl3168_2ac_cfg; 630 extern const struct iwl_cfg iwl7265_2ac_cfg; 631 extern const struct iwl_cfg iwl7265_2n_cfg; 632 extern const struct iwl_cfg iwl7265_n_cfg; 633 extern const struct iwl_cfg iwl7265d_2ac_cfg; 634 extern const struct iwl_cfg iwl7265d_2n_cfg; 635 extern const struct iwl_cfg iwl7265d_n_cfg; 636 extern const struct iwl_cfg iwl8260_2n_cfg; 637 extern const struct iwl_cfg iwl8260_2ac_cfg; 638 extern const struct iwl_cfg iwl8265_2ac_cfg; 639 extern const struct iwl_cfg iwl8275_2ac_cfg; 640 extern const struct iwl_cfg iwl4165_2ac_cfg; 641 extern const struct iwl_cfg iwl9260_2ac_cfg; 642 extern const struct iwl_cfg iwl9560_qu_b0_jf_b0_cfg; 643 extern const struct iwl_cfg iwl9560_qu_c0_jf_b0_cfg; 644 extern const struct iwl_cfg iwl9560_quz_a0_jf_b0_cfg; 645 extern const struct iwl_cfg iwl9560_2ac_cfg_soc; 646 extern const struct iwl_cfg iwl_qu_b0_hr1_b0; 647 extern const struct iwl_cfg iwl_qu_c0_hr1_b0; 648 extern const struct iwl_cfg iwl_quz_a0_hr1_b0; 649 extern const struct iwl_cfg iwl_qu_b0_hr_b0; 650 extern const struct iwl_cfg iwl_qu_c0_hr_b0; 651 extern const struct iwl_cfg iwl_ax200_cfg_cc; 652 extern const struct iwl_cfg iwl_ax201_cfg_qu_hr; 653 extern const struct iwl_cfg iwl_ax201_cfg_qu_c0_hr_b0; 654 extern const struct iwl_cfg iwl_ax201_cfg_quz_hr; 655 extern const struct iwl_cfg iwl_ax1650i_cfg_quz_hr; 656 extern const struct iwl_cfg iwl_ax1650s_cfg_quz_hr; 657 extern const struct iwl_cfg killer1650s_2ax_cfg_qu_b0_hr_b0; 658 extern const struct iwl_cfg killer1650i_2ax_cfg_qu_b0_hr_b0; 659 extern const struct iwl_cfg killer1650s_2ax_cfg_qu_c0_hr_b0; 660 extern const struct iwl_cfg killer1650i_2ax_cfg_qu_c0_hr_b0; 661 extern const struct iwl_cfg killer1650x_2ax_cfg; 662 extern const struct iwl_cfg killer1650w_2ax_cfg; 663 extern const struct iwl_cfg iwlax210_2ax_cfg_so_jf_b0; 664 extern const struct iwl_cfg iwlax211_2ax_cfg_so_gf_a0; 665 extern const struct iwl_cfg iwlax211_2ax_cfg_so_gf_a0_long; 666 extern const struct iwl_cfg iwlax210_2ax_cfg_ty_gf_a0; 667 extern const struct iwl_cfg iwlax411_2ax_cfg_so_gf4_a0; 668 extern const struct iwl_cfg iwlax411_2ax_cfg_so_gf4_a0_long; 669 670 extern const struct iwl_cfg iwl_cfg_ma; 671 672 extern const struct iwl_cfg iwl_cfg_so_a0_hr_a0; 673 extern const struct iwl_cfg iwl_cfg_so_a0_ms_a0; 674 extern const struct iwl_cfg iwl_cfg_quz_a0_hr_b0; 675 676 extern const struct iwl_cfg iwl_cfg_bz; 677 extern const struct iwl_cfg iwl_cfg_gl; 678 679 extern const struct iwl_cfg iwl_cfg_sc; 680 #endif /* CONFIG_IWLMVM */ 681 682 #endif /* __IWL_CONFIG_H__ */ 683