1bfcc09ddSBjoern A. Zeeb /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2bfcc09ddSBjoern A. Zeeb /* 3bfcc09ddSBjoern A. Zeeb * Copyright (C) 2005-2014, 2018-2021 Intel Corporation 4bfcc09ddSBjoern A. Zeeb * Copyright (C) 2016-2017 Intel Deutschland GmbH 5*a4128aadSBjoern A. Zeeb * Copyright (C) 2018-2024 Intel Corporation 6bfcc09ddSBjoern A. Zeeb */ 7bfcc09ddSBjoern A. Zeeb #ifndef __IWL_CONFIG_H__ 8bfcc09ddSBjoern A. Zeeb #define __IWL_CONFIG_H__ 9bfcc09ddSBjoern A. Zeeb 10bfcc09ddSBjoern A. Zeeb #include <linux/types.h> 11bfcc09ddSBjoern A. Zeeb #include <linux/netdevice.h> 12bfcc09ddSBjoern A. Zeeb #include <linux/ieee80211.h> 13bfcc09ddSBjoern A. Zeeb #include <linux/nl80211.h> 14*a4128aadSBjoern A. Zeeb #include <linux/mod_devicetable.h> 15bfcc09ddSBjoern A. Zeeb #include "iwl-csr.h" 16*a4128aadSBjoern A. Zeeb #include "iwl-drv.h" 17bfcc09ddSBjoern A. Zeeb 18bfcc09ddSBjoern A. Zeeb enum iwl_device_family { 19bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_UNDEFINED, 20bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_1000, 21bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_100, 22bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_2000, 23bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_2030, 24bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_105, 25bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_135, 26bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_5000, 27bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_5150, 28bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_6000, 29bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_6000i, 30bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_6005, 31bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_6030, 32bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_6050, 33bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_6150, 34bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_7000, 35bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_8000, 36bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_9000, 37bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_22000, 38bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_AX210, 39bfcc09ddSBjoern A. Zeeb IWL_DEVICE_FAMILY_BZ, 409af1bba4SBjoern A. Zeeb IWL_DEVICE_FAMILY_SC, 41bfcc09ddSBjoern A. Zeeb }; 42bfcc09ddSBjoern A. Zeeb 43b4c8f251SBjoern A. Zeeb #if defined(__FreeBSD__) 44b4c8f251SBjoern A. Zeeb static const char *iwl_device_family_str[] = { 45b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_UNDEFINED] = "undefined", 46b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_1000] = "1000", 47b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_100] = "100", 48b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_2000] = "2000", 49b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_2030] = "2030", 50b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_105] = "105", 51b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_135] = "135", 52b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_5000] = "5000", 53b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_5150] = "5150", 54b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_6000] = "6000", 55b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_6000i] = "6000i", 56b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_6005] = "6005", 57b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_6030] = "6030", 58b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_6050] = "6050", 59b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_6150] = "6150", 60b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_7000] = "7000", 61b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_8000] = "8000", 62b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_9000] = "9000", 63b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_22000] = "22000", 64b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_AX210] = "AX210", 65b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_BZ] = "BZ", 66b4c8f251SBjoern A. Zeeb [IWL_DEVICE_FAMILY_SC] = "SC", 67b4c8f251SBjoern A. Zeeb }; 68b4c8f251SBjoern A. Zeeb 69b4c8f251SBjoern A. Zeeb static inline const char * 70b4c8f251SBjoern A. Zeeb iwl_device_family_name(enum iwl_device_family devive_family) 71b4c8f251SBjoern A. Zeeb { 72b4c8f251SBjoern A. Zeeb if (devive_family < 0 || 73b4c8f251SBjoern A. Zeeb devive_family >= ARRAY_SIZE(iwl_device_family_str)) 74b4c8f251SBjoern A. Zeeb return "unknown"; 75b4c8f251SBjoern A. Zeeb return (iwl_device_family_str[devive_family]); 76b4c8f251SBjoern A. Zeeb } 77b4c8f251SBjoern A. Zeeb #endif 78b4c8f251SBjoern A. Zeeb 79bfcc09ddSBjoern A. Zeeb /* 80bfcc09ddSBjoern A. Zeeb * LED mode 81bfcc09ddSBjoern A. Zeeb * IWL_LED_DEFAULT: use device default 82bfcc09ddSBjoern A. Zeeb * IWL_LED_RF_STATE: turn LED on/off based on RF state 83bfcc09ddSBjoern A. Zeeb * LED ON = RF ON 84bfcc09ddSBjoern A. Zeeb * LED OFF = RF OFF 85bfcc09ddSBjoern A. Zeeb * IWL_LED_BLINK: adjust led blink rate based on blink table 86bfcc09ddSBjoern A. Zeeb * IWL_LED_DISABLE: led disabled 87bfcc09ddSBjoern A. Zeeb */ 88bfcc09ddSBjoern A. Zeeb enum iwl_led_mode { 89bfcc09ddSBjoern A. Zeeb IWL_LED_DEFAULT, 90bfcc09ddSBjoern A. Zeeb IWL_LED_RF_STATE, 91bfcc09ddSBjoern A. Zeeb IWL_LED_BLINK, 92bfcc09ddSBjoern A. Zeeb IWL_LED_DISABLE, 93bfcc09ddSBjoern A. Zeeb }; 94bfcc09ddSBjoern A. Zeeb 95bfcc09ddSBjoern A. Zeeb /** 96bfcc09ddSBjoern A. Zeeb * enum iwl_nvm_type - nvm formats 97bfcc09ddSBjoern A. Zeeb * @IWL_NVM: the regular format 98bfcc09ddSBjoern A. Zeeb * @IWL_NVM_EXT: extended NVM format 99bfcc09ddSBjoern A. Zeeb * @IWL_NVM_SDP: NVM format used by 3168 series 100bfcc09ddSBjoern A. Zeeb */ 101bfcc09ddSBjoern A. Zeeb enum iwl_nvm_type { 102bfcc09ddSBjoern A. Zeeb IWL_NVM, 103bfcc09ddSBjoern A. Zeeb IWL_NVM_EXT, 104bfcc09ddSBjoern A. Zeeb IWL_NVM_SDP, 105bfcc09ddSBjoern A. Zeeb }; 106bfcc09ddSBjoern A. Zeeb 107bfcc09ddSBjoern A. Zeeb /* 108bfcc09ddSBjoern A. Zeeb * This is the threshold value of plcp error rate per 100mSecs. It is 109bfcc09ddSBjoern A. Zeeb * used to set and check for the validity of plcp_delta. 110bfcc09ddSBjoern A. Zeeb */ 111bfcc09ddSBjoern A. Zeeb #define IWL_MAX_PLCP_ERR_THRESHOLD_MIN 1 112bfcc09ddSBjoern A. Zeeb #define IWL_MAX_PLCP_ERR_THRESHOLD_DEF 50 113bfcc09ddSBjoern A. Zeeb #define IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF 100 114bfcc09ddSBjoern A. Zeeb #define IWL_MAX_PLCP_ERR_EXT_LONG_THRESHOLD_DEF 200 115bfcc09ddSBjoern A. Zeeb #define IWL_MAX_PLCP_ERR_THRESHOLD_MAX 255 116bfcc09ddSBjoern A. Zeeb #define IWL_MAX_PLCP_ERR_THRESHOLD_DISABLE 0 117bfcc09ddSBjoern A. Zeeb 118bfcc09ddSBjoern A. Zeeb /* TX queue watchdog timeouts in mSecs */ 119bfcc09ddSBjoern A. Zeeb #define IWL_WATCHDOG_DISABLED 0 120bfcc09ddSBjoern A. Zeeb #define IWL_DEF_WD_TIMEOUT 2500 121bfcc09ddSBjoern A. Zeeb #define IWL_LONG_WD_TIMEOUT 10000 122bfcc09ddSBjoern A. Zeeb #define IWL_MAX_WD_TIMEOUT 120000 123bfcc09ddSBjoern A. Zeeb 124bfcc09ddSBjoern A. Zeeb #define IWL_DEFAULT_MAX_TX_POWER 22 125bfcc09ddSBjoern A. Zeeb #define IWL_TX_CSUM_NETIF_FLAGS (NETIF_F_IPV6_CSUM | NETIF_F_IP_CSUM |\ 126bfcc09ddSBjoern A. Zeeb NETIF_F_TSO | NETIF_F_TSO6) 127*a4128aadSBjoern A. Zeeb #define IWL_CSUM_NETIF_FLAGS_MASK (IWL_TX_CSUM_NETIF_FLAGS | NETIF_F_RXCSUM) 128bfcc09ddSBjoern A. Zeeb 129bfcc09ddSBjoern A. Zeeb /* Antenna presence definitions */ 130bfcc09ddSBjoern A. Zeeb #define ANT_NONE 0x0 131bfcc09ddSBjoern A. Zeeb #define ANT_INVALID 0xff 132bfcc09ddSBjoern A. Zeeb #define ANT_A BIT(0) 133bfcc09ddSBjoern A. Zeeb #define ANT_B BIT(1) 134bfcc09ddSBjoern A. Zeeb #define ANT_C BIT(2) 135bfcc09ddSBjoern A. Zeeb #define ANT_AB (ANT_A | ANT_B) 136bfcc09ddSBjoern A. Zeeb #define ANT_AC (ANT_A | ANT_C) 137bfcc09ddSBjoern A. Zeeb #define ANT_BC (ANT_B | ANT_C) 138bfcc09ddSBjoern A. Zeeb #define ANT_ABC (ANT_A | ANT_B | ANT_C) 139bfcc09ddSBjoern A. Zeeb 140bfcc09ddSBjoern A. Zeeb 141bfcc09ddSBjoern A. Zeeb static inline u8 num_of_ant(u8 mask) 142bfcc09ddSBjoern A. Zeeb { 143bfcc09ddSBjoern A. Zeeb return !!((mask) & ANT_A) + 144bfcc09ddSBjoern A. Zeeb !!((mask) & ANT_B) + 145bfcc09ddSBjoern A. Zeeb !!((mask) & ANT_C); 146bfcc09ddSBjoern A. Zeeb } 147bfcc09ddSBjoern A. Zeeb 148bfcc09ddSBjoern A. Zeeb /** 149bfcc09ddSBjoern A. Zeeb * struct iwl_base_params - params not likely to change within a device family 150bfcc09ddSBjoern A. Zeeb * @max_ll_items: max number of OTP blocks 151bfcc09ddSBjoern A. Zeeb * @shadow_ram_support: shadow support for OTP memory 152bfcc09ddSBjoern A. Zeeb * @led_compensation: compensate on the led on/off time per HW according 153bfcc09ddSBjoern A. Zeeb * to the deviation to achieve the desired led frequency. 154bfcc09ddSBjoern A. Zeeb * The detail algorithm is described in iwl-led.c 155bfcc09ddSBjoern A. Zeeb * @wd_timeout: TX queues watchdog timeout 156bfcc09ddSBjoern A. Zeeb * @max_event_log_size: size of event log buffer size for ucode event logging 157bfcc09ddSBjoern A. Zeeb * @shadow_reg_enable: HW shadow register support 158bfcc09ddSBjoern A. Zeeb * @apmg_wake_up_wa: should the MAC access REQ be asserted when a command 159bfcc09ddSBjoern A. Zeeb * is in flight. This is due to a HW bug in 7260, 3160 and 7265. 160bfcc09ddSBjoern A. Zeeb * @scd_chain_ext_wa: should the chain extension feature in SCD be disabled. 161bfcc09ddSBjoern A. Zeeb * @max_tfd_queue_size: max number of entries in tfd queue. 162bfcc09ddSBjoern A. Zeeb */ 163bfcc09ddSBjoern A. Zeeb struct iwl_base_params { 164bfcc09ddSBjoern A. Zeeb unsigned int wd_timeout; 165bfcc09ddSBjoern A. Zeeb 166bfcc09ddSBjoern A. Zeeb u16 eeprom_size; 167bfcc09ddSBjoern A. Zeeb u16 max_event_log_size; 168bfcc09ddSBjoern A. Zeeb 169bfcc09ddSBjoern A. Zeeb u8 pll_cfg:1, /* for iwl_pcie_apm_init() */ 170bfcc09ddSBjoern A. Zeeb shadow_ram_support:1, 171bfcc09ddSBjoern A. Zeeb shadow_reg_enable:1, 172bfcc09ddSBjoern A. Zeeb pcie_l1_allowed:1, 173bfcc09ddSBjoern A. Zeeb apmg_wake_up_wa:1, 174bfcc09ddSBjoern A. Zeeb scd_chain_ext_wa:1; 175bfcc09ddSBjoern A. Zeeb 176bfcc09ddSBjoern A. Zeeb u16 num_of_queues; /* def: HW dependent */ 177bfcc09ddSBjoern A. Zeeb u32 max_tfd_queue_size; /* def: HW dependent */ 178bfcc09ddSBjoern A. Zeeb 179bfcc09ddSBjoern A. Zeeb u8 max_ll_items; 180bfcc09ddSBjoern A. Zeeb u8 led_compensation; 181bfcc09ddSBjoern A. Zeeb }; 182bfcc09ddSBjoern A. Zeeb 183bfcc09ddSBjoern A. Zeeb /* 184bfcc09ddSBjoern A. Zeeb * @stbc: support Tx STBC and 1*SS Rx STBC 185bfcc09ddSBjoern A. Zeeb * @ldpc: support Tx/Rx with LDPC 186bfcc09ddSBjoern A. Zeeb * @use_rts_for_aggregation: use rts/cts protection for HT traffic 187bfcc09ddSBjoern A. Zeeb * @ht40_bands: bitmap of bands (using %NL80211_BAND_*) that support HT40 188bfcc09ddSBjoern A. Zeeb */ 189bfcc09ddSBjoern A. Zeeb struct iwl_ht_params { 190bfcc09ddSBjoern A. Zeeb u8 ht_greenfield_support:1, 191bfcc09ddSBjoern A. Zeeb stbc:1, 192bfcc09ddSBjoern A. Zeeb ldpc:1, 193bfcc09ddSBjoern A. Zeeb use_rts_for_aggregation:1; 194bfcc09ddSBjoern A. Zeeb u8 ht40_bands; 195bfcc09ddSBjoern A. Zeeb }; 196bfcc09ddSBjoern A. Zeeb 197bfcc09ddSBjoern A. Zeeb /* 198bfcc09ddSBjoern A. Zeeb * Tx-backoff threshold 199bfcc09ddSBjoern A. Zeeb * @temperature: The threshold in Celsius 200bfcc09ddSBjoern A. Zeeb * @backoff: The tx-backoff in uSec 201bfcc09ddSBjoern A. Zeeb */ 202bfcc09ddSBjoern A. Zeeb struct iwl_tt_tx_backoff { 203bfcc09ddSBjoern A. Zeeb s32 temperature; 204bfcc09ddSBjoern A. Zeeb u32 backoff; 205bfcc09ddSBjoern A. Zeeb }; 206bfcc09ddSBjoern A. Zeeb 207bfcc09ddSBjoern A. Zeeb #define TT_TX_BACKOFF_SIZE 6 208bfcc09ddSBjoern A. Zeeb 209bfcc09ddSBjoern A. Zeeb /** 210bfcc09ddSBjoern A. Zeeb * struct iwl_tt_params - thermal throttling parameters 211bfcc09ddSBjoern A. Zeeb * @ct_kill_entry: CT Kill entry threshold 212bfcc09ddSBjoern A. Zeeb * @ct_kill_exit: CT Kill exit threshold 213bfcc09ddSBjoern A. Zeeb * @ct_kill_duration: The time intervals (in uSec) in which the driver needs 214bfcc09ddSBjoern A. Zeeb * to checks whether to exit CT Kill. 215bfcc09ddSBjoern A. Zeeb * @dynamic_smps_entry: Dynamic SMPS entry threshold 216bfcc09ddSBjoern A. Zeeb * @dynamic_smps_exit: Dynamic SMPS exit threshold 217bfcc09ddSBjoern A. Zeeb * @tx_protection_entry: TX protection entry threshold 218bfcc09ddSBjoern A. Zeeb * @tx_protection_exit: TX protection exit threshold 219bfcc09ddSBjoern A. Zeeb * @tx_backoff: Array of thresholds for tx-backoff , in ascending order. 220bfcc09ddSBjoern A. Zeeb * @support_ct_kill: Support CT Kill? 221bfcc09ddSBjoern A. Zeeb * @support_dynamic_smps: Support dynamic SMPS? 222bfcc09ddSBjoern A. Zeeb * @support_tx_protection: Support tx protection? 223bfcc09ddSBjoern A. Zeeb * @support_tx_backoff: Support tx-backoff? 224bfcc09ddSBjoern A. Zeeb */ 225bfcc09ddSBjoern A. Zeeb struct iwl_tt_params { 226bfcc09ddSBjoern A. Zeeb u32 ct_kill_entry; 227bfcc09ddSBjoern A. Zeeb u32 ct_kill_exit; 228bfcc09ddSBjoern A. Zeeb u32 ct_kill_duration; 229bfcc09ddSBjoern A. Zeeb u32 dynamic_smps_entry; 230bfcc09ddSBjoern A. Zeeb u32 dynamic_smps_exit; 231bfcc09ddSBjoern A. Zeeb u32 tx_protection_entry; 232bfcc09ddSBjoern A. Zeeb u32 tx_protection_exit; 233bfcc09ddSBjoern A. Zeeb struct iwl_tt_tx_backoff tx_backoff[TT_TX_BACKOFF_SIZE]; 234bfcc09ddSBjoern A. Zeeb u8 support_ct_kill:1, 235bfcc09ddSBjoern A. Zeeb support_dynamic_smps:1, 236bfcc09ddSBjoern A. Zeeb support_tx_protection:1, 237bfcc09ddSBjoern A. Zeeb support_tx_backoff:1; 238bfcc09ddSBjoern A. Zeeb }; 239bfcc09ddSBjoern A. Zeeb 240bfcc09ddSBjoern A. Zeeb /* 241bfcc09ddSBjoern A. Zeeb * information on how to parse the EEPROM 242bfcc09ddSBjoern A. Zeeb */ 243bfcc09ddSBjoern A. Zeeb #define EEPROM_REG_BAND_1_CHANNELS 0x08 244bfcc09ddSBjoern A. Zeeb #define EEPROM_REG_BAND_2_CHANNELS 0x26 245bfcc09ddSBjoern A. Zeeb #define EEPROM_REG_BAND_3_CHANNELS 0x42 246bfcc09ddSBjoern A. Zeeb #define EEPROM_REG_BAND_4_CHANNELS 0x5C 247bfcc09ddSBjoern A. Zeeb #define EEPROM_REG_BAND_5_CHANNELS 0x74 248bfcc09ddSBjoern A. Zeeb #define EEPROM_REG_BAND_24_HT40_CHANNELS 0x82 249bfcc09ddSBjoern A. Zeeb #define EEPROM_REG_BAND_52_HT40_CHANNELS 0x92 250bfcc09ddSBjoern A. Zeeb #define EEPROM_6000_REG_BAND_24_HT40_CHANNELS 0x80 251bfcc09ddSBjoern A. Zeeb #define EEPROM_REGULATORY_BAND_NO_HT40 0 252bfcc09ddSBjoern A. Zeeb 253bfcc09ddSBjoern A. Zeeb /* lower blocks contain EEPROM image and calibration data */ 254bfcc09ddSBjoern A. Zeeb #define OTP_LOW_IMAGE_SIZE_2K (2 * 512 * sizeof(u16)) /* 2 KB */ 255bfcc09ddSBjoern A. Zeeb #define OTP_LOW_IMAGE_SIZE_16K (16 * 512 * sizeof(u16)) /* 16 KB */ 256bfcc09ddSBjoern A. Zeeb #define OTP_LOW_IMAGE_SIZE_32K (32 * 512 * sizeof(u16)) /* 32 KB */ 257bfcc09ddSBjoern A. Zeeb 258bfcc09ddSBjoern A. Zeeb struct iwl_eeprom_params { 259bfcc09ddSBjoern A. Zeeb const u8 regulatory_bands[7]; 260bfcc09ddSBjoern A. Zeeb bool enhanced_txpower; 261bfcc09ddSBjoern A. Zeeb }; 262bfcc09ddSBjoern A. Zeeb 263bfcc09ddSBjoern A. Zeeb /* Tx-backoff power threshold 264bfcc09ddSBjoern A. Zeeb * @pwr: The power limit in mw 265bfcc09ddSBjoern A. Zeeb * @backoff: The tx-backoff in uSec 266bfcc09ddSBjoern A. Zeeb */ 267bfcc09ddSBjoern A. Zeeb struct iwl_pwr_tx_backoff { 268bfcc09ddSBjoern A. Zeeb u32 pwr; 269bfcc09ddSBjoern A. Zeeb u32 backoff; 270bfcc09ddSBjoern A. Zeeb }; 271bfcc09ddSBjoern A. Zeeb 272bfcc09ddSBjoern A. Zeeb enum iwl_cfg_trans_ltr_delay { 273bfcc09ddSBjoern A. Zeeb IWL_CFG_TRANS_LTR_DELAY_NONE = 0, 274bfcc09ddSBjoern A. Zeeb IWL_CFG_TRANS_LTR_DELAY_200US = 1, 275bfcc09ddSBjoern A. Zeeb IWL_CFG_TRANS_LTR_DELAY_2500US = 2, 276bfcc09ddSBjoern A. Zeeb IWL_CFG_TRANS_LTR_DELAY_1820US = 3, 277bfcc09ddSBjoern A. Zeeb }; 278bfcc09ddSBjoern A. Zeeb 279bfcc09ddSBjoern A. Zeeb /** 280*a4128aadSBjoern A. Zeeb * struct iwl_cfg_trans_params - information needed to start the trans 281bfcc09ddSBjoern A. Zeeb * 282bfcc09ddSBjoern A. Zeeb * These values are specific to the device ID and do not change when 283bfcc09ddSBjoern A. Zeeb * multiple configs are used for a single device ID. They values are 284bfcc09ddSBjoern A. Zeeb * used, among other things, to boot the NIC so that the HW REV or 285bfcc09ddSBjoern A. Zeeb * RFID can be read before deciding the remaining parameters to use. 286bfcc09ddSBjoern A. Zeeb * 287bfcc09ddSBjoern A. Zeeb * @base_params: pointer to basic parameters 288bfcc09ddSBjoern A. Zeeb * @device_family: the device family 289bfcc09ddSBjoern A. Zeeb * @umac_prph_offset: offset to add to UMAC periphery address 290bfcc09ddSBjoern A. Zeeb * @xtal_latency: power up latency to get the xtal stabilized 291bfcc09ddSBjoern A. Zeeb * @extra_phy_cfg_flags: extra configuration flags to pass to the PHY 292bfcc09ddSBjoern A. Zeeb * @rf_id: need to read rf_id to determine the firmware image 293bfcc09ddSBjoern A. Zeeb * @gen2: 22000 and on transport operation 294bfcc09ddSBjoern A. Zeeb * @mq_rx_supported: multi-queue rx support 295bfcc09ddSBjoern A. Zeeb * @integrated: discrete or integrated 296bfcc09ddSBjoern A. Zeeb * @low_latency_xtal: use the low latency xtal if supported 297*a4128aadSBjoern A. Zeeb * @bisr_workaround: BISR hardware workaround (for 22260 series devices) 298bfcc09ddSBjoern A. Zeeb * @ltr_delay: LTR delay parameter, &enum iwl_cfg_trans_ltr_delay. 299fac1f593SBjoern A. Zeeb * @imr_enabled: use the IMR if supported. 300bfcc09ddSBjoern A. Zeeb */ 301bfcc09ddSBjoern A. Zeeb struct iwl_cfg_trans_params { 302bfcc09ddSBjoern A. Zeeb const struct iwl_base_params *base_params; 303bfcc09ddSBjoern A. Zeeb enum iwl_device_family device_family; 304bfcc09ddSBjoern A. Zeeb u32 umac_prph_offset; 305bfcc09ddSBjoern A. Zeeb u32 xtal_latency; 306bfcc09ddSBjoern A. Zeeb u32 extra_phy_cfg_flags; 307bfcc09ddSBjoern A. Zeeb u32 rf_id:1, 308bfcc09ddSBjoern A. Zeeb gen2:1, 309bfcc09ddSBjoern A. Zeeb mq_rx_supported:1, 310bfcc09ddSBjoern A. Zeeb integrated:1, 311bfcc09ddSBjoern A. Zeeb low_latency_xtal:1, 312bfcc09ddSBjoern A. Zeeb bisr_workaround:1, 313fac1f593SBjoern A. Zeeb ltr_delay:2, 314fac1f593SBjoern A. Zeeb imr_enabled:1; 315bfcc09ddSBjoern A. Zeeb }; 316bfcc09ddSBjoern A. Zeeb 317bfcc09ddSBjoern A. Zeeb /** 318bfcc09ddSBjoern A. Zeeb * struct iwl_fw_mon_reg - FW monitor register info 319bfcc09ddSBjoern A. Zeeb * @addr: register address 320bfcc09ddSBjoern A. Zeeb * @mask: register mask 321bfcc09ddSBjoern A. Zeeb */ 322bfcc09ddSBjoern A. Zeeb struct iwl_fw_mon_reg { 323bfcc09ddSBjoern A. Zeeb u32 addr; 324bfcc09ddSBjoern A. Zeeb u32 mask; 325bfcc09ddSBjoern A. Zeeb }; 326bfcc09ddSBjoern A. Zeeb 327bfcc09ddSBjoern A. Zeeb /** 328bfcc09ddSBjoern A. Zeeb * struct iwl_fw_mon_regs - FW monitor registers 329bfcc09ddSBjoern A. Zeeb * @write_ptr: write pointer register 330bfcc09ddSBjoern A. Zeeb * @cycle_cnt: cycle count register 331bfcc09ddSBjoern A. Zeeb * @cur_frag: current fragment in use 332bfcc09ddSBjoern A. Zeeb */ 333bfcc09ddSBjoern A. Zeeb struct iwl_fw_mon_regs { 334bfcc09ddSBjoern A. Zeeb struct iwl_fw_mon_reg write_ptr; 335bfcc09ddSBjoern A. Zeeb struct iwl_fw_mon_reg cycle_cnt; 336bfcc09ddSBjoern A. Zeeb struct iwl_fw_mon_reg cur_frag; 337bfcc09ddSBjoern A. Zeeb }; 338bfcc09ddSBjoern A. Zeeb 339bfcc09ddSBjoern A. Zeeb /** 340bfcc09ddSBjoern A. Zeeb * struct iwl_cfg 341bfcc09ddSBjoern A. Zeeb * @trans: the trans-specific configuration part 342bfcc09ddSBjoern A. Zeeb * @name: Official name of the device 343bfcc09ddSBjoern A. Zeeb * @fw_name_pre: Firmware filename prefix. The api version and extension 344bfcc09ddSBjoern A. Zeeb * (.ucode) will be added to filename before loading from disk. The 3459af1bba4SBjoern A. Zeeb * filename is constructed as <fw_name_pre>-<api>.ucode. 3469af1bba4SBjoern A. Zeeb * @fw_name_mac: MAC name for this config, the remaining pieces of the 3479af1bba4SBjoern A. Zeeb * name will be generated dynamically 348bfcc09ddSBjoern A. Zeeb * @ucode_api_max: Highest version of uCode API supported by driver. 349bfcc09ddSBjoern A. Zeeb * @ucode_api_min: Lowest version of uCode API supported by driver. 350bfcc09ddSBjoern A. Zeeb * @max_inst_size: The maximal length of the fw inst section (only DVM) 351bfcc09ddSBjoern A. Zeeb * @max_data_size: The maximal length of the fw data section (only DVM) 352bfcc09ddSBjoern A. Zeeb * @valid_tx_ant: valid transmit antenna 353bfcc09ddSBjoern A. Zeeb * @valid_rx_ant: valid receive antenna 354bfcc09ddSBjoern A. Zeeb * @non_shared_ant: the antenna that is for WiFi only 355bfcc09ddSBjoern A. Zeeb * @nvm_ver: NVM version 356bfcc09ddSBjoern A. Zeeb * @nvm_calib_ver: NVM calibration version 357bfcc09ddSBjoern A. Zeeb * @ht_params: point to ht parameters 358bfcc09ddSBjoern A. Zeeb * @led_mode: 0=blinking, 1=On(RF On)/Off(RF Off) 359bfcc09ddSBjoern A. Zeeb * @rx_with_siso_diversity: 1x1 device with rx antenna diversity 360bfcc09ddSBjoern A. Zeeb * @tx_with_siso_diversity: 1x1 device with tx antenna diversity 361bfcc09ddSBjoern A. Zeeb * @internal_wimax_coex: internal wifi/wimax combo device 362bfcc09ddSBjoern A. Zeeb * @high_temp: Is this NIC is designated to be in high temperature. 363bfcc09ddSBjoern A. Zeeb * @host_interrupt_operation_mode: device needs host interrupt operation 364bfcc09ddSBjoern A. Zeeb * mode set 365bfcc09ddSBjoern A. Zeeb * @nvm_hw_section_num: the ID of the HW NVM section 366bfcc09ddSBjoern A. Zeeb * @mac_addr_from_csr: read HW address from CSR registers at this offset 367bfcc09ddSBjoern A. Zeeb * @features: hw features, any combination of feature_passlist 368bfcc09ddSBjoern A. Zeeb * @pwr_tx_backoffs: translation table between power limits and backoffs 369bfcc09ddSBjoern A. Zeeb * @max_tx_agg_size: max TX aggregation size of the ADDBA request/response 370bfcc09ddSBjoern A. Zeeb * @dccm_offset: offset from which DCCM begins 371bfcc09ddSBjoern A. Zeeb * @dccm_len: length of DCCM (including runtime stack CCM) 372bfcc09ddSBjoern A. Zeeb * @dccm2_offset: offset from which the second DCCM begins 373bfcc09ddSBjoern A. Zeeb * @dccm2_len: length of the second DCCM 374bfcc09ddSBjoern A. Zeeb * @smem_offset: offset from which the SMEM begins 375bfcc09ddSBjoern A. Zeeb * @smem_len: the length of SMEM 376bfcc09ddSBjoern A. Zeeb * @vht_mu_mimo_supported: VHT MU-MIMO support 377bfcc09ddSBjoern A. Zeeb * @cdb: CDB support 378bfcc09ddSBjoern A. Zeeb * @nvm_type: see &enum iwl_nvm_type 379bfcc09ddSBjoern A. Zeeb * @d3_debug_data_base_addr: base address where D3 debug data is stored 380bfcc09ddSBjoern A. Zeeb * @d3_debug_data_length: length of the D3 debug data 381bfcc09ddSBjoern A. Zeeb * @min_txq_size: minimum number of slots required in a TX queue 382bfcc09ddSBjoern A. Zeeb * @uhb_supported: ultra high band channels supported 383d9836fb4SBjoern A. Zeeb * @min_ba_txq_size: minimum number of slots required in a TX queue which 384d9836fb4SBjoern A. Zeeb * based on hardware support (HE - 256, EHT - 1K). 385bfcc09ddSBjoern A. Zeeb * @num_rbds: number of receive buffer descriptors to use 386bfcc09ddSBjoern A. Zeeb * (only used for multi-queue capable devices) 387bfcc09ddSBjoern A. Zeeb * 388bfcc09ddSBjoern A. Zeeb * We enable the driver to be backward compatible wrt. hardware features. 389bfcc09ddSBjoern A. Zeeb * API differences in uCode shouldn't be handled here but through TLVs 390bfcc09ddSBjoern A. Zeeb * and/or the uCode API version instead. 391bfcc09ddSBjoern A. Zeeb */ 392bfcc09ddSBjoern A. Zeeb struct iwl_cfg { 393bfcc09ddSBjoern A. Zeeb struct iwl_cfg_trans_params trans; 394bfcc09ddSBjoern A. Zeeb /* params specific to an individual device within a device family */ 395bfcc09ddSBjoern A. Zeeb const char *name; 396bfcc09ddSBjoern A. Zeeb const char *fw_name_pre; 3979af1bba4SBjoern A. Zeeb const char *fw_name_mac; 398bfcc09ddSBjoern A. Zeeb /* params likely to change within a device family */ 399bfcc09ddSBjoern A. Zeeb const struct iwl_ht_params *ht_params; 400bfcc09ddSBjoern A. Zeeb const struct iwl_eeprom_params *eeprom_params; 401bfcc09ddSBjoern A. Zeeb const struct iwl_pwr_tx_backoff *pwr_tx_backoffs; 402bfcc09ddSBjoern A. Zeeb const char *default_nvm_file_C_step; 403bfcc09ddSBjoern A. Zeeb const struct iwl_tt_params *thermal_params; 404bfcc09ddSBjoern A. Zeeb enum iwl_led_mode led_mode; 405bfcc09ddSBjoern A. Zeeb enum iwl_nvm_type nvm_type; 406bfcc09ddSBjoern A. Zeeb u32 max_data_size; 407bfcc09ddSBjoern A. Zeeb u32 max_inst_size; 408bfcc09ddSBjoern A. Zeeb netdev_features_t features; 409bfcc09ddSBjoern A. Zeeb u32 dccm_offset; 410bfcc09ddSBjoern A. Zeeb u32 dccm_len; 411bfcc09ddSBjoern A. Zeeb u32 dccm2_offset; 412bfcc09ddSBjoern A. Zeeb u32 dccm2_len; 413bfcc09ddSBjoern A. Zeeb u32 smem_offset; 414bfcc09ddSBjoern A. Zeeb u32 smem_len; 415bfcc09ddSBjoern A. Zeeb u16 nvm_ver; 416bfcc09ddSBjoern A. Zeeb u16 nvm_calib_ver; 417bfcc09ddSBjoern A. Zeeb u32 rx_with_siso_diversity:1, 418bfcc09ddSBjoern A. Zeeb tx_with_siso_diversity:1, 419bfcc09ddSBjoern A. Zeeb internal_wimax_coex:1, 420bfcc09ddSBjoern A. Zeeb host_interrupt_operation_mode:1, 421bfcc09ddSBjoern A. Zeeb high_temp:1, 422bfcc09ddSBjoern A. Zeeb mac_addr_from_csr:10, 423bfcc09ddSBjoern A. Zeeb lp_xtal_workaround:1, 424bfcc09ddSBjoern A. Zeeb apmg_not_supported:1, 425bfcc09ddSBjoern A. Zeeb vht_mu_mimo_supported:1, 426bfcc09ddSBjoern A. Zeeb cdb:1, 427bfcc09ddSBjoern A. Zeeb dbgc_supported:1, 428bfcc09ddSBjoern A. Zeeb uhb_supported:1; 429bfcc09ddSBjoern A. Zeeb u8 valid_tx_ant; 430bfcc09ddSBjoern A. Zeeb u8 valid_rx_ant; 431bfcc09ddSBjoern A. Zeeb u8 non_shared_ant; 432bfcc09ddSBjoern A. Zeeb u8 nvm_hw_section_num; 433bfcc09ddSBjoern A. Zeeb u8 max_tx_agg_size; 434bfcc09ddSBjoern A. Zeeb u8 ucode_api_max; 435bfcc09ddSBjoern A. Zeeb u8 ucode_api_min; 436bfcc09ddSBjoern A. Zeeb u16 num_rbds; 437bfcc09ddSBjoern A. Zeeb u32 min_umac_error_event_table; 438bfcc09ddSBjoern A. Zeeb u32 d3_debug_data_base_addr; 439bfcc09ddSBjoern A. Zeeb u32 d3_debug_data_length; 440bfcc09ddSBjoern A. Zeeb u32 min_txq_size; 441bfcc09ddSBjoern A. Zeeb u32 gp2_reg_addr; 442d9836fb4SBjoern A. Zeeb u32 min_ba_txq_size; 443bfcc09ddSBjoern A. Zeeb const struct iwl_fw_mon_regs mon_dram_regs; 444bfcc09ddSBjoern A. Zeeb const struct iwl_fw_mon_regs mon_smem_regs; 445d9836fb4SBjoern A. Zeeb const struct iwl_fw_mon_regs mon_dbgi_regs; 446bfcc09ddSBjoern A. Zeeb }; 447bfcc09ddSBjoern A. Zeeb 448bfcc09ddSBjoern A. Zeeb #define IWL_CFG_ANY (~0) 449bfcc09ddSBjoern A. Zeeb 450bfcc09ddSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_PU 0x31 451bfcc09ddSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_TH 0x32 452bfcc09ddSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_QU 0x33 453bfcc09ddSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_QUZ 0x35 454bfcc09ddSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_SO 0x37 455bfcc09ddSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_SOF 0x43 456bfcc09ddSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_MA 0x44 457bfcc09ddSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_BZ 0x46 458bfcc09ddSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_GL 0x47 4599af1bba4SBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_SC 0x48 460*a4128aadSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_SC2 0x49 461*a4128aadSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_SC2F 0x4A 462*a4128aadSBjoern A. Zeeb #define IWL_CFG_MAC_TYPE_BZ_W 0x4B 463bfcc09ddSBjoern A. Zeeb 464bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_TYPE_TH 0x105 465bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_TYPE_TH1 0x108 466bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_TYPE_JF2 0x105 467bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_TYPE_JF1 0x108 468bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_TYPE_HR2 0x10A 469bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_TYPE_HR1 0x10C 470bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_TYPE_GF 0x10D 471bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_TYPE_FM 0x112 4729af1bba4SBjoern A. Zeeb #define IWL_CFG_RF_TYPE_WH 0x113 473bfcc09ddSBjoern A. Zeeb 474bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_ID_TH 0x1 475bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_ID_TH1 0x1 476bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_ID_JF 0x3 477bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_ID_JF1 0x6 478bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_ID_JF1_DIV 0xA 479bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_ID_HR 0x7 480bfcc09ddSBjoern A. Zeeb #define IWL_CFG_RF_ID_HR1 0x4 481bfcc09ddSBjoern A. Zeeb 482bfcc09ddSBjoern A. Zeeb #define IWL_CFG_NO_160 0x1 483bfcc09ddSBjoern A. Zeeb #define IWL_CFG_160 0x0 484bfcc09ddSBjoern A. Zeeb 485*a4128aadSBjoern A. Zeeb #define IWL_CFG_NO_320 0x1 486*a4128aadSBjoern A. Zeeb #define IWL_CFG_320 0x0 487*a4128aadSBjoern A. Zeeb 488bfcc09ddSBjoern A. Zeeb #define IWL_CFG_CORES_BT 0x0 489bfcc09ddSBjoern A. Zeeb #define IWL_CFG_CORES_BT_GNSS 0x5 490bfcc09ddSBjoern A. Zeeb 491bfcc09ddSBjoern A. Zeeb #define IWL_CFG_NO_CDB 0x0 492bfcc09ddSBjoern A. Zeeb #define IWL_CFG_CDB 0x1 493bfcc09ddSBjoern A. Zeeb 494d9836fb4SBjoern A. Zeeb #define IWL_CFG_NO_JACKET 0x0 495d9836fb4SBjoern A. Zeeb #define IWL_CFG_IS_JACKET 0x1 496d9836fb4SBjoern A. Zeeb 497bfcc09ddSBjoern A. Zeeb #define IWL_SUBDEVICE_RF_ID(subdevice) ((u16)((subdevice) & 0x00F0) >> 4) 498bfcc09ddSBjoern A. Zeeb #define IWL_SUBDEVICE_NO_160(subdevice) ((u16)((subdevice) & 0x0200) >> 9) 499bfcc09ddSBjoern A. Zeeb #define IWL_SUBDEVICE_CORES(subdevice) ((u16)((subdevice) & 0x1C00) >> 10) 500bfcc09ddSBjoern A. Zeeb 501bfcc09ddSBjoern A. Zeeb struct iwl_dev_info { 502bfcc09ddSBjoern A. Zeeb u16 device; 503bfcc09ddSBjoern A. Zeeb u16 subdevice; 504bfcc09ddSBjoern A. Zeeb u16 mac_type; 505bfcc09ddSBjoern A. Zeeb u16 rf_type; 506bfcc09ddSBjoern A. Zeeb u8 mac_step; 5079af1bba4SBjoern A. Zeeb u8 rf_step; 508bfcc09ddSBjoern A. Zeeb u8 rf_id; 509bfcc09ddSBjoern A. Zeeb u8 no_160; 510bfcc09ddSBjoern A. Zeeb u8 cores; 511bfcc09ddSBjoern A. Zeeb u8 cdb; 512d9836fb4SBjoern A. Zeeb u8 jacket; 513bfcc09ddSBjoern A. Zeeb const struct iwl_cfg *cfg; 514bfcc09ddSBjoern A. Zeeb const char *name; 515bfcc09ddSBjoern A. Zeeb }; 516bfcc09ddSBjoern A. Zeeb 517*a4128aadSBjoern A. Zeeb #if IS_ENABLED(CONFIG_IWLWIFI_KUNIT_TESTS) 518*a4128aadSBjoern A. Zeeb extern const struct iwl_dev_info iwl_dev_info_table[]; 519*a4128aadSBjoern A. Zeeb extern const unsigned int iwl_dev_info_table_size; 520*a4128aadSBjoern A. Zeeb const struct iwl_dev_info * 521*a4128aadSBjoern A. Zeeb iwl_pci_find_dev_info(u16 device, u16 subsystem_device, 522*a4128aadSBjoern A. Zeeb u16 mac_type, u8 mac_step, u16 rf_type, u8 cdb, 523*a4128aadSBjoern A. Zeeb u8 jacket, u8 rf_id, u8 no_160, u8 cores, u8 rf_step); 524*a4128aadSBjoern A. Zeeb extern const struct pci_device_id iwl_hw_card_ids[]; 525*a4128aadSBjoern A. Zeeb #endif 526*a4128aadSBjoern A. Zeeb 527bfcc09ddSBjoern A. Zeeb /* 528bfcc09ddSBjoern A. Zeeb * This list declares the config structures for all devices. 529bfcc09ddSBjoern A. Zeeb */ 530bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl9000_trans_cfg; 531bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl9560_trans_cfg; 532bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl9560_long_latency_trans_cfg; 533bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl9560_shared_clk_trans_cfg; 534bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl_qu_trans_cfg; 535bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl_qu_medium_latency_trans_cfg; 536bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl_qu_long_latency_trans_cfg; 537bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl_ax200_trans_cfg; 538bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl_so_trans_cfg; 539bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl_so_long_latency_trans_cfg; 540fac1f593SBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl_so_long_latency_imr_trans_cfg; 541bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl_ma_trans_cfg; 542bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl_bz_trans_cfg; 5439af1bba4SBjoern A. Zeeb extern const struct iwl_cfg_trans_params iwl_sc_trans_cfg; 544bfcc09ddSBjoern A. Zeeb extern const char iwl9162_name[]; 545bfcc09ddSBjoern A. Zeeb extern const char iwl9260_name[]; 546bfcc09ddSBjoern A. Zeeb extern const char iwl9260_1_name[]; 547bfcc09ddSBjoern A. Zeeb extern const char iwl9270_name[]; 548bfcc09ddSBjoern A. Zeeb extern const char iwl9461_name[]; 549bfcc09ddSBjoern A. Zeeb extern const char iwl9462_name[]; 550bfcc09ddSBjoern A. Zeeb extern const char iwl9560_name[]; 551bfcc09ddSBjoern A. Zeeb extern const char iwl9162_160_name[]; 552bfcc09ddSBjoern A. Zeeb extern const char iwl9260_160_name[]; 553bfcc09ddSBjoern A. Zeeb extern const char iwl9270_160_name[]; 554bfcc09ddSBjoern A. Zeeb extern const char iwl9461_160_name[]; 555bfcc09ddSBjoern A. Zeeb extern const char iwl9462_160_name[]; 556bfcc09ddSBjoern A. Zeeb extern const char iwl9560_160_name[]; 557bfcc09ddSBjoern A. Zeeb extern const char iwl9260_killer_1550_name[]; 558bfcc09ddSBjoern A. Zeeb extern const char iwl9560_killer_1550i_name[]; 559bfcc09ddSBjoern A. Zeeb extern const char iwl9560_killer_1550s_name[]; 560bfcc09ddSBjoern A. Zeeb extern const char iwl_ax200_name[]; 561bfcc09ddSBjoern A. Zeeb extern const char iwl_ax203_name[]; 562d9836fb4SBjoern A. Zeeb extern const char iwl_ax204_name[]; 563bfcc09ddSBjoern A. Zeeb extern const char iwl_ax201_name[]; 564bfcc09ddSBjoern A. Zeeb extern const char iwl_ax101_name[]; 565bfcc09ddSBjoern A. Zeeb extern const char iwl_ax200_killer_1650w_name[]; 566bfcc09ddSBjoern A. Zeeb extern const char iwl_ax200_killer_1650x_name[]; 567bfcc09ddSBjoern A. Zeeb extern const char iwl_ax201_killer_1650s_name[]; 568bfcc09ddSBjoern A. Zeeb extern const char iwl_ax201_killer_1650i_name[]; 569bfcc09ddSBjoern A. Zeeb extern const char iwl_ax210_killer_1675w_name[]; 570bfcc09ddSBjoern A. Zeeb extern const char iwl_ax210_killer_1675x_name[]; 571bfcc09ddSBjoern A. Zeeb extern const char iwl9560_killer_1550i_160_name[]; 572bfcc09ddSBjoern A. Zeeb extern const char iwl9560_killer_1550s_160_name[]; 573bfcc09ddSBjoern A. Zeeb extern const char iwl_ax211_killer_1675s_name[]; 574bfcc09ddSBjoern A. Zeeb extern const char iwl_ax211_killer_1675i_name[]; 575bfcc09ddSBjoern A. Zeeb extern const char iwl_ax411_killer_1690s_name[]; 576bfcc09ddSBjoern A. Zeeb extern const char iwl_ax411_killer_1690i_name[]; 577bfcc09ddSBjoern A. Zeeb extern const char iwl_ax211_name[]; 578bfcc09ddSBjoern A. Zeeb extern const char iwl_ax221_name[]; 579bfcc09ddSBjoern A. Zeeb extern const char iwl_ax231_name[]; 580bfcc09ddSBjoern A. Zeeb extern const char iwl_ax411_name[]; 581bfcc09ddSBjoern A. Zeeb extern const char iwl_bz_name[]; 582*a4128aadSBjoern A. Zeeb extern const char iwl_fm_name[]; 583*a4128aadSBjoern A. Zeeb extern const char iwl_gl_name[]; 584*a4128aadSBjoern A. Zeeb extern const char iwl_mtp_name[]; 5859af1bba4SBjoern A. Zeeb extern const char iwl_sc_name[]; 586*a4128aadSBjoern A. Zeeb extern const char iwl_sc2_name[]; 587*a4128aadSBjoern A. Zeeb extern const char iwl_sc2f_name[]; 588bfcc09ddSBjoern A. Zeeb #if IS_ENABLED(CONFIG_IWLDVM) 589bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl5300_agn_cfg; 590bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl5100_agn_cfg; 591bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl5350_agn_cfg; 592bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl5100_bgn_cfg; 593bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl5100_abg_cfg; 594bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl5150_agn_cfg; 595bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl5150_abg_cfg; 596bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6005_2agn_cfg; 597bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6005_2abg_cfg; 598bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6005_2bg_cfg; 599bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6005_2agn_sff_cfg; 600bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6005_2agn_d_cfg; 601bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6005_2agn_mow1_cfg; 602bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6005_2agn_mow2_cfg; 603bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl1030_bgn_cfg; 604bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl1030_bg_cfg; 605bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6030_2agn_cfg; 606bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6030_2abg_cfg; 607bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6030_2bgn_cfg; 608bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6030_2bg_cfg; 609bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6000i_2agn_cfg; 610bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6000i_2abg_cfg; 611bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6000i_2bg_cfg; 612bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6000_3agn_cfg; 613bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6050_2agn_cfg; 614bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6050_2abg_cfg; 615bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6150_bgn_cfg; 616bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6150_bg_cfg; 617bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl1000_bgn_cfg; 618bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl1000_bg_cfg; 619bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl100_bgn_cfg; 620bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl100_bg_cfg; 621bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl130_bgn_cfg; 622bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl130_bg_cfg; 623bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl2000_2bgn_cfg; 624bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl2000_2bgn_d_cfg; 625bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl2030_2bgn_cfg; 626bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6035_2agn_cfg; 627bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl6035_2agn_sff_cfg; 628bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl105_bgn_cfg; 629bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl105_bgn_d_cfg; 630bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl135_bgn_cfg; 631bfcc09ddSBjoern A. Zeeb #endif /* CONFIG_IWLDVM */ 632bfcc09ddSBjoern A. Zeeb #if IS_ENABLED(CONFIG_IWLMVM) 6339af1bba4SBjoern A. Zeeb extern const struct iwl_ht_params iwl_22000_ht_params; 634bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl7260_2ac_cfg; 635bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl7260_2ac_cfg_high_temp; 636bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl7260_2n_cfg; 637bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl7260_n_cfg; 638bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl3160_2ac_cfg; 639bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl3160_2n_cfg; 640bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl3160_n_cfg; 641bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl3165_2ac_cfg; 642bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl3168_2ac_cfg; 643bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl7265_2ac_cfg; 644bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl7265_2n_cfg; 645bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl7265_n_cfg; 646bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl7265d_2ac_cfg; 647bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl7265d_2n_cfg; 648bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl7265d_n_cfg; 649bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl8260_2n_cfg; 650bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl8260_2ac_cfg; 651bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl8265_2ac_cfg; 652bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl8275_2ac_cfg; 653bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl4165_2ac_cfg; 654bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl9260_2ac_cfg; 655bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl9560_qu_b0_jf_b0_cfg; 656bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl9560_qu_c0_jf_b0_cfg; 657bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl9560_quz_a0_jf_b0_cfg; 658bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl9560_2ac_cfg_soc; 659bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_qu_b0_hr1_b0; 660bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_qu_c0_hr1_b0; 661bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_quz_a0_hr1_b0; 662bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_qu_b0_hr_b0; 663bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_qu_c0_hr_b0; 664bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_ax200_cfg_cc; 665bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_ax201_cfg_qu_hr; 666bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_ax201_cfg_qu_c0_hr_b0; 667bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_ax201_cfg_quz_hr; 668bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_ax1650i_cfg_quz_hr; 669bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_ax1650s_cfg_quz_hr; 670bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg killer1650s_2ax_cfg_qu_b0_hr_b0; 671bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg killer1650i_2ax_cfg_qu_b0_hr_b0; 672bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg killer1650s_2ax_cfg_qu_c0_hr_b0; 673bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg killer1650i_2ax_cfg_qu_c0_hr_b0; 674bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg killer1650x_2ax_cfg; 675bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg killer1650w_2ax_cfg; 676bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwlax210_2ax_cfg_so_jf_b0; 677bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwlax211_2ax_cfg_so_gf_a0; 678bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwlax211_2ax_cfg_so_gf_a0_long; 679bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwlax210_2ax_cfg_ty_gf_a0; 680bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwlax411_2ax_cfg_so_gf4_a0; 681bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwlax411_2ax_cfg_so_gf4_a0_long; 6829af1bba4SBjoern A. Zeeb 6839af1bba4SBjoern A. Zeeb extern const struct iwl_cfg iwl_cfg_ma; 6849af1bba4SBjoern A. Zeeb 685bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_cfg_so_a0_hr_a0; 686d9836fb4SBjoern A. Zeeb extern const struct iwl_cfg iwl_cfg_so_a0_ms_a0; 687bfcc09ddSBjoern A. Zeeb extern const struct iwl_cfg iwl_cfg_quz_a0_hr_b0; 6889af1bba4SBjoern A. Zeeb 6899af1bba4SBjoern A. Zeeb extern const struct iwl_cfg iwl_cfg_bz; 6909af1bba4SBjoern A. Zeeb extern const struct iwl_cfg iwl_cfg_gl; 6919af1bba4SBjoern A. Zeeb 6929af1bba4SBjoern A. Zeeb extern const struct iwl_cfg iwl_cfg_sc; 693*a4128aadSBjoern A. Zeeb extern const struct iwl_cfg iwl_cfg_sc2; 694*a4128aadSBjoern A. Zeeb extern const struct iwl_cfg iwl_cfg_sc2f; 695bfcc09ddSBjoern A. Zeeb #endif /* CONFIG_IWLMVM */ 696bfcc09ddSBjoern A. Zeeb 697bfcc09ddSBjoern A. Zeeb #endif /* __IWL_CONFIG_H__ */ 698