xref: /freebsd/sys/contrib/dev/iwlwifi/fw/api/rx.h (revision a4128aad8503277614f2d214011ef60a19447b83)
1bfcc09ddSBjoern A. Zeeb /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
2bfcc09ddSBjoern A. Zeeb /*
3*a4128aadSBjoern A. Zeeb  * Copyright (C) 2012-2014, 2018-2024 Intel Corporation
4bfcc09ddSBjoern A. Zeeb  * Copyright (C) 2013-2015 Intel Mobile Communications GmbH
5bfcc09ddSBjoern A. Zeeb  * Copyright (C) 2015-2017 Intel Deutschland GmbH
6bfcc09ddSBjoern A. Zeeb  */
7bfcc09ddSBjoern A. Zeeb #ifndef __iwl_fw_api_rx_h__
8bfcc09ddSBjoern A. Zeeb #define __iwl_fw_api_rx_h__
9bfcc09ddSBjoern A. Zeeb 
10bfcc09ddSBjoern A. Zeeb /* API for pre-9000 hardware */
11bfcc09ddSBjoern A. Zeeb 
12bfcc09ddSBjoern A. Zeeb #define IWL_RX_INFO_PHY_CNT 8
13bfcc09ddSBjoern A. Zeeb #define IWL_RX_INFO_ENERGY_ANT_ABC_IDX 1
14bfcc09ddSBjoern A. Zeeb #define IWL_RX_INFO_ENERGY_ANT_A_MSK 0x000000ff
15bfcc09ddSBjoern A. Zeeb #define IWL_RX_INFO_ENERGY_ANT_B_MSK 0x0000ff00
16bfcc09ddSBjoern A. Zeeb #define IWL_RX_INFO_ENERGY_ANT_A_POS 0
17bfcc09ddSBjoern A. Zeeb #define IWL_RX_INFO_ENERGY_ANT_B_POS 8
18bfcc09ddSBjoern A. Zeeb #define IWL_RX_INFO_ENERGY_ANT_C_POS 16
19bfcc09ddSBjoern A. Zeeb 
20bfcc09ddSBjoern A. Zeeb enum iwl_mac_context_info {
21bfcc09ddSBjoern A. Zeeb 	MAC_CONTEXT_INFO_NONE,
22bfcc09ddSBjoern A. Zeeb 	MAC_CONTEXT_INFO_GSCAN,
23bfcc09ddSBjoern A. Zeeb };
24bfcc09ddSBjoern A. Zeeb 
25bfcc09ddSBjoern A. Zeeb /**
26bfcc09ddSBjoern A. Zeeb  * struct iwl_rx_phy_info - phy info
27bfcc09ddSBjoern A. Zeeb  * (REPLY_RX_PHY_CMD = 0xc0)
28bfcc09ddSBjoern A. Zeeb  * @non_cfg_phy_cnt: non configurable DSP phy data byte count
29bfcc09ddSBjoern A. Zeeb  * @cfg_phy_cnt: configurable DSP phy data byte count
30bfcc09ddSBjoern A. Zeeb  * @stat_id: configurable DSP phy data set ID
31bfcc09ddSBjoern A. Zeeb  * @reserved1: reserved
32bfcc09ddSBjoern A. Zeeb  * @system_timestamp: GP2  at on air rise
33bfcc09ddSBjoern A. Zeeb  * @timestamp: TSF at on air rise
34bfcc09ddSBjoern A. Zeeb  * @beacon_time_stamp: beacon at on-air rise
35bfcc09ddSBjoern A. Zeeb  * @phy_flags: general phy flags: band, modulation, ...
36bfcc09ddSBjoern A. Zeeb  * @channel: channel number
37bfcc09ddSBjoern A. Zeeb  * @non_cfg_phy: for various implementations of non_cfg_phy
38bfcc09ddSBjoern A. Zeeb  * @rate_n_flags: RATE_MCS_*
39bfcc09ddSBjoern A. Zeeb  * @byte_count: frame's byte-count
40bfcc09ddSBjoern A. Zeeb  * @frame_time: frame's time on the air, based on byte count and frame rate
41bfcc09ddSBjoern A. Zeeb  *	calculation
42bfcc09ddSBjoern A. Zeeb  * @mac_active_msk: what MACs were active when the frame was received
43bfcc09ddSBjoern A. Zeeb  * @mac_context_info: additional info on the context in which the frame was
44bfcc09ddSBjoern A. Zeeb  *	received as defined in &enum iwl_mac_context_info
45bfcc09ddSBjoern A. Zeeb  *
46bfcc09ddSBjoern A. Zeeb  * Before each Rx, the device sends this data. It contains PHY information
47bfcc09ddSBjoern A. Zeeb  * about the reception of the packet.
48bfcc09ddSBjoern A. Zeeb  */
49bfcc09ddSBjoern A. Zeeb struct iwl_rx_phy_info {
50bfcc09ddSBjoern A. Zeeb 	u8 non_cfg_phy_cnt;
51bfcc09ddSBjoern A. Zeeb 	u8 cfg_phy_cnt;
52bfcc09ddSBjoern A. Zeeb 	u8 stat_id;
53bfcc09ddSBjoern A. Zeeb 	u8 reserved1;
54bfcc09ddSBjoern A. Zeeb 	__le32 system_timestamp;
55bfcc09ddSBjoern A. Zeeb 	__le64 timestamp;
56bfcc09ddSBjoern A. Zeeb 	__le32 beacon_time_stamp;
57bfcc09ddSBjoern A. Zeeb 	__le16 phy_flags;
58bfcc09ddSBjoern A. Zeeb 	__le16 channel;
59bfcc09ddSBjoern A. Zeeb 	__le32 non_cfg_phy[IWL_RX_INFO_PHY_CNT];
60bfcc09ddSBjoern A. Zeeb 	__le32 rate_n_flags;
61bfcc09ddSBjoern A. Zeeb 	__le32 byte_count;
62bfcc09ddSBjoern A. Zeeb 	u8 mac_active_msk;
63bfcc09ddSBjoern A. Zeeb 	u8 mac_context_info;
64bfcc09ddSBjoern A. Zeeb 	__le16 frame_time;
65bfcc09ddSBjoern A. Zeeb } __packed;
66bfcc09ddSBjoern A. Zeeb 
67bfcc09ddSBjoern A. Zeeb /*
68bfcc09ddSBjoern A. Zeeb  * TCP offload Rx assist info
69bfcc09ddSBjoern A. Zeeb  *
70bfcc09ddSBjoern A. Zeeb  * bits 0:3 - reserved
71bfcc09ddSBjoern A. Zeeb  * bits 4:7 - MIC CRC length
72bfcc09ddSBjoern A. Zeeb  * bits 8:12 - MAC header length
73bfcc09ddSBjoern A. Zeeb  * bit 13 - Padding indication
74bfcc09ddSBjoern A. Zeeb  * bit 14 - A-AMSDU indication
75bfcc09ddSBjoern A. Zeeb  * bit 15 - Offload enabled
76bfcc09ddSBjoern A. Zeeb  */
77bfcc09ddSBjoern A. Zeeb enum iwl_csum_rx_assist_info {
78bfcc09ddSBjoern A. Zeeb 	CSUM_RXA_RESERVED_MASK	= 0x000f,
79bfcc09ddSBjoern A. Zeeb 	CSUM_RXA_MICSIZE_MASK	= 0x00f0,
80bfcc09ddSBjoern A. Zeeb 	CSUM_RXA_HEADERLEN_MASK	= 0x1f00,
81bfcc09ddSBjoern A. Zeeb 	CSUM_RXA_PADD		= BIT(13),
82bfcc09ddSBjoern A. Zeeb 	CSUM_RXA_AMSDU		= BIT(14),
83bfcc09ddSBjoern A. Zeeb 	CSUM_RXA_ENA		= BIT(15)
84bfcc09ddSBjoern A. Zeeb };
85bfcc09ddSBjoern A. Zeeb 
86bfcc09ddSBjoern A. Zeeb /**
87bfcc09ddSBjoern A. Zeeb  * struct iwl_rx_mpdu_res_start - phy info
88bfcc09ddSBjoern A. Zeeb  * @byte_count: byte count of the frame
89bfcc09ddSBjoern A. Zeeb  * @assist: see &enum iwl_csum_rx_assist_info
90bfcc09ddSBjoern A. Zeeb  */
91bfcc09ddSBjoern A. Zeeb struct iwl_rx_mpdu_res_start {
92bfcc09ddSBjoern A. Zeeb 	__le16 byte_count;
93bfcc09ddSBjoern A. Zeeb 	__le16 assist;
94bfcc09ddSBjoern A. Zeeb } __packed; /* _RX_MPDU_RES_START_API_S_VER_2 */
95bfcc09ddSBjoern A. Zeeb 
96bfcc09ddSBjoern A. Zeeb /**
97bfcc09ddSBjoern A. Zeeb  * enum iwl_rx_phy_flags - to parse %iwl_rx_phy_info phy_flags
98bfcc09ddSBjoern A. Zeeb  * @RX_RES_PHY_FLAGS_BAND_24: true if the packet was received on 2.4 band
99bfcc09ddSBjoern A. Zeeb  * @RX_RES_PHY_FLAGS_MOD_CCK: modulation is CCK
100bfcc09ddSBjoern A. Zeeb  * @RX_RES_PHY_FLAGS_SHORT_PREAMBLE: true if packet's preamble was short
101bfcc09ddSBjoern A. Zeeb  * @RX_RES_PHY_FLAGS_NARROW_BAND: narrow band (<20 MHz) receive
102bfcc09ddSBjoern A. Zeeb  * @RX_RES_PHY_FLAGS_ANTENNA: antenna on which the packet was received
103bfcc09ddSBjoern A. Zeeb  * @RX_RES_PHY_FLAGS_ANTENNA_POS: antenna bit position
104bfcc09ddSBjoern A. Zeeb  * @RX_RES_PHY_FLAGS_AGG: set if the packet was part of an A-MPDU
105bfcc09ddSBjoern A. Zeeb  * @RX_RES_PHY_FLAGS_OFDM_HT: The frame was an HT frame
106bfcc09ddSBjoern A. Zeeb  * @RX_RES_PHY_FLAGS_OFDM_GF: The frame used GF preamble
107bfcc09ddSBjoern A. Zeeb  * @RX_RES_PHY_FLAGS_OFDM_VHT: The frame was a VHT frame
108bfcc09ddSBjoern A. Zeeb  */
109bfcc09ddSBjoern A. Zeeb enum iwl_rx_phy_flags {
110bfcc09ddSBjoern A. Zeeb 	RX_RES_PHY_FLAGS_BAND_24	= BIT(0),
111bfcc09ddSBjoern A. Zeeb 	RX_RES_PHY_FLAGS_MOD_CCK	= BIT(1),
112bfcc09ddSBjoern A. Zeeb 	RX_RES_PHY_FLAGS_SHORT_PREAMBLE	= BIT(2),
113bfcc09ddSBjoern A. Zeeb 	RX_RES_PHY_FLAGS_NARROW_BAND	= BIT(3),
114bfcc09ddSBjoern A. Zeeb 	RX_RES_PHY_FLAGS_ANTENNA	= (0x7 << 4),
115bfcc09ddSBjoern A. Zeeb 	RX_RES_PHY_FLAGS_ANTENNA_POS	= 4,
116bfcc09ddSBjoern A. Zeeb 	RX_RES_PHY_FLAGS_AGG		= BIT(7),
117bfcc09ddSBjoern A. Zeeb 	RX_RES_PHY_FLAGS_OFDM_HT	= BIT(8),
118bfcc09ddSBjoern A. Zeeb 	RX_RES_PHY_FLAGS_OFDM_GF	= BIT(9),
119bfcc09ddSBjoern A. Zeeb 	RX_RES_PHY_FLAGS_OFDM_VHT	= BIT(10),
120bfcc09ddSBjoern A. Zeeb };
121bfcc09ddSBjoern A. Zeeb 
122bfcc09ddSBjoern A. Zeeb /**
123bfcc09ddSBjoern A. Zeeb  * enum iwl_mvm_rx_status - written by fw for each Rx packet
124bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_CRC_OK: CRC is fine
125bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_OVERRUN_OK: there was no RXE overflow
126bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_SRC_STA_FOUND: station was found
127bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_KEY_VALID: key was valid
128bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_ICV_OK: ICV is fine, if not, the packet is destroyed
129bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_MIC_OK: used for CCM alg only. TKIP MIC is checked
130bfcc09ddSBjoern A. Zeeb  *	in the driver.
131bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_TTAK_OK: TTAK is fine
132bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_MNG_FRAME_REPLAY_ERR:  valid for alg = CCM_CMAC or
133bfcc09ddSBjoern A. Zeeb  *	alg = CCM only. Checks replay attack for 11w frames.
134bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_SEC_NO_ENC: this frame is not encrypted
135bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_SEC_WEP_ENC: this frame is encrypted using WEP
136bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_SEC_CCM_ENC: this frame is encrypted using CCM
137bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_SEC_TKIP_ENC: this frame is encrypted using TKIP
138bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_SEC_EXT_ENC: this frame is encrypted using extension
139bfcc09ddSBjoern A. Zeeb  *	algorithm
140bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_SEC_CMAC_GMAC_ENC: this frame is protected using
141bfcc09ddSBjoern A. Zeeb  *	CMAC or GMAC
142bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_SEC_ENC_ERR: this frame couldn't be decrypted
143bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_SEC_ENC_MSK: bitmask of the encryption algorithm
144bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_DEC_DONE: this frame has been successfully decrypted
145bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_CSUM_DONE: checksum was done by the hw
146bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_CSUM_OK: checksum found no errors
147bfcc09ddSBjoern A. Zeeb  * @RX_MPDU_RES_STATUS_STA_ID_MSK: station ID mask
148bfcc09ddSBjoern A. Zeeb  * @RX_MDPU_RES_STATUS_STA_ID_SHIFT: station ID bit shift
149bfcc09ddSBjoern A. Zeeb  */
150bfcc09ddSBjoern A. Zeeb enum iwl_mvm_rx_status {
151bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_CRC_OK			= BIT(0),
152bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_OVERRUN_OK			= BIT(1),
153bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_SRC_STA_FOUND		= BIT(2),
154bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_KEY_VALID			= BIT(3),
155bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_ICV_OK			= BIT(5),
156bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_MIC_OK			= BIT(6),
157bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_TTAK_OK			= BIT(7),
158bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_MNG_FRAME_REPLAY_ERR		= BIT(7),
159bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_SEC_NO_ENC			= (0 << 8),
160bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_SEC_WEP_ENC			= (1 << 8),
161bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_SEC_CCM_ENC			= (2 << 8),
162bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_SEC_TKIP_ENC			= (3 << 8),
163bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_SEC_EXT_ENC			= (4 << 8),
164bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_SEC_CMAC_GMAC_ENC		= (6 << 8),
165bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_SEC_ENC_ERR			= (7 << 8),
166bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_SEC_ENC_MSK			= (7 << 8),
167bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_DEC_DONE			= BIT(11),
168bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_CSUM_DONE			= BIT(16),
169bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_CSUM_OK			= BIT(17),
170bfcc09ddSBjoern A. Zeeb 	RX_MDPU_RES_STATUS_STA_ID_SHIFT			= 24,
171bfcc09ddSBjoern A. Zeeb 	RX_MPDU_RES_STATUS_STA_ID_MSK			= 0x1f << RX_MDPU_RES_STATUS_STA_ID_SHIFT,
172bfcc09ddSBjoern A. Zeeb };
173bfcc09ddSBjoern A. Zeeb 
174bfcc09ddSBjoern A. Zeeb /* 9000 series API */
175bfcc09ddSBjoern A. Zeeb enum iwl_rx_mpdu_mac_flags1 {
176bfcc09ddSBjoern A. Zeeb 	IWL_RX_MDPU_MFLG1_ADDRTYPE_MASK		= 0x03,
177bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_MFLG1_MIC_CRC_LEN_MASK	= 0xf0,
178bfcc09ddSBjoern A. Zeeb 	/* shift should be 4, but the length is measured in 2-byte
179bfcc09ddSBjoern A. Zeeb 	 * words, so shifting only by 3 gives a byte result
180bfcc09ddSBjoern A. Zeeb 	 */
181bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_MFLG1_MIC_CRC_LEN_SHIFT	= 3,
182bfcc09ddSBjoern A. Zeeb };
183bfcc09ddSBjoern A. Zeeb 
184bfcc09ddSBjoern A. Zeeb enum iwl_rx_mpdu_mac_flags2 {
185bfcc09ddSBjoern A. Zeeb 	/* in 2-byte words */
186bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_MFLG2_HDR_LEN_MASK		= 0x1f,
187bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_MFLG2_PAD			= 0x20,
188bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_MFLG2_AMSDU			= 0x40,
189bfcc09ddSBjoern A. Zeeb };
190bfcc09ddSBjoern A. Zeeb 
191bfcc09ddSBjoern A. Zeeb enum iwl_rx_mpdu_amsdu_info {
192bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_AMSDU_SUBFRAME_IDX_MASK	= 0x7f,
193bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_AMSDU_LAST_SUBFRAME		= 0x80,
194bfcc09ddSBjoern A. Zeeb };
195bfcc09ddSBjoern A. Zeeb 
196bfcc09ddSBjoern A. Zeeb #define RX_MPDU_BAND_POS 6
197bfcc09ddSBjoern A. Zeeb #define RX_MPDU_BAND_MASK 0xC0
198bfcc09ddSBjoern A. Zeeb #define BAND_IN_RX_STATUS(_val) \
199bfcc09ddSBjoern A. Zeeb 	(((_val) & RX_MPDU_BAND_MASK) >> RX_MPDU_BAND_POS)
200bfcc09ddSBjoern A. Zeeb 
201bfcc09ddSBjoern A. Zeeb enum iwl_rx_l3_proto_values {
202bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3_TYPE_NONE,
203bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3_TYPE_IPV4,
204bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3_TYPE_IPV4_FRAG,
205bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3_TYPE_IPV6_FRAG,
206bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3_TYPE_IPV6,
207bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3_TYPE_IPV6_IN_IPV4,
208bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3_TYPE_ARP,
209bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3_TYPE_EAPOL,
210bfcc09ddSBjoern A. Zeeb };
211bfcc09ddSBjoern A. Zeeb 
212bfcc09ddSBjoern A. Zeeb #define IWL_RX_L3_PROTO_POS 4
213bfcc09ddSBjoern A. Zeeb 
214bfcc09ddSBjoern A. Zeeb enum iwl_rx_l3l4_flags {
215bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3L4_IP_HDR_CSUM_OK		= BIT(0),
216bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3L4_TCP_UDP_CSUM_OK		= BIT(1),
217bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3L4_TCP_FIN_SYN_RST_PSH		= BIT(2),
218bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3L4_TCP_ACK			= BIT(3),
219bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3L4_L3_PROTO_MASK		= 0xf << IWL_RX_L3_PROTO_POS,
220bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3L4_L4_PROTO_MASK		= 0xf << 8,
221bfcc09ddSBjoern A. Zeeb 	IWL_RX_L3L4_RSS_HASH_MASK		= 0xf << 12,
222bfcc09ddSBjoern A. Zeeb };
223bfcc09ddSBjoern A. Zeeb 
224bfcc09ddSBjoern A. Zeeb enum iwl_rx_mpdu_status {
225bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_CRC_OK		= BIT(0),
226bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_OVERRUN_OK		= BIT(1),
227bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_SRC_STA_FOUND	= BIT(2),
228bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_KEY_VALID		= BIT(3),
229bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_ICV_OK		= BIT(5),
230bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_MIC_OK		= BIT(6),
231bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_RES_STATUS_TTAK_OK		= BIT(7),
232bfcc09ddSBjoern A. Zeeb 	/* overlayed since IWL_UCODE_TLV_API_DEPRECATE_TTAK */
233bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_REPLAY_ERROR		= BIT(7),
234bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_SEC_MASK		= 0x7 << 8,
235bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_SEC_UNKNOWN		= IWL_RX_MPDU_STATUS_SEC_MASK,
236bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_SEC_NONE		= 0x0 << 8,
237bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_SEC_WEP		= 0x1 << 8,
238bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_SEC_CCM		= 0x2 << 8,
239bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_SEC_TKIP		= 0x3 << 8,
240bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_SEC_EXT_ENC		= 0x4 << 8,
241bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_SEC_GCM		= 0x5 << 8,
242bfcc09ddSBjoern A. Zeeb #if defined(__FreeBSD__)
243bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_SEC_ENC_ERR		= 0x7 << 8,
244bfcc09ddSBjoern A. Zeeb #endif
245bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_DECRYPTED		= BIT(11),
246bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_ROBUST_MNG_FRAME	= BIT(15),
247bfcc09ddSBjoern A. Zeeb 
248bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_DUPLICATE		= BIT(22),
249bfcc09ddSBjoern A. Zeeb 
250bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_STATUS_STA_ID		= 0x1f000000,
251bfcc09ddSBjoern A. Zeeb };
252bfcc09ddSBjoern A. Zeeb 
253bfcc09ddSBjoern A. Zeeb #define IWL_RX_REORDER_DATA_INVALID_BAID 0x7f
254bfcc09ddSBjoern A. Zeeb 
255bfcc09ddSBjoern A. Zeeb enum iwl_rx_mpdu_reorder_data {
256bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_REORDER_NSSN_MASK		= 0x00000fff,
257bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_REORDER_SN_MASK		= 0x00fff000,
258bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_REORDER_SN_SHIFT		= 12,
259bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_REORDER_BAID_MASK		= 0x7f000000,
260bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_REORDER_BAID_SHIFT		= 24,
261bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_REORDER_BA_OLD_SN		= 0x80000000,
262bfcc09ddSBjoern A. Zeeb };
263bfcc09ddSBjoern A. Zeeb 
264bfcc09ddSBjoern A. Zeeb enum iwl_rx_mpdu_phy_info {
265bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_PHY_AMPDU		= BIT(5),
266bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_PHY_AMPDU_TOGGLE	= BIT(6),
267bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_PHY_SHORT_PREAMBLE	= BIT(7),
268bfcc09ddSBjoern A. Zeeb 	/* short preamble is only for CCK, for non-CCK overridden by this */
269bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_PHY_NCCK_ADDTL_NTFY	= BIT(7),
270bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_PHY_TSF_OVERLOAD	= BIT(8),
271bfcc09ddSBjoern A. Zeeb };
272bfcc09ddSBjoern A. Zeeb 
273bfcc09ddSBjoern A. Zeeb enum iwl_rx_mpdu_mac_info {
274bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_PHY_MAC_INDEX_MASK		= 0x0f,
275bfcc09ddSBjoern A. Zeeb 	IWL_RX_MPDU_PHY_PHY_INDEX_MASK		= 0xf0,
276bfcc09ddSBjoern A. Zeeb };
277bfcc09ddSBjoern A. Zeeb 
278bfcc09ddSBjoern A. Zeeb /* TSF overload low dword */
2799af1bba4SBjoern A. Zeeb enum iwl_rx_phy_he_data0 {
280bfcc09ddSBjoern A. Zeeb 	/* info type: HE any */
281bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA0_HE_BEAM_CHNG				= 0x00000001,
282bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA0_HE_UPLINK				= 0x00000002,
283bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA0_HE_BSS_COLOR_MASK			= 0x000000fc,
284bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA0_HE_SPATIAL_REUSE_MASK			= 0x00000f00,
285bfcc09ddSBjoern A. Zeeb 	/* 1 bit reserved */
286bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA0_HE_TXOP_DUR_MASK			= 0x000fe000,
287bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA0_HE_LDPC_EXT_SYM			= 0x00100000,
288bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA0_HE_PRE_FEC_PAD_MASK			= 0x00600000,
289bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA0_HE_PE_DISAMBIG				= 0x00800000,
290bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA0_HE_DOPPLER				= 0x01000000,
291bfcc09ddSBjoern A. Zeeb 	/* 6 bits reserved */
292bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA0_HE_DELIM_EOF				= 0x80000000,
293bfcc09ddSBjoern A. Zeeb };
294bfcc09ddSBjoern A. Zeeb 
2959af1bba4SBjoern A. Zeeb /* TSF overload low dword */
2969af1bba4SBjoern A. Zeeb enum iwl_rx_phy_eht_data0 {
2979af1bba4SBjoern A. Zeeb 	/* info type: EHT any */
2989af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_VALIDATE				= BIT(0),
2999af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_UPLINK				= BIT(1),
3009af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_BSS_COLOR_MASK			= 0x000000fc,
3019af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_ETH_SPATIAL_REUSE_MASK			= 0x00000f00,
3029af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_PS160				= BIT(12),
3039af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_TXOP_DUR_MASK			= 0x000fe000,
3049af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_LDPC_EXT_SYM			= BIT(20),
3059af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_PRE_FEC_PAD_MASK			= 0x00600000,
3069af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_PE_DISAMBIG			= BIT(23),
3079af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_BW320_SLOT				= BIT(24),
3089af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_SIGA_CRC_OK			= BIT(25),
3099af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_PHY_VER				= 0x1c000000,
3109af1bba4SBjoern A. Zeeb 	/* 2 bits reserved */
3119af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA0_EHT_DELIM_EOF				= BIT(31),
3129af1bba4SBjoern A. Zeeb };
3139af1bba4SBjoern A. Zeeb 
314bfcc09ddSBjoern A. Zeeb enum iwl_rx_phy_info_type {
315bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_NONE				= 0,
316bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_CCK				= 1,
317bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_OFDM_LGCY				= 2,
318bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_HT					= 3,
319bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_VHT_SU				= 4,
320bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_VHT_MU				= 5,
321bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_HE_SU				= 6,
322bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_HE_MU				= 7,
323bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_HE_TB				= 8,
324bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_HE_MU_EXT				= 9,
325bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_HE_TB_EXT				= 10,
3269af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_EHT_MU				= 11,
3279af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_EHT_TB				= 12,
3289af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_EHT_MU_EXT				= 13,
3299af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_INFO_TYPE_EHT_TB_EXT				= 14,
330bfcc09ddSBjoern A. Zeeb };
331bfcc09ddSBjoern A. Zeeb 
332bfcc09ddSBjoern A. Zeeb /* TSF overload high dword */
3339af1bba4SBjoern A. Zeeb enum iwl_rx_phy_common_data1 {
334bfcc09ddSBjoern A. Zeeb 	/*
335bfcc09ddSBjoern A. Zeeb 	 * check this first - if TSF overload is set,
336bfcc09ddSBjoern A. Zeeb 	 * see &enum iwl_rx_phy_info_type
337bfcc09ddSBjoern A. Zeeb 	 */
338bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA1_INFO_TYPE_MASK				= 0xf0000000,
339bfcc09ddSBjoern A. Zeeb 
3409af1bba4SBjoern A. Zeeb 	/* info type: HT/VHT/HE/EHT any */
341bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA1_LSIG_LEN_MASK				= 0x0fff0000,
3429af1bba4SBjoern A. Zeeb };
343bfcc09ddSBjoern A. Zeeb 
3449af1bba4SBjoern A. Zeeb /* TSF overload high dword For HE rates*/
3459af1bba4SBjoern A. Zeeb enum iwl_rx_phy_he_data1 {
346bfcc09ddSBjoern A. Zeeb 	/* info type: HE MU/MU-EXT */
347bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA1_HE_MU_SIGB_COMPRESSION			= 0x00000001,
348bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA1_HE_MU_SIBG_SYM_OR_USER_NUM_MASK	= 0x0000001e,
349bfcc09ddSBjoern A. Zeeb 
350bfcc09ddSBjoern A. Zeeb 	/* info type: HE any */
351bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA1_HE_LTF_NUM_MASK			= 0x000000e0,
352bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA1_HE_RU_ALLOC_SEC80			= 0x00000100,
353bfcc09ddSBjoern A. Zeeb 	/* trigger encoded */
354bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA1_HE_RU_ALLOC_MASK			= 0x0000fe00,
355bfcc09ddSBjoern A. Zeeb 
356bfcc09ddSBjoern A. Zeeb 	/* info type: HE TB/TX-EXT */
357bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA1_HE_TB_PILOT_TYPE			= 0x00000001,
358bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA1_HE_TB_LOW_SS_MASK			= 0x0000000e,
359bfcc09ddSBjoern A. Zeeb };
360bfcc09ddSBjoern A. Zeeb 
3619af1bba4SBjoern A. Zeeb /* TSF overload high dword For EHT-MU/TB rates*/
3629af1bba4SBjoern A. Zeeb enum iwl_rx_phy_eht_data1 {
3639af1bba4SBjoern A. Zeeb 	/* info type: EHT-MU */
3649af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA1_EHT_MU_NUM_SIG_SYM_USIGA2	= 0x0000001f,
3659af1bba4SBjoern A. Zeeb 	/* info type: EHT-TB */
3669af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA1_EHT_TB_PILOT_TYPE		= BIT(0),
3679af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA1_EHT_TB_LOW_SS			= 0x0000001e,
3689af1bba4SBjoern A. Zeeb 
3699af1bba4SBjoern A. Zeeb 	/* info type: EHT any */
3709af1bba4SBjoern A. Zeeb 	/* number of EHT-LTF symbols 0 - 1 EHT-LTF, 1 - 2 EHT-LTFs, 2 - 4 EHT-LTFs,
3719af1bba4SBjoern A. Zeeb 	 * 3 - 6 EHT-LTFs, 4 - 8 EHT-LTFs */
3729af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA1_EHT_SIG_LTF_NUM		= 0x000000e0,
3739af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA1_EHT_RU_ALLOC_B0		= 0x00000100,
3749af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA1_EHT_RU_ALLOC_B1_B7		= 0x0000fe00,
3759af1bba4SBjoern A. Zeeb };
3769af1bba4SBjoern A. Zeeb 
377*a4128aadSBjoern A. Zeeb /* goes into Metadata DW 7 (Qu) or 8 (So or higher) */
3789af1bba4SBjoern A. Zeeb enum iwl_rx_phy_he_data2 {
379bfcc09ddSBjoern A. Zeeb 	/* info type: HE MU-EXT */
380bfcc09ddSBjoern A. Zeeb 	/* the a1/a2/... is what the PHY/firmware calls the values */
381bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA2_HE_MU_EXT_CH1_RU0		= 0x000000ff, /* a1 */
382bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA2_HE_MU_EXT_CH1_RU2		= 0x0000ff00, /* a2 */
383bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA2_HE_MU_EXT_CH2_RU0		= 0x00ff0000, /* b1 */
384bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA2_HE_MU_EXT_CH2_RU2		= 0xff000000, /* b2 */
385bfcc09ddSBjoern A. Zeeb 
386bfcc09ddSBjoern A. Zeeb 	/* info type: HE TB-EXT */
387bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA2_HE_TB_EXT_SPTL_REUSE1		= 0x0000000f,
388bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA2_HE_TB_EXT_SPTL_REUSE2		= 0x000000f0,
389bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA2_HE_TB_EXT_SPTL_REUSE3		= 0x00000f00,
390bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA2_HE_TB_EXT_SPTL_REUSE4		= 0x0000f000,
391bfcc09ddSBjoern A. Zeeb };
392bfcc09ddSBjoern A. Zeeb 
393*a4128aadSBjoern A. Zeeb /* goes into Metadata DW 8 (Qu) or 7 (So or higher) */
3949af1bba4SBjoern A. Zeeb enum iwl_rx_phy_he_data3 {
395bfcc09ddSBjoern A. Zeeb 	/* info type: HE MU-EXT */
396bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA3_HE_MU_EXT_CH1_RU1		= 0x000000ff, /* c1 */
397bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA3_HE_MU_EXT_CH1_RU3		= 0x0000ff00, /* c2 */
398bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA3_HE_MU_EXT_CH2_RU1		= 0x00ff0000, /* d1 */
399bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA3_HE_MU_EXT_CH2_RU3		= 0xff000000, /* d2 */
400bfcc09ddSBjoern A. Zeeb };
401bfcc09ddSBjoern A. Zeeb 
402bfcc09ddSBjoern A. Zeeb /* goes into Metadata DW 4 high 16 bits */
4039af1bba4SBjoern A. Zeeb enum iwl_rx_phy_he_he_data4 {
404bfcc09ddSBjoern A. Zeeb 	/* info type: HE MU-EXT */
405bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA4_HE_MU_EXT_CH1_CTR_RU			= 0x0001,
406bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA4_HE_MU_EXT_CH2_CTR_RU			= 0x0002,
407bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA4_HE_MU_EXT_CH1_CRC_OK			= 0x0004,
408bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA4_HE_MU_EXT_CH2_CRC_OK			= 0x0008,
409bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA4_HE_MU_EXT_SIGB_MCS_MASK		= 0x00f0,
410bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA4_HE_MU_EXT_SIGB_DCM			= 0x0100,
411bfcc09ddSBjoern A. Zeeb 	IWL_RX_PHY_DATA4_HE_MU_EXT_PREAMBLE_PUNC_TYPE_MASK	= 0x0600,
412bfcc09ddSBjoern A. Zeeb };
413bfcc09ddSBjoern A. Zeeb 
414*a4128aadSBjoern A. Zeeb /* goes into Metadata DW 8 (Qu has no EHT) */
4159af1bba4SBjoern A. Zeeb enum iwl_rx_phy_eht_data2 {
4169af1bba4SBjoern A. Zeeb 	/* info type: EHT-MU-EXT */
4179af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA2_EHT_MU_EXT_RU_ALLOC_A1	= 0x000001ff,
4189af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA2_EHT_MU_EXT_RU_ALLOC_A2	= 0x0003fe00,
4199af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA2_EHT_MU_EXT_RU_ALLOC_B1	= 0x07fc0000,
4209af1bba4SBjoern A. Zeeb 
4219af1bba4SBjoern A. Zeeb 	/* info type: EHT-TB-EXT */
4229af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA2_EHT_TB_EXT_TRIG_SIGA1	= 0xffffffff,
4239af1bba4SBjoern A. Zeeb };
4249af1bba4SBjoern A. Zeeb 
425*a4128aadSBjoern A. Zeeb /* goes into Metadata DW 7 (Qu has no EHT) */
4269af1bba4SBjoern A. Zeeb enum iwl_rx_phy_eht_data3 {
427*a4128aadSBjoern A. Zeeb 	/* note: low 8 bits cannot be used */
4289af1bba4SBjoern A. Zeeb 	/* info type: EHT-MU-EXT */
4299af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA3_EHT_MU_EXT_RU_ALLOC_C1	= 0x0003fe00,
4309af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA3_EHT_MU_EXT_RU_ALLOC_C2	= 0x07fc0000,
4319af1bba4SBjoern A. Zeeb };
4329af1bba4SBjoern A. Zeeb 
4339af1bba4SBjoern A. Zeeb /* goes into Metadata DW 4 */
4349af1bba4SBjoern A. Zeeb enum iwl_rx_phy_eht_data4 {
4359af1bba4SBjoern A. Zeeb 	/* info type: EHT-MU-EXT */
4369af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA4_EHT_MU_EXT_RU_ALLOC_D1	= 0x000001ff,
4379af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA4_EHT_MU_EXT_RU_ALLOC_D2	= 0x0003fe00,
4389af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA4_EHT_MU_EXT_SIGB_MCS	= 0x000c0000,
439*a4128aadSBjoern A. Zeeb 	IWL_RX_PHY_DATA4_EHT_MU_EXT_RU_ALLOC_B2	= 0x1ff00000,
4409af1bba4SBjoern A. Zeeb };
4419af1bba4SBjoern A. Zeeb 
4429af1bba4SBjoern A. Zeeb /* goes into Metadata DW 16 */
4439af1bba4SBjoern A. Zeeb enum iwl_rx_phy_data5 {
4449af1bba4SBjoern A. Zeeb 	/* info type: EHT any */
4459af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA5_EHT_TYPE_AND_COMP		= 0x00000003,
4469af1bba4SBjoern A. Zeeb 	/* info type: EHT-TB */
4479af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA5_EHT_TB_SPATIAL_REUSE1		= 0x0000003c,
4489af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA5_EHT_TB_SPATIAL_REUSE2		= 0x000003c0,
4499af1bba4SBjoern A. Zeeb 	/* info type: EHT-MU */
4509af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA5_EHT_MU_PUNC_CH_CODE		= 0x0000007c,
4519af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA5_EHT_MU_STA_ID_USR		= 0x0003ff80,
4529af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA5_EHT_MU_NUM_USR_NON_OFDMA	= 0x001c0000,
4539af1bba4SBjoern A. Zeeb 	IWL_RX_PHY_DATA5_EHT_MU_SPATIAL_CONF_USR_FIELD	= 0x0fe00000,
4549af1bba4SBjoern A. Zeeb };
4559af1bba4SBjoern A. Zeeb 
456bfcc09ddSBjoern A. Zeeb /**
457bfcc09ddSBjoern A. Zeeb  * struct iwl_rx_mpdu_desc_v1 - RX MPDU descriptor
458bfcc09ddSBjoern A. Zeeb  */
459bfcc09ddSBjoern A. Zeeb struct iwl_rx_mpdu_desc_v1 {
460bfcc09ddSBjoern A. Zeeb 	/* DW7 - carries rss_hash only when rpa_en == 1 */
461bfcc09ddSBjoern A. Zeeb 	union {
462bfcc09ddSBjoern A. Zeeb 		/**
463bfcc09ddSBjoern A. Zeeb 		 * @rss_hash: RSS hash value
464bfcc09ddSBjoern A. Zeeb 		 */
465bfcc09ddSBjoern A. Zeeb 		__le32 rss_hash;
466bfcc09ddSBjoern A. Zeeb 
467bfcc09ddSBjoern A. Zeeb 		/**
468bfcc09ddSBjoern A. Zeeb 		 * @phy_data2: depends on info type (see @phy_data1)
469bfcc09ddSBjoern A. Zeeb 		 */
470bfcc09ddSBjoern A. Zeeb 		__le32 phy_data2;
471bfcc09ddSBjoern A. Zeeb 	};
472bfcc09ddSBjoern A. Zeeb 
473bfcc09ddSBjoern A. Zeeb 	/* DW8 - carries filter_match only when rpa_en == 1 */
474bfcc09ddSBjoern A. Zeeb 	union {
475bfcc09ddSBjoern A. Zeeb 		/**
476bfcc09ddSBjoern A. Zeeb 		 * @filter_match: filter match value
477bfcc09ddSBjoern A. Zeeb 		 */
478bfcc09ddSBjoern A. Zeeb 		__le32 filter_match;
479bfcc09ddSBjoern A. Zeeb 
480bfcc09ddSBjoern A. Zeeb 		/**
481bfcc09ddSBjoern A. Zeeb 		 * @phy_data3: depends on info type (see @phy_data1)
482bfcc09ddSBjoern A. Zeeb 		 */
483bfcc09ddSBjoern A. Zeeb 		__le32 phy_data3;
484bfcc09ddSBjoern A. Zeeb 	};
485bfcc09ddSBjoern A. Zeeb 
486bfcc09ddSBjoern A. Zeeb 	/* DW9 */
487bfcc09ddSBjoern A. Zeeb 	/**
488bfcc09ddSBjoern A. Zeeb 	 * @rate_n_flags: RX rate/flags encoding
489bfcc09ddSBjoern A. Zeeb 	 */
490bfcc09ddSBjoern A. Zeeb 	__le32 rate_n_flags;
491bfcc09ddSBjoern A. Zeeb 	/* DW10 */
492bfcc09ddSBjoern A. Zeeb 	/**
493bfcc09ddSBjoern A. Zeeb 	 * @energy_a: energy chain A
494bfcc09ddSBjoern A. Zeeb 	 */
495bfcc09ddSBjoern A. Zeeb 	u8 energy_a;
496bfcc09ddSBjoern A. Zeeb 	/**
497bfcc09ddSBjoern A. Zeeb 	 * @energy_b: energy chain B
498bfcc09ddSBjoern A. Zeeb 	 */
499bfcc09ddSBjoern A. Zeeb 	u8 energy_b;
500bfcc09ddSBjoern A. Zeeb 	/**
501bfcc09ddSBjoern A. Zeeb 	 * @channel: channel number
502bfcc09ddSBjoern A. Zeeb 	 */
503bfcc09ddSBjoern A. Zeeb 	u8 channel;
504bfcc09ddSBjoern A. Zeeb 	/**
505bfcc09ddSBjoern A. Zeeb 	 * @mac_context: MAC context mask
506bfcc09ddSBjoern A. Zeeb 	 */
507bfcc09ddSBjoern A. Zeeb 	u8 mac_context;
508bfcc09ddSBjoern A. Zeeb 	/* DW11 */
509bfcc09ddSBjoern A. Zeeb 	/**
510bfcc09ddSBjoern A. Zeeb 	 * @gp2_on_air_rise: GP2 timer value on air rise (INA)
511bfcc09ddSBjoern A. Zeeb 	 */
512bfcc09ddSBjoern A. Zeeb 	__le32 gp2_on_air_rise;
513bfcc09ddSBjoern A. Zeeb 	/* DW12 & DW13 */
514bfcc09ddSBjoern A. Zeeb 	union {
515bfcc09ddSBjoern A. Zeeb 		/**
516bfcc09ddSBjoern A. Zeeb 		 * @tsf_on_air_rise:
517bfcc09ddSBjoern A. Zeeb 		 * TSF value on air rise (INA), only valid if
518bfcc09ddSBjoern A. Zeeb 		 * %IWL_RX_MPDU_PHY_TSF_OVERLOAD isn't set
519bfcc09ddSBjoern A. Zeeb 		 */
520bfcc09ddSBjoern A. Zeeb 		__le64 tsf_on_air_rise;
521bfcc09ddSBjoern A. Zeeb 
522bfcc09ddSBjoern A. Zeeb 		struct {
523bfcc09ddSBjoern A. Zeeb 			/**
524bfcc09ddSBjoern A. Zeeb 			 * @phy_data0: depends on info_type, see @phy_data1
525bfcc09ddSBjoern A. Zeeb 			 */
526bfcc09ddSBjoern A. Zeeb 			__le32 phy_data0;
527bfcc09ddSBjoern A. Zeeb 			/**
528bfcc09ddSBjoern A. Zeeb 			 * @phy_data1: valid only if
529bfcc09ddSBjoern A. Zeeb 			 * %IWL_RX_MPDU_PHY_TSF_OVERLOAD is set,
5309af1bba4SBjoern A. Zeeb 			 * see &enum iwl_rx_phy_common_data1 or
5319af1bba4SBjoern A. Zeeb 			 *     &enum iwl_rx_phy_he_data1 or
5329af1bba4SBjoern A. Zeeb 			 *     &enum iwl_rx_phy_eht_data1.
533bfcc09ddSBjoern A. Zeeb 			 */
534bfcc09ddSBjoern A. Zeeb 			__le32 phy_data1;
535bfcc09ddSBjoern A. Zeeb 		};
536bfcc09ddSBjoern A. Zeeb 	};
537bfcc09ddSBjoern A. Zeeb } __packed; /* RX_MPDU_RES_START_API_S_VER_4 */
538bfcc09ddSBjoern A. Zeeb 
539bfcc09ddSBjoern A. Zeeb /**
540bfcc09ddSBjoern A. Zeeb  * struct iwl_rx_mpdu_desc_v3 - RX MPDU descriptor
541bfcc09ddSBjoern A. Zeeb  */
542bfcc09ddSBjoern A. Zeeb struct iwl_rx_mpdu_desc_v3 {
543bfcc09ddSBjoern A. Zeeb 	/* DW7 - carries filter_match only when rpa_en == 1 */
544bfcc09ddSBjoern A. Zeeb 	union {
545bfcc09ddSBjoern A. Zeeb 		/**
546bfcc09ddSBjoern A. Zeeb 		 * @filter_match: filter match value
547bfcc09ddSBjoern A. Zeeb 		 */
548bfcc09ddSBjoern A. Zeeb 		__le32 filter_match;
549bfcc09ddSBjoern A. Zeeb 
550bfcc09ddSBjoern A. Zeeb 		/**
551bfcc09ddSBjoern A. Zeeb 		 * @phy_data3: depends on info type (see @phy_data1)
552bfcc09ddSBjoern A. Zeeb 		 */
553bfcc09ddSBjoern A. Zeeb 		__le32 phy_data3;
554bfcc09ddSBjoern A. Zeeb 	};
555bfcc09ddSBjoern A. Zeeb 
556bfcc09ddSBjoern A. Zeeb 	/* DW8 - carries rss_hash only when rpa_en == 1 */
557bfcc09ddSBjoern A. Zeeb 	union {
558bfcc09ddSBjoern A. Zeeb 		/**
559bfcc09ddSBjoern A. Zeeb 		 * @rss_hash: RSS hash value
560bfcc09ddSBjoern A. Zeeb 		 */
561bfcc09ddSBjoern A. Zeeb 		__le32 rss_hash;
562bfcc09ddSBjoern A. Zeeb 
563bfcc09ddSBjoern A. Zeeb 		/**
564bfcc09ddSBjoern A. Zeeb 		 * @phy_data2: depends on info type (see @phy_data1)
565bfcc09ddSBjoern A. Zeeb 		 */
566bfcc09ddSBjoern A. Zeeb 		__le32 phy_data2;
567bfcc09ddSBjoern A. Zeeb 	};
568bfcc09ddSBjoern A. Zeeb 	/* DW9 */
569bfcc09ddSBjoern A. Zeeb 	/**
570bfcc09ddSBjoern A. Zeeb 	 * @partial_hash: 31:0 ip/tcp header hash
571bfcc09ddSBjoern A. Zeeb 	 *	w/o some fields (such as IP SRC addr)
572bfcc09ddSBjoern A. Zeeb 	 */
573bfcc09ddSBjoern A. Zeeb 	__le32 partial_hash;
574bfcc09ddSBjoern A. Zeeb 	/* DW10 */
575bfcc09ddSBjoern A. Zeeb 	/**
576bfcc09ddSBjoern A. Zeeb 	 * @raw_xsum: raw xsum value
577bfcc09ddSBjoern A. Zeeb 	 */
578bfcc09ddSBjoern A. Zeeb 	__be16 raw_xsum;
579bfcc09ddSBjoern A. Zeeb 	/**
580bfcc09ddSBjoern A. Zeeb 	 * @reserved_xsum: reserved high bits in the raw checksum
581bfcc09ddSBjoern A. Zeeb 	 */
582bfcc09ddSBjoern A. Zeeb 	__le16 reserved_xsum;
583bfcc09ddSBjoern A. Zeeb 	/* DW11 */
584bfcc09ddSBjoern A. Zeeb 	/**
585bfcc09ddSBjoern A. Zeeb 	 * @rate_n_flags: RX rate/flags encoding
586bfcc09ddSBjoern A. Zeeb 	 */
587bfcc09ddSBjoern A. Zeeb 	__le32 rate_n_flags;
588bfcc09ddSBjoern A. Zeeb 	/* DW12 */
589bfcc09ddSBjoern A. Zeeb 	/**
590bfcc09ddSBjoern A. Zeeb 	 * @energy_a: energy chain A
591bfcc09ddSBjoern A. Zeeb 	 */
592bfcc09ddSBjoern A. Zeeb 	u8 energy_a;
593bfcc09ddSBjoern A. Zeeb 	/**
594bfcc09ddSBjoern A. Zeeb 	 * @energy_b: energy chain B
595bfcc09ddSBjoern A. Zeeb 	 */
596bfcc09ddSBjoern A. Zeeb 	u8 energy_b;
597bfcc09ddSBjoern A. Zeeb 	/**
598bfcc09ddSBjoern A. Zeeb 	 * @channel: channel number
599bfcc09ddSBjoern A. Zeeb 	 */
600bfcc09ddSBjoern A. Zeeb 	u8 channel;
601bfcc09ddSBjoern A. Zeeb 	/**
602bfcc09ddSBjoern A. Zeeb 	 * @mac_context: MAC context mask
603bfcc09ddSBjoern A. Zeeb 	 */
604bfcc09ddSBjoern A. Zeeb 	u8 mac_context;
605bfcc09ddSBjoern A. Zeeb 	/* DW13 */
606bfcc09ddSBjoern A. Zeeb 	/**
607bfcc09ddSBjoern A. Zeeb 	 * @gp2_on_air_rise: GP2 timer value on air rise (INA)
608bfcc09ddSBjoern A. Zeeb 	 */
609bfcc09ddSBjoern A. Zeeb 	__le32 gp2_on_air_rise;
610bfcc09ddSBjoern A. Zeeb 	/* DW14 & DW15 */
611bfcc09ddSBjoern A. Zeeb 	union {
612bfcc09ddSBjoern A. Zeeb 		/**
613bfcc09ddSBjoern A. Zeeb 		 * @tsf_on_air_rise:
614bfcc09ddSBjoern A. Zeeb 		 * TSF value on air rise (INA), only valid if
615bfcc09ddSBjoern A. Zeeb 		 * %IWL_RX_MPDU_PHY_TSF_OVERLOAD isn't set
616bfcc09ddSBjoern A. Zeeb 		 */
617bfcc09ddSBjoern A. Zeeb 		__le64 tsf_on_air_rise;
618bfcc09ddSBjoern A. Zeeb 
619bfcc09ddSBjoern A. Zeeb 		struct {
620bfcc09ddSBjoern A. Zeeb 			/**
621bfcc09ddSBjoern A. Zeeb 			 * @phy_data0: depends on info_type, see @phy_data1
622bfcc09ddSBjoern A. Zeeb 			 */
623bfcc09ddSBjoern A. Zeeb 			__le32 phy_data0;
624bfcc09ddSBjoern A. Zeeb 			/**
625bfcc09ddSBjoern A. Zeeb 			 * @phy_data1: valid only if
626bfcc09ddSBjoern A. Zeeb 			 * %IWL_RX_MPDU_PHY_TSF_OVERLOAD is set,
627bfcc09ddSBjoern A. Zeeb 			 * see &enum iwl_rx_phy_data1.
628bfcc09ddSBjoern A. Zeeb 			 */
629bfcc09ddSBjoern A. Zeeb 			__le32 phy_data1;
630bfcc09ddSBjoern A. Zeeb 		};
631bfcc09ddSBjoern A. Zeeb 	};
6329af1bba4SBjoern A. Zeeb 	/* DW16 */
6339af1bba4SBjoern A. Zeeb 	/**
6349af1bba4SBjoern A. Zeeb 	 * @phy_data5: valid only if
6359af1bba4SBjoern A. Zeeb 	 * %IWL_RX_MPDU_PHY_TSF_OVERLOAD is set,
6369af1bba4SBjoern A. Zeeb 	 * see &enum iwl_rx_phy_data5.
6379af1bba4SBjoern A. Zeeb 	 */
6389af1bba4SBjoern A. Zeeb 	__le32 phy_data5;
6399af1bba4SBjoern A. Zeeb 	/* DW17 */
640bfcc09ddSBjoern A. Zeeb 	/**
641bfcc09ddSBjoern A. Zeeb 	 * @reserved: reserved
642bfcc09ddSBjoern A. Zeeb 	 */
6439af1bba4SBjoern A. Zeeb 	__le32 reserved[1];
644bfcc09ddSBjoern A. Zeeb } __packed; /* RX_MPDU_RES_START_API_S_VER_3,
645bfcc09ddSBjoern A. Zeeb 	       RX_MPDU_RES_START_API_S_VER_5 */
646bfcc09ddSBjoern A. Zeeb 
647bfcc09ddSBjoern A. Zeeb /**
648bfcc09ddSBjoern A. Zeeb  * struct iwl_rx_mpdu_desc - RX MPDU descriptor
649bfcc09ddSBjoern A. Zeeb  */
650bfcc09ddSBjoern A. Zeeb struct iwl_rx_mpdu_desc {
651bfcc09ddSBjoern A. Zeeb 	/* DW2 */
652bfcc09ddSBjoern A. Zeeb 	/**
653bfcc09ddSBjoern A. Zeeb 	 * @mpdu_len: MPDU length
654bfcc09ddSBjoern A. Zeeb 	 */
655bfcc09ddSBjoern A. Zeeb 	__le16 mpdu_len;
656bfcc09ddSBjoern A. Zeeb 	/**
657bfcc09ddSBjoern A. Zeeb 	 * @mac_flags1: &enum iwl_rx_mpdu_mac_flags1
658bfcc09ddSBjoern A. Zeeb 	 */
659bfcc09ddSBjoern A. Zeeb 	u8 mac_flags1;
660bfcc09ddSBjoern A. Zeeb 	/**
661bfcc09ddSBjoern A. Zeeb 	 * @mac_flags2: &enum iwl_rx_mpdu_mac_flags2
662bfcc09ddSBjoern A. Zeeb 	 */
663bfcc09ddSBjoern A. Zeeb 	u8 mac_flags2;
664bfcc09ddSBjoern A. Zeeb 	/* DW3 */
665bfcc09ddSBjoern A. Zeeb 	/**
666bfcc09ddSBjoern A. Zeeb 	 * @amsdu_info: &enum iwl_rx_mpdu_amsdu_info
667bfcc09ddSBjoern A. Zeeb 	 */
668bfcc09ddSBjoern A. Zeeb 	u8 amsdu_info;
669bfcc09ddSBjoern A. Zeeb 	/**
670bfcc09ddSBjoern A. Zeeb 	 * @phy_info: &enum iwl_rx_mpdu_phy_info
671bfcc09ddSBjoern A. Zeeb 	 */
672bfcc09ddSBjoern A. Zeeb 	__le16 phy_info;
673bfcc09ddSBjoern A. Zeeb 	/**
674bfcc09ddSBjoern A. Zeeb 	 * @mac_phy_idx: MAC/PHY index
675bfcc09ddSBjoern A. Zeeb 	 */
676bfcc09ddSBjoern A. Zeeb 	u8 mac_phy_idx;
6779af1bba4SBjoern A. Zeeb 	/* DW4 */
6789af1bba4SBjoern A. Zeeb 	union {
6799af1bba4SBjoern A. Zeeb 		struct {
6809af1bba4SBjoern A. Zeeb 			/* carries csum data only when rpa_en == 1 */
681bfcc09ddSBjoern A. Zeeb 			/**
682bfcc09ddSBjoern A. Zeeb 			 * @raw_csum: raw checksum (alledgedly unreliable)
683bfcc09ddSBjoern A. Zeeb 			 */
684bfcc09ddSBjoern A. Zeeb 			__le16 raw_csum;
685bfcc09ddSBjoern A. Zeeb 
686bfcc09ddSBjoern A. Zeeb 			union {
687bfcc09ddSBjoern A. Zeeb 				/**
688bfcc09ddSBjoern A. Zeeb 				 * @l3l4_flags: &enum iwl_rx_l3l4_flags
689bfcc09ddSBjoern A. Zeeb 				 */
690bfcc09ddSBjoern A. Zeeb 				__le16 l3l4_flags;
691bfcc09ddSBjoern A. Zeeb 
692bfcc09ddSBjoern A. Zeeb 				/**
693bfcc09ddSBjoern A. Zeeb 				 * @phy_data4: depends on info type, see phy_data1
694bfcc09ddSBjoern A. Zeeb 				 */
695bfcc09ddSBjoern A. Zeeb 				__le16 phy_data4;
696bfcc09ddSBjoern A. Zeeb 			};
6979af1bba4SBjoern A. Zeeb 		};
6989af1bba4SBjoern A. Zeeb 		/**
6999af1bba4SBjoern A. Zeeb 		 * @phy_eht_data4: depends on info type, see phy_data1
7009af1bba4SBjoern A. Zeeb 		 */
7019af1bba4SBjoern A. Zeeb 		__le32 phy_eht_data4;
7029af1bba4SBjoern A. Zeeb 	};
703bfcc09ddSBjoern A. Zeeb 	/* DW5 */
704bfcc09ddSBjoern A. Zeeb 	/**
705bfcc09ddSBjoern A. Zeeb 	 * @status: &enum iwl_rx_mpdu_status
706bfcc09ddSBjoern A. Zeeb 	 */
707bfcc09ddSBjoern A. Zeeb 	__le32 status;
708bfcc09ddSBjoern A. Zeeb 
709bfcc09ddSBjoern A. Zeeb 	/* DW6 */
710bfcc09ddSBjoern A. Zeeb 	/**
711bfcc09ddSBjoern A. Zeeb 	 * @reorder_data: &enum iwl_rx_mpdu_reorder_data
712bfcc09ddSBjoern A. Zeeb 	 */
713bfcc09ddSBjoern A. Zeeb 	__le32 reorder_data;
714bfcc09ddSBjoern A. Zeeb 
715bfcc09ddSBjoern A. Zeeb 	union {
716*a4128aadSBjoern A. Zeeb 		/**
717*a4128aadSBjoern A. Zeeb 		 * @v1: version 1 of the remaining RX descriptor,
718*a4128aadSBjoern A. Zeeb 		 *	see &struct iwl_rx_mpdu_desc_v1
719*a4128aadSBjoern A. Zeeb 		 */
720bfcc09ddSBjoern A. Zeeb 		struct iwl_rx_mpdu_desc_v1 v1;
721*a4128aadSBjoern A. Zeeb 		/**
722*a4128aadSBjoern A. Zeeb 		 * @v3: version 3 of the remaining RX descriptor,
723*a4128aadSBjoern A. Zeeb 		 *	see &struct iwl_rx_mpdu_desc_v3
724*a4128aadSBjoern A. Zeeb 		 */
725bfcc09ddSBjoern A. Zeeb 		struct iwl_rx_mpdu_desc_v3 v3;
726bfcc09ddSBjoern A. Zeeb 	};
727bfcc09ddSBjoern A. Zeeb } __packed; /* RX_MPDU_RES_START_API_S_VER_3,
728bfcc09ddSBjoern A. Zeeb 	       RX_MPDU_RES_START_API_S_VER_4,
729bfcc09ddSBjoern A. Zeeb 	       RX_MPDU_RES_START_API_S_VER_5 */
730bfcc09ddSBjoern A. Zeeb 
731bfcc09ddSBjoern A. Zeeb #define IWL_RX_DESC_SIZE_V1 offsetofend(struct iwl_rx_mpdu_desc, v1)
732bfcc09ddSBjoern A. Zeeb 
733bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_CHAIN_A_POS		0
734bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_CHAIN_A_MSK		(0xff << RX_NO_DATA_CHAIN_A_POS)
735bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_CHAIN_B_POS		8
736bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_CHAIN_B_MSK		(0xff << RX_NO_DATA_CHAIN_B_POS)
737bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_CHANNEL_POS		16
738bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_CHANNEL_MSK		(0xff << RX_NO_DATA_CHANNEL_POS)
739bfcc09ddSBjoern A. Zeeb 
740bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_TYPE_POS	0
741bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_TYPE_MSK	(0xff << RX_NO_DATA_INFO_TYPE_POS)
742bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_TYPE_NONE	0
743bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_TYPE_RX_ERR	1
744bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_TYPE_NDP	2
745bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_TYPE_MU_UNMATCHED	3
7469af1bba4SBjoern A. Zeeb #define RX_NO_DATA_INFO_TYPE_TB_UNMATCHED	4
747bfcc09ddSBjoern A. Zeeb 
748bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_ERR_POS		8
749bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_ERR_MSK		(0xff << RX_NO_DATA_INFO_ERR_POS)
750bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_ERR_NONE	0
751bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_ERR_BAD_PLCP	1
752bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_ERR_UNSUPPORTED_RATE	2
753bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_ERR_NO_DELIM		3
754bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_INFO_ERR_BAD_MAC_HDR	4
7559af1bba4SBjoern A. Zeeb #define RX_NO_DATA_INFO_LOW_ENERGY		5
756bfcc09ddSBjoern A. Zeeb 
757bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_FRAME_TIME_POS	0
758bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_FRAME_TIME_MSK	(0xfffff << RX_NO_DATA_FRAME_TIME_POS)
759bfcc09ddSBjoern A. Zeeb 
760bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_RX_VEC0_HE_NSTS_MSK	0x03800000
761bfcc09ddSBjoern A. Zeeb #define RX_NO_DATA_RX_VEC0_VHT_NSTS_MSK	0x38000000
7629af1bba4SBjoern A. Zeeb #define RX_NO_DATA_RX_VEC2_EHT_NSTS_MSK	0x00f00000
7639af1bba4SBjoern A. Zeeb 
7649af1bba4SBjoern A. Zeeb /* content of OFDM_RX_VECTOR_USIG_A1_OUT */
7659af1bba4SBjoern A. Zeeb enum iwl_rx_usig_a1 {
7669af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A1_ENHANCED_WIFI_VER_ID	= 0x00000007,
7679af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A1_BANDWIDTH		= 0x00000038,
7689af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A1_UL_FLAG			= 0x00000040,
7699af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A1_BSS_COLOR		= 0x00001f80,
7709af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A1_TXOP_DURATION		= 0x000fe000,
7719af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A1_DISREGARD		= 0x01f00000,
7729af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A1_VALIDATE			= 0x02000000,
7739af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A1_EHT_BW320_SLOT		= 0x04000000,
7749af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A1_EHT_TYPE			= 0x18000000,
7759af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A1_RDY			= 0x80000000,
7769af1bba4SBjoern A. Zeeb };
7779af1bba4SBjoern A. Zeeb 
7789af1bba4SBjoern A. Zeeb /* content of OFDM_RX_VECTOR_USIG_A2_EHT_OUT */
7799af1bba4SBjoern A. Zeeb enum iwl_rx_usig_a2_eht {
7809af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_PPDU_TYPE		= 0x00000003,
7819af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_USIG2_VALIDATE_B2	= 0x00000004,
7829af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_PUNC_CHANNEL		= 0x000000f8,
7839af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_USIG2_VALIDATE_B8	= 0x00000100,
7849af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_SIG_MCS		= 0x00000600,
7859af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_SIG_SYM_NUM		= 0x0000f800,
7869af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_TRIG_SPATIAL_REUSE_1 = 0x000f0000,
7879af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_TRIG_SPATIAL_REUSE_2 = 0x00f00000,
7889af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_TRIG_USIG2_DISREGARD	= 0x1f000000,
7899af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_CRC_OK		= 0x40000000,
7909af1bba4SBjoern A. Zeeb 	IWL_RX_USIG_A2_EHT_RDY			= 0x80000000,
7919af1bba4SBjoern A. Zeeb };
792bfcc09ddSBjoern A. Zeeb 
793bfcc09ddSBjoern A. Zeeb /**
794bfcc09ddSBjoern A. Zeeb  * struct iwl_rx_no_data - RX no data descriptor
795bfcc09ddSBjoern A. Zeeb  * @info: 7:0 frame type, 15:8 RX error type
796bfcc09ddSBjoern A. Zeeb  * @rssi: 7:0 energy chain-A,
797bfcc09ddSBjoern A. Zeeb  *	15:8 chain-B, measured at FINA time (FINA_ENERGY), 16:23 channel
798bfcc09ddSBjoern A. Zeeb  * @on_air_rise_time: GP2 during on air rise
799bfcc09ddSBjoern A. Zeeb  * @fr_time: frame time
800bfcc09ddSBjoern A. Zeeb  * @rate: rate/mcs of frame
8019af1bba4SBjoern A. Zeeb  * @phy_info: &enum iwl_rx_phy_he_data0 or &enum iwl_rx_phy_eht_data0
8029af1bba4SBjoern A. Zeeb  *	      based on &enum iwl_rx_phy_info_type
803bfcc09ddSBjoern A. Zeeb  * @rx_vec: DW-12:9 raw RX vectors from DSP according to modulation type.
804bfcc09ddSBjoern A. Zeeb  *	for VHT: OFDM_RX_VECTOR_SIGA1_OUT, OFDM_RX_VECTOR_SIGA2_OUT
805bfcc09ddSBjoern A. Zeeb  *	for HE: OFDM_RX_VECTOR_HE_SIGA1_OUT, OFDM_RX_VECTOR_HE_SIGA2_OUT
806bfcc09ddSBjoern A. Zeeb  */
807bfcc09ddSBjoern A. Zeeb struct iwl_rx_no_data {
808bfcc09ddSBjoern A. Zeeb 	__le32 info;
809bfcc09ddSBjoern A. Zeeb 	__le32 rssi;
810bfcc09ddSBjoern A. Zeeb 	__le32 on_air_rise_time;
811bfcc09ddSBjoern A. Zeeb 	__le32 fr_time;
812bfcc09ddSBjoern A. Zeeb 	__le32 rate;
813bfcc09ddSBjoern A. Zeeb 	__le32 phy_info[2];
814bfcc09ddSBjoern A. Zeeb 	__le32 rx_vec[2];
815bfcc09ddSBjoern A. Zeeb } __packed; /* RX_NO_DATA_NTFY_API_S_VER_1,
8169af1bba4SBjoern A. Zeeb 	       RX_NO_DATA_NTFY_API_S_VER_2 */
8179af1bba4SBjoern A. Zeeb 
8189af1bba4SBjoern A. Zeeb /**
8199af1bba4SBjoern A. Zeeb  * struct iwl_rx_no_data_ver_3 - RX no data descriptor
8209af1bba4SBjoern A. Zeeb  * @info: 7:0 frame type, 15:8 RX error type
8219af1bba4SBjoern A. Zeeb  * @rssi: 7:0 energy chain-A,
8229af1bba4SBjoern A. Zeeb  *	15:8 chain-B, measured at FINA time (FINA_ENERGY), 16:23 channel
8239af1bba4SBjoern A. Zeeb  * @on_air_rise_time: GP2 during on air rise
8249af1bba4SBjoern A. Zeeb  * @fr_time: frame time
8259af1bba4SBjoern A. Zeeb  * @rate: rate/mcs of frame
8269af1bba4SBjoern A. Zeeb  * @phy_info: &enum iwl_rx_phy_eht_data0 and &enum iwl_rx_phy_info_type
8279af1bba4SBjoern A. Zeeb  * @rx_vec: DW-12:9 raw RX vectors from DSP according to modulation type.
8289af1bba4SBjoern A. Zeeb  *	for VHT: OFDM_RX_VECTOR_SIGA1_OUT, OFDM_RX_VECTOR_SIGA2_OUT
8299af1bba4SBjoern A. Zeeb  *	for HE: OFDM_RX_VECTOR_HE_SIGA1_OUT, OFDM_RX_VECTOR_HE_SIGA2_OUT
8309af1bba4SBjoern A. Zeeb  *	for EHT: OFDM_RX_VECTOR_USIG_A1_OUT, OFDM_RX_VECTOR_USIG_A2_EHT_OUT,
8319af1bba4SBjoern A. Zeeb  *	OFDM_RX_VECTOR_EHT_OUT, OFDM_RX_VECTOR_EHT_USER_FIELD_OUT
8329af1bba4SBjoern A. Zeeb  */
8339af1bba4SBjoern A. Zeeb struct iwl_rx_no_data_ver_3 {
8349af1bba4SBjoern A. Zeeb 	__le32 info;
8359af1bba4SBjoern A. Zeeb 	__le32 rssi;
8369af1bba4SBjoern A. Zeeb 	__le32 on_air_rise_time;
8379af1bba4SBjoern A. Zeeb 	__le32 fr_time;
8389af1bba4SBjoern A. Zeeb 	__le32 rate;
8399af1bba4SBjoern A. Zeeb 	__le32 phy_info[2];
8409af1bba4SBjoern A. Zeeb 	__le32 rx_vec[4];
8419af1bba4SBjoern A. Zeeb } __packed; /* RX_NO_DATA_NTFY_API_S_VER_1,
8429af1bba4SBjoern A. Zeeb 	       RX_NO_DATA_NTFY_API_S_VER_2
8439af1bba4SBjoern A. Zeeb 	       RX_NO_DATA_NTFY_API_S_VER_3 */
844bfcc09ddSBjoern A. Zeeb 
845bfcc09ddSBjoern A. Zeeb struct iwl_frame_release {
846bfcc09ddSBjoern A. Zeeb 	u8 baid;
847bfcc09ddSBjoern A. Zeeb 	u8 reserved;
848bfcc09ddSBjoern A. Zeeb 	__le16 nssn;
849bfcc09ddSBjoern A. Zeeb };
850bfcc09ddSBjoern A. Zeeb 
851bfcc09ddSBjoern A. Zeeb /**
852bfcc09ddSBjoern A. Zeeb  * enum iwl_bar_frame_release_sta_tid - STA/TID information for BAR release
853bfcc09ddSBjoern A. Zeeb  * @IWL_BAR_FRAME_RELEASE_TID_MASK: TID mask
854bfcc09ddSBjoern A. Zeeb  * @IWL_BAR_FRAME_RELEASE_STA_MASK: STA mask
855bfcc09ddSBjoern A. Zeeb  */
856bfcc09ddSBjoern A. Zeeb enum iwl_bar_frame_release_sta_tid {
857bfcc09ddSBjoern A. Zeeb 	IWL_BAR_FRAME_RELEASE_TID_MASK = 0x0000000f,
858bfcc09ddSBjoern A. Zeeb 	IWL_BAR_FRAME_RELEASE_STA_MASK = 0x000001f0,
859bfcc09ddSBjoern A. Zeeb };
860bfcc09ddSBjoern A. Zeeb 
861bfcc09ddSBjoern A. Zeeb /**
862bfcc09ddSBjoern A. Zeeb  * enum iwl_bar_frame_release_ba_info - BA information for BAR release
863bfcc09ddSBjoern A. Zeeb  * @IWL_BAR_FRAME_RELEASE_NSSN_MASK: NSSN mask
864bfcc09ddSBjoern A. Zeeb  * @IWL_BAR_FRAME_RELEASE_SN_MASK: SN mask (ignored by driver)
865bfcc09ddSBjoern A. Zeeb  * @IWL_BAR_FRAME_RELEASE_BAID_MASK: BAID mask
866bfcc09ddSBjoern A. Zeeb  */
867bfcc09ddSBjoern A. Zeeb enum iwl_bar_frame_release_ba_info {
868bfcc09ddSBjoern A. Zeeb 	IWL_BAR_FRAME_RELEASE_NSSN_MASK	= 0x00000fff,
869bfcc09ddSBjoern A. Zeeb 	IWL_BAR_FRAME_RELEASE_SN_MASK	= 0x00fff000,
870bfcc09ddSBjoern A. Zeeb 	IWL_BAR_FRAME_RELEASE_BAID_MASK	= 0x3f000000,
871bfcc09ddSBjoern A. Zeeb };
872bfcc09ddSBjoern A. Zeeb 
873bfcc09ddSBjoern A. Zeeb /**
874bfcc09ddSBjoern A. Zeeb  * struct iwl_bar_frame_release - frame release from BAR info
875bfcc09ddSBjoern A. Zeeb  * @sta_tid: STA & TID information, see &enum iwl_bar_frame_release_sta_tid.
876bfcc09ddSBjoern A. Zeeb  * @ba_info: BA information, see &enum iwl_bar_frame_release_ba_info.
877bfcc09ddSBjoern A. Zeeb  */
878bfcc09ddSBjoern A. Zeeb struct iwl_bar_frame_release {
879bfcc09ddSBjoern A. Zeeb 	__le32 sta_tid;
880bfcc09ddSBjoern A. Zeeb 	__le32 ba_info;
881bfcc09ddSBjoern A. Zeeb } __packed; /* RX_BAR_TO_FRAME_RELEASE_API_S_VER_1 */
882bfcc09ddSBjoern A. Zeeb 
883bfcc09ddSBjoern A. Zeeb enum iwl_rss_hash_func_en {
884bfcc09ddSBjoern A. Zeeb 	IWL_RSS_HASH_TYPE_IPV4_TCP,
885bfcc09ddSBjoern A. Zeeb 	IWL_RSS_HASH_TYPE_IPV4_UDP,
886bfcc09ddSBjoern A. Zeeb 	IWL_RSS_HASH_TYPE_IPV4_PAYLOAD,
887bfcc09ddSBjoern A. Zeeb 	IWL_RSS_HASH_TYPE_IPV6_TCP,
888bfcc09ddSBjoern A. Zeeb 	IWL_RSS_HASH_TYPE_IPV6_UDP,
889bfcc09ddSBjoern A. Zeeb 	IWL_RSS_HASH_TYPE_IPV6_PAYLOAD,
890bfcc09ddSBjoern A. Zeeb };
891bfcc09ddSBjoern A. Zeeb 
892bfcc09ddSBjoern A. Zeeb #define IWL_RSS_HASH_KEY_CNT 10
893bfcc09ddSBjoern A. Zeeb #define IWL_RSS_INDIRECTION_TABLE_SIZE 128
894bfcc09ddSBjoern A. Zeeb #define IWL_RSS_ENABLE 1
895bfcc09ddSBjoern A. Zeeb 
896bfcc09ddSBjoern A. Zeeb /**
897bfcc09ddSBjoern A. Zeeb  * struct iwl_rss_config_cmd - RSS (Receive Side Scaling) configuration
898bfcc09ddSBjoern A. Zeeb  *
899bfcc09ddSBjoern A. Zeeb  * @flags: 1 - enable, 0 - disable
900bfcc09ddSBjoern A. Zeeb  * @hash_mask: Type of RSS to use. Values are from %iwl_rss_hash_func_en
901bfcc09ddSBjoern A. Zeeb  * @reserved: reserved
902bfcc09ddSBjoern A. Zeeb  * @secret_key: 320 bit input of random key configuration from driver
903bfcc09ddSBjoern A. Zeeb  * @indirection_table: indirection table
904bfcc09ddSBjoern A. Zeeb  */
905bfcc09ddSBjoern A. Zeeb struct iwl_rss_config_cmd {
906bfcc09ddSBjoern A. Zeeb 	__le32 flags;
907bfcc09ddSBjoern A. Zeeb 	u8 hash_mask;
908bfcc09ddSBjoern A. Zeeb 	u8 reserved[3];
909bfcc09ddSBjoern A. Zeeb 	__le32 secret_key[IWL_RSS_HASH_KEY_CNT];
910bfcc09ddSBjoern A. Zeeb 	u8 indirection_table[IWL_RSS_INDIRECTION_TABLE_SIZE];
911bfcc09ddSBjoern A. Zeeb } __packed; /* RSS_CONFIG_CMD_API_S_VER_1 */
912bfcc09ddSBjoern A. Zeeb 
913bfcc09ddSBjoern A. Zeeb #define IWL_MULTI_QUEUE_SYNC_SENDER_POS 0
914bfcc09ddSBjoern A. Zeeb #define IWL_MULTI_QUEUE_SYNC_SENDER_MSK 0xf
915bfcc09ddSBjoern A. Zeeb 
916bfcc09ddSBjoern A. Zeeb /**
917bfcc09ddSBjoern A. Zeeb  * struct iwl_rxq_sync_cmd - RXQ notification trigger
918bfcc09ddSBjoern A. Zeeb  *
919bfcc09ddSBjoern A. Zeeb  * @flags: flags of the notification. bit 0:3 are the sender queue
920bfcc09ddSBjoern A. Zeeb  * @rxq_mask: rx queues to send the notification on
921bfcc09ddSBjoern A. Zeeb  * @count: number of bytes in payload, should be DWORD aligned
922bfcc09ddSBjoern A. Zeeb  * @payload: data to send to rx queues
923bfcc09ddSBjoern A. Zeeb  */
924bfcc09ddSBjoern A. Zeeb struct iwl_rxq_sync_cmd {
925bfcc09ddSBjoern A. Zeeb 	__le32 flags;
926bfcc09ddSBjoern A. Zeeb 	__le32 rxq_mask;
927bfcc09ddSBjoern A. Zeeb 	__le32 count;
928d9836fb4SBjoern A. Zeeb #if defined(__linux__)
929d9836fb4SBjoern A. Zeeb 	u8 payload[];
930d9836fb4SBjoern A. Zeeb #elif defined(__FreeBSD__)
931bfcc09ddSBjoern A. Zeeb 	u8 payload[0];
932d9836fb4SBjoern A. Zeeb #endif
933bfcc09ddSBjoern A. Zeeb } __packed; /* MULTI_QUEUE_DRV_SYNC_HDR_CMD_API_S_VER_1 */
934bfcc09ddSBjoern A. Zeeb 
935bfcc09ddSBjoern A. Zeeb /**
936bfcc09ddSBjoern A. Zeeb  * struct iwl_rxq_sync_notification - Notification triggered by RXQ
937bfcc09ddSBjoern A. Zeeb  * sync command
938bfcc09ddSBjoern A. Zeeb  *
939bfcc09ddSBjoern A. Zeeb  * @count: number of bytes in payload
940bfcc09ddSBjoern A. Zeeb  * @payload: data to send to rx queues
941bfcc09ddSBjoern A. Zeeb  */
942bfcc09ddSBjoern A. Zeeb struct iwl_rxq_sync_notification {
943bfcc09ddSBjoern A. Zeeb 	__le32 count;
944d9836fb4SBjoern A. Zeeb #if defined(__linux__)
945d9836fb4SBjoern A. Zeeb 	u8 payload[];
946d9836fb4SBjoern A. Zeeb #elif defined(__FreeBSD__)
947bfcc09ddSBjoern A. Zeeb 	u8 payload[0];
948d9836fb4SBjoern A. Zeeb #endif
949bfcc09ddSBjoern A. Zeeb } __packed; /* MULTI_QUEUE_DRV_SYNC_HDR_CMD_API_S_VER_1 */
950bfcc09ddSBjoern A. Zeeb 
951bfcc09ddSBjoern A. Zeeb /**
952bfcc09ddSBjoern A. Zeeb  * enum iwl_mvm_pm_event - type of station PM event
953bfcc09ddSBjoern A. Zeeb  * @IWL_MVM_PM_EVENT_AWAKE: station woke up
954bfcc09ddSBjoern A. Zeeb  * @IWL_MVM_PM_EVENT_ASLEEP: station went to sleep
955bfcc09ddSBjoern A. Zeeb  * @IWL_MVM_PM_EVENT_UAPSD: station sent uAPSD trigger
956bfcc09ddSBjoern A. Zeeb  * @IWL_MVM_PM_EVENT_PS_POLL: station sent PS-Poll
957bfcc09ddSBjoern A. Zeeb  */
958bfcc09ddSBjoern A. Zeeb enum iwl_mvm_pm_event {
959bfcc09ddSBjoern A. Zeeb 	IWL_MVM_PM_EVENT_AWAKE,
960bfcc09ddSBjoern A. Zeeb 	IWL_MVM_PM_EVENT_ASLEEP,
961bfcc09ddSBjoern A. Zeeb 	IWL_MVM_PM_EVENT_UAPSD,
962bfcc09ddSBjoern A. Zeeb 	IWL_MVM_PM_EVENT_PS_POLL,
963bfcc09ddSBjoern A. Zeeb }; /* PEER_PM_NTFY_API_E_VER_1 */
964bfcc09ddSBjoern A. Zeeb 
965bfcc09ddSBjoern A. Zeeb /**
966bfcc09ddSBjoern A. Zeeb  * struct iwl_mvm_pm_state_notification - station PM state notification
967bfcc09ddSBjoern A. Zeeb  * @sta_id: station ID of the station changing state
968bfcc09ddSBjoern A. Zeeb  * @type: the new powersave state, see &enum iwl_mvm_pm_event
969bfcc09ddSBjoern A. Zeeb  */
970bfcc09ddSBjoern A. Zeeb struct iwl_mvm_pm_state_notification {
971bfcc09ddSBjoern A. Zeeb 	u8 sta_id;
972bfcc09ddSBjoern A. Zeeb 	u8 type;
973bfcc09ddSBjoern A. Zeeb 	/* private: */
974bfcc09ddSBjoern A. Zeeb 	__le16 reserved;
975bfcc09ddSBjoern A. Zeeb } __packed; /* PEER_PM_NTFY_API_S_VER_1 */
976bfcc09ddSBjoern A. Zeeb 
977bfcc09ddSBjoern A. Zeeb #define BA_WINDOW_STREAMS_MAX		16
978bfcc09ddSBjoern A. Zeeb #define BA_WINDOW_STATUS_TID_MSK	0x000F
979bfcc09ddSBjoern A. Zeeb #define BA_WINDOW_STATUS_STA_ID_POS	4
980bfcc09ddSBjoern A. Zeeb #define BA_WINDOW_STATUS_STA_ID_MSK	0x01F0
981bfcc09ddSBjoern A. Zeeb #define BA_WINDOW_STATUS_VALID_MSK	BIT(9)
982bfcc09ddSBjoern A. Zeeb 
983bfcc09ddSBjoern A. Zeeb /**
984bfcc09ddSBjoern A. Zeeb  * struct iwl_ba_window_status_notif - reordering window's status notification
985bfcc09ddSBjoern A. Zeeb  * @bitmap: bitmap of received frames [start_seq_num + 0]..[start_seq_num + 63]
986bfcc09ddSBjoern A. Zeeb  * @ra_tid: bit 3:0 - TID, bit 8:4 - STA_ID, bit 9 - valid
987bfcc09ddSBjoern A. Zeeb  * @start_seq_num: the start sequence number of the bitmap
988bfcc09ddSBjoern A. Zeeb  * @mpdu_rx_count: the number of received MPDUs since entering D0i3
989bfcc09ddSBjoern A. Zeeb  */
990bfcc09ddSBjoern A. Zeeb struct iwl_ba_window_status_notif {
991bfcc09ddSBjoern A. Zeeb 	__le64 bitmap[BA_WINDOW_STREAMS_MAX];
992bfcc09ddSBjoern A. Zeeb 	__le16 ra_tid[BA_WINDOW_STREAMS_MAX];
993bfcc09ddSBjoern A. Zeeb 	__le32 start_seq_num[BA_WINDOW_STREAMS_MAX];
994bfcc09ddSBjoern A. Zeeb 	__le16 mpdu_rx_count[BA_WINDOW_STREAMS_MAX];
995bfcc09ddSBjoern A. Zeeb } __packed; /* BA_WINDOW_STATUS_NTFY_API_S_VER_1 */
996bfcc09ddSBjoern A. Zeeb 
997bfcc09ddSBjoern A. Zeeb /**
998*a4128aadSBjoern A. Zeeb  * struct iwl_rfh_queue_data - RX queue configuration
999bfcc09ddSBjoern A. Zeeb  * @q_num: Q num
1000bfcc09ddSBjoern A. Zeeb  * @enable: enable queue
1001bfcc09ddSBjoern A. Zeeb  * @reserved: alignment
1002bfcc09ddSBjoern A. Zeeb  * @urbd_stts_wrptr: DMA address of urbd_stts_wrptr
1003bfcc09ddSBjoern A. Zeeb  * @fr_bd_cb: DMA address of freeRB table
1004bfcc09ddSBjoern A. Zeeb  * @ur_bd_cb: DMA address of used RB table
1005bfcc09ddSBjoern A. Zeeb  * @fr_bd_wid: Initial index of the free table
1006bfcc09ddSBjoern A. Zeeb  */
1007bfcc09ddSBjoern A. Zeeb struct iwl_rfh_queue_data {
1008bfcc09ddSBjoern A. Zeeb 	u8 q_num;
1009bfcc09ddSBjoern A. Zeeb 	u8 enable;
1010bfcc09ddSBjoern A. Zeeb 	__le16 reserved;
1011bfcc09ddSBjoern A. Zeeb 	__le64 urbd_stts_wrptr;
1012bfcc09ddSBjoern A. Zeeb 	__le64 fr_bd_cb;
1013bfcc09ddSBjoern A. Zeeb 	__le64 ur_bd_cb;
1014bfcc09ddSBjoern A. Zeeb 	__le32 fr_bd_wid;
1015bfcc09ddSBjoern A. Zeeb } __packed; /* RFH_QUEUE_CONFIG_S_VER_1 */
1016bfcc09ddSBjoern A. Zeeb 
1017bfcc09ddSBjoern A. Zeeb /**
1018bfcc09ddSBjoern A. Zeeb  * struct iwl_rfh_queue_config - RX queue configuration
1019bfcc09ddSBjoern A. Zeeb  * @num_queues: number of queues configured
1020bfcc09ddSBjoern A. Zeeb  * @reserved: alignment
1021bfcc09ddSBjoern A. Zeeb  * @data: DMA addresses per-queue
1022bfcc09ddSBjoern A. Zeeb  */
1023bfcc09ddSBjoern A. Zeeb struct iwl_rfh_queue_config {
1024bfcc09ddSBjoern A. Zeeb 	u8 num_queues;
1025bfcc09ddSBjoern A. Zeeb 	u8 reserved[3];
1026d9836fb4SBjoern A. Zeeb #if defined(__linux__)
1027d9836fb4SBjoern A. Zeeb 	struct iwl_rfh_queue_data data[];
1028d9836fb4SBjoern A. Zeeb #elif defined(__FreeBSD__)
1029bfcc09ddSBjoern A. Zeeb 	struct iwl_rfh_queue_data data[0];
1030d9836fb4SBjoern A. Zeeb #endif
1031bfcc09ddSBjoern A. Zeeb } __packed; /* RFH_QUEUE_CONFIG_API_S_VER_1 */
1032bfcc09ddSBjoern A. Zeeb 
1033bfcc09ddSBjoern A. Zeeb #endif /* __iwl_fw_api_rx_h__ */
1034