1*bfcc09ddSBjoern A. Zeeb /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2*bfcc09ddSBjoern A. Zeeb /* 3*bfcc09ddSBjoern A. Zeeb * Copyright (C) 2012-2014, 2018-2020 Intel Corporation 4*bfcc09ddSBjoern A. Zeeb * Copyright (C) 2017 Intel Deutschland GmbH 5*bfcc09ddSBjoern A. Zeeb */ 6*bfcc09ddSBjoern A. Zeeb #ifndef __iwl_fw_api_rs_h__ 7*bfcc09ddSBjoern A. Zeeb #define __iwl_fw_api_rs_h__ 8*bfcc09ddSBjoern A. Zeeb 9*bfcc09ddSBjoern A. Zeeb #include "mac.h" 10*bfcc09ddSBjoern A. Zeeb 11*bfcc09ddSBjoern A. Zeeb /** 12*bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_mng_cfg_flags_enum - options for TLC config flags 13*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_STBC_MSK: enable STBC. For HE this enables STBC for 14*bfcc09ddSBjoern A. Zeeb * bandwidths <= 80MHz 15*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_LDPC_MSK: enable LDPC 16*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_HE_STBC_160MHZ_MSK: enable STBC in HE at 160MHz 17*bfcc09ddSBjoern A. Zeeb * bandwidth 18*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_HE_DCM_NSS_1_MSK: enable HE Dual Carrier Modulation 19*bfcc09ddSBjoern A. Zeeb * for BPSK (MCS 0) with 1 spatial 20*bfcc09ddSBjoern A. Zeeb * stream 21*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_HE_DCM_NSS_2_MSK: enable HE Dual Carrier Modulation 22*bfcc09ddSBjoern A. Zeeb * for BPSK (MCS 0) with 2 spatial 23*bfcc09ddSBjoern A. Zeeb * streams 24*bfcc09ddSBjoern A. Zeeb */ 25*bfcc09ddSBjoern A. Zeeb enum iwl_tlc_mng_cfg_flags { 26*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_STBC_MSK = BIT(0), 27*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_LDPC_MSK = BIT(1), 28*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_HE_STBC_160MHZ_MSK = BIT(2), 29*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_HE_DCM_NSS_1_MSK = BIT(3), 30*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_HE_DCM_NSS_2_MSK = BIT(4), 31*bfcc09ddSBjoern A. Zeeb }; 32*bfcc09ddSBjoern A. Zeeb 33*bfcc09ddSBjoern A. Zeeb /** 34*bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_mng_cfg_cw - channel width options 35*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CH_WIDTH_20MHZ: 20MHZ channel 36*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CH_WIDTH_40MHZ: 40MHZ channel 37*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CH_WIDTH_80MHZ: 80MHZ channel 38*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CH_WIDTH_160MHZ: 160MHZ channel 39*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CH_WIDTH_LAST: maximum value 40*bfcc09ddSBjoern A. Zeeb */ 41*bfcc09ddSBjoern A. Zeeb enum iwl_tlc_mng_cfg_cw { 42*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CH_WIDTH_20MHZ, 43*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CH_WIDTH_40MHZ, 44*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CH_WIDTH_80MHZ, 45*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CH_WIDTH_160MHZ, 46*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CH_WIDTH_LAST = IWL_TLC_MNG_CH_WIDTH_160MHZ, 47*bfcc09ddSBjoern A. Zeeb }; 48*bfcc09ddSBjoern A. Zeeb 49*bfcc09ddSBjoern A. Zeeb /** 50*bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_mng_cfg_chains - possible chains 51*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CHAIN_A_MSK: chain A 52*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CHAIN_B_MSK: chain B 53*bfcc09ddSBjoern A. Zeeb */ 54*bfcc09ddSBjoern A. Zeeb enum iwl_tlc_mng_cfg_chains { 55*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CHAIN_A_MSK = BIT(0), 56*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CHAIN_B_MSK = BIT(1), 57*bfcc09ddSBjoern A. Zeeb }; 58*bfcc09ddSBjoern A. Zeeb 59*bfcc09ddSBjoern A. Zeeb /** 60*bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_mng_cfg_mode - supported modes 61*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_CCK: enable CCK 62*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_OFDM_NON_HT: enable OFDM (non HT) 63*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_NON_HT: enable non HT 64*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_HT: enable HT 65*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_VHT: enable VHT 66*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_HE: enable HE 67*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_INVALID: invalid value 68*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_NUM: a count of possible modes 69*bfcc09ddSBjoern A. Zeeb */ 70*bfcc09ddSBjoern A. Zeeb enum iwl_tlc_mng_cfg_mode { 71*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_CCK = 0, 72*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_OFDM_NON_HT = IWL_TLC_MNG_MODE_CCK, 73*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_NON_HT = IWL_TLC_MNG_MODE_CCK, 74*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_HT, 75*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_VHT, 76*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_HE, 77*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_INVALID, 78*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_NUM = IWL_TLC_MNG_MODE_INVALID, 79*bfcc09ddSBjoern A. Zeeb }; 80*bfcc09ddSBjoern A. Zeeb 81*bfcc09ddSBjoern A. Zeeb /** 82*bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_mng_ht_rates - HT/VHT/HE rates 83*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS0: index of MCS0 84*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS1: index of MCS1 85*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS2: index of MCS2 86*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS3: index of MCS3 87*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS4: index of MCS4 88*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS5: index of MCS5 89*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS6: index of MCS6 90*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS7: index of MCS7 91*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS8: index of MCS8 92*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS9: index of MCS9 93*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS10: index of MCS10 94*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS11: index of MCS11 95*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MAX: maximal rate for HT/VHT 96*bfcc09ddSBjoern A. Zeeb */ 97*bfcc09ddSBjoern A. Zeeb enum iwl_tlc_mng_ht_rates { 98*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS0 = 0, 99*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS1, 100*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS2, 101*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS3, 102*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS4, 103*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS5, 104*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS6, 105*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS7, 106*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS8, 107*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS9, 108*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS10, 109*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS11, 110*bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MAX = IWL_TLC_MNG_HT_RATE_MCS11, 111*bfcc09ddSBjoern A. Zeeb }; 112*bfcc09ddSBjoern A. Zeeb 113*bfcc09ddSBjoern A. Zeeb enum IWL_TLC_MNG_NSS { 114*bfcc09ddSBjoern A. Zeeb IWL_TLC_NSS_1, 115*bfcc09ddSBjoern A. Zeeb IWL_TLC_NSS_2, 116*bfcc09ddSBjoern A. Zeeb IWL_TLC_NSS_MAX 117*bfcc09ddSBjoern A. Zeeb }; 118*bfcc09ddSBjoern A. Zeeb 119*bfcc09ddSBjoern A. Zeeb enum IWL_TLC_HT_BW_RATES { 120*bfcc09ddSBjoern A. Zeeb IWL_TLC_HT_BW_NONE_160, 121*bfcc09ddSBjoern A. Zeeb IWL_TLC_HT_BW_160, 122*bfcc09ddSBjoern A. Zeeb }; 123*bfcc09ddSBjoern A. Zeeb 124*bfcc09ddSBjoern A. Zeeb /** 125*bfcc09ddSBjoern A. Zeeb * struct tlc_config_cmd - TLC configuration 126*bfcc09ddSBjoern A. Zeeb * @sta_id: station id 127*bfcc09ddSBjoern A. Zeeb * @reserved1: reserved 128*bfcc09ddSBjoern A. Zeeb * @max_ch_width: max supported channel width from @enum iwl_tlc_mng_cfg_cw 129*bfcc09ddSBjoern A. Zeeb * @mode: &enum iwl_tlc_mng_cfg_mode 130*bfcc09ddSBjoern A. Zeeb * @chains: bitmask of &enum iwl_tlc_mng_cfg_chains 131*bfcc09ddSBjoern A. Zeeb * @amsdu: TX amsdu is supported 132*bfcc09ddSBjoern A. Zeeb * @flags: bitmask of &enum iwl_tlc_mng_cfg_flags 133*bfcc09ddSBjoern A. Zeeb * @non_ht_rates: bitmap of supported legacy rates 134*bfcc09ddSBjoern A. Zeeb * @ht_rates: bitmap of &enum iwl_tlc_mng_ht_rates, per <nss, channel-width> 135*bfcc09ddSBjoern A. Zeeb * pair (0 - 80mhz width and below, 1 - 160mhz). 136*bfcc09ddSBjoern A. Zeeb * @max_mpdu_len: max MPDU length, in bytes 137*bfcc09ddSBjoern A. Zeeb * @sgi_ch_width_supp: bitmap of SGI support per channel width 138*bfcc09ddSBjoern A. Zeeb * use BIT(@enum iwl_tlc_mng_cfg_cw) 139*bfcc09ddSBjoern A. Zeeb * @reserved2: reserved 140*bfcc09ddSBjoern A. Zeeb * @max_tx_op: max TXOP in uSecs for all AC (BK, BE, VO, VI), 141*bfcc09ddSBjoern A. Zeeb * set zero for no limit. 142*bfcc09ddSBjoern A. Zeeb */ 143*bfcc09ddSBjoern A. Zeeb struct iwl_tlc_config_cmd { 144*bfcc09ddSBjoern A. Zeeb u8 sta_id; 145*bfcc09ddSBjoern A. Zeeb u8 reserved1[3]; 146*bfcc09ddSBjoern A. Zeeb u8 max_ch_width; 147*bfcc09ddSBjoern A. Zeeb u8 mode; 148*bfcc09ddSBjoern A. Zeeb u8 chains; 149*bfcc09ddSBjoern A. Zeeb u8 amsdu; 150*bfcc09ddSBjoern A. Zeeb __le16 flags; 151*bfcc09ddSBjoern A. Zeeb __le16 non_ht_rates; 152*bfcc09ddSBjoern A. Zeeb __le16 ht_rates[IWL_TLC_NSS_MAX][2]; 153*bfcc09ddSBjoern A. Zeeb __le16 max_mpdu_len; 154*bfcc09ddSBjoern A. Zeeb u8 sgi_ch_width_supp; 155*bfcc09ddSBjoern A. Zeeb u8 reserved2; 156*bfcc09ddSBjoern A. Zeeb __le32 max_tx_op; 157*bfcc09ddSBjoern A. Zeeb } __packed; /* TLC_MNG_CONFIG_CMD_API_S_VER_3 */ 158*bfcc09ddSBjoern A. Zeeb 159*bfcc09ddSBjoern A. Zeeb /** 160*bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_update_flags - updated fields 161*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_NOTIF_FLAG_RATE: last initial rate update 162*bfcc09ddSBjoern A. Zeeb * @IWL_TLC_NOTIF_FLAG_AMSDU: umsdu parameters update 163*bfcc09ddSBjoern A. Zeeb */ 164*bfcc09ddSBjoern A. Zeeb enum iwl_tlc_update_flags { 165*bfcc09ddSBjoern A. Zeeb IWL_TLC_NOTIF_FLAG_RATE = BIT(0), 166*bfcc09ddSBjoern A. Zeeb IWL_TLC_NOTIF_FLAG_AMSDU = BIT(1), 167*bfcc09ddSBjoern A. Zeeb }; 168*bfcc09ddSBjoern A. Zeeb 169*bfcc09ddSBjoern A. Zeeb /** 170*bfcc09ddSBjoern A. Zeeb * struct iwl_tlc_update_notif - TLC notification from FW 171*bfcc09ddSBjoern A. Zeeb * @sta_id: station id 172*bfcc09ddSBjoern A. Zeeb * @reserved: reserved 173*bfcc09ddSBjoern A. Zeeb * @flags: bitmap of notifications reported 174*bfcc09ddSBjoern A. Zeeb * @rate: current initial rate 175*bfcc09ddSBjoern A. Zeeb * @amsdu_size: Max AMSDU size, in bytes 176*bfcc09ddSBjoern A. Zeeb * @amsdu_enabled: bitmap for per-TID AMSDU enablement 177*bfcc09ddSBjoern A. Zeeb */ 178*bfcc09ddSBjoern A. Zeeb struct iwl_tlc_update_notif { 179*bfcc09ddSBjoern A. Zeeb u8 sta_id; 180*bfcc09ddSBjoern A. Zeeb u8 reserved[3]; 181*bfcc09ddSBjoern A. Zeeb __le32 flags; 182*bfcc09ddSBjoern A. Zeeb __le32 rate; 183*bfcc09ddSBjoern A. Zeeb __le32 amsdu_size; 184*bfcc09ddSBjoern A. Zeeb __le32 amsdu_enabled; 185*bfcc09ddSBjoern A. Zeeb } __packed; /* TLC_MNG_UPDATE_NTFY_API_S_VER_2 */ 186*bfcc09ddSBjoern A. Zeeb 187*bfcc09ddSBjoern A. Zeeb 188*bfcc09ddSBjoern A. Zeeb #define IWL_MAX_MCS_DISPLAY_SIZE 12 189*bfcc09ddSBjoern A. Zeeb 190*bfcc09ddSBjoern A. Zeeb struct iwl_rate_mcs_info { 191*bfcc09ddSBjoern A. Zeeb char mbps[IWL_MAX_MCS_DISPLAY_SIZE]; 192*bfcc09ddSBjoern A. Zeeb char mcs[IWL_MAX_MCS_DISPLAY_SIZE]; 193*bfcc09ddSBjoern A. Zeeb }; 194*bfcc09ddSBjoern A. Zeeb 195*bfcc09ddSBjoern A. Zeeb /* 196*bfcc09ddSBjoern A. Zeeb * These serve as indexes into 197*bfcc09ddSBjoern A. Zeeb * struct iwl_rate_info fw_rate_idx_to_plcp[IWL_RATE_COUNT]; 198*bfcc09ddSBjoern A. Zeeb * TODO: avoid overlap between legacy and HT rates 199*bfcc09ddSBjoern A. Zeeb */ 200*bfcc09ddSBjoern A. Zeeb enum { 201*bfcc09ddSBjoern A. Zeeb IWL_RATE_1M_INDEX = 0, 202*bfcc09ddSBjoern A. Zeeb IWL_FIRST_CCK_RATE = IWL_RATE_1M_INDEX, 203*bfcc09ddSBjoern A. Zeeb IWL_RATE_2M_INDEX, 204*bfcc09ddSBjoern A. Zeeb IWL_RATE_5M_INDEX, 205*bfcc09ddSBjoern A. Zeeb IWL_RATE_11M_INDEX, 206*bfcc09ddSBjoern A. Zeeb IWL_LAST_CCK_RATE = IWL_RATE_11M_INDEX, 207*bfcc09ddSBjoern A. Zeeb IWL_RATE_6M_INDEX, 208*bfcc09ddSBjoern A. Zeeb IWL_FIRST_OFDM_RATE = IWL_RATE_6M_INDEX, 209*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_0_INDEX = IWL_RATE_6M_INDEX, 210*bfcc09ddSBjoern A. Zeeb IWL_FIRST_HT_RATE = IWL_RATE_MCS_0_INDEX, 211*bfcc09ddSBjoern A. Zeeb IWL_FIRST_VHT_RATE = IWL_RATE_MCS_0_INDEX, 212*bfcc09ddSBjoern A. Zeeb IWL_RATE_9M_INDEX, 213*bfcc09ddSBjoern A. Zeeb IWL_RATE_12M_INDEX, 214*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_1_INDEX = IWL_RATE_12M_INDEX, 215*bfcc09ddSBjoern A. Zeeb IWL_RATE_18M_INDEX, 216*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_2_INDEX = IWL_RATE_18M_INDEX, 217*bfcc09ddSBjoern A. Zeeb IWL_RATE_24M_INDEX, 218*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_3_INDEX = IWL_RATE_24M_INDEX, 219*bfcc09ddSBjoern A. Zeeb IWL_RATE_36M_INDEX, 220*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_4_INDEX = IWL_RATE_36M_INDEX, 221*bfcc09ddSBjoern A. Zeeb IWL_RATE_48M_INDEX, 222*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_5_INDEX = IWL_RATE_48M_INDEX, 223*bfcc09ddSBjoern A. Zeeb IWL_RATE_54M_INDEX, 224*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_6_INDEX = IWL_RATE_54M_INDEX, 225*bfcc09ddSBjoern A. Zeeb IWL_LAST_NON_HT_RATE = IWL_RATE_54M_INDEX, 226*bfcc09ddSBjoern A. Zeeb IWL_RATE_60M_INDEX, 227*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_7_INDEX = IWL_RATE_60M_INDEX, 228*bfcc09ddSBjoern A. Zeeb IWL_LAST_HT_RATE = IWL_RATE_MCS_7_INDEX, 229*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_8_INDEX, 230*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_9_INDEX, 231*bfcc09ddSBjoern A. Zeeb IWL_LAST_VHT_RATE = IWL_RATE_MCS_9_INDEX, 232*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_10_INDEX, 233*bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_11_INDEX, 234*bfcc09ddSBjoern A. Zeeb IWL_LAST_HE_RATE = IWL_RATE_MCS_11_INDEX, 235*bfcc09ddSBjoern A. Zeeb IWL_RATE_COUNT_LEGACY = IWL_LAST_NON_HT_RATE + 1, 236*bfcc09ddSBjoern A. Zeeb IWL_RATE_COUNT = IWL_LAST_HE_RATE + 1, 237*bfcc09ddSBjoern A. Zeeb IWL_RATE_INVM_INDEX = IWL_RATE_COUNT, 238*bfcc09ddSBjoern A. Zeeb IWL_RATE_INVALID = IWL_RATE_COUNT, 239*bfcc09ddSBjoern A. Zeeb }; 240*bfcc09ddSBjoern A. Zeeb 241*bfcc09ddSBjoern A. Zeeb #define IWL_RATE_BIT_MSK(r) BIT(IWL_RATE_##r##M_INDEX) 242*bfcc09ddSBjoern A. Zeeb 243*bfcc09ddSBjoern A. Zeeb /* fw API values for legacy bit rates, both OFDM and CCK */ 244*bfcc09ddSBjoern A. Zeeb enum { 245*bfcc09ddSBjoern A. Zeeb IWL_RATE_6M_PLCP = 13, 246*bfcc09ddSBjoern A. Zeeb IWL_RATE_9M_PLCP = 15, 247*bfcc09ddSBjoern A. Zeeb IWL_RATE_12M_PLCP = 5, 248*bfcc09ddSBjoern A. Zeeb IWL_RATE_18M_PLCP = 7, 249*bfcc09ddSBjoern A. Zeeb IWL_RATE_24M_PLCP = 9, 250*bfcc09ddSBjoern A. Zeeb IWL_RATE_36M_PLCP = 11, 251*bfcc09ddSBjoern A. Zeeb IWL_RATE_48M_PLCP = 1, 252*bfcc09ddSBjoern A. Zeeb IWL_RATE_54M_PLCP = 3, 253*bfcc09ddSBjoern A. Zeeb IWL_RATE_1M_PLCP = 10, 254*bfcc09ddSBjoern A. Zeeb IWL_RATE_2M_PLCP = 20, 255*bfcc09ddSBjoern A. Zeeb IWL_RATE_5M_PLCP = 55, 256*bfcc09ddSBjoern A. Zeeb IWL_RATE_11M_PLCP = 110, 257*bfcc09ddSBjoern A. Zeeb IWL_RATE_INVM_PLCP = -1, 258*bfcc09ddSBjoern A. Zeeb }; 259*bfcc09ddSBjoern A. Zeeb 260*bfcc09ddSBjoern A. Zeeb /* 261*bfcc09ddSBjoern A. Zeeb * rate_n_flags bit fields version 1 262*bfcc09ddSBjoern A. Zeeb * 263*bfcc09ddSBjoern A. Zeeb * The 32-bit value has different layouts in the low 8 bites depending on the 264*bfcc09ddSBjoern A. Zeeb * format. There are three formats, HT, VHT and legacy (11abg, with subformats 265*bfcc09ddSBjoern A. Zeeb * for CCK and OFDM). 266*bfcc09ddSBjoern A. Zeeb * 267*bfcc09ddSBjoern A. Zeeb * High-throughput (HT) rate format 268*bfcc09ddSBjoern A. Zeeb * bit 8 is 1, bit 26 is 0, bit 9 is 0 (OFDM) 269*bfcc09ddSBjoern A. Zeeb * Very High-throughput (VHT) rate format 270*bfcc09ddSBjoern A. Zeeb * bit 8 is 0, bit 26 is 1, bit 9 is 0 (OFDM) 271*bfcc09ddSBjoern A. Zeeb * Legacy OFDM rate format for bits 7:0 272*bfcc09ddSBjoern A. Zeeb * bit 8 is 0, bit 26 is 0, bit 9 is 0 (OFDM) 273*bfcc09ddSBjoern A. Zeeb * Legacy CCK rate format for bits 7:0: 274*bfcc09ddSBjoern A. Zeeb * bit 8 is 0, bit 26 is 0, bit 9 is 1 (CCK) 275*bfcc09ddSBjoern A. Zeeb */ 276*bfcc09ddSBjoern A. Zeeb 277*bfcc09ddSBjoern A. Zeeb /* Bit 8: (1) HT format, (0) legacy or VHT format */ 278*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HT_POS 8 279*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HT_MSK_V1 BIT(RATE_MCS_HT_POS) 280*bfcc09ddSBjoern A. Zeeb 281*bfcc09ddSBjoern A. Zeeb /* Bit 9: (1) CCK, (0) OFDM. HT (bit 8) must be "0" for this bit to be valid */ 282*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CCK_POS_V1 9 283*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CCK_MSK_V1 BIT(RATE_MCS_CCK_POS_V1) 284*bfcc09ddSBjoern A. Zeeb 285*bfcc09ddSBjoern A. Zeeb /* Bit 26: (1) VHT format, (0) legacy format in bits 8:0 */ 286*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_VHT_POS_V1 26 287*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_VHT_MSK_V1 BIT(RATE_MCS_VHT_POS_V1) 288*bfcc09ddSBjoern A. Zeeb 289*bfcc09ddSBjoern A. Zeeb 290*bfcc09ddSBjoern A. Zeeb /* 291*bfcc09ddSBjoern A. Zeeb * High-throughput (HT) rate format for bits 7:0 292*bfcc09ddSBjoern A. Zeeb * 293*bfcc09ddSBjoern A. Zeeb * 2-0: MCS rate base 294*bfcc09ddSBjoern A. Zeeb * 0) 6 Mbps 295*bfcc09ddSBjoern A. Zeeb * 1) 12 Mbps 296*bfcc09ddSBjoern A. Zeeb * 2) 18 Mbps 297*bfcc09ddSBjoern A. Zeeb * 3) 24 Mbps 298*bfcc09ddSBjoern A. Zeeb * 4) 36 Mbps 299*bfcc09ddSBjoern A. Zeeb * 5) 48 Mbps 300*bfcc09ddSBjoern A. Zeeb * 6) 54 Mbps 301*bfcc09ddSBjoern A. Zeeb * 7) 60 Mbps 302*bfcc09ddSBjoern A. Zeeb * 4-3: 0) Single stream (SISO) 303*bfcc09ddSBjoern A. Zeeb * 1) Dual stream (MIMO) 304*bfcc09ddSBjoern A. Zeeb * 2) Triple stream (MIMO) 305*bfcc09ddSBjoern A. Zeeb * 5: Value of 0x20 in bits 7:0 indicates 6 Mbps HT40 duplicate data 306*bfcc09ddSBjoern A. Zeeb * (bits 7-6 are zero) 307*bfcc09ddSBjoern A. Zeeb * 308*bfcc09ddSBjoern A. Zeeb * Together the low 5 bits work out to the MCS index because we don't 309*bfcc09ddSBjoern A. Zeeb * support MCSes above 15/23, and 0-7 have one stream, 8-15 have two 310*bfcc09ddSBjoern A. Zeeb * streams and 16-23 have three streams. We could also support MCS 32 311*bfcc09ddSBjoern A. Zeeb * which is the duplicate 20 MHz MCS (bit 5 set, all others zero.) 312*bfcc09ddSBjoern A. Zeeb */ 313*bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_RATE_CODE_MSK_V1 0x7 314*bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_NSS_POS_V1 3 315*bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_NSS_MSK_V1 (3 << RATE_HT_MCS_NSS_POS_V1) 316*bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_MIMO2_MSK BIT(RATE_HT_MCS_NSS_POS_V1) 317*bfcc09ddSBjoern A. Zeeb 318*bfcc09ddSBjoern A. Zeeb /* Bit 10: (1) Use Green Field preamble */ 319*bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_GF_POS 10 320*bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_GF_MSK (1 << RATE_HT_MCS_GF_POS) 321*bfcc09ddSBjoern A. Zeeb 322*bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_INDEX_MSK_V1 0x3f 323*bfcc09ddSBjoern A. Zeeb 324*bfcc09ddSBjoern A. Zeeb /* 325*bfcc09ddSBjoern A. Zeeb * Very High-throughput (VHT) rate format for bits 7:0 326*bfcc09ddSBjoern A. Zeeb * 327*bfcc09ddSBjoern A. Zeeb * 3-0: VHT MCS (0-9) 328*bfcc09ddSBjoern A. Zeeb * 5-4: number of streams - 1: 329*bfcc09ddSBjoern A. Zeeb * 0) Single stream (SISO) 330*bfcc09ddSBjoern A. Zeeb * 1) Dual stream (MIMO) 331*bfcc09ddSBjoern A. Zeeb * 2) Triple stream (MIMO) 332*bfcc09ddSBjoern A. Zeeb */ 333*bfcc09ddSBjoern A. Zeeb 334*bfcc09ddSBjoern A. Zeeb /* Bit 4-5: (0) SISO, (1) MIMO2 (2) MIMO3 */ 335*bfcc09ddSBjoern A. Zeeb #define RATE_VHT_MCS_RATE_CODE_MSK 0xf 336*bfcc09ddSBjoern A. Zeeb #define RATE_VHT_MCS_NSS_POS 4 337*bfcc09ddSBjoern A. Zeeb #define RATE_VHT_MCS_NSS_MSK (3 << RATE_VHT_MCS_NSS_POS) 338*bfcc09ddSBjoern A. Zeeb #define RATE_VHT_MCS_MIMO2_MSK BIT(RATE_VHT_MCS_NSS_POS) 339*bfcc09ddSBjoern A. Zeeb 340*bfcc09ddSBjoern A. Zeeb /* 341*bfcc09ddSBjoern A. Zeeb * Legacy OFDM rate format for bits 7:0 342*bfcc09ddSBjoern A. Zeeb * 343*bfcc09ddSBjoern A. Zeeb * 3-0: 0xD) 6 Mbps 344*bfcc09ddSBjoern A. Zeeb * 0xF) 9 Mbps 345*bfcc09ddSBjoern A. Zeeb * 0x5) 12 Mbps 346*bfcc09ddSBjoern A. Zeeb * 0x7) 18 Mbps 347*bfcc09ddSBjoern A. Zeeb * 0x9) 24 Mbps 348*bfcc09ddSBjoern A. Zeeb * 0xB) 36 Mbps 349*bfcc09ddSBjoern A. Zeeb * 0x1) 48 Mbps 350*bfcc09ddSBjoern A. Zeeb * 0x3) 54 Mbps 351*bfcc09ddSBjoern A. Zeeb * (bits 7-4 are 0) 352*bfcc09ddSBjoern A. Zeeb * 353*bfcc09ddSBjoern A. Zeeb * Legacy CCK rate format for bits 7:0: 354*bfcc09ddSBjoern A. Zeeb * bit 8 is 0, bit 26 is 0, bit 9 is 1 (CCK): 355*bfcc09ddSBjoern A. Zeeb * 356*bfcc09ddSBjoern A. Zeeb * 6-0: 10) 1 Mbps 357*bfcc09ddSBjoern A. Zeeb * 20) 2 Mbps 358*bfcc09ddSBjoern A. Zeeb * 55) 5.5 Mbps 359*bfcc09ddSBjoern A. Zeeb * 110) 11 Mbps 360*bfcc09ddSBjoern A. Zeeb * (bit 7 is 0) 361*bfcc09ddSBjoern A. Zeeb */ 362*bfcc09ddSBjoern A. Zeeb #define RATE_LEGACY_RATE_MSK_V1 0xff 363*bfcc09ddSBjoern A. Zeeb 364*bfcc09ddSBjoern A. Zeeb /* Bit 10 - OFDM HE */ 365*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_POS_V1 10 366*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_MSK_V1 BIT(RATE_MCS_HE_POS_V1) 367*bfcc09ddSBjoern A. Zeeb 368*bfcc09ddSBjoern A. Zeeb /* 369*bfcc09ddSBjoern A. Zeeb * Bit 11-12: (0) 20MHz, (1) 40MHz, (2) 80MHz, (3) 160MHz 370*bfcc09ddSBjoern A. Zeeb * 0 and 1 are valid for HT and VHT, 2 and 3 only for VHT 371*bfcc09ddSBjoern A. Zeeb */ 372*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_POS 11 373*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_MSK_V1 (3 << RATE_MCS_CHAN_WIDTH_POS) 374*bfcc09ddSBjoern A. Zeeb 375*bfcc09ddSBjoern A. Zeeb /* Bit 13: (1) Short guard interval (0.4 usec), (0) normal GI (0.8 usec) */ 376*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_SGI_POS_V1 13 377*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_SGI_MSK_V1 BIT(RATE_MCS_SGI_POS_V1) 378*bfcc09ddSBjoern A. Zeeb 379*bfcc09ddSBjoern A. Zeeb /* Bit 14-16: Antenna selection (1) Ant A, (2) Ant B, (4) Ant C */ 380*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_ANT_POS 14 381*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_ANT_A_MSK (1 << RATE_MCS_ANT_POS) 382*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_ANT_B_MSK (2 << RATE_MCS_ANT_POS) 383*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_ANT_AB_MSK (RATE_MCS_ANT_A_MSK | \ 384*bfcc09ddSBjoern A. Zeeb RATE_MCS_ANT_B_MSK) 385*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_ANT_MSK RATE_MCS_ANT_AB_MSK 386*bfcc09ddSBjoern A. Zeeb 387*bfcc09ddSBjoern A. Zeeb /* Bit 17: (0) SS, (1) SS*2 */ 388*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_STBC_POS 17 389*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_STBC_MSK BIT(RATE_MCS_STBC_POS) 390*bfcc09ddSBjoern A. Zeeb 391*bfcc09ddSBjoern A. Zeeb /* Bit 18: OFDM-HE dual carrier mode */ 392*bfcc09ddSBjoern A. Zeeb #define RATE_HE_DUAL_CARRIER_MODE 18 393*bfcc09ddSBjoern A. Zeeb #define RATE_HE_DUAL_CARRIER_MODE_MSK BIT(RATE_HE_DUAL_CARRIER_MODE) 394*bfcc09ddSBjoern A. Zeeb 395*bfcc09ddSBjoern A. Zeeb /* Bit 19: (0) Beamforming is off, (1) Beamforming is on */ 396*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_BF_POS 19 397*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_BF_MSK (1 << RATE_MCS_BF_POS) 398*bfcc09ddSBjoern A. Zeeb 399*bfcc09ddSBjoern A. Zeeb /* 400*bfcc09ddSBjoern A. Zeeb * Bit 20-21: HE LTF type and guard interval 401*bfcc09ddSBjoern A. Zeeb * HE (ext) SU: 402*bfcc09ddSBjoern A. Zeeb * 0 1xLTF+0.8us 403*bfcc09ddSBjoern A. Zeeb * 1 2xLTF+0.8us 404*bfcc09ddSBjoern A. Zeeb * 2 2xLTF+1.6us 405*bfcc09ddSBjoern A. Zeeb * 3 & SGI (bit 13) clear 4xLTF+3.2us 406*bfcc09ddSBjoern A. Zeeb * 3 & SGI (bit 13) set 4xLTF+0.8us 407*bfcc09ddSBjoern A. Zeeb * HE MU: 408*bfcc09ddSBjoern A. Zeeb * 0 4xLTF+0.8us 409*bfcc09ddSBjoern A. Zeeb * 1 2xLTF+0.8us 410*bfcc09ddSBjoern A. Zeeb * 2 2xLTF+1.6us 411*bfcc09ddSBjoern A. Zeeb * 3 4xLTF+3.2us 412*bfcc09ddSBjoern A. Zeeb * HE TRIG: 413*bfcc09ddSBjoern A. Zeeb * 0 1xLTF+1.6us 414*bfcc09ddSBjoern A. Zeeb * 1 2xLTF+1.6us 415*bfcc09ddSBjoern A. Zeeb * 2 4xLTF+3.2us 416*bfcc09ddSBjoern A. Zeeb * 3 (does not occur) 417*bfcc09ddSBjoern A. Zeeb */ 418*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_GI_LTF_POS 20 419*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_GI_LTF_MSK_V1 (3 << RATE_MCS_HE_GI_LTF_POS) 420*bfcc09ddSBjoern A. Zeeb 421*bfcc09ddSBjoern A. Zeeb /* Bit 22-23: HE type. (0) SU, (1) SU_EXT, (2) MU, (3) trigger based */ 422*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_POS_V1 22 423*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_SU_V1 (0 << RATE_MCS_HE_TYPE_POS_V1) 424*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_EXT_SU_V1 BIT(RATE_MCS_HE_TYPE_POS_V1) 425*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_MU_V1 (2 << RATE_MCS_HE_TYPE_POS_V1) 426*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_TRIG_V1 (3 << RATE_MCS_HE_TYPE_POS_V1) 427*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_MSK_V1 (3 << RATE_MCS_HE_TYPE_POS_V1) 428*bfcc09ddSBjoern A. Zeeb 429*bfcc09ddSBjoern A. Zeeb /* Bit 24-25: (0) 20MHz (no dup), (1) 2x20MHz, (2) 4x20MHz, 3 8x20MHz */ 430*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_DUP_POS_V1 24 431*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_DUP_MSK_V1 (3 << RATE_MCS_DUP_POS_V1) 432*bfcc09ddSBjoern A. Zeeb 433*bfcc09ddSBjoern A. Zeeb /* Bit 27: (1) LDPC enabled, (0) LDPC disabled */ 434*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_LDPC_POS_V1 27 435*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_LDPC_MSK_V1 BIT(RATE_MCS_LDPC_POS_V1) 436*bfcc09ddSBjoern A. Zeeb 437*bfcc09ddSBjoern A. Zeeb /* Bit 28: (1) 106-tone RX (8 MHz RU), (0) normal bandwidth */ 438*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_106T_POS_V1 28 439*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_106T_MSK_V1 BIT(RATE_MCS_HE_106T_POS_V1) 440*bfcc09ddSBjoern A. Zeeb 441*bfcc09ddSBjoern A. Zeeb /* Bit 30-31: (1) RTS, (2) CTS */ 442*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_RTS_REQUIRED_POS (30) 443*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_RTS_REQUIRED_MSK (0x1 << RATE_MCS_RTS_REQUIRED_POS) 444*bfcc09ddSBjoern A. Zeeb 445*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CTS_REQUIRED_POS (31) 446*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CTS_REQUIRED_MSK (0x1 << RATE_MCS_CTS_REQUIRED_POS) 447*bfcc09ddSBjoern A. Zeeb 448*bfcc09ddSBjoern A. Zeeb /* rate_n_flags bit field version 2 449*bfcc09ddSBjoern A. Zeeb * 450*bfcc09ddSBjoern A. Zeeb * The 32-bit value has different layouts in the low 8 bits depending on the 451*bfcc09ddSBjoern A. Zeeb * format. There are three formats, HT, VHT and legacy (11abg, with subformats 452*bfcc09ddSBjoern A. Zeeb * for CCK and OFDM). 453*bfcc09ddSBjoern A. Zeeb * 454*bfcc09ddSBjoern A. Zeeb */ 455*bfcc09ddSBjoern A. Zeeb 456*bfcc09ddSBjoern A. Zeeb /* Bits 10-8: rate format 457*bfcc09ddSBjoern A. Zeeb * (0) Legacy CCK (1) Legacy OFDM (2) High-throughput (HT) 458*bfcc09ddSBjoern A. Zeeb * (3) Very High-throughput (VHT) (4) High-efficiency (HE) 459*bfcc09ddSBjoern A. Zeeb * (5) Extremely High-throughput (EHT) 460*bfcc09ddSBjoern A. Zeeb */ 461*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_MOD_TYPE_POS 8 462*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_MOD_TYPE_MSK (0x7 << RATE_MCS_MOD_TYPE_POS) 463*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CCK_MSK (0 << RATE_MCS_MOD_TYPE_POS) 464*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_LEGACY_OFDM_MSK (1 << RATE_MCS_MOD_TYPE_POS) 465*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HT_MSK (2 << RATE_MCS_MOD_TYPE_POS) 466*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_VHT_MSK (3 << RATE_MCS_MOD_TYPE_POS) 467*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_MSK (4 << RATE_MCS_MOD_TYPE_POS) 468*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_EHT_MSK (5 << RATE_MCS_MOD_TYPE_POS) 469*bfcc09ddSBjoern A. Zeeb 470*bfcc09ddSBjoern A. Zeeb /* 471*bfcc09ddSBjoern A. Zeeb * Legacy CCK rate format for bits 0:3: 472*bfcc09ddSBjoern A. Zeeb * 473*bfcc09ddSBjoern A. Zeeb * (0) 0xa - 1 Mbps 474*bfcc09ddSBjoern A. Zeeb * (1) 0x14 - 2 Mbps 475*bfcc09ddSBjoern A. Zeeb * (2) 0x37 - 5.5 Mbps 476*bfcc09ddSBjoern A. Zeeb * (3) 0x6e - 11 nbps 477*bfcc09ddSBjoern A. Zeeb * 478*bfcc09ddSBjoern A. Zeeb * Legacy OFDM rate format for bis 3:0: 479*bfcc09ddSBjoern A. Zeeb * 480*bfcc09ddSBjoern A. Zeeb * (0) 6 Mbps 481*bfcc09ddSBjoern A. Zeeb * (1) 9 Mbps 482*bfcc09ddSBjoern A. Zeeb * (2) 12 Mbps 483*bfcc09ddSBjoern A. Zeeb * (3) 18 Mbps 484*bfcc09ddSBjoern A. Zeeb * (4) 24 Mbps 485*bfcc09ddSBjoern A. Zeeb * (5) 36 Mbps 486*bfcc09ddSBjoern A. Zeeb * (6) 48 Mbps 487*bfcc09ddSBjoern A. Zeeb * (7) 54 Mbps 488*bfcc09ddSBjoern A. Zeeb * 489*bfcc09ddSBjoern A. Zeeb */ 490*bfcc09ddSBjoern A. Zeeb #define RATE_LEGACY_RATE_MSK 0x7 491*bfcc09ddSBjoern A. Zeeb 492*bfcc09ddSBjoern A. Zeeb /* 493*bfcc09ddSBjoern A. Zeeb * HT, VHT, HE, EHT rate format for bits 3:0 494*bfcc09ddSBjoern A. Zeeb * 3-0: MCS 495*bfcc09ddSBjoern A. Zeeb * 496*bfcc09ddSBjoern A. Zeeb */ 497*bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_CODE_MSK 0x7 498*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_NSS_POS 4 499*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_NSS_MSK (1 << RATE_MCS_NSS_POS) 500*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CODE_MSK 0xf 501*bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_INDEX(r) ((((r) & RATE_MCS_NSS_MSK) >> 1) | \ 502*bfcc09ddSBjoern A. Zeeb ((r) & RATE_HT_MCS_CODE_MSK)) 503*bfcc09ddSBjoern A. Zeeb 504*bfcc09ddSBjoern A. Zeeb /* Bits 7-5: reserved */ 505*bfcc09ddSBjoern A. Zeeb 506*bfcc09ddSBjoern A. Zeeb /* 507*bfcc09ddSBjoern A. Zeeb * Bits 13-11: (0) 20MHz, (1) 40MHz, (2) 80MHz, (3) 160MHz, (4) 320MHz 508*bfcc09ddSBjoern A. Zeeb */ 509*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_MSK (0x7 << RATE_MCS_CHAN_WIDTH_POS) 510*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_20 (0 << RATE_MCS_CHAN_WIDTH_POS) 511*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_40 (1 << RATE_MCS_CHAN_WIDTH_POS) 512*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_80 (2 << RATE_MCS_CHAN_WIDTH_POS) 513*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_160 (3 << RATE_MCS_CHAN_WIDTH_POS) 514*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_320 (4 << RATE_MCS_CHAN_WIDTH_POS) 515*bfcc09ddSBjoern A. Zeeb 516*bfcc09ddSBjoern A. Zeeb /* Bit 15-14: Antenna selection: 517*bfcc09ddSBjoern A. Zeeb * Bit 14: Ant A active 518*bfcc09ddSBjoern A. Zeeb * Bit 15: Ant B active 519*bfcc09ddSBjoern A. Zeeb * 520*bfcc09ddSBjoern A. Zeeb * All relevant definitions are same as in v1 521*bfcc09ddSBjoern A. Zeeb */ 522*bfcc09ddSBjoern A. Zeeb 523*bfcc09ddSBjoern A. Zeeb /* Bit 16 (1) LDPC enables, (0) LDPC disabled */ 524*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_LDPC_POS 16 525*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_LDPC_MSK (1 << RATE_MCS_LDPC_POS) 526*bfcc09ddSBjoern A. Zeeb 527*bfcc09ddSBjoern A. Zeeb /* Bit 17: (0) SS, (1) SS*2 (same as v1) */ 528*bfcc09ddSBjoern A. Zeeb 529*bfcc09ddSBjoern A. Zeeb /* Bit 18: OFDM-HE dual carrier mode (same as v1) */ 530*bfcc09ddSBjoern A. Zeeb 531*bfcc09ddSBjoern A. Zeeb /* Bit 19: (0) Beamforming is off, (1) Beamforming is on (same as v1) */ 532*bfcc09ddSBjoern A. Zeeb 533*bfcc09ddSBjoern A. Zeeb /* 534*bfcc09ddSBjoern A. Zeeb * Bit 22-20: HE LTF type and guard interval 535*bfcc09ddSBjoern A. Zeeb * CCK: 536*bfcc09ddSBjoern A. Zeeb * 0 long preamble 537*bfcc09ddSBjoern A. Zeeb * 1 short preamble 538*bfcc09ddSBjoern A. Zeeb * HT/VHT: 539*bfcc09ddSBjoern A. Zeeb * 0 0.8us 540*bfcc09ddSBjoern A. Zeeb * 1 0.4us 541*bfcc09ddSBjoern A. Zeeb * HE (ext) SU: 542*bfcc09ddSBjoern A. Zeeb * 0 1xLTF+0.8us 543*bfcc09ddSBjoern A. Zeeb * 1 2xLTF+0.8us 544*bfcc09ddSBjoern A. Zeeb * 2 2xLTF+1.6us 545*bfcc09ddSBjoern A. Zeeb * 3 4xLTF+3.2us 546*bfcc09ddSBjoern A. Zeeb * 4 4xLTF+0.8us 547*bfcc09ddSBjoern A. Zeeb * HE MU: 548*bfcc09ddSBjoern A. Zeeb * 0 4xLTF+0.8us 549*bfcc09ddSBjoern A. Zeeb * 1 2xLTF+0.8us 550*bfcc09ddSBjoern A. Zeeb * 2 2xLTF+1.6us 551*bfcc09ddSBjoern A. Zeeb * 3 4xLTF+3.2us 552*bfcc09ddSBjoern A. Zeeb * HE TRIG: 553*bfcc09ddSBjoern A. Zeeb * 0 1xLTF+1.6us 554*bfcc09ddSBjoern A. Zeeb * 1 2xLTF+1.6us 555*bfcc09ddSBjoern A. Zeeb * 2 4xLTF+3.2us 556*bfcc09ddSBjoern A. Zeeb * */ 557*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_GI_LTF_MSK (0x7 << RATE_MCS_HE_GI_LTF_POS) 558*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_SGI_POS RATE_MCS_HE_GI_LTF_POS 559*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_SGI_MSK (1 << RATE_MCS_SGI_POS) 560*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_SU_4_LTF 3 561*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_SU_4_LTF_08_GI 4 562*bfcc09ddSBjoern A. Zeeb 563*bfcc09ddSBjoern A. Zeeb /* Bit 24-23: HE type. (0) SU, (1) SU_EXT, (2) MU, (3) trigger based */ 564*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_POS 23 565*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_SU (0 << RATE_MCS_HE_TYPE_POS) 566*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_EXT_SU (1 << RATE_MCS_HE_TYPE_POS) 567*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_MU (2 << RATE_MCS_HE_TYPE_POS) 568*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_TRIG (3 << RATE_MCS_HE_TYPE_POS) 569*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_MSK (3 << RATE_MCS_HE_TYPE_POS) 570*bfcc09ddSBjoern A. Zeeb 571*bfcc09ddSBjoern A. Zeeb /* Bit 25: duplicate channel enabled 572*bfcc09ddSBjoern A. Zeeb * 573*bfcc09ddSBjoern A. Zeeb * if this bit is set, duplicate is according to BW (bits 11-13): 574*bfcc09ddSBjoern A. Zeeb * 575*bfcc09ddSBjoern A. Zeeb * CCK: 2x 20MHz 576*bfcc09ddSBjoern A. Zeeb * OFDM Legacy: N x 20Mhz, (N = BW \ 2 , either 2, 4, 8, 16) 577*bfcc09ddSBjoern A. Zeeb * EHT: 2 x BW/2, (80 - 2x40, 160 - 2x80, 320 - 2x160) 578*bfcc09ddSBjoern A. Zeeb * */ 579*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_DUP_POS 25 580*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_DUP_MSK (1 << RATE_MCS_DUP_POS) 581*bfcc09ddSBjoern A. Zeeb 582*bfcc09ddSBjoern A. Zeeb /* Bit 26: (1) 106-tone RX (8 MHz RU), (0) normal bandwidth */ 583*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_106T_POS 26 584*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_106T_MSK (1 << RATE_MCS_HE_106T_POS) 585*bfcc09ddSBjoern A. Zeeb 586*bfcc09ddSBjoern A. Zeeb /* Bit 27: EHT extra LTF: 587*bfcc09ddSBjoern A. Zeeb * instead of 1 LTF for SISO use 2 LTFs, 588*bfcc09ddSBjoern A. Zeeb * instead of 2 LTFs for NSTS=2 use 4 LTFs*/ 589*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_EHT_EXTRA_LTF_POS 27 590*bfcc09ddSBjoern A. Zeeb #define RATE_MCS_EHT_EXTRA_LTF_MSK (1 << RATE_MCS_EHT_EXTRA_LTF_POS) 591*bfcc09ddSBjoern A. Zeeb 592*bfcc09ddSBjoern A. Zeeb /* Bit 31-28: reserved */ 593*bfcc09ddSBjoern A. Zeeb 594*bfcc09ddSBjoern A. Zeeb /* Link Quality definitions */ 595*bfcc09ddSBjoern A. Zeeb 596*bfcc09ddSBjoern A. Zeeb /* # entries in rate scale table to support Tx retries */ 597*bfcc09ddSBjoern A. Zeeb #define LQ_MAX_RETRY_NUM 16 598*bfcc09ddSBjoern A. Zeeb 599*bfcc09ddSBjoern A. Zeeb /* Link quality command flags bit fields */ 600*bfcc09ddSBjoern A. Zeeb 601*bfcc09ddSBjoern A. Zeeb /* Bit 0: (0) Don't use RTS (1) Use RTS */ 602*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_USE_RTS_POS 0 603*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_USE_RTS_MSK (1 << LQ_FLAG_USE_RTS_POS) 604*bfcc09ddSBjoern A. Zeeb 605*bfcc09ddSBjoern A. Zeeb /* Bit 1-3: LQ command color. Used to match responses to LQ commands */ 606*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_COLOR_POS 1 607*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_COLOR_MSK (7 << LQ_FLAG_COLOR_POS) 608*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_COLOR_GET(_f) (((_f) & LQ_FLAG_COLOR_MSK) >>\ 609*bfcc09ddSBjoern A. Zeeb LQ_FLAG_COLOR_POS) 610*bfcc09ddSBjoern A. Zeeb #define LQ_FLAGS_COLOR_INC(_c) ((((_c) + 1) << LQ_FLAG_COLOR_POS) &\ 611*bfcc09ddSBjoern A. Zeeb LQ_FLAG_COLOR_MSK) 612*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_COLOR_SET(_f, _c) ((_c) | ((_f) & ~LQ_FLAG_COLOR_MSK)) 613*bfcc09ddSBjoern A. Zeeb 614*bfcc09ddSBjoern A. Zeeb /* Bit 4-5: Tx RTS BW Signalling 615*bfcc09ddSBjoern A. Zeeb * (0) No RTS BW signalling 616*bfcc09ddSBjoern A. Zeeb * (1) Static BW signalling 617*bfcc09ddSBjoern A. Zeeb * (2) Dynamic BW signalling 618*bfcc09ddSBjoern A. Zeeb */ 619*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_RTS_BW_SIG_POS 4 620*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_RTS_BW_SIG_NONE (0 << LQ_FLAG_RTS_BW_SIG_POS) 621*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_RTS_BW_SIG_STATIC (1 << LQ_FLAG_RTS_BW_SIG_POS) 622*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_RTS_BW_SIG_DYNAMIC (2 << LQ_FLAG_RTS_BW_SIG_POS) 623*bfcc09ddSBjoern A. Zeeb 624*bfcc09ddSBjoern A. Zeeb /* Bit 6: (0) No dynamic BW selection (1) Allow dynamic BW selection 625*bfcc09ddSBjoern A. Zeeb * Dyanmic BW selection allows Tx with narrower BW then requested in rates 626*bfcc09ddSBjoern A. Zeeb */ 627*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_DYNAMIC_BW_POS 6 628*bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_DYNAMIC_BW_MSK (1 << LQ_FLAG_DYNAMIC_BW_POS) 629*bfcc09ddSBjoern A. Zeeb 630*bfcc09ddSBjoern A. Zeeb /* Single Stream Tx Parameters (lq_cmd->ss_params) 631*bfcc09ddSBjoern A. Zeeb * Flags to control a smart FW decision about whether BFER/STBC/SISO will be 632*bfcc09ddSBjoern A. Zeeb * used for single stream Tx. 633*bfcc09ddSBjoern A. Zeeb */ 634*bfcc09ddSBjoern A. Zeeb 635*bfcc09ddSBjoern A. Zeeb /* Bit 0-1: Max STBC streams allowed. Can be 0-3. 636*bfcc09ddSBjoern A. Zeeb * (0) - No STBC allowed 637*bfcc09ddSBjoern A. Zeeb * (1) - 2x1 STBC allowed (HT/VHT) 638*bfcc09ddSBjoern A. Zeeb * (2) - 4x2 STBC allowed (HT/VHT) 639*bfcc09ddSBjoern A. Zeeb * (3) - 3x2 STBC allowed (HT only) 640*bfcc09ddSBjoern A. Zeeb * All our chips are at most 2 antennas so only (1) is valid for now. 641*bfcc09ddSBjoern A. Zeeb */ 642*bfcc09ddSBjoern A. Zeeb #define LQ_SS_STBC_ALLOWED_POS 0 643*bfcc09ddSBjoern A. Zeeb #define LQ_SS_STBC_ALLOWED_MSK (3 << LQ_SS_STBC_ALLOWED_MSK) 644*bfcc09ddSBjoern A. Zeeb 645*bfcc09ddSBjoern A. Zeeb /* 2x1 STBC is allowed */ 646*bfcc09ddSBjoern A. Zeeb #define LQ_SS_STBC_1SS_ALLOWED (1 << LQ_SS_STBC_ALLOWED_POS) 647*bfcc09ddSBjoern A. Zeeb 648*bfcc09ddSBjoern A. Zeeb /* Bit 2: Beamformer (VHT only) is allowed */ 649*bfcc09ddSBjoern A. Zeeb #define LQ_SS_BFER_ALLOWED_POS 2 650*bfcc09ddSBjoern A. Zeeb #define LQ_SS_BFER_ALLOWED (1 << LQ_SS_BFER_ALLOWED_POS) 651*bfcc09ddSBjoern A. Zeeb 652*bfcc09ddSBjoern A. Zeeb /* Bit 3: Force BFER or STBC for testing 653*bfcc09ddSBjoern A. Zeeb * If this is set: 654*bfcc09ddSBjoern A. Zeeb * If BFER is allowed then force the ucode to choose BFER else 655*bfcc09ddSBjoern A. Zeeb * If STBC is allowed then force the ucode to choose STBC over SISO 656*bfcc09ddSBjoern A. Zeeb */ 657*bfcc09ddSBjoern A. Zeeb #define LQ_SS_FORCE_POS 3 658*bfcc09ddSBjoern A. Zeeb #define LQ_SS_FORCE (1 << LQ_SS_FORCE_POS) 659*bfcc09ddSBjoern A. Zeeb 660*bfcc09ddSBjoern A. Zeeb /* Bit 31: ss_params field is valid. Used for FW backward compatibility 661*bfcc09ddSBjoern A. Zeeb * with other drivers which don't support the ss_params API yet 662*bfcc09ddSBjoern A. Zeeb */ 663*bfcc09ddSBjoern A. Zeeb #define LQ_SS_PARAMS_VALID_POS 31 664*bfcc09ddSBjoern A. Zeeb #define LQ_SS_PARAMS_VALID (1 << LQ_SS_PARAMS_VALID_POS) 665*bfcc09ddSBjoern A. Zeeb 666*bfcc09ddSBjoern A. Zeeb /** 667*bfcc09ddSBjoern A. Zeeb * struct iwl_lq_cmd - link quality command 668*bfcc09ddSBjoern A. Zeeb * @sta_id: station to update 669*bfcc09ddSBjoern A. Zeeb * @reduced_tpc: reduced transmit power control value 670*bfcc09ddSBjoern A. Zeeb * @control: not used 671*bfcc09ddSBjoern A. Zeeb * @flags: combination of LQ_FLAG_* 672*bfcc09ddSBjoern A. Zeeb * @mimo_delim: the first SISO index in rs_table, which separates MIMO 673*bfcc09ddSBjoern A. Zeeb * and SISO rates 674*bfcc09ddSBjoern A. Zeeb * @single_stream_ant_msk: best antenna for SISO (can be dual in CDD). 675*bfcc09ddSBjoern A. Zeeb * Should be ANT_[ABC] 676*bfcc09ddSBjoern A. Zeeb * @dual_stream_ant_msk: best antennas for MIMO, combination of ANT_[ABC] 677*bfcc09ddSBjoern A. Zeeb * @initial_rate_index: first index from rs_table per AC category 678*bfcc09ddSBjoern A. Zeeb * @agg_time_limit: aggregation max time threshold in usec/100, meaning 679*bfcc09ddSBjoern A. Zeeb * value of 100 is one usec. Range is 100 to 8000 680*bfcc09ddSBjoern A. Zeeb * @agg_disable_start_th: try-count threshold for starting aggregation. 681*bfcc09ddSBjoern A. Zeeb * If a frame has higher try-count, it should not be selected for 682*bfcc09ddSBjoern A. Zeeb * starting an aggregation sequence. 683*bfcc09ddSBjoern A. Zeeb * @agg_frame_cnt_limit: max frame count in an aggregation. 684*bfcc09ddSBjoern A. Zeeb * 0: no limit 685*bfcc09ddSBjoern A. Zeeb * 1: no aggregation (one frame per aggregation) 686*bfcc09ddSBjoern A. Zeeb * 2 - 0x3f: maximal number of frames (up to 3f == 63) 687*bfcc09ddSBjoern A. Zeeb * @reserved2: reserved 688*bfcc09ddSBjoern A. Zeeb * @rs_table: array of rates for each TX try, each is rate_n_flags, 689*bfcc09ddSBjoern A. Zeeb * meaning it is a combination of RATE_MCS_* and IWL_RATE_*_PLCP 690*bfcc09ddSBjoern A. Zeeb * @ss_params: single stream features. declare whether STBC or BFER are allowed. 691*bfcc09ddSBjoern A. Zeeb */ 692*bfcc09ddSBjoern A. Zeeb struct iwl_lq_cmd { 693*bfcc09ddSBjoern A. Zeeb u8 sta_id; 694*bfcc09ddSBjoern A. Zeeb u8 reduced_tpc; 695*bfcc09ddSBjoern A. Zeeb __le16 control; 696*bfcc09ddSBjoern A. Zeeb /* LINK_QUAL_GENERAL_PARAMS_API_S_VER_1 */ 697*bfcc09ddSBjoern A. Zeeb u8 flags; 698*bfcc09ddSBjoern A. Zeeb u8 mimo_delim; 699*bfcc09ddSBjoern A. Zeeb u8 single_stream_ant_msk; 700*bfcc09ddSBjoern A. Zeeb u8 dual_stream_ant_msk; 701*bfcc09ddSBjoern A. Zeeb u8 initial_rate_index[AC_NUM]; 702*bfcc09ddSBjoern A. Zeeb /* LINK_QUAL_AGG_PARAMS_API_S_VER_1 */ 703*bfcc09ddSBjoern A. Zeeb __le16 agg_time_limit; 704*bfcc09ddSBjoern A. Zeeb u8 agg_disable_start_th; 705*bfcc09ddSBjoern A. Zeeb u8 agg_frame_cnt_limit; 706*bfcc09ddSBjoern A. Zeeb __le32 reserved2; 707*bfcc09ddSBjoern A. Zeeb __le32 rs_table[LQ_MAX_RETRY_NUM]; 708*bfcc09ddSBjoern A. Zeeb __le32 ss_params; 709*bfcc09ddSBjoern A. Zeeb }; /* LINK_QUALITY_CMD_API_S_VER_1 */ 710*bfcc09ddSBjoern A. Zeeb 711*bfcc09ddSBjoern A. Zeeb u8 iwl_fw_rate_idx_to_plcp(int idx); 712*bfcc09ddSBjoern A. Zeeb u32 iwl_new_rate_from_v1(u32 rate_v1); 713*bfcc09ddSBjoern A. Zeeb u32 iwl_legacy_rate_to_fw_idx(u32 rate_n_flags); 714*bfcc09ddSBjoern A. Zeeb const struct iwl_rate_mcs_info *iwl_rate_mcs(int idx); 715*bfcc09ddSBjoern A. Zeeb const char *iwl_rs_pretty_ant(u8 ant); 716*bfcc09ddSBjoern A. Zeeb const char *iwl_rs_pretty_bw(int bw); 717*bfcc09ddSBjoern A. Zeeb int rs_pretty_print_rate(char *buf, int bufsz, const u32 rate); 718*bfcc09ddSBjoern A. Zeeb bool iwl_he_is_sgi(u32 rate_n_flags); 719*bfcc09ddSBjoern A. Zeeb 720*bfcc09ddSBjoern A. Zeeb #endif /* __iwl_fw_api_rs_h__ */ 721