1bfcc09ddSBjoern A. Zeeb /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */ 2bfcc09ddSBjoern A. Zeeb /* 3*a4128aadSBjoern A. Zeeb * Copyright (C) 2012-2014, 2018-2022, 2024 Intel Corporation 4bfcc09ddSBjoern A. Zeeb * Copyright (C) 2017 Intel Deutschland GmbH 5bfcc09ddSBjoern A. Zeeb */ 6bfcc09ddSBjoern A. Zeeb #ifndef __iwl_fw_api_rs_h__ 7bfcc09ddSBjoern A. Zeeb #define __iwl_fw_api_rs_h__ 8bfcc09ddSBjoern A. Zeeb 9bfcc09ddSBjoern A. Zeeb #include "mac.h" 10bfcc09ddSBjoern A. Zeeb 11bfcc09ddSBjoern A. Zeeb /** 12*a4128aadSBjoern A. Zeeb * enum iwl_tlc_mng_cfg_flags - options for TLC config flags 13bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_STBC_MSK: enable STBC. For HE this enables STBC for 14bfcc09ddSBjoern A. Zeeb * bandwidths <= 80MHz 15bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_LDPC_MSK: enable LDPC 16bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_HE_STBC_160MHZ_MSK: enable STBC in HE at 160MHz 17bfcc09ddSBjoern A. Zeeb * bandwidth 18bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_HE_DCM_NSS_1_MSK: enable HE Dual Carrier Modulation 19bfcc09ddSBjoern A. Zeeb * for BPSK (MCS 0) with 1 spatial 20bfcc09ddSBjoern A. Zeeb * stream 21bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_HE_DCM_NSS_2_MSK: enable HE Dual Carrier Modulation 22bfcc09ddSBjoern A. Zeeb * for BPSK (MCS 0) with 2 spatial 23bfcc09ddSBjoern A. Zeeb * streams 249af1bba4SBjoern A. Zeeb * @IWL_TLC_MNG_CFG_FLAGS_EHT_EXTRA_LTF_MSK: enable support for EHT extra LTF 25bfcc09ddSBjoern A. Zeeb */ 26bfcc09ddSBjoern A. Zeeb enum iwl_tlc_mng_cfg_flags { 27bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_STBC_MSK = BIT(0), 28bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_LDPC_MSK = BIT(1), 29bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_HE_STBC_160MHZ_MSK = BIT(2), 30bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_HE_DCM_NSS_1_MSK = BIT(3), 31bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_HE_DCM_NSS_2_MSK = BIT(4), 329af1bba4SBjoern A. Zeeb IWL_TLC_MNG_CFG_FLAGS_EHT_EXTRA_LTF_MSK = BIT(6), 33bfcc09ddSBjoern A. Zeeb }; 34bfcc09ddSBjoern A. Zeeb 35bfcc09ddSBjoern A. Zeeb /** 36bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_mng_cfg_cw - channel width options 37bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CH_WIDTH_20MHZ: 20MHZ channel 38bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CH_WIDTH_40MHZ: 40MHZ channel 39bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CH_WIDTH_80MHZ: 80MHZ channel 40bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CH_WIDTH_160MHZ: 160MHZ channel 419af1bba4SBjoern A. Zeeb * @IWL_TLC_MNG_CH_WIDTH_320MHZ: 320MHZ channel 42bfcc09ddSBjoern A. Zeeb */ 43bfcc09ddSBjoern A. Zeeb enum iwl_tlc_mng_cfg_cw { 44bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CH_WIDTH_20MHZ, 45bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CH_WIDTH_40MHZ, 46bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CH_WIDTH_80MHZ, 47bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CH_WIDTH_160MHZ, 489af1bba4SBjoern A. Zeeb IWL_TLC_MNG_CH_WIDTH_320MHZ, 49bfcc09ddSBjoern A. Zeeb }; 50bfcc09ddSBjoern A. Zeeb 51bfcc09ddSBjoern A. Zeeb /** 52bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_mng_cfg_chains - possible chains 53bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CHAIN_A_MSK: chain A 54bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_CHAIN_B_MSK: chain B 55bfcc09ddSBjoern A. Zeeb */ 56bfcc09ddSBjoern A. Zeeb enum iwl_tlc_mng_cfg_chains { 57bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CHAIN_A_MSK = BIT(0), 58bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_CHAIN_B_MSK = BIT(1), 59bfcc09ddSBjoern A. Zeeb }; 60bfcc09ddSBjoern A. Zeeb 61bfcc09ddSBjoern A. Zeeb /** 62bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_mng_cfg_mode - supported modes 63bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_CCK: enable CCK 64bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_OFDM_NON_HT: enable OFDM (non HT) 65bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_NON_HT: enable non HT 66bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_HT: enable HT 67bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_VHT: enable VHT 68bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_MODE_HE: enable HE 699af1bba4SBjoern A. Zeeb * @IWL_TLC_MNG_MODE_EHT: enable EHT 70bfcc09ddSBjoern A. Zeeb */ 71bfcc09ddSBjoern A. Zeeb enum iwl_tlc_mng_cfg_mode { 72bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_CCK = 0, 73bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_OFDM_NON_HT = IWL_TLC_MNG_MODE_CCK, 74bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_NON_HT = IWL_TLC_MNG_MODE_CCK, 75bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_HT, 76bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_VHT, 77bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_MODE_HE, 789af1bba4SBjoern A. Zeeb IWL_TLC_MNG_MODE_EHT, 79bfcc09ddSBjoern A. Zeeb }; 80bfcc09ddSBjoern A. Zeeb 81bfcc09ddSBjoern A. Zeeb /** 82bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_mng_ht_rates - HT/VHT/HE rates 83bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS0: index of MCS0 84bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS1: index of MCS1 85bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS2: index of MCS2 86bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS3: index of MCS3 87bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS4: index of MCS4 88bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS5: index of MCS5 89bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS6: index of MCS6 90bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS7: index of MCS7 91bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS8: index of MCS8 92bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS9: index of MCS9 93bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS10: index of MCS10 94bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MCS11: index of MCS11 95bfcc09ddSBjoern A. Zeeb * @IWL_TLC_MNG_HT_RATE_MAX: maximal rate for HT/VHT 96bfcc09ddSBjoern A. Zeeb */ 97bfcc09ddSBjoern A. Zeeb enum iwl_tlc_mng_ht_rates { 98bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS0 = 0, 99bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS1, 100bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS2, 101bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS3, 102bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS4, 103bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS5, 104bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS6, 105bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS7, 106bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS8, 107bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS9, 108bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS10, 109bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MCS11, 110bfcc09ddSBjoern A. Zeeb IWL_TLC_MNG_HT_RATE_MAX = IWL_TLC_MNG_HT_RATE_MCS11, 111bfcc09ddSBjoern A. Zeeb }; 112bfcc09ddSBjoern A. Zeeb 113bfcc09ddSBjoern A. Zeeb enum IWL_TLC_MNG_NSS { 114bfcc09ddSBjoern A. Zeeb IWL_TLC_NSS_1, 115bfcc09ddSBjoern A. Zeeb IWL_TLC_NSS_2, 116bfcc09ddSBjoern A. Zeeb IWL_TLC_NSS_MAX 117bfcc09ddSBjoern A. Zeeb }; 118bfcc09ddSBjoern A. Zeeb 119d9836fb4SBjoern A. Zeeb /** 120d9836fb4SBjoern A. Zeeb * enum IWL_TLC_MCS_PER_BW - mcs index per BW 121d9836fb4SBjoern A. Zeeb * @IWL_TLC_MCS_PER_BW_80: mcs for bw - 20Hhz, 40Hhz, 80Hhz 122d9836fb4SBjoern A. Zeeb * @IWL_TLC_MCS_PER_BW_160: mcs for bw - 160Mhz 123d9836fb4SBjoern A. Zeeb * @IWL_TLC_MCS_PER_BW_320: mcs for bw - 320Mhz 124d9836fb4SBjoern A. Zeeb * @IWL_TLC_MCS_PER_BW_NUM_V3: number of entries up to version 3 125d9836fb4SBjoern A. Zeeb * @IWL_TLC_MCS_PER_BW_NUM_V4: number of entries from version 4 126d9836fb4SBjoern A. Zeeb */ 127d9836fb4SBjoern A. Zeeb enum IWL_TLC_MCS_PER_BW { 128d9836fb4SBjoern A. Zeeb IWL_TLC_MCS_PER_BW_80, 129d9836fb4SBjoern A. Zeeb IWL_TLC_MCS_PER_BW_160, 130d9836fb4SBjoern A. Zeeb IWL_TLC_MCS_PER_BW_320, 131d9836fb4SBjoern A. Zeeb IWL_TLC_MCS_PER_BW_NUM_V3 = IWL_TLC_MCS_PER_BW_160 + 1, 132d9836fb4SBjoern A. Zeeb IWL_TLC_MCS_PER_BW_NUM_V4 = IWL_TLC_MCS_PER_BW_320 + 1, 133bfcc09ddSBjoern A. Zeeb }; 134bfcc09ddSBjoern A. Zeeb 135bfcc09ddSBjoern A. Zeeb /** 136d9836fb4SBjoern A. Zeeb * struct iwl_tlc_config_cmd_v3 - TLC configuration 137bfcc09ddSBjoern A. Zeeb * @sta_id: station id 138bfcc09ddSBjoern A. Zeeb * @reserved1: reserved 139bfcc09ddSBjoern A. Zeeb * @max_ch_width: max supported channel width from @enum iwl_tlc_mng_cfg_cw 140bfcc09ddSBjoern A. Zeeb * @mode: &enum iwl_tlc_mng_cfg_mode 141bfcc09ddSBjoern A. Zeeb * @chains: bitmask of &enum iwl_tlc_mng_cfg_chains 142bfcc09ddSBjoern A. Zeeb * @amsdu: TX amsdu is supported 143bfcc09ddSBjoern A. Zeeb * @flags: bitmask of &enum iwl_tlc_mng_cfg_flags 144bfcc09ddSBjoern A. Zeeb * @non_ht_rates: bitmap of supported legacy rates 145d9836fb4SBjoern A. Zeeb * @ht_rates: bitmap of &enum iwl_tlc_mng_ht_rates, per &enum IWL_TLC_MCS_PER_BW 146d9836fb4SBjoern A. Zeeb * <nss, channel-width> pair (0 - 80mhz width and below, 1 - 160mhz). 147bfcc09ddSBjoern A. Zeeb * @max_mpdu_len: max MPDU length, in bytes 148bfcc09ddSBjoern A. Zeeb * @sgi_ch_width_supp: bitmap of SGI support per channel width 149bfcc09ddSBjoern A. Zeeb * use BIT(@enum iwl_tlc_mng_cfg_cw) 150bfcc09ddSBjoern A. Zeeb * @reserved2: reserved 151bfcc09ddSBjoern A. Zeeb * @max_tx_op: max TXOP in uSecs for all AC (BK, BE, VO, VI), 152bfcc09ddSBjoern A. Zeeb * set zero for no limit. 153bfcc09ddSBjoern A. Zeeb */ 154d9836fb4SBjoern A. Zeeb struct iwl_tlc_config_cmd_v3 { 155bfcc09ddSBjoern A. Zeeb u8 sta_id; 156bfcc09ddSBjoern A. Zeeb u8 reserved1[3]; 157bfcc09ddSBjoern A. Zeeb u8 max_ch_width; 158bfcc09ddSBjoern A. Zeeb u8 mode; 159bfcc09ddSBjoern A. Zeeb u8 chains; 160bfcc09ddSBjoern A. Zeeb u8 amsdu; 161bfcc09ddSBjoern A. Zeeb __le16 flags; 162bfcc09ddSBjoern A. Zeeb __le16 non_ht_rates; 163d9836fb4SBjoern A. Zeeb __le16 ht_rates[IWL_TLC_NSS_MAX][IWL_TLC_MCS_PER_BW_NUM_V3]; 164bfcc09ddSBjoern A. Zeeb __le16 max_mpdu_len; 165bfcc09ddSBjoern A. Zeeb u8 sgi_ch_width_supp; 166bfcc09ddSBjoern A. Zeeb u8 reserved2; 167bfcc09ddSBjoern A. Zeeb __le32 max_tx_op; 168bfcc09ddSBjoern A. Zeeb } __packed; /* TLC_MNG_CONFIG_CMD_API_S_VER_3 */ 169bfcc09ddSBjoern A. Zeeb 170bfcc09ddSBjoern A. Zeeb /** 171d9836fb4SBjoern A. Zeeb * struct iwl_tlc_config_cmd_v4 - TLC configuration 172d9836fb4SBjoern A. Zeeb * @sta_id: station id 173d9836fb4SBjoern A. Zeeb * @reserved1: reserved 174d9836fb4SBjoern A. Zeeb * @max_ch_width: max supported channel width from &enum iwl_tlc_mng_cfg_cw 175d9836fb4SBjoern A. Zeeb * @mode: &enum iwl_tlc_mng_cfg_mode 176d9836fb4SBjoern A. Zeeb * @chains: bitmask of &enum iwl_tlc_mng_cfg_chains 177d9836fb4SBjoern A. Zeeb * @sgi_ch_width_supp: bitmap of SGI support per channel width 178d9836fb4SBjoern A. Zeeb * use BIT(&enum iwl_tlc_mng_cfg_cw) 179d9836fb4SBjoern A. Zeeb * @flags: bitmask of &enum iwl_tlc_mng_cfg_flags 180d9836fb4SBjoern A. Zeeb * @non_ht_rates: bitmap of supported legacy rates 181d9836fb4SBjoern A. Zeeb * @ht_rates: bitmap of &enum iwl_tlc_mng_ht_rates, per <nss, channel-width> 182d9836fb4SBjoern A. Zeeb * pair (0 - 80mhz width and below, 1 - 160mhz, 2 - 320mhz). 183d9836fb4SBjoern A. Zeeb * @max_mpdu_len: max MPDU length, in bytes 184d9836fb4SBjoern A. Zeeb * @max_tx_op: max TXOP in uSecs for all AC (BK, BE, VO, VI), 185d9836fb4SBjoern A. Zeeb * set zero for no limit. 186d9836fb4SBjoern A. Zeeb */ 187d9836fb4SBjoern A. Zeeb struct iwl_tlc_config_cmd_v4 { 188d9836fb4SBjoern A. Zeeb u8 sta_id; 189d9836fb4SBjoern A. Zeeb u8 reserved1[3]; 190d9836fb4SBjoern A. Zeeb u8 max_ch_width; 191d9836fb4SBjoern A. Zeeb u8 mode; 192d9836fb4SBjoern A. Zeeb u8 chains; 193d9836fb4SBjoern A. Zeeb u8 sgi_ch_width_supp; 194d9836fb4SBjoern A. Zeeb __le16 flags; 195d9836fb4SBjoern A. Zeeb __le16 non_ht_rates; 196d9836fb4SBjoern A. Zeeb __le16 ht_rates[IWL_TLC_NSS_MAX][IWL_TLC_MCS_PER_BW_NUM_V4]; 197d9836fb4SBjoern A. Zeeb __le16 max_mpdu_len; 198d9836fb4SBjoern A. Zeeb __le16 max_tx_op; 199d9836fb4SBjoern A. Zeeb } __packed; /* TLC_MNG_CONFIG_CMD_API_S_VER_4 */ 200d9836fb4SBjoern A. Zeeb 201d9836fb4SBjoern A. Zeeb /** 202bfcc09ddSBjoern A. Zeeb * enum iwl_tlc_update_flags - updated fields 203bfcc09ddSBjoern A. Zeeb * @IWL_TLC_NOTIF_FLAG_RATE: last initial rate update 204bfcc09ddSBjoern A. Zeeb * @IWL_TLC_NOTIF_FLAG_AMSDU: umsdu parameters update 205bfcc09ddSBjoern A. Zeeb */ 206bfcc09ddSBjoern A. Zeeb enum iwl_tlc_update_flags { 207bfcc09ddSBjoern A. Zeeb IWL_TLC_NOTIF_FLAG_RATE = BIT(0), 208bfcc09ddSBjoern A. Zeeb IWL_TLC_NOTIF_FLAG_AMSDU = BIT(1), 209bfcc09ddSBjoern A. Zeeb }; 210bfcc09ddSBjoern A. Zeeb 211bfcc09ddSBjoern A. Zeeb /** 212bfcc09ddSBjoern A. Zeeb * struct iwl_tlc_update_notif - TLC notification from FW 213bfcc09ddSBjoern A. Zeeb * @sta_id: station id 214bfcc09ddSBjoern A. Zeeb * @reserved: reserved 215bfcc09ddSBjoern A. Zeeb * @flags: bitmap of notifications reported 216bfcc09ddSBjoern A. Zeeb * @rate: current initial rate 217bfcc09ddSBjoern A. Zeeb * @amsdu_size: Max AMSDU size, in bytes 218bfcc09ddSBjoern A. Zeeb * @amsdu_enabled: bitmap for per-TID AMSDU enablement 219bfcc09ddSBjoern A. Zeeb */ 220bfcc09ddSBjoern A. Zeeb struct iwl_tlc_update_notif { 221bfcc09ddSBjoern A. Zeeb u8 sta_id; 222bfcc09ddSBjoern A. Zeeb u8 reserved[3]; 223bfcc09ddSBjoern A. Zeeb __le32 flags; 224bfcc09ddSBjoern A. Zeeb __le32 rate; 225bfcc09ddSBjoern A. Zeeb __le32 amsdu_size; 226bfcc09ddSBjoern A. Zeeb __le32 amsdu_enabled; 227bfcc09ddSBjoern A. Zeeb } __packed; /* TLC_MNG_UPDATE_NTFY_API_S_VER_2 */ 228bfcc09ddSBjoern A. Zeeb 229bfcc09ddSBjoern A. Zeeb 230bfcc09ddSBjoern A. Zeeb #define IWL_MAX_MCS_DISPLAY_SIZE 12 231bfcc09ddSBjoern A. Zeeb 232bfcc09ddSBjoern A. Zeeb struct iwl_rate_mcs_info { 233bfcc09ddSBjoern A. Zeeb char mbps[IWL_MAX_MCS_DISPLAY_SIZE]; 234bfcc09ddSBjoern A. Zeeb char mcs[IWL_MAX_MCS_DISPLAY_SIZE]; 235bfcc09ddSBjoern A. Zeeb }; 236bfcc09ddSBjoern A. Zeeb 237bfcc09ddSBjoern A. Zeeb /* 238bfcc09ddSBjoern A. Zeeb * These serve as indexes into 239bfcc09ddSBjoern A. Zeeb * struct iwl_rate_info fw_rate_idx_to_plcp[IWL_RATE_COUNT]; 240bfcc09ddSBjoern A. Zeeb * TODO: avoid overlap between legacy and HT rates 241bfcc09ddSBjoern A. Zeeb */ 242bfcc09ddSBjoern A. Zeeb enum { 243bfcc09ddSBjoern A. Zeeb IWL_RATE_1M_INDEX = 0, 244bfcc09ddSBjoern A. Zeeb IWL_FIRST_CCK_RATE = IWL_RATE_1M_INDEX, 245bfcc09ddSBjoern A. Zeeb IWL_RATE_2M_INDEX, 246bfcc09ddSBjoern A. Zeeb IWL_RATE_5M_INDEX, 247bfcc09ddSBjoern A. Zeeb IWL_RATE_11M_INDEX, 248bfcc09ddSBjoern A. Zeeb IWL_LAST_CCK_RATE = IWL_RATE_11M_INDEX, 249bfcc09ddSBjoern A. Zeeb IWL_RATE_6M_INDEX, 250bfcc09ddSBjoern A. Zeeb IWL_FIRST_OFDM_RATE = IWL_RATE_6M_INDEX, 251bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_0_INDEX = IWL_RATE_6M_INDEX, 252bfcc09ddSBjoern A. Zeeb IWL_FIRST_HT_RATE = IWL_RATE_MCS_0_INDEX, 253bfcc09ddSBjoern A. Zeeb IWL_FIRST_VHT_RATE = IWL_RATE_MCS_0_INDEX, 254bfcc09ddSBjoern A. Zeeb IWL_RATE_9M_INDEX, 255bfcc09ddSBjoern A. Zeeb IWL_RATE_12M_INDEX, 256bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_1_INDEX = IWL_RATE_12M_INDEX, 257bfcc09ddSBjoern A. Zeeb IWL_RATE_18M_INDEX, 258bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_2_INDEX = IWL_RATE_18M_INDEX, 259bfcc09ddSBjoern A. Zeeb IWL_RATE_24M_INDEX, 260bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_3_INDEX = IWL_RATE_24M_INDEX, 261bfcc09ddSBjoern A. Zeeb IWL_RATE_36M_INDEX, 262bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_4_INDEX = IWL_RATE_36M_INDEX, 263bfcc09ddSBjoern A. Zeeb IWL_RATE_48M_INDEX, 264bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_5_INDEX = IWL_RATE_48M_INDEX, 265bfcc09ddSBjoern A. Zeeb IWL_RATE_54M_INDEX, 266bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_6_INDEX = IWL_RATE_54M_INDEX, 267bfcc09ddSBjoern A. Zeeb IWL_LAST_NON_HT_RATE = IWL_RATE_54M_INDEX, 268bfcc09ddSBjoern A. Zeeb IWL_RATE_60M_INDEX, 269bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_7_INDEX = IWL_RATE_60M_INDEX, 270bfcc09ddSBjoern A. Zeeb IWL_LAST_HT_RATE = IWL_RATE_MCS_7_INDEX, 271bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_8_INDEX, 272bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_9_INDEX, 273bfcc09ddSBjoern A. Zeeb IWL_LAST_VHT_RATE = IWL_RATE_MCS_9_INDEX, 274bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_10_INDEX, 275bfcc09ddSBjoern A. Zeeb IWL_RATE_MCS_11_INDEX, 276bfcc09ddSBjoern A. Zeeb IWL_LAST_HE_RATE = IWL_RATE_MCS_11_INDEX, 277bfcc09ddSBjoern A. Zeeb IWL_RATE_COUNT_LEGACY = IWL_LAST_NON_HT_RATE + 1, 278bfcc09ddSBjoern A. Zeeb IWL_RATE_COUNT = IWL_LAST_HE_RATE + 1, 279bfcc09ddSBjoern A. Zeeb IWL_RATE_INVM_INDEX = IWL_RATE_COUNT, 280bfcc09ddSBjoern A. Zeeb IWL_RATE_INVALID = IWL_RATE_COUNT, 281bfcc09ddSBjoern A. Zeeb }; 282bfcc09ddSBjoern A. Zeeb 283bfcc09ddSBjoern A. Zeeb #define IWL_RATE_BIT_MSK(r) BIT(IWL_RATE_##r##M_INDEX) 284bfcc09ddSBjoern A. Zeeb 285bfcc09ddSBjoern A. Zeeb /* fw API values for legacy bit rates, both OFDM and CCK */ 286bfcc09ddSBjoern A. Zeeb enum { 287bfcc09ddSBjoern A. Zeeb IWL_RATE_6M_PLCP = 13, 288bfcc09ddSBjoern A. Zeeb IWL_RATE_9M_PLCP = 15, 289bfcc09ddSBjoern A. Zeeb IWL_RATE_12M_PLCP = 5, 290bfcc09ddSBjoern A. Zeeb IWL_RATE_18M_PLCP = 7, 291bfcc09ddSBjoern A. Zeeb IWL_RATE_24M_PLCP = 9, 292bfcc09ddSBjoern A. Zeeb IWL_RATE_36M_PLCP = 11, 293bfcc09ddSBjoern A. Zeeb IWL_RATE_48M_PLCP = 1, 294bfcc09ddSBjoern A. Zeeb IWL_RATE_54M_PLCP = 3, 295bfcc09ddSBjoern A. Zeeb IWL_RATE_1M_PLCP = 10, 296bfcc09ddSBjoern A. Zeeb IWL_RATE_2M_PLCP = 20, 297bfcc09ddSBjoern A. Zeeb IWL_RATE_5M_PLCP = 55, 298bfcc09ddSBjoern A. Zeeb IWL_RATE_11M_PLCP = 110, 299bfcc09ddSBjoern A. Zeeb IWL_RATE_INVM_PLCP = -1, 300bfcc09ddSBjoern A. Zeeb }; 301bfcc09ddSBjoern A. Zeeb 302bfcc09ddSBjoern A. Zeeb /* 303bfcc09ddSBjoern A. Zeeb * rate_n_flags bit fields version 1 304bfcc09ddSBjoern A. Zeeb * 305bfcc09ddSBjoern A. Zeeb * The 32-bit value has different layouts in the low 8 bites depending on the 306bfcc09ddSBjoern A. Zeeb * format. There are three formats, HT, VHT and legacy (11abg, with subformats 307bfcc09ddSBjoern A. Zeeb * for CCK and OFDM). 308bfcc09ddSBjoern A. Zeeb * 309bfcc09ddSBjoern A. Zeeb * High-throughput (HT) rate format 310bfcc09ddSBjoern A. Zeeb * bit 8 is 1, bit 26 is 0, bit 9 is 0 (OFDM) 311bfcc09ddSBjoern A. Zeeb * Very High-throughput (VHT) rate format 312bfcc09ddSBjoern A. Zeeb * bit 8 is 0, bit 26 is 1, bit 9 is 0 (OFDM) 313bfcc09ddSBjoern A. Zeeb * Legacy OFDM rate format for bits 7:0 314bfcc09ddSBjoern A. Zeeb * bit 8 is 0, bit 26 is 0, bit 9 is 0 (OFDM) 315bfcc09ddSBjoern A. Zeeb * Legacy CCK rate format for bits 7:0: 316bfcc09ddSBjoern A. Zeeb * bit 8 is 0, bit 26 is 0, bit 9 is 1 (CCK) 317bfcc09ddSBjoern A. Zeeb */ 318bfcc09ddSBjoern A. Zeeb 319bfcc09ddSBjoern A. Zeeb /* Bit 8: (1) HT format, (0) legacy or VHT format */ 320bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HT_POS 8 321bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HT_MSK_V1 BIT(RATE_MCS_HT_POS) 322bfcc09ddSBjoern A. Zeeb 323bfcc09ddSBjoern A. Zeeb /* Bit 9: (1) CCK, (0) OFDM. HT (bit 8) must be "0" for this bit to be valid */ 324bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CCK_POS_V1 9 325bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CCK_MSK_V1 BIT(RATE_MCS_CCK_POS_V1) 326bfcc09ddSBjoern A. Zeeb 327bfcc09ddSBjoern A. Zeeb /* Bit 26: (1) VHT format, (0) legacy format in bits 8:0 */ 328bfcc09ddSBjoern A. Zeeb #define RATE_MCS_VHT_POS_V1 26 329bfcc09ddSBjoern A. Zeeb #define RATE_MCS_VHT_MSK_V1 BIT(RATE_MCS_VHT_POS_V1) 330bfcc09ddSBjoern A. Zeeb 331bfcc09ddSBjoern A. Zeeb 332bfcc09ddSBjoern A. Zeeb /* 333bfcc09ddSBjoern A. Zeeb * High-throughput (HT) rate format for bits 7:0 334bfcc09ddSBjoern A. Zeeb * 335bfcc09ddSBjoern A. Zeeb * 2-0: MCS rate base 336bfcc09ddSBjoern A. Zeeb * 0) 6 Mbps 337bfcc09ddSBjoern A. Zeeb * 1) 12 Mbps 338bfcc09ddSBjoern A. Zeeb * 2) 18 Mbps 339bfcc09ddSBjoern A. Zeeb * 3) 24 Mbps 340bfcc09ddSBjoern A. Zeeb * 4) 36 Mbps 341bfcc09ddSBjoern A. Zeeb * 5) 48 Mbps 342bfcc09ddSBjoern A. Zeeb * 6) 54 Mbps 343bfcc09ddSBjoern A. Zeeb * 7) 60 Mbps 344bfcc09ddSBjoern A. Zeeb * 4-3: 0) Single stream (SISO) 345bfcc09ddSBjoern A. Zeeb * 1) Dual stream (MIMO) 346bfcc09ddSBjoern A. Zeeb * 2) Triple stream (MIMO) 347bfcc09ddSBjoern A. Zeeb * 5: Value of 0x20 in bits 7:0 indicates 6 Mbps HT40 duplicate data 348bfcc09ddSBjoern A. Zeeb * (bits 7-6 are zero) 349bfcc09ddSBjoern A. Zeeb * 350bfcc09ddSBjoern A. Zeeb * Together the low 5 bits work out to the MCS index because we don't 351bfcc09ddSBjoern A. Zeeb * support MCSes above 15/23, and 0-7 have one stream, 8-15 have two 352bfcc09ddSBjoern A. Zeeb * streams and 16-23 have three streams. We could also support MCS 32 353bfcc09ddSBjoern A. Zeeb * which is the duplicate 20 MHz MCS (bit 5 set, all others zero.) 354bfcc09ddSBjoern A. Zeeb */ 355bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_RATE_CODE_MSK_V1 0x7 356bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_NSS_POS_V1 3 357bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_NSS_MSK_V1 (3 << RATE_HT_MCS_NSS_POS_V1) 358bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_MIMO2_MSK BIT(RATE_HT_MCS_NSS_POS_V1) 359bfcc09ddSBjoern A. Zeeb 360bfcc09ddSBjoern A. Zeeb /* Bit 10: (1) Use Green Field preamble */ 361bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_GF_POS 10 362bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_GF_MSK (1 << RATE_HT_MCS_GF_POS) 363bfcc09ddSBjoern A. Zeeb 364bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_INDEX_MSK_V1 0x3f 365bfcc09ddSBjoern A. Zeeb 366bfcc09ddSBjoern A. Zeeb /* 367bfcc09ddSBjoern A. Zeeb * Very High-throughput (VHT) rate format for bits 7:0 368bfcc09ddSBjoern A. Zeeb * 369bfcc09ddSBjoern A. Zeeb * 3-0: VHT MCS (0-9) 370bfcc09ddSBjoern A. Zeeb * 5-4: number of streams - 1: 371bfcc09ddSBjoern A. Zeeb * 0) Single stream (SISO) 372bfcc09ddSBjoern A. Zeeb * 1) Dual stream (MIMO) 373bfcc09ddSBjoern A. Zeeb * 2) Triple stream (MIMO) 374bfcc09ddSBjoern A. Zeeb */ 375bfcc09ddSBjoern A. Zeeb 376bfcc09ddSBjoern A. Zeeb /* Bit 4-5: (0) SISO, (1) MIMO2 (2) MIMO3 */ 377bfcc09ddSBjoern A. Zeeb #define RATE_VHT_MCS_RATE_CODE_MSK 0xf 378bfcc09ddSBjoern A. Zeeb 379bfcc09ddSBjoern A. Zeeb /* 380bfcc09ddSBjoern A. Zeeb * Legacy OFDM rate format for bits 7:0 381bfcc09ddSBjoern A. Zeeb * 382bfcc09ddSBjoern A. Zeeb * 3-0: 0xD) 6 Mbps 383bfcc09ddSBjoern A. Zeeb * 0xF) 9 Mbps 384bfcc09ddSBjoern A. Zeeb * 0x5) 12 Mbps 385bfcc09ddSBjoern A. Zeeb * 0x7) 18 Mbps 386bfcc09ddSBjoern A. Zeeb * 0x9) 24 Mbps 387bfcc09ddSBjoern A. Zeeb * 0xB) 36 Mbps 388bfcc09ddSBjoern A. Zeeb * 0x1) 48 Mbps 389bfcc09ddSBjoern A. Zeeb * 0x3) 54 Mbps 390bfcc09ddSBjoern A. Zeeb * (bits 7-4 are 0) 391bfcc09ddSBjoern A. Zeeb * 392bfcc09ddSBjoern A. Zeeb * Legacy CCK rate format for bits 7:0: 393bfcc09ddSBjoern A. Zeeb * bit 8 is 0, bit 26 is 0, bit 9 is 1 (CCK): 394bfcc09ddSBjoern A. Zeeb * 395bfcc09ddSBjoern A. Zeeb * 6-0: 10) 1 Mbps 396bfcc09ddSBjoern A. Zeeb * 20) 2 Mbps 397bfcc09ddSBjoern A. Zeeb * 55) 5.5 Mbps 398bfcc09ddSBjoern A. Zeeb * 110) 11 Mbps 399bfcc09ddSBjoern A. Zeeb * (bit 7 is 0) 400bfcc09ddSBjoern A. Zeeb */ 401bfcc09ddSBjoern A. Zeeb #define RATE_LEGACY_RATE_MSK_V1 0xff 402bfcc09ddSBjoern A. Zeeb 403bfcc09ddSBjoern A. Zeeb /* Bit 10 - OFDM HE */ 404bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_POS_V1 10 405bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_MSK_V1 BIT(RATE_MCS_HE_POS_V1) 406bfcc09ddSBjoern A. Zeeb 407bfcc09ddSBjoern A. Zeeb /* 408bfcc09ddSBjoern A. Zeeb * Bit 11-12: (0) 20MHz, (1) 40MHz, (2) 80MHz, (3) 160MHz 409bfcc09ddSBjoern A. Zeeb * 0 and 1 are valid for HT and VHT, 2 and 3 only for VHT 410bfcc09ddSBjoern A. Zeeb */ 411bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_POS 11 412bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_MSK_V1 (3 << RATE_MCS_CHAN_WIDTH_POS) 413bfcc09ddSBjoern A. Zeeb 414bfcc09ddSBjoern A. Zeeb /* Bit 13: (1) Short guard interval (0.4 usec), (0) normal GI (0.8 usec) */ 415bfcc09ddSBjoern A. Zeeb #define RATE_MCS_SGI_POS_V1 13 416bfcc09ddSBjoern A. Zeeb #define RATE_MCS_SGI_MSK_V1 BIT(RATE_MCS_SGI_POS_V1) 417bfcc09ddSBjoern A. Zeeb 418bfcc09ddSBjoern A. Zeeb /* Bit 14-16: Antenna selection (1) Ant A, (2) Ant B, (4) Ant C */ 419bfcc09ddSBjoern A. Zeeb #define RATE_MCS_ANT_POS 14 420bfcc09ddSBjoern A. Zeeb #define RATE_MCS_ANT_A_MSK (1 << RATE_MCS_ANT_POS) 421bfcc09ddSBjoern A. Zeeb #define RATE_MCS_ANT_B_MSK (2 << RATE_MCS_ANT_POS) 422bfcc09ddSBjoern A. Zeeb #define RATE_MCS_ANT_AB_MSK (RATE_MCS_ANT_A_MSK | \ 423bfcc09ddSBjoern A. Zeeb RATE_MCS_ANT_B_MSK) 424bfcc09ddSBjoern A. Zeeb #define RATE_MCS_ANT_MSK RATE_MCS_ANT_AB_MSK 425bfcc09ddSBjoern A. Zeeb 426bfcc09ddSBjoern A. Zeeb /* Bit 17: (0) SS, (1) SS*2 */ 427bfcc09ddSBjoern A. Zeeb #define RATE_MCS_STBC_POS 17 428bfcc09ddSBjoern A. Zeeb #define RATE_MCS_STBC_MSK BIT(RATE_MCS_STBC_POS) 429bfcc09ddSBjoern A. Zeeb 430bfcc09ddSBjoern A. Zeeb /* Bit 18: OFDM-HE dual carrier mode */ 431bfcc09ddSBjoern A. Zeeb #define RATE_HE_DUAL_CARRIER_MODE 18 432bfcc09ddSBjoern A. Zeeb #define RATE_HE_DUAL_CARRIER_MODE_MSK BIT(RATE_HE_DUAL_CARRIER_MODE) 433bfcc09ddSBjoern A. Zeeb 434bfcc09ddSBjoern A. Zeeb /* Bit 19: (0) Beamforming is off, (1) Beamforming is on */ 435bfcc09ddSBjoern A. Zeeb #define RATE_MCS_BF_POS 19 436bfcc09ddSBjoern A. Zeeb #define RATE_MCS_BF_MSK (1 << RATE_MCS_BF_POS) 437bfcc09ddSBjoern A. Zeeb 438bfcc09ddSBjoern A. Zeeb /* 439bfcc09ddSBjoern A. Zeeb * Bit 20-21: HE LTF type and guard interval 440bfcc09ddSBjoern A. Zeeb * HE (ext) SU: 441bfcc09ddSBjoern A. Zeeb * 0 1xLTF+0.8us 442bfcc09ddSBjoern A. Zeeb * 1 2xLTF+0.8us 443bfcc09ddSBjoern A. Zeeb * 2 2xLTF+1.6us 444bfcc09ddSBjoern A. Zeeb * 3 & SGI (bit 13) clear 4xLTF+3.2us 445bfcc09ddSBjoern A. Zeeb * 3 & SGI (bit 13) set 4xLTF+0.8us 446bfcc09ddSBjoern A. Zeeb * HE MU: 447bfcc09ddSBjoern A. Zeeb * 0 4xLTF+0.8us 448bfcc09ddSBjoern A. Zeeb * 1 2xLTF+0.8us 449bfcc09ddSBjoern A. Zeeb * 2 2xLTF+1.6us 450bfcc09ddSBjoern A. Zeeb * 3 4xLTF+3.2us 4519af1bba4SBjoern A. Zeeb * HE-EHT TRIG: 452bfcc09ddSBjoern A. Zeeb * 0 1xLTF+1.6us 453bfcc09ddSBjoern A. Zeeb * 1 2xLTF+1.6us 454bfcc09ddSBjoern A. Zeeb * 2 4xLTF+3.2us 455bfcc09ddSBjoern A. Zeeb * 3 (does not occur) 4569af1bba4SBjoern A. Zeeb * EHT MU: 4579af1bba4SBjoern A. Zeeb * 0 2xLTF+0.8us 4589af1bba4SBjoern A. Zeeb * 1 2xLTF+1.6us 4599af1bba4SBjoern A. Zeeb * 2 4xLTF+0.8us 4609af1bba4SBjoern A. Zeeb * 3 4xLTF+3.2us 461bfcc09ddSBjoern A. Zeeb */ 462bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_GI_LTF_POS 20 463bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_GI_LTF_MSK_V1 (3 << RATE_MCS_HE_GI_LTF_POS) 464bfcc09ddSBjoern A. Zeeb 465bfcc09ddSBjoern A. Zeeb /* Bit 22-23: HE type. (0) SU, (1) SU_EXT, (2) MU, (3) trigger based */ 466bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_POS_V1 22 467bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_SU_V1 (0 << RATE_MCS_HE_TYPE_POS_V1) 468bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_EXT_SU_V1 BIT(RATE_MCS_HE_TYPE_POS_V1) 469bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_MU_V1 (2 << RATE_MCS_HE_TYPE_POS_V1) 470bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_TRIG_V1 (3 << RATE_MCS_HE_TYPE_POS_V1) 471bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_MSK_V1 (3 << RATE_MCS_HE_TYPE_POS_V1) 472bfcc09ddSBjoern A. Zeeb 473bfcc09ddSBjoern A. Zeeb /* Bit 24-25: (0) 20MHz (no dup), (1) 2x20MHz, (2) 4x20MHz, 3 8x20MHz */ 474bfcc09ddSBjoern A. Zeeb #define RATE_MCS_DUP_POS_V1 24 475bfcc09ddSBjoern A. Zeeb #define RATE_MCS_DUP_MSK_V1 (3 << RATE_MCS_DUP_POS_V1) 476bfcc09ddSBjoern A. Zeeb 477bfcc09ddSBjoern A. Zeeb /* Bit 27: (1) LDPC enabled, (0) LDPC disabled */ 478bfcc09ddSBjoern A. Zeeb #define RATE_MCS_LDPC_POS_V1 27 479bfcc09ddSBjoern A. Zeeb #define RATE_MCS_LDPC_MSK_V1 BIT(RATE_MCS_LDPC_POS_V1) 480bfcc09ddSBjoern A. Zeeb 481bfcc09ddSBjoern A. Zeeb /* Bit 28: (1) 106-tone RX (8 MHz RU), (0) normal bandwidth */ 482bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_106T_POS_V1 28 483bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_106T_MSK_V1 BIT(RATE_MCS_HE_106T_POS_V1) 484bfcc09ddSBjoern A. Zeeb 485bfcc09ddSBjoern A. Zeeb /* Bit 30-31: (1) RTS, (2) CTS */ 486bfcc09ddSBjoern A. Zeeb #define RATE_MCS_RTS_REQUIRED_POS (30) 487bfcc09ddSBjoern A. Zeeb #define RATE_MCS_RTS_REQUIRED_MSK (0x1 << RATE_MCS_RTS_REQUIRED_POS) 488bfcc09ddSBjoern A. Zeeb 489bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CTS_REQUIRED_POS (31) 490bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CTS_REQUIRED_MSK (0x1 << RATE_MCS_CTS_REQUIRED_POS) 491bfcc09ddSBjoern A. Zeeb 492bfcc09ddSBjoern A. Zeeb /* rate_n_flags bit field version 2 493bfcc09ddSBjoern A. Zeeb * 494bfcc09ddSBjoern A. Zeeb * The 32-bit value has different layouts in the low 8 bits depending on the 495bfcc09ddSBjoern A. Zeeb * format. There are three formats, HT, VHT and legacy (11abg, with subformats 496bfcc09ddSBjoern A. Zeeb * for CCK and OFDM). 497bfcc09ddSBjoern A. Zeeb * 498bfcc09ddSBjoern A. Zeeb */ 499bfcc09ddSBjoern A. Zeeb 500bfcc09ddSBjoern A. Zeeb /* Bits 10-8: rate format 501bfcc09ddSBjoern A. Zeeb * (0) Legacy CCK (1) Legacy OFDM (2) High-throughput (HT) 502bfcc09ddSBjoern A. Zeeb * (3) Very High-throughput (VHT) (4) High-efficiency (HE) 503bfcc09ddSBjoern A. Zeeb * (5) Extremely High-throughput (EHT) 504bfcc09ddSBjoern A. Zeeb */ 505bfcc09ddSBjoern A. Zeeb #define RATE_MCS_MOD_TYPE_POS 8 506bfcc09ddSBjoern A. Zeeb #define RATE_MCS_MOD_TYPE_MSK (0x7 << RATE_MCS_MOD_TYPE_POS) 507bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CCK_MSK (0 << RATE_MCS_MOD_TYPE_POS) 508bfcc09ddSBjoern A. Zeeb #define RATE_MCS_LEGACY_OFDM_MSK (1 << RATE_MCS_MOD_TYPE_POS) 509bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HT_MSK (2 << RATE_MCS_MOD_TYPE_POS) 510bfcc09ddSBjoern A. Zeeb #define RATE_MCS_VHT_MSK (3 << RATE_MCS_MOD_TYPE_POS) 511bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_MSK (4 << RATE_MCS_MOD_TYPE_POS) 512bfcc09ddSBjoern A. Zeeb #define RATE_MCS_EHT_MSK (5 << RATE_MCS_MOD_TYPE_POS) 513bfcc09ddSBjoern A. Zeeb 514bfcc09ddSBjoern A. Zeeb /* 515bfcc09ddSBjoern A. Zeeb * Legacy CCK rate format for bits 0:3: 516bfcc09ddSBjoern A. Zeeb * 517bfcc09ddSBjoern A. Zeeb * (0) 0xa - 1 Mbps 518bfcc09ddSBjoern A. Zeeb * (1) 0x14 - 2 Mbps 519bfcc09ddSBjoern A. Zeeb * (2) 0x37 - 5.5 Mbps 520bfcc09ddSBjoern A. Zeeb * (3) 0x6e - 11 nbps 521bfcc09ddSBjoern A. Zeeb * 522bfcc09ddSBjoern A. Zeeb * Legacy OFDM rate format for bis 3:0: 523bfcc09ddSBjoern A. Zeeb * 524bfcc09ddSBjoern A. Zeeb * (0) 6 Mbps 525bfcc09ddSBjoern A. Zeeb * (1) 9 Mbps 526bfcc09ddSBjoern A. Zeeb * (2) 12 Mbps 527bfcc09ddSBjoern A. Zeeb * (3) 18 Mbps 528bfcc09ddSBjoern A. Zeeb * (4) 24 Mbps 529bfcc09ddSBjoern A. Zeeb * (5) 36 Mbps 530bfcc09ddSBjoern A. Zeeb * (6) 48 Mbps 531bfcc09ddSBjoern A. Zeeb * (7) 54 Mbps 532bfcc09ddSBjoern A. Zeeb * 533bfcc09ddSBjoern A. Zeeb */ 534bfcc09ddSBjoern A. Zeeb #define RATE_LEGACY_RATE_MSK 0x7 535bfcc09ddSBjoern A. Zeeb 536bfcc09ddSBjoern A. Zeeb /* 537bfcc09ddSBjoern A. Zeeb * HT, VHT, HE, EHT rate format for bits 3:0 538bfcc09ddSBjoern A. Zeeb * 3-0: MCS 539bfcc09ddSBjoern A. Zeeb * 540bfcc09ddSBjoern A. Zeeb */ 541bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_CODE_MSK 0x7 542bfcc09ddSBjoern A. Zeeb #define RATE_MCS_NSS_POS 4 543bfcc09ddSBjoern A. Zeeb #define RATE_MCS_NSS_MSK (1 << RATE_MCS_NSS_POS) 544bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CODE_MSK 0xf 545bfcc09ddSBjoern A. Zeeb #define RATE_HT_MCS_INDEX(r) ((((r) & RATE_MCS_NSS_MSK) >> 1) | \ 546bfcc09ddSBjoern A. Zeeb ((r) & RATE_HT_MCS_CODE_MSK)) 547bfcc09ddSBjoern A. Zeeb 548bfcc09ddSBjoern A. Zeeb /* Bits 7-5: reserved */ 549bfcc09ddSBjoern A. Zeeb 550bfcc09ddSBjoern A. Zeeb /* 551bfcc09ddSBjoern A. Zeeb * Bits 13-11: (0) 20MHz, (1) 40MHz, (2) 80MHz, (3) 160MHz, (4) 320MHz 552bfcc09ddSBjoern A. Zeeb */ 553bfcc09ddSBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_MSK (0x7 << RATE_MCS_CHAN_WIDTH_POS) 5549af1bba4SBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_20_VAL 0 5559af1bba4SBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_20 (RATE_MCS_CHAN_WIDTH_20_VAL << RATE_MCS_CHAN_WIDTH_POS) 5569af1bba4SBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_40_VAL 1 5579af1bba4SBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_40 (RATE_MCS_CHAN_WIDTH_40_VAL << RATE_MCS_CHAN_WIDTH_POS) 5589af1bba4SBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_80_VAL 2 5599af1bba4SBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_80 (RATE_MCS_CHAN_WIDTH_80_VAL << RATE_MCS_CHAN_WIDTH_POS) 5609af1bba4SBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_160_VAL 3 5619af1bba4SBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_160 (RATE_MCS_CHAN_WIDTH_160_VAL << RATE_MCS_CHAN_WIDTH_POS) 5629af1bba4SBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_320_VAL 4 5639af1bba4SBjoern A. Zeeb #define RATE_MCS_CHAN_WIDTH_320 (RATE_MCS_CHAN_WIDTH_320_VAL << RATE_MCS_CHAN_WIDTH_POS) 564bfcc09ddSBjoern A. Zeeb 565bfcc09ddSBjoern A. Zeeb /* Bit 15-14: Antenna selection: 566bfcc09ddSBjoern A. Zeeb * Bit 14: Ant A active 567bfcc09ddSBjoern A. Zeeb * Bit 15: Ant B active 568bfcc09ddSBjoern A. Zeeb * 569bfcc09ddSBjoern A. Zeeb * All relevant definitions are same as in v1 570bfcc09ddSBjoern A. Zeeb */ 571bfcc09ddSBjoern A. Zeeb 572bfcc09ddSBjoern A. Zeeb /* Bit 16 (1) LDPC enables, (0) LDPC disabled */ 573bfcc09ddSBjoern A. Zeeb #define RATE_MCS_LDPC_POS 16 574bfcc09ddSBjoern A. Zeeb #define RATE_MCS_LDPC_MSK (1 << RATE_MCS_LDPC_POS) 575bfcc09ddSBjoern A. Zeeb 576bfcc09ddSBjoern A. Zeeb /* Bit 17: (0) SS, (1) SS*2 (same as v1) */ 577bfcc09ddSBjoern A. Zeeb 578bfcc09ddSBjoern A. Zeeb /* Bit 18: OFDM-HE dual carrier mode (same as v1) */ 579bfcc09ddSBjoern A. Zeeb 580bfcc09ddSBjoern A. Zeeb /* Bit 19: (0) Beamforming is off, (1) Beamforming is on (same as v1) */ 581bfcc09ddSBjoern A. Zeeb 582bfcc09ddSBjoern A. Zeeb /* 583bfcc09ddSBjoern A. Zeeb * Bit 22-20: HE LTF type and guard interval 584bfcc09ddSBjoern A. Zeeb * CCK: 585bfcc09ddSBjoern A. Zeeb * 0 long preamble 586bfcc09ddSBjoern A. Zeeb * 1 short preamble 587bfcc09ddSBjoern A. Zeeb * HT/VHT: 588bfcc09ddSBjoern A. Zeeb * 0 0.8us 589bfcc09ddSBjoern A. Zeeb * 1 0.4us 590bfcc09ddSBjoern A. Zeeb * HE (ext) SU: 591bfcc09ddSBjoern A. Zeeb * 0 1xLTF+0.8us 592bfcc09ddSBjoern A. Zeeb * 1 2xLTF+0.8us 593bfcc09ddSBjoern A. Zeeb * 2 2xLTF+1.6us 594bfcc09ddSBjoern A. Zeeb * 3 4xLTF+3.2us 595bfcc09ddSBjoern A. Zeeb * 4 4xLTF+0.8us 596bfcc09ddSBjoern A. Zeeb * HE MU: 597bfcc09ddSBjoern A. Zeeb * 0 4xLTF+0.8us 598bfcc09ddSBjoern A. Zeeb * 1 2xLTF+0.8us 599bfcc09ddSBjoern A. Zeeb * 2 2xLTF+1.6us 600bfcc09ddSBjoern A. Zeeb * 3 4xLTF+3.2us 601bfcc09ddSBjoern A. Zeeb * HE TRIG: 602bfcc09ddSBjoern A. Zeeb * 0 1xLTF+1.6us 603bfcc09ddSBjoern A. Zeeb * 1 2xLTF+1.6us 604bfcc09ddSBjoern A. Zeeb * 2 4xLTF+3.2us 605bfcc09ddSBjoern A. Zeeb * */ 606bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_GI_LTF_MSK (0x7 << RATE_MCS_HE_GI_LTF_POS) 607bfcc09ddSBjoern A. Zeeb #define RATE_MCS_SGI_POS RATE_MCS_HE_GI_LTF_POS 608bfcc09ddSBjoern A. Zeeb #define RATE_MCS_SGI_MSK (1 << RATE_MCS_SGI_POS) 609bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_SU_4_LTF 3 610bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_SU_4_LTF_08_GI 4 611bfcc09ddSBjoern A. Zeeb 612bfcc09ddSBjoern A. Zeeb /* Bit 24-23: HE type. (0) SU, (1) SU_EXT, (2) MU, (3) trigger based */ 613bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_POS 23 614bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_SU (0 << RATE_MCS_HE_TYPE_POS) 615bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_EXT_SU (1 << RATE_MCS_HE_TYPE_POS) 616bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_MU (2 << RATE_MCS_HE_TYPE_POS) 617bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_TRIG (3 << RATE_MCS_HE_TYPE_POS) 618bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_TYPE_MSK (3 << RATE_MCS_HE_TYPE_POS) 619bfcc09ddSBjoern A. Zeeb 620bfcc09ddSBjoern A. Zeeb /* Bit 25: duplicate channel enabled 621bfcc09ddSBjoern A. Zeeb * 622bfcc09ddSBjoern A. Zeeb * if this bit is set, duplicate is according to BW (bits 11-13): 623bfcc09ddSBjoern A. Zeeb * 624bfcc09ddSBjoern A. Zeeb * CCK: 2x 20MHz 625bfcc09ddSBjoern A. Zeeb * OFDM Legacy: N x 20Mhz, (N = BW \ 2 , either 2, 4, 8, 16) 626bfcc09ddSBjoern A. Zeeb * EHT: 2 x BW/2, (80 - 2x40, 160 - 2x80, 320 - 2x160) 627bfcc09ddSBjoern A. Zeeb * */ 628bfcc09ddSBjoern A. Zeeb #define RATE_MCS_DUP_POS 25 629bfcc09ddSBjoern A. Zeeb #define RATE_MCS_DUP_MSK (1 << RATE_MCS_DUP_POS) 630bfcc09ddSBjoern A. Zeeb 631bfcc09ddSBjoern A. Zeeb /* Bit 26: (1) 106-tone RX (8 MHz RU), (0) normal bandwidth */ 632bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_106T_POS 26 633bfcc09ddSBjoern A. Zeeb #define RATE_MCS_HE_106T_MSK (1 << RATE_MCS_HE_106T_POS) 634bfcc09ddSBjoern A. Zeeb 635bfcc09ddSBjoern A. Zeeb /* Bit 27: EHT extra LTF: 636bfcc09ddSBjoern A. Zeeb * instead of 1 LTF for SISO use 2 LTFs, 637bfcc09ddSBjoern A. Zeeb * instead of 2 LTFs for NSTS=2 use 4 LTFs*/ 638bfcc09ddSBjoern A. Zeeb #define RATE_MCS_EHT_EXTRA_LTF_POS 27 639bfcc09ddSBjoern A. Zeeb #define RATE_MCS_EHT_EXTRA_LTF_MSK (1 << RATE_MCS_EHT_EXTRA_LTF_POS) 640bfcc09ddSBjoern A. Zeeb 641bfcc09ddSBjoern A. Zeeb /* Bit 31-28: reserved */ 642bfcc09ddSBjoern A. Zeeb 643bfcc09ddSBjoern A. Zeeb /* Link Quality definitions */ 644bfcc09ddSBjoern A. Zeeb 645bfcc09ddSBjoern A. Zeeb /* # entries in rate scale table to support Tx retries */ 646bfcc09ddSBjoern A. Zeeb #define LQ_MAX_RETRY_NUM 16 647bfcc09ddSBjoern A. Zeeb 648bfcc09ddSBjoern A. Zeeb /* Link quality command flags bit fields */ 649bfcc09ddSBjoern A. Zeeb 650bfcc09ddSBjoern A. Zeeb /* Bit 0: (0) Don't use RTS (1) Use RTS */ 651bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_USE_RTS_POS 0 652bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_USE_RTS_MSK (1 << LQ_FLAG_USE_RTS_POS) 653bfcc09ddSBjoern A. Zeeb 654bfcc09ddSBjoern A. Zeeb /* Bit 1-3: LQ command color. Used to match responses to LQ commands */ 655bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_COLOR_POS 1 656bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_COLOR_MSK (7 << LQ_FLAG_COLOR_POS) 657bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_COLOR_GET(_f) (((_f) & LQ_FLAG_COLOR_MSK) >>\ 658bfcc09ddSBjoern A. Zeeb LQ_FLAG_COLOR_POS) 659bfcc09ddSBjoern A. Zeeb #define LQ_FLAGS_COLOR_INC(_c) ((((_c) + 1) << LQ_FLAG_COLOR_POS) &\ 660bfcc09ddSBjoern A. Zeeb LQ_FLAG_COLOR_MSK) 661bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_COLOR_SET(_f, _c) ((_c) | ((_f) & ~LQ_FLAG_COLOR_MSK)) 662bfcc09ddSBjoern A. Zeeb 663bfcc09ddSBjoern A. Zeeb /* Bit 4-5: Tx RTS BW Signalling 664bfcc09ddSBjoern A. Zeeb * (0) No RTS BW signalling 665bfcc09ddSBjoern A. Zeeb * (1) Static BW signalling 666bfcc09ddSBjoern A. Zeeb * (2) Dynamic BW signalling 667bfcc09ddSBjoern A. Zeeb */ 668bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_RTS_BW_SIG_POS 4 669bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_RTS_BW_SIG_NONE (0 << LQ_FLAG_RTS_BW_SIG_POS) 670bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_RTS_BW_SIG_STATIC (1 << LQ_FLAG_RTS_BW_SIG_POS) 671bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_RTS_BW_SIG_DYNAMIC (2 << LQ_FLAG_RTS_BW_SIG_POS) 672bfcc09ddSBjoern A. Zeeb 673bfcc09ddSBjoern A. Zeeb /* Bit 6: (0) No dynamic BW selection (1) Allow dynamic BW selection 674bfcc09ddSBjoern A. Zeeb * Dyanmic BW selection allows Tx with narrower BW then requested in rates 675bfcc09ddSBjoern A. Zeeb */ 676bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_DYNAMIC_BW_POS 6 677bfcc09ddSBjoern A. Zeeb #define LQ_FLAG_DYNAMIC_BW_MSK (1 << LQ_FLAG_DYNAMIC_BW_POS) 678bfcc09ddSBjoern A. Zeeb 679bfcc09ddSBjoern A. Zeeb /* Single Stream Tx Parameters (lq_cmd->ss_params) 680bfcc09ddSBjoern A. Zeeb * Flags to control a smart FW decision about whether BFER/STBC/SISO will be 681bfcc09ddSBjoern A. Zeeb * used for single stream Tx. 682bfcc09ddSBjoern A. Zeeb */ 683bfcc09ddSBjoern A. Zeeb 684bfcc09ddSBjoern A. Zeeb /* Bit 0-1: Max STBC streams allowed. Can be 0-3. 685bfcc09ddSBjoern A. Zeeb * (0) - No STBC allowed 686bfcc09ddSBjoern A. Zeeb * (1) - 2x1 STBC allowed (HT/VHT) 687bfcc09ddSBjoern A. Zeeb * (2) - 4x2 STBC allowed (HT/VHT) 688bfcc09ddSBjoern A. Zeeb * (3) - 3x2 STBC allowed (HT only) 689bfcc09ddSBjoern A. Zeeb * All our chips are at most 2 antennas so only (1) is valid for now. 690bfcc09ddSBjoern A. Zeeb */ 691bfcc09ddSBjoern A. Zeeb #define LQ_SS_STBC_ALLOWED_POS 0 692bfcc09ddSBjoern A. Zeeb #define LQ_SS_STBC_ALLOWED_MSK (3 << LQ_SS_STBC_ALLOWED_MSK) 693bfcc09ddSBjoern A. Zeeb 694bfcc09ddSBjoern A. Zeeb /* 2x1 STBC is allowed */ 695bfcc09ddSBjoern A. Zeeb #define LQ_SS_STBC_1SS_ALLOWED (1 << LQ_SS_STBC_ALLOWED_POS) 696bfcc09ddSBjoern A. Zeeb 697bfcc09ddSBjoern A. Zeeb /* Bit 2: Beamformer (VHT only) is allowed */ 698bfcc09ddSBjoern A. Zeeb #define LQ_SS_BFER_ALLOWED_POS 2 699bfcc09ddSBjoern A. Zeeb #define LQ_SS_BFER_ALLOWED (1 << LQ_SS_BFER_ALLOWED_POS) 700bfcc09ddSBjoern A. Zeeb 701bfcc09ddSBjoern A. Zeeb /* Bit 3: Force BFER or STBC for testing 702bfcc09ddSBjoern A. Zeeb * If this is set: 703bfcc09ddSBjoern A. Zeeb * If BFER is allowed then force the ucode to choose BFER else 704bfcc09ddSBjoern A. Zeeb * If STBC is allowed then force the ucode to choose STBC over SISO 705bfcc09ddSBjoern A. Zeeb */ 706bfcc09ddSBjoern A. Zeeb #define LQ_SS_FORCE_POS 3 707bfcc09ddSBjoern A. Zeeb #define LQ_SS_FORCE (1 << LQ_SS_FORCE_POS) 708bfcc09ddSBjoern A. Zeeb 709bfcc09ddSBjoern A. Zeeb /* Bit 31: ss_params field is valid. Used for FW backward compatibility 710bfcc09ddSBjoern A. Zeeb * with other drivers which don't support the ss_params API yet 711bfcc09ddSBjoern A. Zeeb */ 712bfcc09ddSBjoern A. Zeeb #define LQ_SS_PARAMS_VALID_POS 31 713bfcc09ddSBjoern A. Zeeb #define LQ_SS_PARAMS_VALID (1 << LQ_SS_PARAMS_VALID_POS) 714bfcc09ddSBjoern A. Zeeb 715bfcc09ddSBjoern A. Zeeb /** 716bfcc09ddSBjoern A. Zeeb * struct iwl_lq_cmd - link quality command 717bfcc09ddSBjoern A. Zeeb * @sta_id: station to update 718bfcc09ddSBjoern A. Zeeb * @reduced_tpc: reduced transmit power control value 719bfcc09ddSBjoern A. Zeeb * @control: not used 720bfcc09ddSBjoern A. Zeeb * @flags: combination of LQ_FLAG_* 721bfcc09ddSBjoern A. Zeeb * @mimo_delim: the first SISO index in rs_table, which separates MIMO 722bfcc09ddSBjoern A. Zeeb * and SISO rates 723bfcc09ddSBjoern A. Zeeb * @single_stream_ant_msk: best antenna for SISO (can be dual in CDD). 724bfcc09ddSBjoern A. Zeeb * Should be ANT_[ABC] 725bfcc09ddSBjoern A. Zeeb * @dual_stream_ant_msk: best antennas for MIMO, combination of ANT_[ABC] 726bfcc09ddSBjoern A. Zeeb * @initial_rate_index: first index from rs_table per AC category 727bfcc09ddSBjoern A. Zeeb * @agg_time_limit: aggregation max time threshold in usec/100, meaning 728bfcc09ddSBjoern A. Zeeb * value of 100 is one usec. Range is 100 to 8000 729bfcc09ddSBjoern A. Zeeb * @agg_disable_start_th: try-count threshold for starting aggregation. 730bfcc09ddSBjoern A. Zeeb * If a frame has higher try-count, it should not be selected for 731bfcc09ddSBjoern A. Zeeb * starting an aggregation sequence. 732bfcc09ddSBjoern A. Zeeb * @agg_frame_cnt_limit: max frame count in an aggregation. 733bfcc09ddSBjoern A. Zeeb * 0: no limit 734bfcc09ddSBjoern A. Zeeb * 1: no aggregation (one frame per aggregation) 735bfcc09ddSBjoern A. Zeeb * 2 - 0x3f: maximal number of frames (up to 3f == 63) 736bfcc09ddSBjoern A. Zeeb * @reserved2: reserved 737bfcc09ddSBjoern A. Zeeb * @rs_table: array of rates for each TX try, each is rate_n_flags, 738bfcc09ddSBjoern A. Zeeb * meaning it is a combination of RATE_MCS_* and IWL_RATE_*_PLCP 739bfcc09ddSBjoern A. Zeeb * @ss_params: single stream features. declare whether STBC or BFER are allowed. 740bfcc09ddSBjoern A. Zeeb */ 741bfcc09ddSBjoern A. Zeeb struct iwl_lq_cmd { 742bfcc09ddSBjoern A. Zeeb u8 sta_id; 743bfcc09ddSBjoern A. Zeeb u8 reduced_tpc; 744bfcc09ddSBjoern A. Zeeb __le16 control; 745bfcc09ddSBjoern A. Zeeb /* LINK_QUAL_GENERAL_PARAMS_API_S_VER_1 */ 746bfcc09ddSBjoern A. Zeeb u8 flags; 747bfcc09ddSBjoern A. Zeeb u8 mimo_delim; 748bfcc09ddSBjoern A. Zeeb u8 single_stream_ant_msk; 749bfcc09ddSBjoern A. Zeeb u8 dual_stream_ant_msk; 750bfcc09ddSBjoern A. Zeeb u8 initial_rate_index[AC_NUM]; 751bfcc09ddSBjoern A. Zeeb /* LINK_QUAL_AGG_PARAMS_API_S_VER_1 */ 752bfcc09ddSBjoern A. Zeeb __le16 agg_time_limit; 753bfcc09ddSBjoern A. Zeeb u8 agg_disable_start_th; 754bfcc09ddSBjoern A. Zeeb u8 agg_frame_cnt_limit; 755bfcc09ddSBjoern A. Zeeb __le32 reserved2; 756bfcc09ddSBjoern A. Zeeb __le32 rs_table[LQ_MAX_RETRY_NUM]; 757bfcc09ddSBjoern A. Zeeb __le32 ss_params; 758bfcc09ddSBjoern A. Zeeb }; /* LINK_QUALITY_CMD_API_S_VER_1 */ 759bfcc09ddSBjoern A. Zeeb 760bfcc09ddSBjoern A. Zeeb u8 iwl_fw_rate_idx_to_plcp(int idx); 761bfcc09ddSBjoern A. Zeeb u32 iwl_new_rate_from_v1(u32 rate_v1); 762bfcc09ddSBjoern A. Zeeb const struct iwl_rate_mcs_info *iwl_rate_mcs(int idx); 763bfcc09ddSBjoern A. Zeeb const char *iwl_rs_pretty_ant(u8 ant); 764bfcc09ddSBjoern A. Zeeb const char *iwl_rs_pretty_bw(int bw); 765bfcc09ddSBjoern A. Zeeb int rs_pretty_print_rate(char *buf, int bufsz, const u32 rate); 766bfcc09ddSBjoern A. Zeeb bool iwl_he_is_sgi(u32 rate_n_flags); 767bfcc09ddSBjoern A. Zeeb 768bfcc09ddSBjoern A. Zeeb #endif /* __iwl_fw_api_rs_h__ */ 769