1*6b627f88SBjoern A. Zeeb // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 2*6b627f88SBjoern A. Zeeb /* 3*6b627f88SBjoern A. Zeeb * Copyright (C) 2024-2025 Intel Corporation 4*6b627f88SBjoern A. Zeeb */ 5*6b627f88SBjoern A. Zeeb #include <linux/module.h> 6*6b627f88SBjoern A. Zeeb #include <linux/stringify.h> 7*6b627f88SBjoern A. Zeeb #include "iwl-config.h" 8*6b627f88SBjoern A. Zeeb #include "iwl-prph.h" 9*6b627f88SBjoern A. Zeeb #include "fw/api/txq.h" 10*6b627f88SBjoern A. Zeeb 11*6b627f88SBjoern A. Zeeb /* Highest firmware API version supported */ 12*6b627f88SBjoern A. Zeeb #define IWL_DR_UCODE_API_MAX 102 13*6b627f88SBjoern A. Zeeb 14*6b627f88SBjoern A. Zeeb /* Lowest firmware API version supported */ 15*6b627f88SBjoern A. Zeeb #define IWL_DR_UCODE_API_MIN 98 16*6b627f88SBjoern A. Zeeb 17*6b627f88SBjoern A. Zeeb /* Memory offsets and lengths */ 18*6b627f88SBjoern A. Zeeb #define IWL_DR_SMEM_OFFSET 0x400000 19*6b627f88SBjoern A. Zeeb #define IWL_DR_SMEM_LEN 0xD0000 20*6b627f88SBjoern A. Zeeb 21*6b627f88SBjoern A. Zeeb #define IWL_DR_A_PE_A_FW_PRE "iwlwifi-dr-a0-pe-a0" 22*6b627f88SBjoern A. Zeeb 23*6b627f88SBjoern A. Zeeb #define IWL_DR_A_PE_A_FW_MODULE_FIRMWARE(api) \ 24*6b627f88SBjoern A. Zeeb IWL_DR_A_PE_A_FW_PRE "-" __stringify(api) ".ucode" 25*6b627f88SBjoern A. Zeeb 26*6b627f88SBjoern A. Zeeb static const struct iwl_family_base_params iwl_dr_base = { 27*6b627f88SBjoern A. Zeeb .num_of_queues = 512, 28*6b627f88SBjoern A. Zeeb .max_tfd_queue_size = 65536, 29*6b627f88SBjoern A. Zeeb .shadow_ram_support = true, 30*6b627f88SBjoern A. Zeeb .led_compensation = 57, 31*6b627f88SBjoern A. Zeeb .wd_timeout = IWL_LONG_WD_TIMEOUT, 32*6b627f88SBjoern A. Zeeb .max_event_log_size = 512, 33*6b627f88SBjoern A. Zeeb .shadow_reg_enable = true, 34*6b627f88SBjoern A. Zeeb .pcie_l1_allowed = true, 35*6b627f88SBjoern A. Zeeb .smem_offset = IWL_DR_SMEM_OFFSET, 36*6b627f88SBjoern A. Zeeb .smem_len = IWL_DR_SMEM_LEN, 37*6b627f88SBjoern A. Zeeb .apmg_not_supported = true, 38*6b627f88SBjoern A. Zeeb .mac_addr_from_csr = 0x30, 39*6b627f88SBjoern A. Zeeb .min_umac_error_event_table = 0xD0000, 40*6b627f88SBjoern A. Zeeb .d3_debug_data_base_addr = 0x401000, 41*6b627f88SBjoern A. Zeeb .d3_debug_data_length = 60 * 1024, 42*6b627f88SBjoern A. Zeeb .mon_smem_regs = { 43*6b627f88SBjoern A. Zeeb .write_ptr = { 44*6b627f88SBjoern A. Zeeb .addr = LDBG_M2S_BUF_WPTR, 45*6b627f88SBjoern A. Zeeb .mask = LDBG_M2S_BUF_WPTR_VAL_MSK, 46*6b627f88SBjoern A. Zeeb }, 47*6b627f88SBjoern A. Zeeb .cycle_cnt = { 48*6b627f88SBjoern A. Zeeb .addr = LDBG_M2S_BUF_WRAP_CNT, 49*6b627f88SBjoern A. Zeeb .mask = LDBG_M2S_BUF_WRAP_CNT_VAL_MSK, 50*6b627f88SBjoern A. Zeeb }, 51*6b627f88SBjoern A. Zeeb }, 52*6b627f88SBjoern A. Zeeb .min_txq_size = 128, 53*6b627f88SBjoern A. Zeeb .gp2_reg_addr = 0xd02c68, 54*6b627f88SBjoern A. Zeeb .min_ba_txq_size = IWL_DEFAULT_QUEUE_SIZE_EHT, 55*6b627f88SBjoern A. Zeeb .mon_dram_regs = { 56*6b627f88SBjoern A. Zeeb .write_ptr = { 57*6b627f88SBjoern A. Zeeb .addr = DBGC_CUR_DBGBUF_STATUS, 58*6b627f88SBjoern A. Zeeb .mask = DBGC_CUR_DBGBUF_STATUS_OFFSET_MSK, 59*6b627f88SBjoern A. Zeeb }, 60*6b627f88SBjoern A. Zeeb .cycle_cnt = { 61*6b627f88SBjoern A. Zeeb .addr = DBGC_DBGBUF_WRAP_AROUND, 62*6b627f88SBjoern A. Zeeb .mask = 0xffffffff, 63*6b627f88SBjoern A. Zeeb }, 64*6b627f88SBjoern A. Zeeb .cur_frag = { 65*6b627f88SBjoern A. Zeeb .addr = DBGC_CUR_DBGBUF_STATUS, 66*6b627f88SBjoern A. Zeeb .mask = DBGC_CUR_DBGBUF_STATUS_IDX_MSK, 67*6b627f88SBjoern A. Zeeb }, 68*6b627f88SBjoern A. Zeeb }, 69*6b627f88SBjoern A. Zeeb .mon_dbgi_regs = { 70*6b627f88SBjoern A. Zeeb .write_ptr = { 71*6b627f88SBjoern A. Zeeb .addr = DBGI_SRAM_FIFO_POINTERS, 72*6b627f88SBjoern A. Zeeb .mask = DBGI_SRAM_FIFO_POINTERS_WR_PTR_MSK, 73*6b627f88SBjoern A. Zeeb }, 74*6b627f88SBjoern A. Zeeb }, 75*6b627f88SBjoern A. Zeeb .features = IWL_TX_CSUM_NETIF_FLAGS | NETIF_F_RXCSUM, 76*6b627f88SBjoern A. Zeeb .ucode_api_max = IWL_DR_UCODE_API_MAX, 77*6b627f88SBjoern A. Zeeb .ucode_api_min = IWL_DR_UCODE_API_MIN, 78*6b627f88SBjoern A. Zeeb }; 79*6b627f88SBjoern A. Zeeb 80*6b627f88SBjoern A. Zeeb const struct iwl_mac_cfg iwl_dr_mac_cfg = { 81*6b627f88SBjoern A. Zeeb .device_family = IWL_DEVICE_FAMILY_DR, 82*6b627f88SBjoern A. Zeeb .base = &iwl_dr_base, 83*6b627f88SBjoern A. Zeeb .mq_rx_supported = true, 84*6b627f88SBjoern A. Zeeb .gen2 = true, 85*6b627f88SBjoern A. Zeeb .integrated = true, 86*6b627f88SBjoern A. Zeeb .umac_prph_offset = 0x300000, 87*6b627f88SBjoern A. Zeeb .xtal_latency = 12000, 88*6b627f88SBjoern A. Zeeb .low_latency_xtal = true, 89*6b627f88SBjoern A. Zeeb .ltr_delay = IWL_CFG_TRANS_LTR_DELAY_2500US, 90*6b627f88SBjoern A. Zeeb }; 91*6b627f88SBjoern A. Zeeb 92*6b627f88SBjoern A. Zeeb MODULE_FIRMWARE(IWL_DR_A_PE_A_FW_MODULE_FIRMWARE(IWL_DR_UCODE_API_MAX)); 93*6b627f88SBjoern A. Zeeb 94