xref: /freebsd/sys/contrib/dev/broadcom/brcm80211/brcmsmac/d11.h (revision b4c3e9b5b09c829b4135aff738bd2893ed052377)
1*b4c3e9b5SBjoern A. Zeeb /*
2*b4c3e9b5SBjoern A. Zeeb  * Copyright (c) 2010 Broadcom Corporation
3*b4c3e9b5SBjoern A. Zeeb  *
4*b4c3e9b5SBjoern A. Zeeb  * Permission to use, copy, modify, and/or distribute this software for any
5*b4c3e9b5SBjoern A. Zeeb  * purpose with or without fee is hereby granted, provided that the above
6*b4c3e9b5SBjoern A. Zeeb  * copyright notice and this permission notice appear in all copies.
7*b4c3e9b5SBjoern A. Zeeb  *
8*b4c3e9b5SBjoern A. Zeeb  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9*b4c3e9b5SBjoern A. Zeeb  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10*b4c3e9b5SBjoern A. Zeeb  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11*b4c3e9b5SBjoern A. Zeeb  * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12*b4c3e9b5SBjoern A. Zeeb  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13*b4c3e9b5SBjoern A. Zeeb  * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14*b4c3e9b5SBjoern A. Zeeb  * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15*b4c3e9b5SBjoern A. Zeeb  */
16*b4c3e9b5SBjoern A. Zeeb 
17*b4c3e9b5SBjoern A. Zeeb #ifndef	_BRCM_D11_H_
18*b4c3e9b5SBjoern A. Zeeb #define	_BRCM_D11_H_
19*b4c3e9b5SBjoern A. Zeeb 
20*b4c3e9b5SBjoern A. Zeeb #include <linux/ieee80211.h>
21*b4c3e9b5SBjoern A. Zeeb 
22*b4c3e9b5SBjoern A. Zeeb #include <defs.h>
23*b4c3e9b5SBjoern A. Zeeb #include "pub.h"
24*b4c3e9b5SBjoern A. Zeeb #include "dma.h"
25*b4c3e9b5SBjoern A. Zeeb 
26*b4c3e9b5SBjoern A. Zeeb /* RX FIFO numbers */
27*b4c3e9b5SBjoern A. Zeeb #define	RX_FIFO			0	/* data and ctl frames */
28*b4c3e9b5SBjoern A. Zeeb #define	RX_TXSTATUS_FIFO	3	/* RX fifo for tx status packages */
29*b4c3e9b5SBjoern A. Zeeb 
30*b4c3e9b5SBjoern A. Zeeb /* TX FIFO numbers using WME Access Category */
31*b4c3e9b5SBjoern A. Zeeb #define	TX_AC_BK_FIFO		0	/* Background TX FIFO */
32*b4c3e9b5SBjoern A. Zeeb #define	TX_AC_BE_FIFO		1	/* Best-Effort TX FIFO */
33*b4c3e9b5SBjoern A. Zeeb #define	TX_AC_VI_FIFO		2	/* Video TX FIFO */
34*b4c3e9b5SBjoern A. Zeeb #define	TX_AC_VO_FIFO		3	/* Voice TX FIFO */
35*b4c3e9b5SBjoern A. Zeeb #define	TX_BCMC_FIFO		4	/* Broadcast/Multicast TX FIFO */
36*b4c3e9b5SBjoern A. Zeeb #define	TX_ATIM_FIFO		5	/* TX fifo for ATIM window info */
37*b4c3e9b5SBjoern A. Zeeb 
38*b4c3e9b5SBjoern A. Zeeb /* Addr is byte address used by SW; offset is word offset used by uCode */
39*b4c3e9b5SBjoern A. Zeeb 
40*b4c3e9b5SBjoern A. Zeeb /* Per AC TX limit settings */
41*b4c3e9b5SBjoern A. Zeeb #define M_AC_TXLMT_BASE_ADDR         (0x180 * 2)
42*b4c3e9b5SBjoern A. Zeeb #define M_AC_TXLMT_ADDR(_ac)         (M_AC_TXLMT_BASE_ADDR + (2 * (_ac)))
43*b4c3e9b5SBjoern A. Zeeb 
44*b4c3e9b5SBjoern A. Zeeb /* Legacy TX FIFO numbers */
45*b4c3e9b5SBjoern A. Zeeb #define	TX_DATA_FIFO		TX_AC_BE_FIFO
46*b4c3e9b5SBjoern A. Zeeb #define	TX_CTL_FIFO		TX_AC_VO_FIFO
47*b4c3e9b5SBjoern A. Zeeb 
48*b4c3e9b5SBjoern A. Zeeb #define WL_RSSI_ANT_MAX		4	/* max possible rx antennas */
49*b4c3e9b5SBjoern A. Zeeb 
50*b4c3e9b5SBjoern A. Zeeb struct intctrlregs {
51*b4c3e9b5SBjoern A. Zeeb 	u32 intstatus;
52*b4c3e9b5SBjoern A. Zeeb 	u32 intmask;
53*b4c3e9b5SBjoern A. Zeeb };
54*b4c3e9b5SBjoern A. Zeeb 
55*b4c3e9b5SBjoern A. Zeeb /* PIO structure,
56*b4c3e9b5SBjoern A. Zeeb  *  support two PIO format: 2 bytes access and 4 bytes access
57*b4c3e9b5SBjoern A. Zeeb  *  basic FIFO register set is per channel(transmit or receive)
58*b4c3e9b5SBjoern A. Zeeb  *  a pair of channels is defined for convenience
59*b4c3e9b5SBjoern A. Zeeb  */
60*b4c3e9b5SBjoern A. Zeeb /* 2byte-wide pio register set per channel(xmt or rcv) */
61*b4c3e9b5SBjoern A. Zeeb struct pio2regs {
62*b4c3e9b5SBjoern A. Zeeb 	u16 fifocontrol;
63*b4c3e9b5SBjoern A. Zeeb 	u16 fifodata;
64*b4c3e9b5SBjoern A. Zeeb 	u16 fifofree;	/* only valid in xmt channel, not in rcv channel */
65*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;
66*b4c3e9b5SBjoern A. Zeeb };
67*b4c3e9b5SBjoern A. Zeeb 
68*b4c3e9b5SBjoern A. Zeeb /* a pair of pio channels(tx and rx) */
69*b4c3e9b5SBjoern A. Zeeb struct pio2regp {
70*b4c3e9b5SBjoern A. Zeeb 	struct pio2regs tx;
71*b4c3e9b5SBjoern A. Zeeb 	struct pio2regs rx;
72*b4c3e9b5SBjoern A. Zeeb };
73*b4c3e9b5SBjoern A. Zeeb 
74*b4c3e9b5SBjoern A. Zeeb /* 4byte-wide pio register set per channel(xmt or rcv) */
75*b4c3e9b5SBjoern A. Zeeb struct pio4regs {
76*b4c3e9b5SBjoern A. Zeeb 	u32 fifocontrol;
77*b4c3e9b5SBjoern A. Zeeb 	u32 fifodata;
78*b4c3e9b5SBjoern A. Zeeb };
79*b4c3e9b5SBjoern A. Zeeb 
80*b4c3e9b5SBjoern A. Zeeb /* a pair of pio channels(tx and rx) */
81*b4c3e9b5SBjoern A. Zeeb struct pio4regp {
82*b4c3e9b5SBjoern A. Zeeb 	struct pio4regs tx;
83*b4c3e9b5SBjoern A. Zeeb 	struct pio4regs rx;
84*b4c3e9b5SBjoern A. Zeeb };
85*b4c3e9b5SBjoern A. Zeeb 
86*b4c3e9b5SBjoern A. Zeeb /* read: 32-bit register that can be read as 32-bit or as 2 16-bit
87*b4c3e9b5SBjoern A. Zeeb  * write: only low 16b-it half can be written
88*b4c3e9b5SBjoern A. Zeeb  */
89*b4c3e9b5SBjoern A. Zeeb union pmqreg {
90*b4c3e9b5SBjoern A. Zeeb 	u32 pmqhostdata;	/* read only! */
91*b4c3e9b5SBjoern A. Zeeb 	struct {
92*b4c3e9b5SBjoern A. Zeeb 		u16 pmqctrlstatus;	/* read/write */
93*b4c3e9b5SBjoern A. Zeeb 		u16 PAD;
94*b4c3e9b5SBjoern A. Zeeb 	} w;
95*b4c3e9b5SBjoern A. Zeeb };
96*b4c3e9b5SBjoern A. Zeeb 
97*b4c3e9b5SBjoern A. Zeeb struct fifo64 {
98*b4c3e9b5SBjoern A. Zeeb 	struct dma64regs dmaxmt;	/* dma tx */
99*b4c3e9b5SBjoern A. Zeeb 	struct pio4regs piotx;	/* pio tx */
100*b4c3e9b5SBjoern A. Zeeb 	struct dma64regs dmarcv;	/* dma rx */
101*b4c3e9b5SBjoern A. Zeeb 	struct pio4regs piorx;	/* pio rx */
102*b4c3e9b5SBjoern A. Zeeb };
103*b4c3e9b5SBjoern A. Zeeb 
104*b4c3e9b5SBjoern A. Zeeb /*
105*b4c3e9b5SBjoern A. Zeeb  * Host Interface Registers
106*b4c3e9b5SBjoern A. Zeeb  */
107*b4c3e9b5SBjoern A. Zeeb struct d11regs {
108*b4c3e9b5SBjoern A. Zeeb 	/* Device Control ("semi-standard host registers") */
109*b4c3e9b5SBjoern A. Zeeb 	u32 PAD[3];		/* 0x0 - 0x8 */
110*b4c3e9b5SBjoern A. Zeeb 	u32 biststatus;	/* 0xC */
111*b4c3e9b5SBjoern A. Zeeb 	u32 biststatus2;	/* 0x10 */
112*b4c3e9b5SBjoern A. Zeeb 	u32 PAD;		/* 0x14 */
113*b4c3e9b5SBjoern A. Zeeb 	u32 gptimer;		/* 0x18 */
114*b4c3e9b5SBjoern A. Zeeb 	u32 usectimer;	/* 0x1c *//* for corerev >= 26 */
115*b4c3e9b5SBjoern A. Zeeb 
116*b4c3e9b5SBjoern A. Zeeb 	/* Interrupt Control *//* 0x20 */
117*b4c3e9b5SBjoern A. Zeeb 	struct intctrlregs intctrlregs[8];
118*b4c3e9b5SBjoern A. Zeeb 
119*b4c3e9b5SBjoern A. Zeeb 	u32 PAD[40];		/* 0x60 - 0xFC */
120*b4c3e9b5SBjoern A. Zeeb 
121*b4c3e9b5SBjoern A. Zeeb 	u32 intrcvlazy[4];	/* 0x100 - 0x10C */
122*b4c3e9b5SBjoern A. Zeeb 
123*b4c3e9b5SBjoern A. Zeeb 	u32 PAD[4];		/* 0x110 - 0x11c */
124*b4c3e9b5SBjoern A. Zeeb 
125*b4c3e9b5SBjoern A. Zeeb 	u32 maccontrol;	/* 0x120 */
126*b4c3e9b5SBjoern A. Zeeb 	u32 maccommand;	/* 0x124 */
127*b4c3e9b5SBjoern A. Zeeb 	u32 macintstatus;	/* 0x128 */
128*b4c3e9b5SBjoern A. Zeeb 	u32 macintmask;	/* 0x12C */
129*b4c3e9b5SBjoern A. Zeeb 
130*b4c3e9b5SBjoern A. Zeeb 	/* Transmit Template Access */
131*b4c3e9b5SBjoern A. Zeeb 	u32 tplatewrptr;	/* 0x130 */
132*b4c3e9b5SBjoern A. Zeeb 	u32 tplatewrdata;	/* 0x134 */
133*b4c3e9b5SBjoern A. Zeeb 	u32 PAD[2];		/* 0x138 - 0x13C */
134*b4c3e9b5SBjoern A. Zeeb 
135*b4c3e9b5SBjoern A. Zeeb 	/* PMQ registers */
136*b4c3e9b5SBjoern A. Zeeb 	union pmqreg pmqreg;	/* 0x140 */
137*b4c3e9b5SBjoern A. Zeeb 	u32 pmqpatl;		/* 0x144 */
138*b4c3e9b5SBjoern A. Zeeb 	u32 pmqpath;		/* 0x148 */
139*b4c3e9b5SBjoern A. Zeeb 	u32 PAD;		/* 0x14C */
140*b4c3e9b5SBjoern A. Zeeb 
141*b4c3e9b5SBjoern A. Zeeb 	u32 chnstatus;	/* 0x150 */
142*b4c3e9b5SBjoern A. Zeeb 	u32 psmdebug;	/* 0x154 */
143*b4c3e9b5SBjoern A. Zeeb 	u32 phydebug;	/* 0x158 */
144*b4c3e9b5SBjoern A. Zeeb 	u32 machwcap;	/* 0x15C */
145*b4c3e9b5SBjoern A. Zeeb 
146*b4c3e9b5SBjoern A. Zeeb 	/* Extended Internal Objects */
147*b4c3e9b5SBjoern A. Zeeb 	u32 objaddr;		/* 0x160 */
148*b4c3e9b5SBjoern A. Zeeb 	u32 objdata;		/* 0x164 */
149*b4c3e9b5SBjoern A. Zeeb 	u32 PAD[2];		/* 0x168 - 0x16c */
150*b4c3e9b5SBjoern A. Zeeb 
151*b4c3e9b5SBjoern A. Zeeb 	u32 frmtxstatus;	/* 0x170 */
152*b4c3e9b5SBjoern A. Zeeb 	u32 frmtxstatus2;	/* 0x174 */
153*b4c3e9b5SBjoern A. Zeeb 	u32 PAD[2];		/* 0x178 - 0x17c */
154*b4c3e9b5SBjoern A. Zeeb 
155*b4c3e9b5SBjoern A. Zeeb 	/* TSF host access */
156*b4c3e9b5SBjoern A. Zeeb 	u32 tsf_timerlow;	/* 0x180 */
157*b4c3e9b5SBjoern A. Zeeb 	u32 tsf_timerhigh;	/* 0x184 */
158*b4c3e9b5SBjoern A. Zeeb 	u32 tsf_cfprep;	/* 0x188 */
159*b4c3e9b5SBjoern A. Zeeb 	u32 tsf_cfpstart;	/* 0x18c */
160*b4c3e9b5SBjoern A. Zeeb 	u32 tsf_cfpmaxdur32;	/* 0x190 */
161*b4c3e9b5SBjoern A. Zeeb 	u32 PAD[3];		/* 0x194 - 0x19c */
162*b4c3e9b5SBjoern A. Zeeb 
163*b4c3e9b5SBjoern A. Zeeb 	u32 maccontrol1;	/* 0x1a0 */
164*b4c3e9b5SBjoern A. Zeeb 	u32 machwcap1;	/* 0x1a4 */
165*b4c3e9b5SBjoern A. Zeeb 	u32 PAD[14];		/* 0x1a8 - 0x1dc */
166*b4c3e9b5SBjoern A. Zeeb 
167*b4c3e9b5SBjoern A. Zeeb 	/* Clock control and hardware workarounds*/
168*b4c3e9b5SBjoern A. Zeeb 	u32 clk_ctl_st;	/* 0x1e0 */
169*b4c3e9b5SBjoern A. Zeeb 	u32 hw_war;
170*b4c3e9b5SBjoern A. Zeeb 	u32 d11_phypllctl;	/* the phypll request/avail bits are
171*b4c3e9b5SBjoern A. Zeeb 				 * moved to clk_ctl_st
172*b4c3e9b5SBjoern A. Zeeb 				 */
173*b4c3e9b5SBjoern A. Zeeb 	u32 PAD[5];		/* 0x1ec - 0x1fc */
174*b4c3e9b5SBjoern A. Zeeb 
175*b4c3e9b5SBjoern A. Zeeb 	/* 0x200-0x37F dma/pio registers */
176*b4c3e9b5SBjoern A. Zeeb 	struct fifo64 fifo64regs[6];
177*b4c3e9b5SBjoern A. Zeeb 
178*b4c3e9b5SBjoern A. Zeeb 	/* FIFO diagnostic port access */
179*b4c3e9b5SBjoern A. Zeeb 	struct dma32diag dmafifo;	/* 0x380 - 0x38C */
180*b4c3e9b5SBjoern A. Zeeb 
181*b4c3e9b5SBjoern A. Zeeb 	u32 aggfifocnt;	/* 0x390 */
182*b4c3e9b5SBjoern A. Zeeb 	u32 aggfifodata;	/* 0x394 */
183*b4c3e9b5SBjoern A. Zeeb 	u32 PAD[16];		/* 0x398 - 0x3d4 */
184*b4c3e9b5SBjoern A. Zeeb 	u16 radioregaddr;	/* 0x3d8 */
185*b4c3e9b5SBjoern A. Zeeb 	u16 radioregdata;	/* 0x3da */
186*b4c3e9b5SBjoern A. Zeeb 
187*b4c3e9b5SBjoern A. Zeeb 	/*
188*b4c3e9b5SBjoern A. Zeeb 	 * time delay between the change on rf disable input and
189*b4c3e9b5SBjoern A. Zeeb 	 * radio shutdown
190*b4c3e9b5SBjoern A. Zeeb 	 */
191*b4c3e9b5SBjoern A. Zeeb 	u32 rfdisabledly;	/* 0x3DC */
192*b4c3e9b5SBjoern A. Zeeb 
193*b4c3e9b5SBjoern A. Zeeb 	/* PHY register access */
194*b4c3e9b5SBjoern A. Zeeb 	u16 phyversion;	/* 0x3e0 - 0x0 */
195*b4c3e9b5SBjoern A. Zeeb 	u16 phybbconfig;	/* 0x3e2 - 0x1 */
196*b4c3e9b5SBjoern A. Zeeb 	u16 phyadcbias;	/* 0x3e4 - 0x2  Bphy only */
197*b4c3e9b5SBjoern A. Zeeb 	u16 phyanacore;	/* 0x3e6 - 0x3  pwwrdwn on aphy */
198*b4c3e9b5SBjoern A. Zeeb 	u16 phyrxstatus0;	/* 0x3e8 - 0x4 */
199*b4c3e9b5SBjoern A. Zeeb 	u16 phyrxstatus1;	/* 0x3ea - 0x5 */
200*b4c3e9b5SBjoern A. Zeeb 	u16 phycrsth;	/* 0x3ec - 0x6 */
201*b4c3e9b5SBjoern A. Zeeb 	u16 phytxerror;	/* 0x3ee - 0x7 */
202*b4c3e9b5SBjoern A. Zeeb 	u16 phychannel;	/* 0x3f0 - 0x8 */
203*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[1];		/* 0x3f2 - 0x9 */
204*b4c3e9b5SBjoern A. Zeeb 	u16 phytest;		/* 0x3f4 - 0xa */
205*b4c3e9b5SBjoern A. Zeeb 	u16 phy4waddr;	/* 0x3f6 - 0xb */
206*b4c3e9b5SBjoern A. Zeeb 	u16 phy4wdatahi;	/* 0x3f8 - 0xc */
207*b4c3e9b5SBjoern A. Zeeb 	u16 phy4wdatalo;	/* 0x3fa - 0xd */
208*b4c3e9b5SBjoern A. Zeeb 	u16 phyregaddr;	/* 0x3fc - 0xe */
209*b4c3e9b5SBjoern A. Zeeb 	u16 phyregdata;	/* 0x3fe - 0xf */
210*b4c3e9b5SBjoern A. Zeeb 
211*b4c3e9b5SBjoern A. Zeeb 	/* IHR *//* 0x400 - 0x7FE */
212*b4c3e9b5SBjoern A. Zeeb 
213*b4c3e9b5SBjoern A. Zeeb 	/* RXE Block */
214*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[3];		/* 0x400 - 0x406 */
215*b4c3e9b5SBjoern A. Zeeb 	u16 rcv_fifo_ctl;	/* 0x406 */
216*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;		/* 0x408 - 0x40a */
217*b4c3e9b5SBjoern A. Zeeb 	u16 rcv_frm_cnt;	/* 0x40a */
218*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[4];		/* 0x40a - 0x414 */
219*b4c3e9b5SBjoern A. Zeeb 	u16 rssi;		/* 0x414 */
220*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[5];		/* 0x414 - 0x420 */
221*b4c3e9b5SBjoern A. Zeeb 	u16 rcm_ctl;		/* 0x420 */
222*b4c3e9b5SBjoern A. Zeeb 	u16 rcm_mat_data;	/* 0x422 */
223*b4c3e9b5SBjoern A. Zeeb 	u16 rcm_mat_mask;	/* 0x424 */
224*b4c3e9b5SBjoern A. Zeeb 	u16 rcm_mat_dly;	/* 0x426 */
225*b4c3e9b5SBjoern A. Zeeb 	u16 rcm_cond_mask_l;	/* 0x428 */
226*b4c3e9b5SBjoern A. Zeeb 	u16 rcm_cond_mask_h;	/* 0x42A */
227*b4c3e9b5SBjoern A. Zeeb 	u16 rcm_cond_dly;	/* 0x42C */
228*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[1];		/* 0x42E */
229*b4c3e9b5SBjoern A. Zeeb 	u16 ext_ihr_addr;	/* 0x430 */
230*b4c3e9b5SBjoern A. Zeeb 	u16 ext_ihr_data;	/* 0x432 */
231*b4c3e9b5SBjoern A. Zeeb 	u16 rxe_phyrs_2;	/* 0x434 */
232*b4c3e9b5SBjoern A. Zeeb 	u16 rxe_phyrs_3;	/* 0x436 */
233*b4c3e9b5SBjoern A. Zeeb 	u16 phy_mode;	/* 0x438 */
234*b4c3e9b5SBjoern A. Zeeb 	u16 rcmta_ctl;	/* 0x43a */
235*b4c3e9b5SBjoern A. Zeeb 	u16 rcmta_size;	/* 0x43c */
236*b4c3e9b5SBjoern A. Zeeb 	u16 rcmta_addr0;	/* 0x43e */
237*b4c3e9b5SBjoern A. Zeeb 	u16 rcmta_addr1;	/* 0x440 */
238*b4c3e9b5SBjoern A. Zeeb 	u16 rcmta_addr2;	/* 0x442 */
239*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[30];		/* 0x444 - 0x480 */
240*b4c3e9b5SBjoern A. Zeeb 
241*b4c3e9b5SBjoern A. Zeeb 	/* PSM Block *//* 0x480 - 0x500 */
242*b4c3e9b5SBjoern A. Zeeb 
243*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;		/* 0x480 */
244*b4c3e9b5SBjoern A. Zeeb 	u16 psm_maccontrol_h;	/* 0x482 */
245*b4c3e9b5SBjoern A. Zeeb 	u16 psm_macintstatus_l;	/* 0x484 */
246*b4c3e9b5SBjoern A. Zeeb 	u16 psm_macintstatus_h;	/* 0x486 */
247*b4c3e9b5SBjoern A. Zeeb 	u16 psm_macintmask_l;	/* 0x488 */
248*b4c3e9b5SBjoern A. Zeeb 	u16 psm_macintmask_h;	/* 0x48A */
249*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;		/* 0x48C */
250*b4c3e9b5SBjoern A. Zeeb 	u16 psm_maccommand;	/* 0x48E */
251*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brc;		/* 0x490 */
252*b4c3e9b5SBjoern A. Zeeb 	u16 psm_phy_hdr_param;	/* 0x492 */
253*b4c3e9b5SBjoern A. Zeeb 	u16 psm_postcard;	/* 0x494 */
254*b4c3e9b5SBjoern A. Zeeb 	u16 psm_pcard_loc_l;	/* 0x496 */
255*b4c3e9b5SBjoern A. Zeeb 	u16 psm_pcard_loc_h;	/* 0x498 */
256*b4c3e9b5SBjoern A. Zeeb 	u16 psm_gpio_in;	/* 0x49A */
257*b4c3e9b5SBjoern A. Zeeb 	u16 psm_gpio_out;	/* 0x49C */
258*b4c3e9b5SBjoern A. Zeeb 	u16 psm_gpio_oe;	/* 0x49E */
259*b4c3e9b5SBjoern A. Zeeb 
260*b4c3e9b5SBjoern A. Zeeb 	u16 psm_bred_0;	/* 0x4A0 */
261*b4c3e9b5SBjoern A. Zeeb 	u16 psm_bred_1;	/* 0x4A2 */
262*b4c3e9b5SBjoern A. Zeeb 	u16 psm_bred_2;	/* 0x4A4 */
263*b4c3e9b5SBjoern A. Zeeb 	u16 psm_bred_3;	/* 0x4A6 */
264*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brcl_0;	/* 0x4A8 */
265*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brcl_1;	/* 0x4AA */
266*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brcl_2;	/* 0x4AC */
267*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brcl_3;	/* 0x4AE */
268*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brpo_0;	/* 0x4B0 */
269*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brpo_1;	/* 0x4B2 */
270*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brpo_2;	/* 0x4B4 */
271*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brpo_3;	/* 0x4B6 */
272*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brwk_0;	/* 0x4B8 */
273*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brwk_1;	/* 0x4BA */
274*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brwk_2;	/* 0x4BC */
275*b4c3e9b5SBjoern A. Zeeb 	u16 psm_brwk_3;	/* 0x4BE */
276*b4c3e9b5SBjoern A. Zeeb 
277*b4c3e9b5SBjoern A. Zeeb 	u16 psm_base_0;	/* 0x4C0 */
278*b4c3e9b5SBjoern A. Zeeb 	u16 psm_base_1;	/* 0x4C2 */
279*b4c3e9b5SBjoern A. Zeeb 	u16 psm_base_2;	/* 0x4C4 */
280*b4c3e9b5SBjoern A. Zeeb 	u16 psm_base_3;	/* 0x4C6 */
281*b4c3e9b5SBjoern A. Zeeb 	u16 psm_base_4;	/* 0x4C8 */
282*b4c3e9b5SBjoern A. Zeeb 	u16 psm_base_5;	/* 0x4CA */
283*b4c3e9b5SBjoern A. Zeeb 	u16 psm_base_6;	/* 0x4CC */
284*b4c3e9b5SBjoern A. Zeeb 	u16 psm_pc_reg_0;	/* 0x4CE */
285*b4c3e9b5SBjoern A. Zeeb 	u16 psm_pc_reg_1;	/* 0x4D0 */
286*b4c3e9b5SBjoern A. Zeeb 	u16 psm_pc_reg_2;	/* 0x4D2 */
287*b4c3e9b5SBjoern A. Zeeb 	u16 psm_pc_reg_3;	/* 0x4D4 */
288*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0xD];	/* 0x4D6 - 0x4DE */
289*b4c3e9b5SBjoern A. Zeeb 	u16 psm_corectlsts;	/* 0x4f0 *//* Corerev >= 13 */
290*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x7];	/* 0x4f2 - 0x4fE */
291*b4c3e9b5SBjoern A. Zeeb 
292*b4c3e9b5SBjoern A. Zeeb 	/* TXE0 Block *//* 0x500 - 0x580 */
293*b4c3e9b5SBjoern A. Zeeb 	u16 txe_ctl;		/* 0x500 */
294*b4c3e9b5SBjoern A. Zeeb 	u16 txe_aux;		/* 0x502 */
295*b4c3e9b5SBjoern A. Zeeb 	u16 txe_ts_loc;	/* 0x504 */
296*b4c3e9b5SBjoern A. Zeeb 	u16 txe_time_out;	/* 0x506 */
297*b4c3e9b5SBjoern A. Zeeb 	u16 txe_wm_0;	/* 0x508 */
298*b4c3e9b5SBjoern A. Zeeb 	u16 txe_wm_1;	/* 0x50A */
299*b4c3e9b5SBjoern A. Zeeb 	u16 txe_phyctl;	/* 0x50C */
300*b4c3e9b5SBjoern A. Zeeb 	u16 txe_status;	/* 0x50E */
301*b4c3e9b5SBjoern A. Zeeb 	u16 txe_mmplcp0;	/* 0x510 */
302*b4c3e9b5SBjoern A. Zeeb 	u16 txe_mmplcp1;	/* 0x512 */
303*b4c3e9b5SBjoern A. Zeeb 	u16 txe_phyctl1;	/* 0x514 */
304*b4c3e9b5SBjoern A. Zeeb 
305*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x05];	/* 0x510 - 0x51E */
306*b4c3e9b5SBjoern A. Zeeb 
307*b4c3e9b5SBjoern A. Zeeb 	/* Transmit control */
308*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifodef;	/* 0x520 */
309*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifo_frame_cnt;	/* 0x522 *//* Corerev >= 16 */
310*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifo_byte_cnt;	/* 0x524 *//* Corerev >= 16 */
311*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifo_head;	/* 0x526 *//* Corerev >= 16 */
312*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifo_rd_ptr;	/* 0x528 *//* Corerev >= 16 */
313*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifo_wr_ptr;	/* 0x52A *//* Corerev >= 16 */
314*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifodef1;	/* 0x52C *//* Corerev >= 16 */
315*b4c3e9b5SBjoern A. Zeeb 
316*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x09];	/* 0x52E - 0x53E */
317*b4c3e9b5SBjoern A. Zeeb 
318*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifocmd;	/* 0x540 */
319*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifoflush;	/* 0x542 */
320*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifothresh;	/* 0x544 */
321*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifordy;	/* 0x546 */
322*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfifoprirdy;	/* 0x548 */
323*b4c3e9b5SBjoern A. Zeeb 	u16 xmtfiforqpri;	/* 0x54A */
324*b4c3e9b5SBjoern A. Zeeb 	u16 xmttplatetxptr;	/* 0x54C */
325*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;		/* 0x54E */
326*b4c3e9b5SBjoern A. Zeeb 	u16 xmttplateptr;	/* 0x550 */
327*b4c3e9b5SBjoern A. Zeeb 	u16 smpl_clct_strptr;	/* 0x552 *//* Corerev >= 22 */
328*b4c3e9b5SBjoern A. Zeeb 	u16 smpl_clct_stpptr;	/* 0x554 *//* Corerev >= 22 */
329*b4c3e9b5SBjoern A. Zeeb 	u16 smpl_clct_curptr;	/* 0x556 *//* Corerev >= 22 */
330*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x04];	/* 0x558 - 0x55E */
331*b4c3e9b5SBjoern A. Zeeb 	u16 xmttplatedatalo;	/* 0x560 */
332*b4c3e9b5SBjoern A. Zeeb 	u16 xmttplatedatahi;	/* 0x562 */
333*b4c3e9b5SBjoern A. Zeeb 
334*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[2];		/* 0x564 - 0x566 */
335*b4c3e9b5SBjoern A. Zeeb 
336*b4c3e9b5SBjoern A. Zeeb 	u16 xmtsel;		/* 0x568 */
337*b4c3e9b5SBjoern A. Zeeb 	u16 xmttxcnt;	/* 0x56A */
338*b4c3e9b5SBjoern A. Zeeb 	u16 xmttxshmaddr;	/* 0x56C */
339*b4c3e9b5SBjoern A. Zeeb 
340*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x09];	/* 0x56E - 0x57E */
341*b4c3e9b5SBjoern A. Zeeb 
342*b4c3e9b5SBjoern A. Zeeb 	/* TXE1 Block */
343*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x40];	/* 0x580 - 0x5FE */
344*b4c3e9b5SBjoern A. Zeeb 
345*b4c3e9b5SBjoern A. Zeeb 	/* TSF Block */
346*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0X02];	/* 0x600 - 0x602 */
347*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_cfpstrt_l;	/* 0x604 */
348*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_cfpstrt_h;	/* 0x606 */
349*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0X05];	/* 0x608 - 0x610 */
350*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_cfppretbtt;	/* 0x612 */
351*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0XD];	/* 0x614 - 0x62C */
352*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_clk_frac_l;	/* 0x62E */
353*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_clk_frac_h;	/* 0x630 */
354*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0X14];	/* 0x632 - 0x658 */
355*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_random;	/* 0x65A */
356*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x05];	/* 0x65C - 0x664 */
357*b4c3e9b5SBjoern A. Zeeb 	/* GPTimer 2 registers */
358*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_gpt2_stat;	/* 0x666 */
359*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_gpt2_ctr_l;	/* 0x668 */
360*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_gpt2_ctr_h;	/* 0x66A */
361*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_gpt2_val_l;	/* 0x66C */
362*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_gpt2_val_h;	/* 0x66E */
363*b4c3e9b5SBjoern A. Zeeb 	u16 tsf_gptall_stat;	/* 0x670 */
364*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x07];	/* 0x672 - 0x67E */
365*b4c3e9b5SBjoern A. Zeeb 
366*b4c3e9b5SBjoern A. Zeeb 	/* IFS Block */
367*b4c3e9b5SBjoern A. Zeeb 	u16 ifs_sifs_rx_tx_tx;	/* 0x680 */
368*b4c3e9b5SBjoern A. Zeeb 	u16 ifs_sifs_nav_tx;	/* 0x682 */
369*b4c3e9b5SBjoern A. Zeeb 	u16 ifs_slot;	/* 0x684 */
370*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;		/* 0x686 */
371*b4c3e9b5SBjoern A. Zeeb 	u16 ifs_ctl;		/* 0x688 */
372*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x3];	/* 0x68a - 0x68F */
373*b4c3e9b5SBjoern A. Zeeb 	u16 ifsstat;		/* 0x690 */
374*b4c3e9b5SBjoern A. Zeeb 	u16 ifsmedbusyctl;	/* 0x692 */
375*b4c3e9b5SBjoern A. Zeeb 	u16 iftxdur;		/* 0x694 */
376*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x3];	/* 0x696 - 0x69b */
377*b4c3e9b5SBjoern A. Zeeb 	/* EDCF support in dot11macs */
378*b4c3e9b5SBjoern A. Zeeb 	u16 ifs_aifsn;	/* 0x69c */
379*b4c3e9b5SBjoern A. Zeeb 	u16 ifs_ctl1;	/* 0x69e */
380*b4c3e9b5SBjoern A. Zeeb 
381*b4c3e9b5SBjoern A. Zeeb 	/* slow clock registers */
382*b4c3e9b5SBjoern A. Zeeb 	u16 scc_ctl;		/* 0x6a0 */
383*b4c3e9b5SBjoern A. Zeeb 	u16 scc_timer_l;	/* 0x6a2 */
384*b4c3e9b5SBjoern A. Zeeb 	u16 scc_timer_h;	/* 0x6a4 */
385*b4c3e9b5SBjoern A. Zeeb 	u16 scc_frac;	/* 0x6a6 */
386*b4c3e9b5SBjoern A. Zeeb 	u16 scc_fastpwrup_dly;	/* 0x6a8 */
387*b4c3e9b5SBjoern A. Zeeb 	u16 scc_per;		/* 0x6aa */
388*b4c3e9b5SBjoern A. Zeeb 	u16 scc_per_frac;	/* 0x6ac */
389*b4c3e9b5SBjoern A. Zeeb 	u16 scc_cal_timer_l;	/* 0x6ae */
390*b4c3e9b5SBjoern A. Zeeb 	u16 scc_cal_timer_h;	/* 0x6b0 */
391*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;		/* 0x6b2 */
392*b4c3e9b5SBjoern A. Zeeb 
393*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x26];
394*b4c3e9b5SBjoern A. Zeeb 
395*b4c3e9b5SBjoern A. Zeeb 	/* NAV Block */
396*b4c3e9b5SBjoern A. Zeeb 	u16 nav_ctl;		/* 0x700 */
397*b4c3e9b5SBjoern A. Zeeb 	u16 navstat;		/* 0x702 */
398*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x3e];	/* 0x702 - 0x77E */
399*b4c3e9b5SBjoern A. Zeeb 
400*b4c3e9b5SBjoern A. Zeeb 	/* WEP/PMQ Block *//* 0x780 - 0x7FE */
401*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x20];	/* 0x780 - 0x7BE */
402*b4c3e9b5SBjoern A. Zeeb 
403*b4c3e9b5SBjoern A. Zeeb 	u16 wepctl;		/* 0x7C0 */
404*b4c3e9b5SBjoern A. Zeeb 	u16 wepivloc;	/* 0x7C2 */
405*b4c3e9b5SBjoern A. Zeeb 	u16 wepivkey;	/* 0x7C4 */
406*b4c3e9b5SBjoern A. Zeeb 	u16 wepwkey;		/* 0x7C6 */
407*b4c3e9b5SBjoern A. Zeeb 
408*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[4];		/* 0x7C8 - 0x7CE */
409*b4c3e9b5SBjoern A. Zeeb 	u16 pcmctl;		/* 0X7D0 */
410*b4c3e9b5SBjoern A. Zeeb 	u16 pcmstat;		/* 0X7D2 */
411*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[6];		/* 0x7D4 - 0x7DE */
412*b4c3e9b5SBjoern A. Zeeb 
413*b4c3e9b5SBjoern A. Zeeb 	u16 pmqctl;		/* 0x7E0 */
414*b4c3e9b5SBjoern A. Zeeb 	u16 pmqstatus;	/* 0x7E2 */
415*b4c3e9b5SBjoern A. Zeeb 	u16 pmqpat0;		/* 0x7E4 */
416*b4c3e9b5SBjoern A. Zeeb 	u16 pmqpat1;		/* 0x7E6 */
417*b4c3e9b5SBjoern A. Zeeb 	u16 pmqpat2;		/* 0x7E8 */
418*b4c3e9b5SBjoern A. Zeeb 
419*b4c3e9b5SBjoern A. Zeeb 	u16 pmqdat;		/* 0x7EA */
420*b4c3e9b5SBjoern A. Zeeb 	u16 pmqdator;	/* 0x7EC */
421*b4c3e9b5SBjoern A. Zeeb 	u16 pmqhst;		/* 0x7EE */
422*b4c3e9b5SBjoern A. Zeeb 	u16 pmqpath0;	/* 0x7F0 */
423*b4c3e9b5SBjoern A. Zeeb 	u16 pmqpath1;	/* 0x7F2 */
424*b4c3e9b5SBjoern A. Zeeb 	u16 pmqpath2;	/* 0x7F4 */
425*b4c3e9b5SBjoern A. Zeeb 	u16 pmqdath;		/* 0x7F6 */
426*b4c3e9b5SBjoern A. Zeeb 
427*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x04];	/* 0x7F8 - 0x7FE */
428*b4c3e9b5SBjoern A. Zeeb 
429*b4c3e9b5SBjoern A. Zeeb 	/* SHM *//* 0x800 - 0xEFE */
430*b4c3e9b5SBjoern A. Zeeb 	u16 PAD[0x380];	/* 0x800 - 0xEFE */
431*b4c3e9b5SBjoern A. Zeeb };
432*b4c3e9b5SBjoern A. Zeeb 
433*b4c3e9b5SBjoern A. Zeeb /* d11 register field offset */
434*b4c3e9b5SBjoern A. Zeeb #define D11REGOFFS(field)	offsetof(struct d11regs, field)
435*b4c3e9b5SBjoern A. Zeeb 
436*b4c3e9b5SBjoern A. Zeeb #define	PIHR_BASE	0x0400	/* byte address of packed IHR region */
437*b4c3e9b5SBjoern A. Zeeb 
438*b4c3e9b5SBjoern A. Zeeb /* biststatus */
439*b4c3e9b5SBjoern A. Zeeb #define	BT_DONE		(1U << 31)	/* bist done */
440*b4c3e9b5SBjoern A. Zeeb #define	BT_B2S		(1 << 30)	/* bist2 ram summary bit */
441*b4c3e9b5SBjoern A. Zeeb 
442*b4c3e9b5SBjoern A. Zeeb /* intstatus and intmask */
443*b4c3e9b5SBjoern A. Zeeb #define	I_PC		(1 << 10)	/* pci descriptor error */
444*b4c3e9b5SBjoern A. Zeeb #define	I_PD		(1 << 11)	/* pci data error */
445*b4c3e9b5SBjoern A. Zeeb #define	I_DE		(1 << 12)	/* descriptor protocol error */
446*b4c3e9b5SBjoern A. Zeeb #define	I_RU		(1 << 13)	/* receive descriptor underflow */
447*b4c3e9b5SBjoern A. Zeeb #define	I_RO		(1 << 14)	/* receive fifo overflow */
448*b4c3e9b5SBjoern A. Zeeb #define	I_XU		(1 << 15)	/* transmit fifo underflow */
449*b4c3e9b5SBjoern A. Zeeb #define	I_RI		(1 << 16)	/* receive interrupt */
450*b4c3e9b5SBjoern A. Zeeb #define	I_XI		(1 << 24)	/* transmit interrupt */
451*b4c3e9b5SBjoern A. Zeeb 
452*b4c3e9b5SBjoern A. Zeeb /* interrupt receive lazy */
453*b4c3e9b5SBjoern A. Zeeb #define	IRL_TO_MASK		0x00ffffff	/* timeout */
454*b4c3e9b5SBjoern A. Zeeb #define	IRL_FC_MASK		0xff000000	/* frame count */
455*b4c3e9b5SBjoern A. Zeeb #define	IRL_FC_SHIFT		24	/* frame count */
456*b4c3e9b5SBjoern A. Zeeb 
457*b4c3e9b5SBjoern A. Zeeb /*== maccontrol register ==*/
458*b4c3e9b5SBjoern A. Zeeb #define	MCTL_GMODE		(1U << 31)
459*b4c3e9b5SBjoern A. Zeeb #define	MCTL_DISCARD_PMQ	(1 << 30)
460*b4c3e9b5SBjoern A. Zeeb #define	MCTL_TBTTHOLD		(1 << 28)
461*b4c3e9b5SBjoern A. Zeeb #define	MCTL_WAKE		(1 << 26)
462*b4c3e9b5SBjoern A. Zeeb #define	MCTL_HPS		(1 << 25)
463*b4c3e9b5SBjoern A. Zeeb #define	MCTL_PROMISC		(1 << 24)
464*b4c3e9b5SBjoern A. Zeeb #define	MCTL_KEEPBADFCS		(1 << 23)
465*b4c3e9b5SBjoern A. Zeeb #define	MCTL_KEEPCONTROL	(1 << 22)
466*b4c3e9b5SBjoern A. Zeeb #define	MCTL_PHYLOCK		(1 << 21)
467*b4c3e9b5SBjoern A. Zeeb #define	MCTL_BCNS_PROMISC	(1 << 20)
468*b4c3e9b5SBjoern A. Zeeb #define	MCTL_LOCK_RADIO		(1 << 19)
469*b4c3e9b5SBjoern A. Zeeb #define	MCTL_AP			(1 << 18)
470*b4c3e9b5SBjoern A. Zeeb #define	MCTL_INFRA		(1 << 17)
471*b4c3e9b5SBjoern A. Zeeb #define	MCTL_BIGEND		(1 << 16)
472*b4c3e9b5SBjoern A. Zeeb #define	MCTL_GPOUT_SEL_MASK	(3 << 14)
473*b4c3e9b5SBjoern A. Zeeb #define	MCTL_GPOUT_SEL_SHIFT	14
474*b4c3e9b5SBjoern A. Zeeb #define	MCTL_EN_PSMDBG		(1 << 13)
475*b4c3e9b5SBjoern A. Zeeb #define	MCTL_IHR_EN		(1 << 10)
476*b4c3e9b5SBjoern A. Zeeb #define	MCTL_SHM_UPPER		(1 <<  9)
477*b4c3e9b5SBjoern A. Zeeb #define	MCTL_SHM_EN		(1 <<  8)
478*b4c3e9b5SBjoern A. Zeeb #define	MCTL_PSM_JMP_0		(1 <<  2)
479*b4c3e9b5SBjoern A. Zeeb #define	MCTL_PSM_RUN		(1 <<  1)
480*b4c3e9b5SBjoern A. Zeeb #define	MCTL_EN_MAC		(1 <<  0)
481*b4c3e9b5SBjoern A. Zeeb 
482*b4c3e9b5SBjoern A. Zeeb /*== maccommand register ==*/
483*b4c3e9b5SBjoern A. Zeeb #define	MCMD_BCN0VLD		(1 <<  0)
484*b4c3e9b5SBjoern A. Zeeb #define	MCMD_BCN1VLD		(1 <<  1)
485*b4c3e9b5SBjoern A. Zeeb #define	MCMD_DIRFRMQVAL		(1 <<  2)
486*b4c3e9b5SBjoern A. Zeeb #define	MCMD_CCA		(1 <<  3)
487*b4c3e9b5SBjoern A. Zeeb #define	MCMD_BG_NOISE		(1 <<  4)
488*b4c3e9b5SBjoern A. Zeeb #define	MCMD_SKIP_SHMINIT	(1 <<  5)	/* only used for simulation */
489*b4c3e9b5SBjoern A. Zeeb #define MCMD_SAMPLECOLL		MCMD_SKIP_SHMINIT /* reuse for sample collect */
490*b4c3e9b5SBjoern A. Zeeb 
491*b4c3e9b5SBjoern A. Zeeb /*== macintstatus/macintmask ==*/
492*b4c3e9b5SBjoern A. Zeeb /* gracefully suspended */
493*b4c3e9b5SBjoern A. Zeeb #define	MI_MACSSPNDD		(1 <<  0)
494*b4c3e9b5SBjoern A. Zeeb /* beacon template available */
495*b4c3e9b5SBjoern A. Zeeb #define	MI_BCNTPL		(1 <<  1)
496*b4c3e9b5SBjoern A. Zeeb /* TBTT indication */
497*b4c3e9b5SBjoern A. Zeeb #define	MI_TBTT			(1 <<  2)
498*b4c3e9b5SBjoern A. Zeeb /* beacon successfully tx'd */
499*b4c3e9b5SBjoern A. Zeeb #define	MI_BCNSUCCESS		(1 <<  3)
500*b4c3e9b5SBjoern A. Zeeb /* beacon canceled (IBSS) */
501*b4c3e9b5SBjoern A. Zeeb #define	MI_BCNCANCLD		(1 <<  4)
502*b4c3e9b5SBjoern A. Zeeb /* end of ATIM-window (IBSS) */
503*b4c3e9b5SBjoern A. Zeeb #define	MI_ATIMWINEND		(1 <<  5)
504*b4c3e9b5SBjoern A. Zeeb /* PMQ entries available */
505*b4c3e9b5SBjoern A. Zeeb #define	MI_PMQ			(1 <<  6)
506*b4c3e9b5SBjoern A. Zeeb /* non-specific gen-stat bits that are set by PSM */
507*b4c3e9b5SBjoern A. Zeeb #define	MI_NSPECGEN_0		(1 <<  7)
508*b4c3e9b5SBjoern A. Zeeb /* non-specific gen-stat bits that are set by PSM */
509*b4c3e9b5SBjoern A. Zeeb #define	MI_NSPECGEN_1		(1 <<  8)
510*b4c3e9b5SBjoern A. Zeeb /* MAC level Tx error */
511*b4c3e9b5SBjoern A. Zeeb #define	MI_MACTXERR		(1 <<  9)
512*b4c3e9b5SBjoern A. Zeeb /* non-specific gen-stat bits that are set by PSM */
513*b4c3e9b5SBjoern A. Zeeb #define	MI_NSPECGEN_3		(1 << 10)
514*b4c3e9b5SBjoern A. Zeeb /* PHY Tx error */
515*b4c3e9b5SBjoern A. Zeeb #define	MI_PHYTXERR		(1 << 11)
516*b4c3e9b5SBjoern A. Zeeb /* Power Management Event */
517*b4c3e9b5SBjoern A. Zeeb #define	MI_PME			(1 << 12)
518*b4c3e9b5SBjoern A. Zeeb /* General-purpose timer0 */
519*b4c3e9b5SBjoern A. Zeeb #define	MI_GP0			(1 << 13)
520*b4c3e9b5SBjoern A. Zeeb /* General-purpose timer1 */
521*b4c3e9b5SBjoern A. Zeeb #define	MI_GP1			(1 << 14)
522*b4c3e9b5SBjoern A. Zeeb /* (ORed) DMA-interrupts */
523*b4c3e9b5SBjoern A. Zeeb #define	MI_DMAINT		(1 << 15)
524*b4c3e9b5SBjoern A. Zeeb /* MAC has completed a TX FIFO Suspend/Flush */
525*b4c3e9b5SBjoern A. Zeeb #define	MI_TXSTOP		(1 << 16)
526*b4c3e9b5SBjoern A. Zeeb /* MAC has completed a CCA measurement */
527*b4c3e9b5SBjoern A. Zeeb #define	MI_CCA			(1 << 17)
528*b4c3e9b5SBjoern A. Zeeb /* MAC has collected background noise samples */
529*b4c3e9b5SBjoern A. Zeeb #define	MI_BG_NOISE		(1 << 18)
530*b4c3e9b5SBjoern A. Zeeb /* MBSS DTIM TBTT indication */
531*b4c3e9b5SBjoern A. Zeeb #define	MI_DTIM_TBTT		(1 << 19)
532*b4c3e9b5SBjoern A. Zeeb /* Probe response queue needs attention */
533*b4c3e9b5SBjoern A. Zeeb #define MI_PRQ			(1 << 20)
534*b4c3e9b5SBjoern A. Zeeb /* Radio/PHY has been powered back up. */
535*b4c3e9b5SBjoern A. Zeeb #define	MI_PWRUP		(1 << 21)
536*b4c3e9b5SBjoern A. Zeeb #define	MI_RESERVED3		(1 << 22)
537*b4c3e9b5SBjoern A. Zeeb #define	MI_RESERVED2		(1 << 23)
538*b4c3e9b5SBjoern A. Zeeb #define MI_RESERVED1		(1 << 25)
539*b4c3e9b5SBjoern A. Zeeb /* MAC detected change on RF Disable input*/
540*b4c3e9b5SBjoern A. Zeeb #define MI_RFDISABLE		(1 << 28)
541*b4c3e9b5SBjoern A. Zeeb /* MAC has completed a TX */
542*b4c3e9b5SBjoern A. Zeeb #define	MI_TFS			(1 << 29)
543*b4c3e9b5SBjoern A. Zeeb /* A phy status change wrt G mode */
544*b4c3e9b5SBjoern A. Zeeb #define	MI_PHYCHANGED		(1 << 30)
545*b4c3e9b5SBjoern A. Zeeb /* general purpose timeout */
546*b4c3e9b5SBjoern A. Zeeb #define	MI_TO			(1U << 31)
547*b4c3e9b5SBjoern A. Zeeb 
548*b4c3e9b5SBjoern A. Zeeb /* Mac capabilities registers */
549*b4c3e9b5SBjoern A. Zeeb /*== machwcap ==*/
550*b4c3e9b5SBjoern A. Zeeb #define	MCAP_TKIPMIC		0x80000000	/* TKIP MIC hardware present */
551*b4c3e9b5SBjoern A. Zeeb 
552*b4c3e9b5SBjoern A. Zeeb /*== pmqhost data ==*/
553*b4c3e9b5SBjoern A. Zeeb /* data entry of head pmq entry */
554*b4c3e9b5SBjoern A. Zeeb #define	PMQH_DATA_MASK		0xffff0000
555*b4c3e9b5SBjoern A. Zeeb /* PM entry for BSS config */
556*b4c3e9b5SBjoern A. Zeeb #define	PMQH_BSSCFG		0x00100000
557*b4c3e9b5SBjoern A. Zeeb /* PM Mode OFF: power save off */
558*b4c3e9b5SBjoern A. Zeeb #define	PMQH_PMOFF		0x00010000
559*b4c3e9b5SBjoern A. Zeeb /* PM Mode ON: power save on */
560*b4c3e9b5SBjoern A. Zeeb #define	PMQH_PMON		0x00020000
561*b4c3e9b5SBjoern A. Zeeb /* Dis-associated or De-authenticated */
562*b4c3e9b5SBjoern A. Zeeb #define	PMQH_DASAT		0x00040000
563*b4c3e9b5SBjoern A. Zeeb /* ATIM not acknowledged */
564*b4c3e9b5SBjoern A. Zeeb #define	PMQH_ATIMFAIL		0x00080000
565*b4c3e9b5SBjoern A. Zeeb /* delete head entry */
566*b4c3e9b5SBjoern A. Zeeb #define	PMQH_DEL_ENTRY		0x00000001
567*b4c3e9b5SBjoern A. Zeeb /* delete head entry to cur read pointer -1 */
568*b4c3e9b5SBjoern A. Zeeb #define	PMQH_DEL_MULT		0x00000002
569*b4c3e9b5SBjoern A. Zeeb /* pmq overflow indication */
570*b4c3e9b5SBjoern A. Zeeb #define	PMQH_OFLO		0x00000004
571*b4c3e9b5SBjoern A. Zeeb /* entries are present in pmq */
572*b4c3e9b5SBjoern A. Zeeb #define	PMQH_NOT_EMPTY		0x00000008
573*b4c3e9b5SBjoern A. Zeeb 
574*b4c3e9b5SBjoern A. Zeeb /*== phydebug ==*/
575*b4c3e9b5SBjoern A. Zeeb /* phy is asserting carrier sense */
576*b4c3e9b5SBjoern A. Zeeb #define	PDBG_CRS		(1 << 0)
577*b4c3e9b5SBjoern A. Zeeb /* phy is taking xmit byte from mac this cycle */
578*b4c3e9b5SBjoern A. Zeeb #define	PDBG_TXA		(1 << 1)
579*b4c3e9b5SBjoern A. Zeeb /* mac is instructing the phy to transmit a frame */
580*b4c3e9b5SBjoern A. Zeeb #define	PDBG_TXF		(1 << 2)
581*b4c3e9b5SBjoern A. Zeeb /* phy is signalling a transmit Error to the mac */
582*b4c3e9b5SBjoern A. Zeeb #define	PDBG_TXE		(1 << 3)
583*b4c3e9b5SBjoern A. Zeeb /* phy detected the end of a valid frame preamble */
584*b4c3e9b5SBjoern A. Zeeb #define	PDBG_RXF		(1 << 4)
585*b4c3e9b5SBjoern A. Zeeb /* phy detected the end of a valid PLCP header */
586*b4c3e9b5SBjoern A. Zeeb #define	PDBG_RXS		(1 << 5)
587*b4c3e9b5SBjoern A. Zeeb /* rx start not asserted */
588*b4c3e9b5SBjoern A. Zeeb #define	PDBG_RXFRG		(1 << 6)
589*b4c3e9b5SBjoern A. Zeeb /* mac is taking receive byte from phy this cycle */
590*b4c3e9b5SBjoern A. Zeeb #define	PDBG_RXV		(1 << 7)
591*b4c3e9b5SBjoern A. Zeeb /* RF portion of the radio is disabled */
592*b4c3e9b5SBjoern A. Zeeb #define	PDBG_RFD		(1 << 16)
593*b4c3e9b5SBjoern A. Zeeb 
594*b4c3e9b5SBjoern A. Zeeb /*== objaddr register ==*/
595*b4c3e9b5SBjoern A. Zeeb #define	OBJADDR_SEL_MASK	0x000F0000
596*b4c3e9b5SBjoern A. Zeeb #define	OBJADDR_UCM_SEL		0x00000000
597*b4c3e9b5SBjoern A. Zeeb #define	OBJADDR_SHM_SEL		0x00010000
598*b4c3e9b5SBjoern A. Zeeb #define	OBJADDR_SCR_SEL		0x00020000
599*b4c3e9b5SBjoern A. Zeeb #define	OBJADDR_IHR_SEL		0x00030000
600*b4c3e9b5SBjoern A. Zeeb #define	OBJADDR_RCMTA_SEL	0x00040000
601*b4c3e9b5SBjoern A. Zeeb #define	OBJADDR_SRCHM_SEL	0x00060000
602*b4c3e9b5SBjoern A. Zeeb #define	OBJADDR_WINC		0x01000000
603*b4c3e9b5SBjoern A. Zeeb #define	OBJADDR_RINC		0x02000000
604*b4c3e9b5SBjoern A. Zeeb #define	OBJADDR_AUTO_INC	0x03000000
605*b4c3e9b5SBjoern A. Zeeb 
606*b4c3e9b5SBjoern A. Zeeb #define	WEP_PCMADDR		0x07d4
607*b4c3e9b5SBjoern A. Zeeb #define	WEP_PCMDATA		0x07d6
608*b4c3e9b5SBjoern A. Zeeb 
609*b4c3e9b5SBjoern A. Zeeb /*== frmtxstatus ==*/
610*b4c3e9b5SBjoern A. Zeeb #define	TXS_V			(1 << 0)	/* valid bit */
611*b4c3e9b5SBjoern A. Zeeb #define	TXS_STATUS_MASK		0xffff
612*b4c3e9b5SBjoern A. Zeeb #define	TXS_FID_MASK		0xffff0000
613*b4c3e9b5SBjoern A. Zeeb #define	TXS_FID_SHIFT		16
614*b4c3e9b5SBjoern A. Zeeb 
615*b4c3e9b5SBjoern A. Zeeb /*== frmtxstatus2 ==*/
616*b4c3e9b5SBjoern A. Zeeb #define	TXS_SEQ_MASK		0xffff
617*b4c3e9b5SBjoern A. Zeeb #define	TXS_PTX_MASK		0xff0000
618*b4c3e9b5SBjoern A. Zeeb #define	TXS_PTX_SHIFT		16
619*b4c3e9b5SBjoern A. Zeeb #define	TXS_MU_MASK		0x01000000
620*b4c3e9b5SBjoern A. Zeeb #define	TXS_MU_SHIFT		24
621*b4c3e9b5SBjoern A. Zeeb 
622*b4c3e9b5SBjoern A. Zeeb /*== clk_ctl_st ==*/
623*b4c3e9b5SBjoern A. Zeeb #define CCS_ERSRC_REQ_D11PLL	0x00000100	/* d11 core pll request */
624*b4c3e9b5SBjoern A. Zeeb #define CCS_ERSRC_REQ_PHYPLL	0x00000200	/* PHY pll request */
625*b4c3e9b5SBjoern A. Zeeb #define CCS_ERSRC_AVAIL_D11PLL	0x01000000	/* d11 core pll available */
626*b4c3e9b5SBjoern A. Zeeb #define CCS_ERSRC_AVAIL_PHYPLL	0x02000000	/* PHY pll available */
627*b4c3e9b5SBjoern A. Zeeb 
628*b4c3e9b5SBjoern A. Zeeb /* HT Cloclk Ctrl and Clock Avail for 4313 */
629*b4c3e9b5SBjoern A. Zeeb #define CCS_ERSRC_REQ_HT    0x00000010	/* HT avail request */
630*b4c3e9b5SBjoern A. Zeeb #define CCS_ERSRC_AVAIL_HT  0x00020000	/* HT clock available */
631*b4c3e9b5SBjoern A. Zeeb 
632*b4c3e9b5SBjoern A. Zeeb /* tsf_cfprep register */
633*b4c3e9b5SBjoern A. Zeeb #define	CFPREP_CBI_MASK		0xffffffc0
634*b4c3e9b5SBjoern A. Zeeb #define	CFPREP_CBI_SHIFT	6
635*b4c3e9b5SBjoern A. Zeeb #define	CFPREP_CFPP		0x00000001
636*b4c3e9b5SBjoern A. Zeeb 
637*b4c3e9b5SBjoern A. Zeeb /* tx fifo sizes values are in terms of 256 byte blocks */
638*b4c3e9b5SBjoern A. Zeeb #define TXFIFOCMD_RESET_MASK	(1 << 15)	/* reset */
639*b4c3e9b5SBjoern A. Zeeb #define TXFIFOCMD_FIFOSEL_SHIFT	8	/* fifo */
640*b4c3e9b5SBjoern A. Zeeb #define TXFIFO_FIFOTOP_SHIFT	8	/* fifo start */
641*b4c3e9b5SBjoern A. Zeeb 
642*b4c3e9b5SBjoern A. Zeeb #define TXFIFO_START_BLK16	 65	/* Base address + 32 * 512 B/P */
643*b4c3e9b5SBjoern A. Zeeb #define TXFIFO_START_BLK	 6	/* Base address + 6 * 256 B */
644*b4c3e9b5SBjoern A. Zeeb #define TXFIFO_SIZE_UNIT	256	/* one unit corresponds to 256 bytes */
645*b4c3e9b5SBjoern A. Zeeb #define MBSS16_TEMPLMEM_MINBLKS	65	/* one unit corresponds to 256 bytes */
646*b4c3e9b5SBjoern A. Zeeb 
647*b4c3e9b5SBjoern A. Zeeb /*== phy versions (PhyVersion:Revision field) ==*/
648*b4c3e9b5SBjoern A. Zeeb /* analog block version */
649*b4c3e9b5SBjoern A. Zeeb #define	PV_AV_MASK		0xf000
650*b4c3e9b5SBjoern A. Zeeb /* analog block version bitfield offset */
651*b4c3e9b5SBjoern A. Zeeb #define	PV_AV_SHIFT		12
652*b4c3e9b5SBjoern A. Zeeb /* phy type */
653*b4c3e9b5SBjoern A. Zeeb #define	PV_PT_MASK		0x0f00
654*b4c3e9b5SBjoern A. Zeeb /* phy type bitfield offset */
655*b4c3e9b5SBjoern A. Zeeb #define	PV_PT_SHIFT		8
656*b4c3e9b5SBjoern A. Zeeb /* phy version */
657*b4c3e9b5SBjoern A. Zeeb #define	PV_PV_MASK		0x000f
658*b4c3e9b5SBjoern A. Zeeb #define	PHY_TYPE(v)		((v & PV_PT_MASK) >> PV_PT_SHIFT)
659*b4c3e9b5SBjoern A. Zeeb 
660*b4c3e9b5SBjoern A. Zeeb /*== phy types (PhyVersion:PhyType field) ==*/
661*b4c3e9b5SBjoern A. Zeeb #define	PHY_TYPE_N		4	/* N-Phy value */
662*b4c3e9b5SBjoern A. Zeeb #define	PHY_TYPE_SSN		6	/* SSLPN-Phy value */
663*b4c3e9b5SBjoern A. Zeeb #define	PHY_TYPE_LCN		8	/* LCN-Phy value */
664*b4c3e9b5SBjoern A. Zeeb #define	PHY_TYPE_LCNXN		9	/* LCNXN-Phy value */
665*b4c3e9b5SBjoern A. Zeeb #define	PHY_TYPE_NULL		0xf	/* Invalid Phy value */
666*b4c3e9b5SBjoern A. Zeeb 
667*b4c3e9b5SBjoern A. Zeeb /*== analog types (PhyVersion:AnalogType field) ==*/
668*b4c3e9b5SBjoern A. Zeeb #define	ANA_11N_013		5
669*b4c3e9b5SBjoern A. Zeeb 
670*b4c3e9b5SBjoern A. Zeeb /* 802.11a PLCP header def */
671*b4c3e9b5SBjoern A. Zeeb struct ofdm_phy_hdr {
672*b4c3e9b5SBjoern A. Zeeb 	u8 rlpt[3];		/* rate, length, parity, tail */
673*b4c3e9b5SBjoern A. Zeeb 	u16 service;
674*b4c3e9b5SBjoern A. Zeeb 	u8 pad;
675*b4c3e9b5SBjoern A. Zeeb } __packed;
676*b4c3e9b5SBjoern A. Zeeb 
677*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_GRATE(phdr)	((phdr)->rlpt[0] & 0x0f)
678*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_GRES(phdr)		(((phdr)->rlpt[0] >> 4) & 0x01)
679*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_GLENGTH(phdr)	(((u32 *)((phdr)->rlpt) >> 5) & 0x0fff)
680*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_GPARITY(phdr)	(((phdr)->rlpt[3] >> 1) & 0x01)
681*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_GTAIL(phdr)	(((phdr)->rlpt[3] >> 2) & 0x3f)
682*b4c3e9b5SBjoern A. Zeeb 
683*b4c3e9b5SBjoern A. Zeeb /* rate encoded per 802.11a-1999 sec 17.3.4.1 */
684*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_SRATE(phdr, rate)		\
685*b4c3e9b5SBjoern A. Zeeb 	((phdr)->rlpt[0] = ((phdr)->rlpt[0] & 0xf0) | ((rate) & 0xf))
686*b4c3e9b5SBjoern A. Zeeb /* set reserved field to zero */
687*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_SRES(phdr)		((phdr)->rlpt[0] &= 0xef)
688*b4c3e9b5SBjoern A. Zeeb /* length is number of octets in PSDU */
689*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_SLENGTH(phdr, length)	\
690*b4c3e9b5SBjoern A. Zeeb 	(*(u32 *)((phdr)->rlpt) = *(u32 *)((phdr)->rlpt) | \
691*b4c3e9b5SBjoern A. Zeeb 	(((length) & 0x0fff) << 5))
692*b4c3e9b5SBjoern A. Zeeb /* set the tail to all zeros */
693*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_STAIL(phdr)	((phdr)->rlpt[3] &= 0x03)
694*b4c3e9b5SBjoern A. Zeeb 
695*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_LEN_L	3	/* low-rate part of PLCP header */
696*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_LEN_R	2	/* high-rate part of PLCP header */
697*b4c3e9b5SBjoern A. Zeeb 
698*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_TX_DELAY	(2)	/* 2.1 usec */
699*b4c3e9b5SBjoern A. Zeeb 
700*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_HDR_TIME	(4)	/* low-rate part of PLCP header */
701*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_PRE_TIME	(16)
702*b4c3e9b5SBjoern A. Zeeb #define	D11A_PHY_PREHDR_TIME	(D11A_PHY_PRE_TIME + D11A_PHY_HDR_TIME)
703*b4c3e9b5SBjoern A. Zeeb 
704*b4c3e9b5SBjoern A. Zeeb /* 802.11b PLCP header def */
705*b4c3e9b5SBjoern A. Zeeb struct cck_phy_hdr {
706*b4c3e9b5SBjoern A. Zeeb 	u8 signal;
707*b4c3e9b5SBjoern A. Zeeb 	u8 service;
708*b4c3e9b5SBjoern A. Zeeb 	u16 length;
709*b4c3e9b5SBjoern A. Zeeb 	u16 crc;
710*b4c3e9b5SBjoern A. Zeeb } __packed;
711*b4c3e9b5SBjoern A. Zeeb 
712*b4c3e9b5SBjoern A. Zeeb #define	D11B_PHY_HDR_LEN	6
713*b4c3e9b5SBjoern A. Zeeb 
714*b4c3e9b5SBjoern A. Zeeb #define	D11B_PHY_TX_DELAY	(3)	/* 3.4 usec */
715*b4c3e9b5SBjoern A. Zeeb 
716*b4c3e9b5SBjoern A. Zeeb #define	D11B_PHY_LHDR_TIME	(D11B_PHY_HDR_LEN << 3)
717*b4c3e9b5SBjoern A. Zeeb #define	D11B_PHY_LPRE_TIME	(144)
718*b4c3e9b5SBjoern A. Zeeb #define	D11B_PHY_LPREHDR_TIME	(D11B_PHY_LPRE_TIME + D11B_PHY_LHDR_TIME)
719*b4c3e9b5SBjoern A. Zeeb 
720*b4c3e9b5SBjoern A. Zeeb #define	D11B_PHY_SHDR_TIME	(D11B_PHY_LHDR_TIME >> 1)
721*b4c3e9b5SBjoern A. Zeeb #define	D11B_PHY_SPRE_TIME	(D11B_PHY_LPRE_TIME >> 1)
722*b4c3e9b5SBjoern A. Zeeb #define	D11B_PHY_SPREHDR_TIME	(D11B_PHY_SPRE_TIME + D11B_PHY_SHDR_TIME)
723*b4c3e9b5SBjoern A. Zeeb 
724*b4c3e9b5SBjoern A. Zeeb #define	D11B_PLCP_SIGNAL_LOCKED	(1 << 2)
725*b4c3e9b5SBjoern A. Zeeb #define	D11B_PLCP_SIGNAL_LE	(1 << 7)
726*b4c3e9b5SBjoern A. Zeeb 
727*b4c3e9b5SBjoern A. Zeeb #define MIMO_PLCP_MCS_MASK	0x7f	/* mcs index */
728*b4c3e9b5SBjoern A. Zeeb #define MIMO_PLCP_40MHZ		0x80	/* 40 Hz frame */
729*b4c3e9b5SBjoern A. Zeeb #define MIMO_PLCP_AMPDU		0x08	/* ampdu */
730*b4c3e9b5SBjoern A. Zeeb 
731*b4c3e9b5SBjoern A. Zeeb #define BRCMS_GET_CCK_PLCP_LEN(plcp) (plcp[4] + (plcp[5] << 8))
732*b4c3e9b5SBjoern A. Zeeb #define BRCMS_GET_MIMO_PLCP_LEN(plcp) (plcp[1] + (plcp[2] << 8))
733*b4c3e9b5SBjoern A. Zeeb #define BRCMS_SET_MIMO_PLCP_LEN(plcp, len) \
734*b4c3e9b5SBjoern A. Zeeb 	do { \
735*b4c3e9b5SBjoern A. Zeeb 		plcp[1] = len & 0xff; \
736*b4c3e9b5SBjoern A. Zeeb 		plcp[2] = ((len >> 8) & 0xff); \
737*b4c3e9b5SBjoern A. Zeeb 	} while (0)
738*b4c3e9b5SBjoern A. Zeeb 
739*b4c3e9b5SBjoern A. Zeeb #define BRCMS_SET_MIMO_PLCP_AMPDU(plcp) (plcp[3] |= MIMO_PLCP_AMPDU)
740*b4c3e9b5SBjoern A. Zeeb #define BRCMS_CLR_MIMO_PLCP_AMPDU(plcp) (plcp[3] &= ~MIMO_PLCP_AMPDU)
741*b4c3e9b5SBjoern A. Zeeb #define BRCMS_IS_MIMO_PLCP_AMPDU(plcp) (plcp[3] & MIMO_PLCP_AMPDU)
742*b4c3e9b5SBjoern A. Zeeb 
743*b4c3e9b5SBjoern A. Zeeb /*
744*b4c3e9b5SBjoern A. Zeeb  * The dot11a PLCP header is 5 bytes.  To simplify the software (so that we
745*b4c3e9b5SBjoern A. Zeeb  * don't need e.g. different tx DMA headers for 11a and 11b), the PLCP header
746*b4c3e9b5SBjoern A. Zeeb  * has padding added in the ucode.
747*b4c3e9b5SBjoern A. Zeeb  */
748*b4c3e9b5SBjoern A. Zeeb #define	D11_PHY_HDR_LEN	6
749*b4c3e9b5SBjoern A. Zeeb 
750*b4c3e9b5SBjoern A. Zeeb /* TX DMA buffer header */
751*b4c3e9b5SBjoern A. Zeeb struct d11txh {
752*b4c3e9b5SBjoern A. Zeeb 	__le16 MacTxControlLow;	/* 0x0 */
753*b4c3e9b5SBjoern A. Zeeb 	__le16 MacTxControlHigh;	/* 0x1 */
754*b4c3e9b5SBjoern A. Zeeb 	__le16 MacFrameControl;	/* 0x2 */
755*b4c3e9b5SBjoern A. Zeeb 	__le16 TxFesTimeNormal;	/* 0x3 */
756*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyTxControlWord;	/* 0x4 */
757*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyTxControlWord_1;	/* 0x5 */
758*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyTxControlWord_1_Fbr;	/* 0x6 */
759*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyTxControlWord_1_Rts;	/* 0x7 */
760*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyTxControlWord_1_FbrRts;	/* 0x8 */
761*b4c3e9b5SBjoern A. Zeeb 	__le16 MainRates;	/* 0x9 */
762*b4c3e9b5SBjoern A. Zeeb 	__le16 XtraFrameTypes;	/* 0xa */
763*b4c3e9b5SBjoern A. Zeeb 	u8 IV[16];		/* 0x0b - 0x12 */
764*b4c3e9b5SBjoern A. Zeeb 	u8 TxFrameRA[6];	/* 0x13 - 0x15 */
765*b4c3e9b5SBjoern A. Zeeb 	__le16 TxFesTimeFallback;	/* 0x16 */
766*b4c3e9b5SBjoern A. Zeeb 	u8 RTSPLCPFallback[6];	/* 0x17 - 0x19 */
767*b4c3e9b5SBjoern A. Zeeb 	__le16 RTSDurFallback;	/* 0x1a */
768*b4c3e9b5SBjoern A. Zeeb 	u8 FragPLCPFallback[6];	/* 0x1b - 1d */
769*b4c3e9b5SBjoern A. Zeeb 	__le16 FragDurFallback;	/* 0x1e */
770*b4c3e9b5SBjoern A. Zeeb 	__le16 MModeLen;	/* 0x1f */
771*b4c3e9b5SBjoern A. Zeeb 	__le16 MModeFbrLen;	/* 0x20 */
772*b4c3e9b5SBjoern A. Zeeb 	__le16 TstampLow;	/* 0x21 */
773*b4c3e9b5SBjoern A. Zeeb 	__le16 TstampHigh;	/* 0x22 */
774*b4c3e9b5SBjoern A. Zeeb 	__le16 ABI_MimoAntSel;	/* 0x23 */
775*b4c3e9b5SBjoern A. Zeeb 	__le16 PreloadSize;	/* 0x24 */
776*b4c3e9b5SBjoern A. Zeeb 	__le16 AmpduSeqCtl;	/* 0x25 */
777*b4c3e9b5SBjoern A. Zeeb 	__le16 TxFrameID;	/* 0x26 */
778*b4c3e9b5SBjoern A. Zeeb 	__le16 TxStatus;	/* 0x27 */
779*b4c3e9b5SBjoern A. Zeeb 	__le16 MaxNMpdus;	/* 0x28 */
780*b4c3e9b5SBjoern A. Zeeb 	__le16 MaxABytes_MRT;	/* 0x29 */
781*b4c3e9b5SBjoern A. Zeeb 	__le16 MaxABytes_FBR;	/* 0x2a */
782*b4c3e9b5SBjoern A. Zeeb 	__le16 MinMBytes;	/* 0x2b */
783*b4c3e9b5SBjoern A. Zeeb 	u8 RTSPhyHeader[D11_PHY_HDR_LEN];	/* 0x2c - 0x2e */
784*b4c3e9b5SBjoern A. Zeeb 	struct ieee80211_rts rts_frame;	/* 0x2f - 0x36 */
785*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;		/* 0x37 */
786*b4c3e9b5SBjoern A. Zeeb } __packed __aligned(2);
787*b4c3e9b5SBjoern A. Zeeb 
788*b4c3e9b5SBjoern A. Zeeb #define	D11_TXH_LEN		112	/* bytes */
789*b4c3e9b5SBjoern A. Zeeb 
790*b4c3e9b5SBjoern A. Zeeb /* Frame Types */
791*b4c3e9b5SBjoern A. Zeeb #define FT_CCK	0
792*b4c3e9b5SBjoern A. Zeeb #define FT_OFDM	1
793*b4c3e9b5SBjoern A. Zeeb #define FT_HT	2
794*b4c3e9b5SBjoern A. Zeeb #define FT_N	3
795*b4c3e9b5SBjoern A. Zeeb 
796*b4c3e9b5SBjoern A. Zeeb /*
797*b4c3e9b5SBjoern A. Zeeb  * Position of MPDU inside A-MPDU; indicated with bits 10:9
798*b4c3e9b5SBjoern A. Zeeb  * of MacTxControlLow
799*b4c3e9b5SBjoern A. Zeeb  */
800*b4c3e9b5SBjoern A. Zeeb #define TXC_AMPDU_SHIFT		9	/* shift for ampdu settings */
801*b4c3e9b5SBjoern A. Zeeb #define TXC_AMPDU_NONE		0	/* Regular MPDU, not an A-MPDU */
802*b4c3e9b5SBjoern A. Zeeb #define TXC_AMPDU_FIRST		1	/* first MPDU of an A-MPDU */
803*b4c3e9b5SBjoern A. Zeeb #define TXC_AMPDU_MIDDLE	2	/* intermediate MPDU of an A-MPDU */
804*b4c3e9b5SBjoern A. Zeeb #define TXC_AMPDU_LAST		3	/* last (or single) MPDU of an A-MPDU */
805*b4c3e9b5SBjoern A. Zeeb 
806*b4c3e9b5SBjoern A. Zeeb /*== MacTxControlLow ==*/
807*b4c3e9b5SBjoern A. Zeeb #define TXC_AMIC		0x8000
808*b4c3e9b5SBjoern A. Zeeb #define	TXC_SENDCTS		0x0800
809*b4c3e9b5SBjoern A. Zeeb #define TXC_AMPDU_MASK		0x0600
810*b4c3e9b5SBjoern A. Zeeb #define TXC_BW_40		0x0100
811*b4c3e9b5SBjoern A. Zeeb #define TXC_FREQBAND_5G		0x0080
812*b4c3e9b5SBjoern A. Zeeb #define	TXC_DFCS		0x0040
813*b4c3e9b5SBjoern A. Zeeb #define	TXC_IGNOREPMQ		0x0020
814*b4c3e9b5SBjoern A. Zeeb #define	TXC_HWSEQ		0x0010
815*b4c3e9b5SBjoern A. Zeeb #define	TXC_STARTMSDU		0x0008
816*b4c3e9b5SBjoern A. Zeeb #define	TXC_SENDRTS		0x0004
817*b4c3e9b5SBjoern A. Zeeb #define	TXC_LONGFRAME		0x0002
818*b4c3e9b5SBjoern A. Zeeb #define	TXC_IMMEDACK		0x0001
819*b4c3e9b5SBjoern A. Zeeb 
820*b4c3e9b5SBjoern A. Zeeb /*== MacTxControlHigh ==*/
821*b4c3e9b5SBjoern A. Zeeb /* RTS fallback preamble type 1 = SHORT 0 = LONG */
822*b4c3e9b5SBjoern A. Zeeb #define TXC_PREAMBLE_RTS_FB_SHORT	0x8000
823*b4c3e9b5SBjoern A. Zeeb /* RTS main rate preamble type 1 = SHORT 0 = LONG */
824*b4c3e9b5SBjoern A. Zeeb #define TXC_PREAMBLE_RTS_MAIN_SHORT	0x4000
825*b4c3e9b5SBjoern A. Zeeb /*
826*b4c3e9b5SBjoern A. Zeeb  * Main fallback rate preamble type
827*b4c3e9b5SBjoern A. Zeeb  *   1 = SHORT for OFDM/GF for MIMO
828*b4c3e9b5SBjoern A. Zeeb  *   0 = LONG for CCK/MM for MIMO
829*b4c3e9b5SBjoern A. Zeeb  */
830*b4c3e9b5SBjoern A. Zeeb #define TXC_PREAMBLE_DATA_FB_SHORT	0x2000
831*b4c3e9b5SBjoern A. Zeeb 
832*b4c3e9b5SBjoern A. Zeeb /* TXC_PREAMBLE_DATA_MAIN is in PhyTxControl bit 5 */
833*b4c3e9b5SBjoern A. Zeeb /* use fallback rate for this AMPDU */
834*b4c3e9b5SBjoern A. Zeeb #define	TXC_AMPDU_FBR		0x1000
835*b4c3e9b5SBjoern A. Zeeb #define	TXC_SECKEY_MASK		0x0FF0
836*b4c3e9b5SBjoern A. Zeeb #define	TXC_SECKEY_SHIFT	4
837*b4c3e9b5SBjoern A. Zeeb /* Use alternate txpwr defined at loc. M_ALT_TXPWR_IDX */
838*b4c3e9b5SBjoern A. Zeeb #define	TXC_ALT_TXPWR		0x0008
839*b4c3e9b5SBjoern A. Zeeb #define	TXC_SECTYPE_MASK	0x0007
840*b4c3e9b5SBjoern A. Zeeb #define	TXC_SECTYPE_SHIFT	0
841*b4c3e9b5SBjoern A. Zeeb 
842*b4c3e9b5SBjoern A. Zeeb /* Null delimiter for Fallback rate */
843*b4c3e9b5SBjoern A. Zeeb #define AMPDU_FBR_NULL_DELIM  5	/* Location of Null delimiter count for AMPDU */
844*b4c3e9b5SBjoern A. Zeeb 
845*b4c3e9b5SBjoern A. Zeeb /* PhyTxControl for Mimophy */
846*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_PWR_MASK	0xFC00
847*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_PWR_SHIFT	10
848*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_ANT_MASK	0x03C0	/* bit 6, 7, 8, 9 */
849*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_ANT_SHIFT	6
850*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_ANT_0_1		0x00C0	/* auto, last rx */
851*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_LCNPHY_ANT_LAST	0x0000
852*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_ANT_3		0x0200	/* virtual antenna 3 */
853*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_ANT_2		0x0100	/* virtual antenna 2 */
854*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_ANT_1		0x0080	/* virtual antenna 1 */
855*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_ANT_0		0x0040	/* virtual antenna 0 */
856*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_SHORT_HDR	0x0010
857*b4c3e9b5SBjoern A. Zeeb 
858*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_OLD_ANT_0	0x0000
859*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_OLD_ANT_1	0x0100
860*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_OLD_ANT_LAST	0x0300
861*b4c3e9b5SBjoern A. Zeeb 
862*b4c3e9b5SBjoern A. Zeeb /* PhyTxControl_1 for Mimophy */
863*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_BW_MASK		0x0007
864*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_BW_10MHZ		0
865*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_BW_10MHZ_UP		1
866*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_BW_20MHZ		2
867*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_BW_20MHZ_UP		3
868*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_BW_40MHZ		4
869*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_BW_40MHZ_DUP		5
870*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_MODE_SHIFT		3
871*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_MODE_MASK		0x0038
872*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_MODE_SISO		0
873*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_MODE_CDD		1
874*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_MODE_STBC		2
875*b4c3e9b5SBjoern A. Zeeb #define PHY_TXC1_MODE_SDM		3
876*b4c3e9b5SBjoern A. Zeeb 
877*b4c3e9b5SBjoern A. Zeeb /* PhyTxControl for HTphy that are different from Mimophy */
878*b4c3e9b5SBjoern A. Zeeb #define	PHY_TXC_HTANT_MASK		0x3fC0	/* bits 6-13 */
879*b4c3e9b5SBjoern A. Zeeb 
880*b4c3e9b5SBjoern A. Zeeb /* XtraFrameTypes */
881*b4c3e9b5SBjoern A. Zeeb #define XFTS_RTS_FT_SHIFT	2
882*b4c3e9b5SBjoern A. Zeeb #define XFTS_FBRRTS_FT_SHIFT	4
883*b4c3e9b5SBjoern A. Zeeb #define XFTS_CHANNEL_SHIFT	8
884*b4c3e9b5SBjoern A. Zeeb 
885*b4c3e9b5SBjoern A. Zeeb /* Antenna diversity bit in ant_wr_settle */
886*b4c3e9b5SBjoern A. Zeeb #define	PHY_AWS_ANTDIV		0x2000
887*b4c3e9b5SBjoern A. Zeeb 
888*b4c3e9b5SBjoern A. Zeeb /* IFS ctl */
889*b4c3e9b5SBjoern A. Zeeb #define IFS_USEEDCF	(1 << 2)
890*b4c3e9b5SBjoern A. Zeeb 
891*b4c3e9b5SBjoern A. Zeeb /* IFS ctl1 */
892*b4c3e9b5SBjoern A. Zeeb #define IFS_CTL1_EDCRS	(1 << 3)
893*b4c3e9b5SBjoern A. Zeeb #define IFS_CTL1_EDCRS_20L (1 << 4)
894*b4c3e9b5SBjoern A. Zeeb #define IFS_CTL1_EDCRS_40 (1 << 5)
895*b4c3e9b5SBjoern A. Zeeb 
896*b4c3e9b5SBjoern A. Zeeb /* ABI_MimoAntSel */
897*b4c3e9b5SBjoern A. Zeeb #define ABI_MAS_ADDR_BMP_IDX_MASK	0x0f00
898*b4c3e9b5SBjoern A. Zeeb #define ABI_MAS_ADDR_BMP_IDX_SHIFT	8
899*b4c3e9b5SBjoern A. Zeeb #define ABI_MAS_FBR_ANT_PTN_MASK	0x00f0
900*b4c3e9b5SBjoern A. Zeeb #define ABI_MAS_FBR_ANT_PTN_SHIFT	4
901*b4c3e9b5SBjoern A. Zeeb #define ABI_MAS_MRT_ANT_PTN_MASK	0x000f
902*b4c3e9b5SBjoern A. Zeeb 
903*b4c3e9b5SBjoern A. Zeeb /* tx status packet */
904*b4c3e9b5SBjoern A. Zeeb struct tx_status {
905*b4c3e9b5SBjoern A. Zeeb 	u16 framelen;
906*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;
907*b4c3e9b5SBjoern A. Zeeb 	u16 frameid;
908*b4c3e9b5SBjoern A. Zeeb 	u16 status;
909*b4c3e9b5SBjoern A. Zeeb 	u16 lasttxtime;
910*b4c3e9b5SBjoern A. Zeeb 	u16 sequence;
911*b4c3e9b5SBjoern A. Zeeb 	u16 phyerr;
912*b4c3e9b5SBjoern A. Zeeb 	u16 ackphyrxsh;
913*b4c3e9b5SBjoern A. Zeeb } __packed;
914*b4c3e9b5SBjoern A. Zeeb 
915*b4c3e9b5SBjoern A. Zeeb #define	TXSTATUS_LEN	16
916*b4c3e9b5SBjoern A. Zeeb 
917*b4c3e9b5SBjoern A. Zeeb /* status field bit definitions */
918*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_FRM_RTX_MASK	0xF000
919*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_FRM_RTX_SHIFT	12
920*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_RTS_RTX_MASK	0x0F00
921*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_RTS_RTX_SHIFT	8
922*b4c3e9b5SBjoern A. Zeeb #define TX_STATUS_MASK		0x00FE
923*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_PMINDCTD	(1 << 7) /* PM mode indicated to AP */
924*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_INTERMEDIATE	(1 << 6) /* intermediate or 1st ampdu pkg */
925*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_AMPDU		(1 << 5) /* AMPDU status */
926*b4c3e9b5SBjoern A. Zeeb #define TX_STATUS_SUPR_MASK	0x1C	 /* suppress status bits (4:2) */
927*b4c3e9b5SBjoern A. Zeeb #define TX_STATUS_SUPR_SHIFT	2
928*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_ACK_RCV	(1 << 1) /* ACK received */
929*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_VALID		(1 << 0) /* Tx status valid */
930*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_NO_ACK	0
931*b4c3e9b5SBjoern A. Zeeb 
932*b4c3e9b5SBjoern A. Zeeb /* suppress status reason codes */
933*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_SUPR_PMQ	(1 << 2) /* PMQ entry */
934*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_SUPR_FLUSH	(2 << 2) /* flush request */
935*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_SUPR_FRAG	(3 << 2) /* previous frag failure */
936*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_SUPR_TBTT	(3 << 2) /* SHARED: Probe resp supr for TBTT */
937*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_SUPR_BADCH	(4 << 2) /* channel mismatch */
938*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_SUPR_EXPTIME	(5 << 2) /* lifetime expiry */
939*b4c3e9b5SBjoern A. Zeeb #define	TX_STATUS_SUPR_UF	(6 << 2) /* underflow */
940*b4c3e9b5SBjoern A. Zeeb 
941*b4c3e9b5SBjoern A. Zeeb /* Unexpected tx status for rate update */
942*b4c3e9b5SBjoern A. Zeeb #define TX_STATUS_UNEXP(status) \
943*b4c3e9b5SBjoern A. Zeeb 	((((status) & TX_STATUS_INTERMEDIATE) != 0) && \
944*b4c3e9b5SBjoern A. Zeeb 	 TX_STATUS_UNEXP_AMPDU(status))
945*b4c3e9b5SBjoern A. Zeeb 
946*b4c3e9b5SBjoern A. Zeeb /* Unexpected tx status for A-MPDU rate update */
947*b4c3e9b5SBjoern A. Zeeb #define TX_STATUS_UNEXP_AMPDU(status) \
948*b4c3e9b5SBjoern A. Zeeb 	((((status) & TX_STATUS_SUPR_MASK) != 0) && \
949*b4c3e9b5SBjoern A. Zeeb 	 (((status) & TX_STATUS_SUPR_MASK) != TX_STATUS_SUPR_EXPTIME))
950*b4c3e9b5SBjoern A. Zeeb 
951*b4c3e9b5SBjoern A. Zeeb #define TX_STATUS_BA_BMAP03_MASK	0xF000	/* ba bitmap 0:3 in 1st pkg */
952*b4c3e9b5SBjoern A. Zeeb #define TX_STATUS_BA_BMAP03_SHIFT	12	/* ba bitmap 0:3 in 1st pkg */
953*b4c3e9b5SBjoern A. Zeeb #define TX_STATUS_BA_BMAP47_MASK	0x001E	/* ba bitmap 4:7 in 2nd pkg */
954*b4c3e9b5SBjoern A. Zeeb #define TX_STATUS_BA_BMAP47_SHIFT	3	/* ba bitmap 4:7 in 2nd pkg */
955*b4c3e9b5SBjoern A. Zeeb 
956*b4c3e9b5SBjoern A. Zeeb /* RXE (Receive Engine) */
957*b4c3e9b5SBjoern A. Zeeb 
958*b4c3e9b5SBjoern A. Zeeb /* RCM_CTL */
959*b4c3e9b5SBjoern A. Zeeb #define	RCM_INC_MASK_H		0x0080
960*b4c3e9b5SBjoern A. Zeeb #define	RCM_INC_MASK_L		0x0040
961*b4c3e9b5SBjoern A. Zeeb #define	RCM_INC_DATA		0x0020
962*b4c3e9b5SBjoern A. Zeeb #define	RCM_INDEX_MASK		0x001F
963*b4c3e9b5SBjoern A. Zeeb #define	RCM_SIZE		15
964*b4c3e9b5SBjoern A. Zeeb 
965*b4c3e9b5SBjoern A. Zeeb #define	RCM_MAC_OFFSET		0	/* current MAC address */
966*b4c3e9b5SBjoern A. Zeeb #define	RCM_BSSID_OFFSET	3	/* current BSSID address */
967*b4c3e9b5SBjoern A. Zeeb #define	RCM_F_BSSID_0_OFFSET	6	/* foreign BSS CFP tracking */
968*b4c3e9b5SBjoern A. Zeeb #define	RCM_F_BSSID_1_OFFSET	9	/* foreign BSS CFP tracking */
969*b4c3e9b5SBjoern A. Zeeb #define	RCM_F_BSSID_2_OFFSET	12	/* foreign BSS CFP tracking */
970*b4c3e9b5SBjoern A. Zeeb 
971*b4c3e9b5SBjoern A. Zeeb #define RCM_WEP_TA0_OFFSET	16
972*b4c3e9b5SBjoern A. Zeeb #define RCM_WEP_TA1_OFFSET	19
973*b4c3e9b5SBjoern A. Zeeb #define RCM_WEP_TA2_OFFSET	22
974*b4c3e9b5SBjoern A. Zeeb #define RCM_WEP_TA3_OFFSET	25
975*b4c3e9b5SBjoern A. Zeeb 
976*b4c3e9b5SBjoern A. Zeeb /* PSM Block */
977*b4c3e9b5SBjoern A. Zeeb 
978*b4c3e9b5SBjoern A. Zeeb /* psm_phy_hdr_param bits */
979*b4c3e9b5SBjoern A. Zeeb #define MAC_PHY_RESET		1
980*b4c3e9b5SBjoern A. Zeeb #define MAC_PHY_CLOCK_EN	2
981*b4c3e9b5SBjoern A. Zeeb #define MAC_PHY_FORCE_CLK	4
982*b4c3e9b5SBjoern A. Zeeb 
983*b4c3e9b5SBjoern A. Zeeb /* WEP Block */
984*b4c3e9b5SBjoern A. Zeeb 
985*b4c3e9b5SBjoern A. Zeeb /* WEP_WKEY */
986*b4c3e9b5SBjoern A. Zeeb #define	WKEY_START		(1 << 8)
987*b4c3e9b5SBjoern A. Zeeb #define	WKEY_SEL_MASK		0x1F
988*b4c3e9b5SBjoern A. Zeeb 
989*b4c3e9b5SBjoern A. Zeeb /* WEP data formats */
990*b4c3e9b5SBjoern A. Zeeb 
991*b4c3e9b5SBjoern A. Zeeb /* the number of RCMTA entries */
992*b4c3e9b5SBjoern A. Zeeb #define RCMTA_SIZE 50
993*b4c3e9b5SBjoern A. Zeeb 
994*b4c3e9b5SBjoern A. Zeeb #define M_ADDR_BMP_BLK		(0x37e * 2)
995*b4c3e9b5SBjoern A. Zeeb #define M_ADDR_BMP_BLK_SZ	12
996*b4c3e9b5SBjoern A. Zeeb 
997*b4c3e9b5SBjoern A. Zeeb #define ADDR_BMP_RA		(1 << 0)	/* Receiver Address (RA) */
998*b4c3e9b5SBjoern A. Zeeb #define ADDR_BMP_TA		(1 << 1)	/* Transmitter Address (TA) */
999*b4c3e9b5SBjoern A. Zeeb #define ADDR_BMP_BSSID		(1 << 2)	/* BSSID */
1000*b4c3e9b5SBjoern A. Zeeb #define ADDR_BMP_AP		(1 << 3)	/* Infra-BSS Access Point */
1001*b4c3e9b5SBjoern A. Zeeb #define ADDR_BMP_STA		(1 << 4)	/* Infra-BSS Station */
1002*b4c3e9b5SBjoern A. Zeeb #define ADDR_BMP_RESERVED1	(1 << 5)
1003*b4c3e9b5SBjoern A. Zeeb #define ADDR_BMP_RESERVED2	(1 << 6)
1004*b4c3e9b5SBjoern A. Zeeb #define ADDR_BMP_RESERVED3	(1 << 7)
1005*b4c3e9b5SBjoern A. Zeeb #define ADDR_BMP_BSS_IDX_MASK	(3 << 8)	/* BSS control block index */
1006*b4c3e9b5SBjoern A. Zeeb #define ADDR_BMP_BSS_IDX_SHIFT	8
1007*b4c3e9b5SBjoern A. Zeeb 
1008*b4c3e9b5SBjoern A. Zeeb #define	WSEC_MAX_RCMTA_KEYS	54
1009*b4c3e9b5SBjoern A. Zeeb 
1010*b4c3e9b5SBjoern A. Zeeb /* max keys in M_TKMICKEYS_BLK */
1011*b4c3e9b5SBjoern A. Zeeb #define	WSEC_MAX_TKMIC_ENGINE_KEYS		12	/* 8 + 4 default */
1012*b4c3e9b5SBjoern A. Zeeb 
1013*b4c3e9b5SBjoern A. Zeeb /* max RXE match registers */
1014*b4c3e9b5SBjoern A. Zeeb #define WSEC_MAX_RXE_KEYS	4
1015*b4c3e9b5SBjoern A. Zeeb 
1016*b4c3e9b5SBjoern A. Zeeb /* SECKINDXALGO (Security Key Index & Algorithm Block) word format */
1017*b4c3e9b5SBjoern A. Zeeb /* SKL (Security Key Lookup) */
1018*b4c3e9b5SBjoern A. Zeeb #define	SKL_ALGO_MASK		0x0007
1019*b4c3e9b5SBjoern A. Zeeb #define	SKL_ALGO_SHIFT		0
1020*b4c3e9b5SBjoern A. Zeeb #define	SKL_KEYID_MASK		0x0008
1021*b4c3e9b5SBjoern A. Zeeb #define	SKL_KEYID_SHIFT		3
1022*b4c3e9b5SBjoern A. Zeeb #define	SKL_INDEX_MASK		0x03F0
1023*b4c3e9b5SBjoern A. Zeeb #define	SKL_INDEX_SHIFT		4
1024*b4c3e9b5SBjoern A. Zeeb #define	SKL_GRP_ALGO_MASK	0x1c00
1025*b4c3e9b5SBjoern A. Zeeb #define	SKL_GRP_ALGO_SHIFT	10
1026*b4c3e9b5SBjoern A. Zeeb 
1027*b4c3e9b5SBjoern A. Zeeb /* additional bits defined for IBSS group key support */
1028*b4c3e9b5SBjoern A. Zeeb #define	SKL_IBSS_INDEX_MASK	0x01F0
1029*b4c3e9b5SBjoern A. Zeeb #define	SKL_IBSS_INDEX_SHIFT	4
1030*b4c3e9b5SBjoern A. Zeeb #define	SKL_IBSS_KEYID1_MASK	0x0600
1031*b4c3e9b5SBjoern A. Zeeb #define	SKL_IBSS_KEYID1_SHIFT	9
1032*b4c3e9b5SBjoern A. Zeeb #define	SKL_IBSS_KEYID2_MASK	0x1800
1033*b4c3e9b5SBjoern A. Zeeb #define	SKL_IBSS_KEYID2_SHIFT	11
1034*b4c3e9b5SBjoern A. Zeeb #define	SKL_IBSS_KEYALGO_MASK	0xE000
1035*b4c3e9b5SBjoern A. Zeeb #define	SKL_IBSS_KEYALGO_SHIFT	13
1036*b4c3e9b5SBjoern A. Zeeb 
1037*b4c3e9b5SBjoern A. Zeeb #define	WSEC_MODE_OFF		0
1038*b4c3e9b5SBjoern A. Zeeb #define	WSEC_MODE_HW		1
1039*b4c3e9b5SBjoern A. Zeeb #define	WSEC_MODE_SW		2
1040*b4c3e9b5SBjoern A. Zeeb 
1041*b4c3e9b5SBjoern A. Zeeb #define	WSEC_ALGO_OFF		0
1042*b4c3e9b5SBjoern A. Zeeb #define	WSEC_ALGO_WEP1		1
1043*b4c3e9b5SBjoern A. Zeeb #define	WSEC_ALGO_TKIP		2
1044*b4c3e9b5SBjoern A. Zeeb #define	WSEC_ALGO_AES		3
1045*b4c3e9b5SBjoern A. Zeeb #define	WSEC_ALGO_WEP128	4
1046*b4c3e9b5SBjoern A. Zeeb #define	WSEC_ALGO_AES_LEGACY	5
1047*b4c3e9b5SBjoern A. Zeeb #define	WSEC_ALGO_NALG		6
1048*b4c3e9b5SBjoern A. Zeeb 
1049*b4c3e9b5SBjoern A. Zeeb #define	AES_MODE_NONE		0
1050*b4c3e9b5SBjoern A. Zeeb #define	AES_MODE_CCM		1
1051*b4c3e9b5SBjoern A. Zeeb 
1052*b4c3e9b5SBjoern A. Zeeb /* WEP_CTL (Rev 0) */
1053*b4c3e9b5SBjoern A. Zeeb #define	WECR0_KEYREG_SHIFT	0
1054*b4c3e9b5SBjoern A. Zeeb #define	WECR0_KEYREG_MASK	0x7
1055*b4c3e9b5SBjoern A. Zeeb #define	WECR0_DECRYPT		(1 << 3)
1056*b4c3e9b5SBjoern A. Zeeb #define	WECR0_IVINLINE		(1 << 4)
1057*b4c3e9b5SBjoern A. Zeeb #define	WECR0_WEPALG_SHIFT	5
1058*b4c3e9b5SBjoern A. Zeeb #define	WECR0_WEPALG_MASK	(0x7 << 5)
1059*b4c3e9b5SBjoern A. Zeeb #define	WECR0_WKEYSEL_SHIFT	8
1060*b4c3e9b5SBjoern A. Zeeb #define	WECR0_WKEYSEL_MASK	(0x7 << 8)
1061*b4c3e9b5SBjoern A. Zeeb #define	WECR0_WKEYSTART		(1 << 11)
1062*b4c3e9b5SBjoern A. Zeeb #define	WECR0_WEPINIT		(1 << 14)
1063*b4c3e9b5SBjoern A. Zeeb #define	WECR0_ICVERR		(1 << 15)
1064*b4c3e9b5SBjoern A. Zeeb 
1065*b4c3e9b5SBjoern A. Zeeb /* Frame template map byte offsets */
1066*b4c3e9b5SBjoern A. Zeeb #define	T_ACTS_TPL_BASE		(0)
1067*b4c3e9b5SBjoern A. Zeeb #define	T_NULL_TPL_BASE		(0xc * 2)
1068*b4c3e9b5SBjoern A. Zeeb #define	T_QNULL_TPL_BASE	(0x1c * 2)
1069*b4c3e9b5SBjoern A. Zeeb #define	T_RR_TPL_BASE		(0x2c * 2)
1070*b4c3e9b5SBjoern A. Zeeb #define	T_BCN0_TPL_BASE		(0x34 * 2)
1071*b4c3e9b5SBjoern A. Zeeb #define	T_PRS_TPL_BASE		(0x134 * 2)
1072*b4c3e9b5SBjoern A. Zeeb #define	T_BCN1_TPL_BASE		(0x234 * 2)
1073*b4c3e9b5SBjoern A. Zeeb #define T_TX_FIFO_TXRAM_BASE	(T_ACTS_TPL_BASE + \
1074*b4c3e9b5SBjoern A. Zeeb 				 (TXFIFO_START_BLK * TXFIFO_SIZE_UNIT))
1075*b4c3e9b5SBjoern A. Zeeb 
1076*b4c3e9b5SBjoern A. Zeeb #define T_BA_TPL_BASE		T_QNULL_TPL_BASE /* template area for BA */
1077*b4c3e9b5SBjoern A. Zeeb 
1078*b4c3e9b5SBjoern A. Zeeb #define T_RAM_ACCESS_SZ		4	/* template ram is 4 byte access only */
1079*b4c3e9b5SBjoern A. Zeeb 
1080*b4c3e9b5SBjoern A. Zeeb /* Shared Mem byte offsets */
1081*b4c3e9b5SBjoern A. Zeeb 
1082*b4c3e9b5SBjoern A. Zeeb /* Location where the ucode expects the corerev */
1083*b4c3e9b5SBjoern A. Zeeb #define	M_MACHW_VER		(0x00b * 2)
1084*b4c3e9b5SBjoern A. Zeeb 
1085*b4c3e9b5SBjoern A. Zeeb /* Location where the ucode expects the MAC capabilities */
1086*b4c3e9b5SBjoern A. Zeeb #define	M_MACHW_CAP_L		(0x060 * 2)
1087*b4c3e9b5SBjoern A. Zeeb #define	M_MACHW_CAP_H	(0x061 * 2)
1088*b4c3e9b5SBjoern A. Zeeb 
1089*b4c3e9b5SBjoern A. Zeeb /* WME shared memory */
1090*b4c3e9b5SBjoern A. Zeeb #define M_EDCF_STATUS_OFF	(0x007 * 2)
1091*b4c3e9b5SBjoern A. Zeeb #define M_TXF_CUR_INDEX		(0x018 * 2)
1092*b4c3e9b5SBjoern A. Zeeb #define M_EDCF_QINFO		(0x120 * 2)
1093*b4c3e9b5SBjoern A. Zeeb 
1094*b4c3e9b5SBjoern A. Zeeb /* PS-mode related parameters */
1095*b4c3e9b5SBjoern A. Zeeb #define	M_DOT11_SLOT		(0x008 * 2)
1096*b4c3e9b5SBjoern A. Zeeb #define	M_DOT11_DTIMPERIOD	(0x009 * 2)
1097*b4c3e9b5SBjoern A. Zeeb #define	M_NOSLPZNATDTIM		(0x026 * 2)
1098*b4c3e9b5SBjoern A. Zeeb 
1099*b4c3e9b5SBjoern A. Zeeb /* Beacon-related parameters */
1100*b4c3e9b5SBjoern A. Zeeb #define	M_BCN0_FRM_BYTESZ	(0x00c * 2)	/* Bcn 0 template length */
1101*b4c3e9b5SBjoern A. Zeeb #define	M_BCN1_FRM_BYTESZ	(0x00d * 2)	/* Bcn 1 template length */
1102*b4c3e9b5SBjoern A. Zeeb #define	M_BCN_TXTSF_OFFSET	(0x00e * 2)
1103*b4c3e9b5SBjoern A. Zeeb #define	M_TIMBPOS_INBEACON	(0x00f * 2)
1104*b4c3e9b5SBjoern A. Zeeb #define	M_SFRMTXCNTFBRTHSD	(0x022 * 2)
1105*b4c3e9b5SBjoern A. Zeeb #define	M_LFRMTXCNTFBRTHSD	(0x023 * 2)
1106*b4c3e9b5SBjoern A. Zeeb #define	M_BCN_PCTLWD		(0x02a * 2)
1107*b4c3e9b5SBjoern A. Zeeb #define M_BCN_LI		(0x05b * 2)	/* beacon listen interval */
1108*b4c3e9b5SBjoern A. Zeeb 
1109*b4c3e9b5SBjoern A. Zeeb /* MAX Rx Frame len */
1110*b4c3e9b5SBjoern A. Zeeb #define M_MAXRXFRM_LEN		(0x010 * 2)
1111*b4c3e9b5SBjoern A. Zeeb 
1112*b4c3e9b5SBjoern A. Zeeb /* ACK/CTS related params */
1113*b4c3e9b5SBjoern A. Zeeb #define	M_RSP_PCTLWD		(0x011 * 2)
1114*b4c3e9b5SBjoern A. Zeeb 
1115*b4c3e9b5SBjoern A. Zeeb /* Hardware Power Control */
1116*b4c3e9b5SBjoern A. Zeeb #define M_TXPWR_N		(0x012 * 2)
1117*b4c3e9b5SBjoern A. Zeeb #define M_TXPWR_TARGET		(0x013 * 2)
1118*b4c3e9b5SBjoern A. Zeeb #define M_TXPWR_MAX		(0x014 * 2)
1119*b4c3e9b5SBjoern A. Zeeb #define M_TXPWR_CUR		(0x019 * 2)
1120*b4c3e9b5SBjoern A. Zeeb 
1121*b4c3e9b5SBjoern A. Zeeb /* Rx-related parameters */
1122*b4c3e9b5SBjoern A. Zeeb #define	M_RX_PAD_DATA_OFFSET	(0x01a * 2)
1123*b4c3e9b5SBjoern A. Zeeb 
1124*b4c3e9b5SBjoern A. Zeeb /* WEP Shared mem data */
1125*b4c3e9b5SBjoern A. Zeeb #define	M_SEC_DEFIVLOC		(0x01e * 2)
1126*b4c3e9b5SBjoern A. Zeeb #define	M_SEC_VALNUMSOFTMCHTA	(0x01f * 2)
1127*b4c3e9b5SBjoern A. Zeeb #define	M_PHYVER		(0x028 * 2)
1128*b4c3e9b5SBjoern A. Zeeb #define	M_PHYTYPE		(0x029 * 2)
1129*b4c3e9b5SBjoern A. Zeeb #define	M_SECRXKEYS_PTR		(0x02b * 2)
1130*b4c3e9b5SBjoern A. Zeeb #define	M_TKMICKEYS_PTR		(0x059 * 2)
1131*b4c3e9b5SBjoern A. Zeeb #define	M_SECKINDXALGO_BLK	(0x2ea * 2)
1132*b4c3e9b5SBjoern A. Zeeb #define M_SECKINDXALGO_BLK_SZ	54
1133*b4c3e9b5SBjoern A. Zeeb #define	M_SECPSMRXTAMCH_BLK	(0x2fa * 2)
1134*b4c3e9b5SBjoern A. Zeeb #define	M_TKIP_TSC_TTAK		(0x18c * 2)
1135*b4c3e9b5SBjoern A. Zeeb #define	D11_MAX_KEY_SIZE	16
1136*b4c3e9b5SBjoern A. Zeeb 
1137*b4c3e9b5SBjoern A. Zeeb #define	M_MAX_ANTCNT		(0x02e * 2)	/* antenna swap threshold */
1138*b4c3e9b5SBjoern A. Zeeb 
1139*b4c3e9b5SBjoern A. Zeeb /* Probe response related parameters */
1140*b4c3e9b5SBjoern A. Zeeb #define	M_SSIDLEN		(0x024 * 2)
1141*b4c3e9b5SBjoern A. Zeeb #define	M_PRB_RESP_FRM_LEN	(0x025 * 2)
1142*b4c3e9b5SBjoern A. Zeeb #define	M_PRS_MAXTIME		(0x03a * 2)
1143*b4c3e9b5SBjoern A. Zeeb #define	M_SSID			(0xb0 * 2)
1144*b4c3e9b5SBjoern A. Zeeb #define	M_CTXPRS_BLK		(0xc0 * 2)
1145*b4c3e9b5SBjoern A. Zeeb #define	C_CTX_PCTLWD_POS	(0x4 * 2)
1146*b4c3e9b5SBjoern A. Zeeb 
1147*b4c3e9b5SBjoern A. Zeeb /* Delta between OFDM and CCK power in CCK power boost mode */
1148*b4c3e9b5SBjoern A. Zeeb #define M_OFDM_OFFSET		(0x027 * 2)
1149*b4c3e9b5SBjoern A. Zeeb 
1150*b4c3e9b5SBjoern A. Zeeb /* TSSI for last 4 11b/g CCK packets transmitted */
1151*b4c3e9b5SBjoern A. Zeeb #define	M_B_TSSI_0		(0x02c * 2)
1152*b4c3e9b5SBjoern A. Zeeb #define	M_B_TSSI_1		(0x02d * 2)
1153*b4c3e9b5SBjoern A. Zeeb 
1154*b4c3e9b5SBjoern A. Zeeb /* Host flags to turn on ucode options */
1155*b4c3e9b5SBjoern A. Zeeb #define	M_HOST_FLAGS1		(0x02f * 2)
1156*b4c3e9b5SBjoern A. Zeeb #define	M_HOST_FLAGS2		(0x030 * 2)
1157*b4c3e9b5SBjoern A. Zeeb #define	M_HOST_FLAGS3		(0x031 * 2)
1158*b4c3e9b5SBjoern A. Zeeb #define	M_HOST_FLAGS4		(0x03c * 2)
1159*b4c3e9b5SBjoern A. Zeeb #define	M_HOST_FLAGS5		(0x06a * 2)
1160*b4c3e9b5SBjoern A. Zeeb #define	M_HOST_FLAGS_SZ		16
1161*b4c3e9b5SBjoern A. Zeeb 
1162*b4c3e9b5SBjoern A. Zeeb #define M_RADAR_REG		(0x033 * 2)
1163*b4c3e9b5SBjoern A. Zeeb 
1164*b4c3e9b5SBjoern A. Zeeb /* TSSI for last 4 11a OFDM packets transmitted */
1165*b4c3e9b5SBjoern A. Zeeb #define	M_A_TSSI_0		(0x034 * 2)
1166*b4c3e9b5SBjoern A. Zeeb #define	M_A_TSSI_1		(0x035 * 2)
1167*b4c3e9b5SBjoern A. Zeeb 
1168*b4c3e9b5SBjoern A. Zeeb /* noise interference measurement */
1169*b4c3e9b5SBjoern A. Zeeb #define M_NOISE_IF_COUNT	(0x034 * 2)
1170*b4c3e9b5SBjoern A. Zeeb #define M_NOISE_IF_TIMEOUT	(0x035 * 2)
1171*b4c3e9b5SBjoern A. Zeeb 
1172*b4c3e9b5SBjoern A. Zeeb #define	M_RF_RX_SP_REG1		(0x036 * 2)
1173*b4c3e9b5SBjoern A. Zeeb 
1174*b4c3e9b5SBjoern A. Zeeb /* TSSI for last 4 11g OFDM packets transmitted */
1175*b4c3e9b5SBjoern A. Zeeb #define	M_G_TSSI_0		(0x038 * 2)
1176*b4c3e9b5SBjoern A. Zeeb #define	M_G_TSSI_1		(0x039 * 2)
1177*b4c3e9b5SBjoern A. Zeeb 
1178*b4c3e9b5SBjoern A. Zeeb /* Background noise measure */
1179*b4c3e9b5SBjoern A. Zeeb #define	M_JSSI_0		(0x44 * 2)
1180*b4c3e9b5SBjoern A. Zeeb #define	M_JSSI_1		(0x45 * 2)
1181*b4c3e9b5SBjoern A. Zeeb #define	M_JSSI_AUX		(0x46 * 2)
1182*b4c3e9b5SBjoern A. Zeeb 
1183*b4c3e9b5SBjoern A. Zeeb #define	M_CUR_2050_RADIOCODE	(0x47 * 2)
1184*b4c3e9b5SBjoern A. Zeeb 
1185*b4c3e9b5SBjoern A. Zeeb /* TX fifo sizes */
1186*b4c3e9b5SBjoern A. Zeeb #define M_FIFOSIZE0		(0x4c * 2)
1187*b4c3e9b5SBjoern A. Zeeb #define M_FIFOSIZE1		(0x4d * 2)
1188*b4c3e9b5SBjoern A. Zeeb #define M_FIFOSIZE2		(0x4e * 2)
1189*b4c3e9b5SBjoern A. Zeeb #define M_FIFOSIZE3		(0x4f * 2)
1190*b4c3e9b5SBjoern A. Zeeb #define D11_MAX_TX_FRMS		32	/* max frames allowed in tx fifo */
1191*b4c3e9b5SBjoern A. Zeeb 
1192*b4c3e9b5SBjoern A. Zeeb /* Current channel number plus upper bits */
1193*b4c3e9b5SBjoern A. Zeeb #define M_CURCHANNEL		(0x50 * 2)
1194*b4c3e9b5SBjoern A. Zeeb #define D11_CURCHANNEL_5G	0x0100;
1195*b4c3e9b5SBjoern A. Zeeb #define D11_CURCHANNEL_40	0x0200;
1196*b4c3e9b5SBjoern A. Zeeb #define D11_CURCHANNEL_MAX	0x00FF;
1197*b4c3e9b5SBjoern A. Zeeb 
1198*b4c3e9b5SBjoern A. Zeeb /* last posted frameid on the bcmc fifo */
1199*b4c3e9b5SBjoern A. Zeeb #define M_BCMC_FID		(0x54 * 2)
1200*b4c3e9b5SBjoern A. Zeeb #define INVALIDFID		0xffff
1201*b4c3e9b5SBjoern A. Zeeb 
1202*b4c3e9b5SBjoern A. Zeeb /* extended beacon phyctl bytes for 11N */
1203*b4c3e9b5SBjoern A. Zeeb #define	M_BCN_PCTL1WD		(0x058 * 2)
1204*b4c3e9b5SBjoern A. Zeeb 
1205*b4c3e9b5SBjoern A. Zeeb /* idle busy ratio to duty_cycle requirement  */
1206*b4c3e9b5SBjoern A. Zeeb #define M_TX_IDLE_BUSY_RATIO_X_16_CCK  (0x52 * 2)
1207*b4c3e9b5SBjoern A. Zeeb #define M_TX_IDLE_BUSY_RATIO_X_16_OFDM (0x5A * 2)
1208*b4c3e9b5SBjoern A. Zeeb 
1209*b4c3e9b5SBjoern A. Zeeb /* CW RSSI for LCNPHY */
1210*b4c3e9b5SBjoern A. Zeeb #define M_LCN_RSSI_0		0x1332
1211*b4c3e9b5SBjoern A. Zeeb #define M_LCN_RSSI_1		0x1338
1212*b4c3e9b5SBjoern A. Zeeb #define M_LCN_RSSI_2		0x133e
1213*b4c3e9b5SBjoern A. Zeeb #define M_LCN_RSSI_3		0x1344
1214*b4c3e9b5SBjoern A. Zeeb 
1215*b4c3e9b5SBjoern A. Zeeb /* SNR for LCNPHY */
1216*b4c3e9b5SBjoern A. Zeeb #define M_LCN_SNR_A_0	0x1334
1217*b4c3e9b5SBjoern A. Zeeb #define M_LCN_SNR_B_0	0x1336
1218*b4c3e9b5SBjoern A. Zeeb 
1219*b4c3e9b5SBjoern A. Zeeb #define M_LCN_SNR_A_1	0x133a
1220*b4c3e9b5SBjoern A. Zeeb #define M_LCN_SNR_B_1	0x133c
1221*b4c3e9b5SBjoern A. Zeeb 
1222*b4c3e9b5SBjoern A. Zeeb #define M_LCN_SNR_A_2	0x1340
1223*b4c3e9b5SBjoern A. Zeeb #define M_LCN_SNR_B_2	0x1342
1224*b4c3e9b5SBjoern A. Zeeb 
1225*b4c3e9b5SBjoern A. Zeeb #define M_LCN_SNR_A_3	0x1346
1226*b4c3e9b5SBjoern A. Zeeb #define M_LCN_SNR_B_3	0x1348
1227*b4c3e9b5SBjoern A. Zeeb 
1228*b4c3e9b5SBjoern A. Zeeb #define M_LCN_LAST_RESET	(81*2)
1229*b4c3e9b5SBjoern A. Zeeb #define M_LCN_LAST_LOC	(63*2)
1230*b4c3e9b5SBjoern A. Zeeb #define M_LCNPHY_RESET_STATUS (4902)
1231*b4c3e9b5SBjoern A. Zeeb #define M_LCNPHY_DSC_TIME	(0x98d*2)
1232*b4c3e9b5SBjoern A. Zeeb #define M_LCNPHY_RESET_CNT_DSC (0x98b*2)
1233*b4c3e9b5SBjoern A. Zeeb #define M_LCNPHY_RESET_CNT	(0x98c*2)
1234*b4c3e9b5SBjoern A. Zeeb 
1235*b4c3e9b5SBjoern A. Zeeb /* Rate table offsets */
1236*b4c3e9b5SBjoern A. Zeeb #define	M_RT_DIRMAP_A		(0xe0 * 2)
1237*b4c3e9b5SBjoern A. Zeeb #define	M_RT_BBRSMAP_A		(0xf0 * 2)
1238*b4c3e9b5SBjoern A. Zeeb #define	M_RT_DIRMAP_B		(0x100 * 2)
1239*b4c3e9b5SBjoern A. Zeeb #define	M_RT_BBRSMAP_B		(0x110 * 2)
1240*b4c3e9b5SBjoern A. Zeeb 
1241*b4c3e9b5SBjoern A. Zeeb /* Rate table entry offsets */
1242*b4c3e9b5SBjoern A. Zeeb #define	M_RT_PRS_PLCP_POS	10
1243*b4c3e9b5SBjoern A. Zeeb #define	M_RT_PRS_DUR_POS	16
1244*b4c3e9b5SBjoern A. Zeeb #define	M_RT_OFDM_PCTL1_POS	18
1245*b4c3e9b5SBjoern A. Zeeb 
1246*b4c3e9b5SBjoern A. Zeeb #define M_20IN40_IQ			(0x380 * 2)
1247*b4c3e9b5SBjoern A. Zeeb 
1248*b4c3e9b5SBjoern A. Zeeb /* SHM locations where ucode stores the current power index */
1249*b4c3e9b5SBjoern A. Zeeb #define M_CURR_IDX1		(0x384 * 2)
1250*b4c3e9b5SBjoern A. Zeeb #define M_CURR_IDX2		(0x387 * 2)
1251*b4c3e9b5SBjoern A. Zeeb 
1252*b4c3e9b5SBjoern A. Zeeb #define M_BSCALE_ANT0	(0x5e * 2)
1253*b4c3e9b5SBjoern A. Zeeb #define M_BSCALE_ANT1	(0x5f * 2)
1254*b4c3e9b5SBjoern A. Zeeb 
1255*b4c3e9b5SBjoern A. Zeeb /* Antenna Diversity Testing */
1256*b4c3e9b5SBjoern A. Zeeb #define M_MIMO_ANTSEL_RXDFLT	(0x63 * 2)
1257*b4c3e9b5SBjoern A. Zeeb #define M_ANTSEL_CLKDIV	(0x61 * 2)
1258*b4c3e9b5SBjoern A. Zeeb #define M_MIMO_ANTSEL_TXDFLT	(0x64 * 2)
1259*b4c3e9b5SBjoern A. Zeeb 
1260*b4c3e9b5SBjoern A. Zeeb #define M_MIMO_MAXSYM	(0x5d * 2)
1261*b4c3e9b5SBjoern A. Zeeb #define MIMO_MAXSYM_DEF		0x8000	/* 32k */
1262*b4c3e9b5SBjoern A. Zeeb #define MIMO_MAXSYM_MAX		0xffff	/* 64k */
1263*b4c3e9b5SBjoern A. Zeeb 
1264*b4c3e9b5SBjoern A. Zeeb #define M_WATCHDOG_8TU		(0x1e * 2)
1265*b4c3e9b5SBjoern A. Zeeb #define WATCHDOG_8TU_DEF	5
1266*b4c3e9b5SBjoern A. Zeeb #define WATCHDOG_8TU_MAX	10
1267*b4c3e9b5SBjoern A. Zeeb 
1268*b4c3e9b5SBjoern A. Zeeb /* Manufacturing Test Variables */
1269*b4c3e9b5SBjoern A. Zeeb /* PER test mode */
1270*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_CTRL		(0x6c * 2)
1271*b4c3e9b5SBjoern A. Zeeb /* IFS for TX mode */
1272*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_IFS		(0x6d * 2)
1273*b4c3e9b5SBjoern A. Zeeb /* Lower word of tx frmcnt/rx lostcnt */
1274*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_FRMCNT_LO	(0x6e * 2)
1275*b4c3e9b5SBjoern A. Zeeb /* Upper word of tx frmcnt/rx lostcnt */
1276*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_FRMCNT_HI	(0x6f * 2)
1277*b4c3e9b5SBjoern A. Zeeb 
1278*b4c3e9b5SBjoern A. Zeeb /* Index variation in vbat ripple */
1279*b4c3e9b5SBjoern A. Zeeb #define M_LCN_PWR_IDX_MAX	(0x67 * 2) /* highest index read by ucode */
1280*b4c3e9b5SBjoern A. Zeeb #define M_LCN_PWR_IDX_MIN	(0x66 * 2) /* lowest index read by ucode */
1281*b4c3e9b5SBjoern A. Zeeb 
1282*b4c3e9b5SBjoern A. Zeeb /* M_PKTENG_CTRL bit definitions */
1283*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_MODE_TX		0x0001
1284*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_MODE_TX_RIFS	        0x0004
1285*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_MODE_TX_CTS            0x0008
1286*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_MODE_RX		0x0002
1287*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_MODE_RX_WITH_ACK	0x0402
1288*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_MODE_MASK		0x0003
1289*b4c3e9b5SBjoern A. Zeeb /* TX frames indicated in the frmcnt reg */
1290*b4c3e9b5SBjoern A. Zeeb #define M_PKTENG_FRMCNT_VLD		0x0100
1291*b4c3e9b5SBjoern A. Zeeb 
1292*b4c3e9b5SBjoern A. Zeeb /* Sample Collect parameters (bitmap and type) */
1293*b4c3e9b5SBjoern A. Zeeb /* Trigger bitmap for sample collect */
1294*b4c3e9b5SBjoern A. Zeeb #define M_SMPL_COL_BMP		(0x37d * 2)
1295*b4c3e9b5SBjoern A. Zeeb /* Sample collect type */
1296*b4c3e9b5SBjoern A. Zeeb #define M_SMPL_COL_CTL		(0x3b2 * 2)
1297*b4c3e9b5SBjoern A. Zeeb 
1298*b4c3e9b5SBjoern A. Zeeb #define ANTSEL_CLKDIV_4MHZ	6
1299*b4c3e9b5SBjoern A. Zeeb #define MIMO_ANTSEL_BUSY	0x4000	/* bit 14 (busy) */
1300*b4c3e9b5SBjoern A. Zeeb #define MIMO_ANTSEL_SEL		0x8000	/* bit 15 write the value */
1301*b4c3e9b5SBjoern A. Zeeb #define MIMO_ANTSEL_WAIT	50	/* 50us wait */
1302*b4c3e9b5SBjoern A. Zeeb #define MIMO_ANTSEL_OVERRIDE	0x8000	/* flag */
1303*b4c3e9b5SBjoern A. Zeeb 
1304*b4c3e9b5SBjoern A. Zeeb struct shm_acparams {
1305*b4c3e9b5SBjoern A. Zeeb 	u16 txop;
1306*b4c3e9b5SBjoern A. Zeeb 	u16 cwmin;
1307*b4c3e9b5SBjoern A. Zeeb 	u16 cwmax;
1308*b4c3e9b5SBjoern A. Zeeb 	u16 cwcur;
1309*b4c3e9b5SBjoern A. Zeeb 	u16 aifs;
1310*b4c3e9b5SBjoern A. Zeeb 	u16 bslots;
1311*b4c3e9b5SBjoern A. Zeeb 	u16 reggap;
1312*b4c3e9b5SBjoern A. Zeeb 	u16 status;
1313*b4c3e9b5SBjoern A. Zeeb 	u16 rsvd[8];
1314*b4c3e9b5SBjoern A. Zeeb } __packed;
1315*b4c3e9b5SBjoern A. Zeeb #define M_EDCF_QLEN	(16 * 2)
1316*b4c3e9b5SBjoern A. Zeeb 
1317*b4c3e9b5SBjoern A. Zeeb #define WME_STATUS_NEWAC	(1 << 8)
1318*b4c3e9b5SBjoern A. Zeeb 
1319*b4c3e9b5SBjoern A. Zeeb /* M_HOST_FLAGS */
1320*b4c3e9b5SBjoern A. Zeeb #define MHFMAX		5	/* Number of valid hostflag half-word (u16) */
1321*b4c3e9b5SBjoern A. Zeeb #define MHF1		0	/* Hostflag 1 index */
1322*b4c3e9b5SBjoern A. Zeeb #define MHF2		1	/* Hostflag 2 index */
1323*b4c3e9b5SBjoern A. Zeeb #define MHF3		2	/* Hostflag 3 index */
1324*b4c3e9b5SBjoern A. Zeeb #define MHF4		3	/* Hostflag 4 index */
1325*b4c3e9b5SBjoern A. Zeeb #define MHF5		4	/* Hostflag 5 index */
1326*b4c3e9b5SBjoern A. Zeeb 
1327*b4c3e9b5SBjoern A. Zeeb /* Flags in M_HOST_FLAGS */
1328*b4c3e9b5SBjoern A. Zeeb /* Enable ucode antenna diversity help */
1329*b4c3e9b5SBjoern A. Zeeb #define	MHF1_ANTDIV		0x0001
1330*b4c3e9b5SBjoern A. Zeeb /* Enable EDCF access control */
1331*b4c3e9b5SBjoern A. Zeeb #define	MHF1_EDCF		0x0100
1332*b4c3e9b5SBjoern A. Zeeb #define MHF1_IQSWAP_WAR		0x0200
1333*b4c3e9b5SBjoern A. Zeeb /* Disable Slow clock request, for corerev < 11 */
1334*b4c3e9b5SBjoern A. Zeeb #define	MHF1_FORCEFASTCLK	0x0400
1335*b4c3e9b5SBjoern A. Zeeb 
1336*b4c3e9b5SBjoern A. Zeeb /* Flags in M_HOST_FLAGS2 */
1337*b4c3e9b5SBjoern A. Zeeb 
1338*b4c3e9b5SBjoern A. Zeeb /* Flush BCMC FIFO immediately */
1339*b4c3e9b5SBjoern A. Zeeb #define MHF2_TXBCMC_NOW		0x0040
1340*b4c3e9b5SBjoern A. Zeeb /* Enable ucode/hw power control */
1341*b4c3e9b5SBjoern A. Zeeb #define MHF2_HWPWRCTL		0x0080
1342*b4c3e9b5SBjoern A. Zeeb #define MHF2_NPHY40MHZ_WAR	0x0800
1343*b4c3e9b5SBjoern A. Zeeb 
1344*b4c3e9b5SBjoern A. Zeeb /* Flags in M_HOST_FLAGS3 */
1345*b4c3e9b5SBjoern A. Zeeb /* enabled mimo antenna selection */
1346*b4c3e9b5SBjoern A. Zeeb #define MHF3_ANTSEL_EN		0x0001
1347*b4c3e9b5SBjoern A. Zeeb /* antenna selection mode: 0: 2x3, 1: 2x4 */
1348*b4c3e9b5SBjoern A. Zeeb #define MHF3_ANTSEL_MODE	0x0002
1349*b4c3e9b5SBjoern A. Zeeb #define MHF3_RESERVED1		0x0004
1350*b4c3e9b5SBjoern A. Zeeb #define MHF3_RESERVED2		0x0008
1351*b4c3e9b5SBjoern A. Zeeb #define MHF3_NPHY_MLADV_WAR	0x0010
1352*b4c3e9b5SBjoern A. Zeeb 
1353*b4c3e9b5SBjoern A. Zeeb /* Flags in M_HOST_FLAGS4 */
1354*b4c3e9b5SBjoern A. Zeeb /* force bphy Tx on core 0 (board level WAR) */
1355*b4c3e9b5SBjoern A. Zeeb #define MHF4_BPHY_TXCORE0	0x0080
1356*b4c3e9b5SBjoern A. Zeeb /* for 4313A0 FEM boards */
1357*b4c3e9b5SBjoern A. Zeeb #define MHF4_EXTPA_ENABLE	0x4000
1358*b4c3e9b5SBjoern A. Zeeb 
1359*b4c3e9b5SBjoern A. Zeeb /* Flags in M_HOST_FLAGS5 */
1360*b4c3e9b5SBjoern A. Zeeb #define MHF5_4313_GPIOCTRL	0x0001
1361*b4c3e9b5SBjoern A. Zeeb #define MHF5_RESERVED1		0x0002
1362*b4c3e9b5SBjoern A. Zeeb #define MHF5_RESERVED2		0x0004
1363*b4c3e9b5SBjoern A. Zeeb /* Radio power setting for ucode */
1364*b4c3e9b5SBjoern A. Zeeb #define	M_RADIO_PWR		(0x32 * 2)
1365*b4c3e9b5SBjoern A. Zeeb 
1366*b4c3e9b5SBjoern A. Zeeb /* phy noise recorded by ucode right after tx */
1367*b4c3e9b5SBjoern A. Zeeb #define	M_PHY_NOISE		(0x037 * 2)
1368*b4c3e9b5SBjoern A. Zeeb #define	PHY_NOISE_MASK		0x00ff
1369*b4c3e9b5SBjoern A. Zeeb 
1370*b4c3e9b5SBjoern A. Zeeb /*
1371*b4c3e9b5SBjoern A. Zeeb  * Receive Frame Data Header for 802.11b DCF-only frames
1372*b4c3e9b5SBjoern A. Zeeb  *
1373*b4c3e9b5SBjoern A. Zeeb  * RxFrameSize: Actual byte length of the frame data received
1374*b4c3e9b5SBjoern A. Zeeb  * PAD: padding (not used)
1375*b4c3e9b5SBjoern A. Zeeb  * PhyRxStatus_0: PhyRxStatus 15:0
1376*b4c3e9b5SBjoern A. Zeeb  * PhyRxStatus_1: PhyRxStatus 31:16
1377*b4c3e9b5SBjoern A. Zeeb  * PhyRxStatus_2: PhyRxStatus 47:32
1378*b4c3e9b5SBjoern A. Zeeb  * PhyRxStatus_3: PhyRxStatus 63:48
1379*b4c3e9b5SBjoern A. Zeeb  * PhyRxStatus_4: PhyRxStatus 79:64
1380*b4c3e9b5SBjoern A. Zeeb  * PhyRxStatus_5: PhyRxStatus 95:80
1381*b4c3e9b5SBjoern A. Zeeb  * RxStatus1: MAC Rx Status
1382*b4c3e9b5SBjoern A. Zeeb  * RxStatus2: extended MAC Rx status
1383*b4c3e9b5SBjoern A. Zeeb  * RxTSFTime: RxTSFTime time of first MAC symbol + M_PHY_PLCPRX_DLY
1384*b4c3e9b5SBjoern A. Zeeb  * RxChan: gain code, channel radio code, and phy type
1385*b4c3e9b5SBjoern A. Zeeb  */
1386*b4c3e9b5SBjoern A. Zeeb struct d11rxhdr_le {
1387*b4c3e9b5SBjoern A. Zeeb 	__le16 RxFrameSize;
1388*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;
1389*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyRxStatus_0;
1390*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyRxStatus_1;
1391*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyRxStatus_2;
1392*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyRxStatus_3;
1393*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyRxStatus_4;
1394*b4c3e9b5SBjoern A. Zeeb 	__le16 PhyRxStatus_5;
1395*b4c3e9b5SBjoern A. Zeeb 	__le16 RxStatus1;
1396*b4c3e9b5SBjoern A. Zeeb 	__le16 RxStatus2;
1397*b4c3e9b5SBjoern A. Zeeb 	__le16 RxTSFTime;
1398*b4c3e9b5SBjoern A. Zeeb 	__le16 RxChan;
1399*b4c3e9b5SBjoern A. Zeeb } __packed;
1400*b4c3e9b5SBjoern A. Zeeb 
1401*b4c3e9b5SBjoern A. Zeeb struct d11rxhdr {
1402*b4c3e9b5SBjoern A. Zeeb 	u16 RxFrameSize;
1403*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;
1404*b4c3e9b5SBjoern A. Zeeb 	u16 PhyRxStatus_0;
1405*b4c3e9b5SBjoern A. Zeeb 	u16 PhyRxStatus_1;
1406*b4c3e9b5SBjoern A. Zeeb 	u16 PhyRxStatus_2;
1407*b4c3e9b5SBjoern A. Zeeb 	u16 PhyRxStatus_3;
1408*b4c3e9b5SBjoern A. Zeeb 	u16 PhyRxStatus_4;
1409*b4c3e9b5SBjoern A. Zeeb 	u16 PhyRxStatus_5;
1410*b4c3e9b5SBjoern A. Zeeb 	u16 RxStatus1;
1411*b4c3e9b5SBjoern A. Zeeb 	u16 RxStatus2;
1412*b4c3e9b5SBjoern A. Zeeb 	u16 RxTSFTime;
1413*b4c3e9b5SBjoern A. Zeeb 	u16 RxChan;
1414*b4c3e9b5SBjoern A. Zeeb } __packed;
1415*b4c3e9b5SBjoern A. Zeeb 
1416*b4c3e9b5SBjoern A. Zeeb /* PhyRxStatus_0: */
1417*b4c3e9b5SBjoern A. Zeeb /* NPHY only: CCK, OFDM, preN, N */
1418*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_FT_MASK		0x0003
1419*b4c3e9b5SBjoern A. Zeeb /* NPHY only: clip count adjustment steps by AGC */
1420*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_CLIP_MASK		0x000C
1421*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_CLIP_SHIFT	2
1422*b4c3e9b5SBjoern A. Zeeb /* PHY received a frame with unsupported rate */
1423*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_UNSRATE		0x0010
1424*b4c3e9b5SBjoern A. Zeeb /* GPHY: rx ant, NPHY: upper sideband */
1425*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_RXANT_UPSUBBAND	0x0020
1426*b4c3e9b5SBjoern A. Zeeb /* CCK frame only: lost crs during cck frame reception */
1427*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_LCRS		0x0040
1428*b4c3e9b5SBjoern A. Zeeb /* Short Preamble */
1429*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_SHORTH		0x0080
1430*b4c3e9b5SBjoern A. Zeeb /* PLCP violation */
1431*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_PLCPFV		0x0100
1432*b4c3e9b5SBjoern A. Zeeb /* PLCP header integrity check failed */
1433*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_PLCPHCF		0x0200
1434*b4c3e9b5SBjoern A. Zeeb /* legacy PHY gain control */
1435*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_GAIN_CTL		0x4000
1436*b4c3e9b5SBjoern A. Zeeb /* NPHY: Antennas used for received frame, bitmask */
1437*b4c3e9b5SBjoern A. Zeeb #define PRXS0_ANTSEL_MASK	0xF000
1438*b4c3e9b5SBjoern A. Zeeb #define PRXS0_ANTSEL_SHIFT	0x12
1439*b4c3e9b5SBjoern A. Zeeb 
1440*b4c3e9b5SBjoern A. Zeeb /* subfield PRXS0_FT_MASK */
1441*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_CCK		0x0000
1442*b4c3e9b5SBjoern A. Zeeb /* valid only for G phy, use rxh->RxChan for A phy */
1443*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_OFDM		0x0001
1444*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_PREN		0x0002
1445*b4c3e9b5SBjoern A. Zeeb #define	PRXS0_STDN		0x0003
1446*b4c3e9b5SBjoern A. Zeeb 
1447*b4c3e9b5SBjoern A. Zeeb /* subfield PRXS0_ANTSEL_MASK */
1448*b4c3e9b5SBjoern A. Zeeb #define PRXS0_ANTSEL_0		0x0	/* antenna 0 is used */
1449*b4c3e9b5SBjoern A. Zeeb #define PRXS0_ANTSEL_1		0x2	/* antenna 1 is used */
1450*b4c3e9b5SBjoern A. Zeeb #define PRXS0_ANTSEL_2		0x4	/* antenna 2 is used */
1451*b4c3e9b5SBjoern A. Zeeb #define PRXS0_ANTSEL_3		0x8	/* antenna 3 is used */
1452*b4c3e9b5SBjoern A. Zeeb 
1453*b4c3e9b5SBjoern A. Zeeb /* PhyRxStatus_1: */
1454*b4c3e9b5SBjoern A. Zeeb #define	PRXS1_JSSI_MASK		0x00FF
1455*b4c3e9b5SBjoern A. Zeeb #define	PRXS1_JSSI_SHIFT	0
1456*b4c3e9b5SBjoern A. Zeeb #define	PRXS1_SQ_MASK		0xFF00
1457*b4c3e9b5SBjoern A. Zeeb #define	PRXS1_SQ_SHIFT		8
1458*b4c3e9b5SBjoern A. Zeeb 
1459*b4c3e9b5SBjoern A. Zeeb /* nphy PhyRxStatus_1: */
1460*b4c3e9b5SBjoern A. Zeeb #define PRXS1_nphy_PWR0_MASK	0x00FF
1461*b4c3e9b5SBjoern A. Zeeb #define PRXS1_nphy_PWR1_MASK	0xFF00
1462*b4c3e9b5SBjoern A. Zeeb 
1463*b4c3e9b5SBjoern A. Zeeb /* HTPHY Rx Status defines */
1464*b4c3e9b5SBjoern A. Zeeb /* htphy PhyRxStatus_0: those bit are overlapped with PhyRxStatus_0 */
1465*b4c3e9b5SBjoern A. Zeeb #define PRXS0_BAND	        0x0400	/* 0 = 2.4G, 1 = 5G */
1466*b4c3e9b5SBjoern A. Zeeb #define PRXS0_RSVD	        0x0800	/* reserved; set to 0 */
1467*b4c3e9b5SBjoern A. Zeeb #define PRXS0_UNUSED	        0xF000	/* unused and not defined; set to 0 */
1468*b4c3e9b5SBjoern A. Zeeb 
1469*b4c3e9b5SBjoern A. Zeeb /* htphy PhyRxStatus_1: */
1470*b4c3e9b5SBjoern A. Zeeb /* core enables for {3..0}, 0=disabled, 1=enabled */
1471*b4c3e9b5SBjoern A. Zeeb #define PRXS1_HTPHY_CORE_MASK	0x000F
1472*b4c3e9b5SBjoern A. Zeeb /* antenna configuration */
1473*b4c3e9b5SBjoern A. Zeeb #define PRXS1_HTPHY_ANTCFG_MASK	0x00F0
1474*b4c3e9b5SBjoern A. Zeeb /* Mixmode PLCP Length low byte mask */
1475*b4c3e9b5SBjoern A. Zeeb #define PRXS1_HTPHY_MMPLCPLenL_MASK	0xFF00
1476*b4c3e9b5SBjoern A. Zeeb 
1477*b4c3e9b5SBjoern A. Zeeb /* htphy PhyRxStatus_2: */
1478*b4c3e9b5SBjoern A. Zeeb /* Mixmode PLCP Length high byte maskw */
1479*b4c3e9b5SBjoern A. Zeeb #define PRXS2_HTPHY_MMPLCPLenH_MASK	0x000F
1480*b4c3e9b5SBjoern A. Zeeb /* Mixmode PLCP rate mask */
1481*b4c3e9b5SBjoern A. Zeeb #define PRXS2_HTPHY_MMPLCH_RATE_MASK	0x00F0
1482*b4c3e9b5SBjoern A. Zeeb /* Rx power on core 0 */
1483*b4c3e9b5SBjoern A. Zeeb #define PRXS2_HTPHY_RXPWR_ANT0	0xFF00
1484*b4c3e9b5SBjoern A. Zeeb 
1485*b4c3e9b5SBjoern A. Zeeb /* htphy PhyRxStatus_3: */
1486*b4c3e9b5SBjoern A. Zeeb /* Rx power on core 1 */
1487*b4c3e9b5SBjoern A. Zeeb #define PRXS3_HTPHY_RXPWR_ANT1	0x00FF
1488*b4c3e9b5SBjoern A. Zeeb /* Rx power on core 2 */
1489*b4c3e9b5SBjoern A. Zeeb #define PRXS3_HTPHY_RXPWR_ANT2	0xFF00
1490*b4c3e9b5SBjoern A. Zeeb 
1491*b4c3e9b5SBjoern A. Zeeb /* htphy PhyRxStatus_4: */
1492*b4c3e9b5SBjoern A. Zeeb /* Rx power on core 3 */
1493*b4c3e9b5SBjoern A. Zeeb #define PRXS4_HTPHY_RXPWR_ANT3	0x00FF
1494*b4c3e9b5SBjoern A. Zeeb /* Coarse frequency offset */
1495*b4c3e9b5SBjoern A. Zeeb #define PRXS4_HTPHY_CFO		0xFF00
1496*b4c3e9b5SBjoern A. Zeeb 
1497*b4c3e9b5SBjoern A. Zeeb /* htphy PhyRxStatus_5: */
1498*b4c3e9b5SBjoern A. Zeeb /* Fine frequency offset */
1499*b4c3e9b5SBjoern A. Zeeb #define PRXS5_HTPHY_FFO	        0x00FF
1500*b4c3e9b5SBjoern A. Zeeb /* Advance Retard */
1501*b4c3e9b5SBjoern A. Zeeb #define PRXS5_HTPHY_AR	        0xFF00
1502*b4c3e9b5SBjoern A. Zeeb 
1503*b4c3e9b5SBjoern A. Zeeb #define HTPHY_MMPLCPLen(rxs) \
1504*b4c3e9b5SBjoern A. Zeeb 	((((rxs)->PhyRxStatus_1 & PRXS1_HTPHY_MMPLCPLenL_MASK) >> 8) | \
1505*b4c3e9b5SBjoern A. Zeeb 	(((rxs)->PhyRxStatus_2 & PRXS2_HTPHY_MMPLCPLenH_MASK) << 8))
1506*b4c3e9b5SBjoern A. Zeeb /* Get Rx power on core 0 */
1507*b4c3e9b5SBjoern A. Zeeb #define HTPHY_RXPWR_ANT0(rxs) \
1508*b4c3e9b5SBjoern A. Zeeb 	((((rxs)->PhyRxStatus_2) & PRXS2_HTPHY_RXPWR_ANT0) >> 8)
1509*b4c3e9b5SBjoern A. Zeeb /* Get Rx power on core 1 */
1510*b4c3e9b5SBjoern A. Zeeb #define HTPHY_RXPWR_ANT1(rxs) \
1511*b4c3e9b5SBjoern A. Zeeb 	(((rxs)->PhyRxStatus_3) & PRXS3_HTPHY_RXPWR_ANT1)
1512*b4c3e9b5SBjoern A. Zeeb /* Get Rx power on core 2 */
1513*b4c3e9b5SBjoern A. Zeeb #define HTPHY_RXPWR_ANT2(rxs) \
1514*b4c3e9b5SBjoern A. Zeeb 	((((rxs)->PhyRxStatus_3) & PRXS3_HTPHY_RXPWR_ANT2) >> 8)
1515*b4c3e9b5SBjoern A. Zeeb 
1516*b4c3e9b5SBjoern A. Zeeb /* ucode RxStatus1: */
1517*b4c3e9b5SBjoern A. Zeeb #define	RXS_BCNSENT		0x8000
1518*b4c3e9b5SBjoern A. Zeeb #define	RXS_SECKINDX_MASK	0x07e0
1519*b4c3e9b5SBjoern A. Zeeb #define	RXS_SECKINDX_SHIFT	5
1520*b4c3e9b5SBjoern A. Zeeb #define	RXS_DECERR		(1 << 4)
1521*b4c3e9b5SBjoern A. Zeeb #define	RXS_DECATMPT		(1 << 3)
1522*b4c3e9b5SBjoern A. Zeeb /* PAD bytes to make IP data 4 bytes aligned */
1523*b4c3e9b5SBjoern A. Zeeb #define	RXS_PBPRES		(1 << 2)
1524*b4c3e9b5SBjoern A. Zeeb #define	RXS_RESPFRAMETX		(1 << 1)
1525*b4c3e9b5SBjoern A. Zeeb #define	RXS_FCSERR		(1 << 0)
1526*b4c3e9b5SBjoern A. Zeeb 
1527*b4c3e9b5SBjoern A. Zeeb /* ucode RxStatus2: */
1528*b4c3e9b5SBjoern A. Zeeb #define RXS_AMSDU_MASK		1
1529*b4c3e9b5SBjoern A. Zeeb #define	RXS_AGGTYPE_MASK	0x6
1530*b4c3e9b5SBjoern A. Zeeb #define	RXS_AGGTYPE_SHIFT	1
1531*b4c3e9b5SBjoern A. Zeeb #define	RXS_PHYRXST_VALID	(1 << 8)
1532*b4c3e9b5SBjoern A. Zeeb #define RXS_RXANT_MASK		0x3
1533*b4c3e9b5SBjoern A. Zeeb #define RXS_RXANT_SHIFT		12
1534*b4c3e9b5SBjoern A. Zeeb 
1535*b4c3e9b5SBjoern A. Zeeb /* RxChan */
1536*b4c3e9b5SBjoern A. Zeeb #define RXS_CHAN_40		0x1000
1537*b4c3e9b5SBjoern A. Zeeb #define RXS_CHAN_5G		0x0800
1538*b4c3e9b5SBjoern A. Zeeb #define	RXS_CHAN_ID_MASK	0x07f8
1539*b4c3e9b5SBjoern A. Zeeb #define	RXS_CHAN_ID_SHIFT	3
1540*b4c3e9b5SBjoern A. Zeeb #define	RXS_CHAN_PHYTYPE_MASK	0x0007
1541*b4c3e9b5SBjoern A. Zeeb #define	RXS_CHAN_PHYTYPE_SHIFT	0
1542*b4c3e9b5SBjoern A. Zeeb 
1543*b4c3e9b5SBjoern A. Zeeb /* Index of attenuations used during ucode power control. */
1544*b4c3e9b5SBjoern A. Zeeb #define M_PWRIND_BLKS	(0x184 * 2)
1545*b4c3e9b5SBjoern A. Zeeb #define M_PWRIND_MAP0	(M_PWRIND_BLKS + 0x0)
1546*b4c3e9b5SBjoern A. Zeeb #define M_PWRIND_MAP1	(M_PWRIND_BLKS + 0x2)
1547*b4c3e9b5SBjoern A. Zeeb #define M_PWRIND_MAP2	(M_PWRIND_BLKS + 0x4)
1548*b4c3e9b5SBjoern A. Zeeb #define M_PWRIND_MAP3	(M_PWRIND_BLKS + 0x6)
1549*b4c3e9b5SBjoern A. Zeeb /* M_PWRIND_MAP(core) macro */
1550*b4c3e9b5SBjoern A. Zeeb #define M_PWRIND_MAP(core)  (M_PWRIND_BLKS + ((core)<<1))
1551*b4c3e9b5SBjoern A. Zeeb 
1552*b4c3e9b5SBjoern A. Zeeb /* PSM SHM variable offsets */
1553*b4c3e9b5SBjoern A. Zeeb #define	M_PSM_SOFT_REGS	0x0
1554*b4c3e9b5SBjoern A. Zeeb #define	M_BOM_REV_MAJOR	(M_PSM_SOFT_REGS + 0x0)
1555*b4c3e9b5SBjoern A. Zeeb #define	M_BOM_REV_MINOR	(M_PSM_SOFT_REGS + 0x2)
1556*b4c3e9b5SBjoern A. Zeeb #define	M_UCODE_DBGST	(M_PSM_SOFT_REGS + 0x40) /* ucode debug status code */
1557*b4c3e9b5SBjoern A. Zeeb #define	M_UCODE_MACSTAT	(M_PSM_SOFT_REGS + 0xE0) /* macstat counters */
1558*b4c3e9b5SBjoern A. Zeeb 
1559*b4c3e9b5SBjoern A. Zeeb #define M_AGING_THRSH	(0x3e * 2) /* max time waiting for medium before tx */
1560*b4c3e9b5SBjoern A. Zeeb #define	M_MBURST_SIZE	(0x40 * 2) /* max frames in a frameburst */
1561*b4c3e9b5SBjoern A. Zeeb #define	M_MBURST_TXOP	(0x41 * 2) /* max frameburst TXOP in unit of us */
1562*b4c3e9b5SBjoern A. Zeeb #define M_SYNTHPU_DLY	(0x4a * 2) /* pre-wakeup for synthpu, default: 500 */
1563*b4c3e9b5SBjoern A. Zeeb #define	M_PRETBTT	(0x4b * 2)
1564*b4c3e9b5SBjoern A. Zeeb 
1565*b4c3e9b5SBjoern A. Zeeb /* offset to the target txpwr */
1566*b4c3e9b5SBjoern A. Zeeb #define M_ALT_TXPWR_IDX		(M_PSM_SOFT_REGS + (0x3b * 2))
1567*b4c3e9b5SBjoern A. Zeeb #define M_PHY_TX_FLT_PTR	(M_PSM_SOFT_REGS + (0x3d * 2))
1568*b4c3e9b5SBjoern A. Zeeb #define M_CTS_DURATION		(M_PSM_SOFT_REGS + (0x5c * 2))
1569*b4c3e9b5SBjoern A. Zeeb #define M_LP_RCCAL_OVR		(M_PSM_SOFT_REGS + (0x6b * 2))
1570*b4c3e9b5SBjoern A. Zeeb 
1571*b4c3e9b5SBjoern A. Zeeb /* PKTENG Rx Stats Block */
1572*b4c3e9b5SBjoern A. Zeeb #define M_RXSTATS_BLK_PTR	(M_PSM_SOFT_REGS + (0x65 * 2))
1573*b4c3e9b5SBjoern A. Zeeb 
1574*b4c3e9b5SBjoern A. Zeeb /* ucode debug status codes */
1575*b4c3e9b5SBjoern A. Zeeb /* not valid really */
1576*b4c3e9b5SBjoern A. Zeeb #define	DBGST_INACTIVE		0
1577*b4c3e9b5SBjoern A. Zeeb /* after zeroing SHM, before suspending at init */
1578*b4c3e9b5SBjoern A. Zeeb #define	DBGST_INIT		1
1579*b4c3e9b5SBjoern A. Zeeb /* "normal" state */
1580*b4c3e9b5SBjoern A. Zeeb #define	DBGST_ACTIVE		2
1581*b4c3e9b5SBjoern A. Zeeb /* suspended */
1582*b4c3e9b5SBjoern A. Zeeb #define	DBGST_SUSPENDED		3
1583*b4c3e9b5SBjoern A. Zeeb /* asleep (PS mode) */
1584*b4c3e9b5SBjoern A. Zeeb #define	DBGST_ASLEEP		4
1585*b4c3e9b5SBjoern A. Zeeb 
1586*b4c3e9b5SBjoern A. Zeeb /* Scratch Reg defs */
1587*b4c3e9b5SBjoern A. Zeeb enum _ePsmScratchPadRegDefinitions {
1588*b4c3e9b5SBjoern A. Zeeb 	S_RSV0 = 0,
1589*b4c3e9b5SBjoern A. Zeeb 	S_RSV1,
1590*b4c3e9b5SBjoern A. Zeeb 	S_RSV2,
1591*b4c3e9b5SBjoern A. Zeeb 
1592*b4c3e9b5SBjoern A. Zeeb 	/* offset 0x03: scratch registers for Dot11-contants */
1593*b4c3e9b5SBjoern A. Zeeb 	S_DOT11_CWMIN,		/* CW-minimum */
1594*b4c3e9b5SBjoern A. Zeeb 	S_DOT11_CWMAX,		/* CW-maximum */
1595*b4c3e9b5SBjoern A. Zeeb 	S_DOT11_CWCUR,		/* CW-current */
1596*b4c3e9b5SBjoern A. Zeeb 	S_DOT11_SRC_LMT,	/* short retry count limit */
1597*b4c3e9b5SBjoern A. Zeeb 	S_DOT11_LRC_LMT,	/* long retry count limit */
1598*b4c3e9b5SBjoern A. Zeeb 	S_DOT11_DTIMCOUNT,	/* DTIM-count */
1599*b4c3e9b5SBjoern A. Zeeb 
1600*b4c3e9b5SBjoern A. Zeeb 	/* offset 0x09: Tx-side scratch registers */
1601*b4c3e9b5SBjoern A. Zeeb 	S_SEQ_NUM,		/* hardware sequence number reg */
1602*b4c3e9b5SBjoern A. Zeeb 	S_SEQ_NUM_FRAG,		/* seq num for frags (at the start of MSDU) */
1603*b4c3e9b5SBjoern A. Zeeb 	S_FRMRETX_CNT,		/* frame retx count */
1604*b4c3e9b5SBjoern A. Zeeb 	S_SSRC,			/* Station short retry count */
1605*b4c3e9b5SBjoern A. Zeeb 	S_SLRC,			/* Station long retry count */
1606*b4c3e9b5SBjoern A. Zeeb 	S_EXP_RSP,		/* Expected response frame */
1607*b4c3e9b5SBjoern A. Zeeb 	S_OLD_BREM,		/* Remaining backoff ctr */
1608*b4c3e9b5SBjoern A. Zeeb 	S_OLD_CWWIN,		/* saved-off CW-cur */
1609*b4c3e9b5SBjoern A. Zeeb 	S_TXECTL,		/* TXE-Ctl word constructed in scr-pad */
1610*b4c3e9b5SBjoern A. Zeeb 	S_CTXTST,		/* frm type-subtype as read from Tx-descr */
1611*b4c3e9b5SBjoern A. Zeeb 
1612*b4c3e9b5SBjoern A. Zeeb 	/* offset 0x13: Rx-side scratch registers */
1613*b4c3e9b5SBjoern A. Zeeb 	S_RXTST,		/* Type and subtype in Rxframe */
1614*b4c3e9b5SBjoern A. Zeeb 
1615*b4c3e9b5SBjoern A. Zeeb 	/* Global state register */
1616*b4c3e9b5SBjoern A. Zeeb 	S_STREG,		/* state storage actual bit maps below */
1617*b4c3e9b5SBjoern A. Zeeb 
1618*b4c3e9b5SBjoern A. Zeeb 	S_TXPWR_SUM,		/* Tx power control: accumulator */
1619*b4c3e9b5SBjoern A. Zeeb 	S_TXPWR_ITER,		/* Tx power control: iteration */
1620*b4c3e9b5SBjoern A. Zeeb 	S_RX_FRMTYPE,		/* Rate and PHY type for frames */
1621*b4c3e9b5SBjoern A. Zeeb 	S_THIS_AGG,		/* Size of this AGG (A-MSDU) */
1622*b4c3e9b5SBjoern A. Zeeb 
1623*b4c3e9b5SBjoern A. Zeeb 	S_KEYINDX,
1624*b4c3e9b5SBjoern A. Zeeb 	S_RXFRMLEN,		/* Receive MPDU length in bytes */
1625*b4c3e9b5SBjoern A. Zeeb 
1626*b4c3e9b5SBjoern A. Zeeb 	/* offset 0x1B: Receive TSF time stored in SCR */
1627*b4c3e9b5SBjoern A. Zeeb 	S_RXTSFTMRVAL_WD3,	/* TSF value at the start of rx */
1628*b4c3e9b5SBjoern A. Zeeb 	S_RXTSFTMRVAL_WD2,	/* TSF value at the start of rx */
1629*b4c3e9b5SBjoern A. Zeeb 	S_RXTSFTMRVAL_WD1,	/* TSF value at the start of rx */
1630*b4c3e9b5SBjoern A. Zeeb 	S_RXTSFTMRVAL_WD0,	/* TSF value at the start of rx */
1631*b4c3e9b5SBjoern A. Zeeb 	S_RXSSN,		/* Received start seq number for A-MPDU BA */
1632*b4c3e9b5SBjoern A. Zeeb 	S_RXQOSFLD,		/* Rx-QoS field (if present) */
1633*b4c3e9b5SBjoern A. Zeeb 
1634*b4c3e9b5SBjoern A. Zeeb 	/* offset 0x21: Scratch pad regs used in microcode as temp storage */
1635*b4c3e9b5SBjoern A. Zeeb 	S_TMP0,			/* stmp0 */
1636*b4c3e9b5SBjoern A. Zeeb 	S_TMP1,			/* stmp1 */
1637*b4c3e9b5SBjoern A. Zeeb 	S_TMP2,			/* stmp2 */
1638*b4c3e9b5SBjoern A. Zeeb 	S_TMP3,			/* stmp3 */
1639*b4c3e9b5SBjoern A. Zeeb 	S_TMP4,			/* stmp4 */
1640*b4c3e9b5SBjoern A. Zeeb 	S_TMP5,			/* stmp5 */
1641*b4c3e9b5SBjoern A. Zeeb 	S_PRQPENALTY_CTR,	/* Probe response queue penalty counter */
1642*b4c3e9b5SBjoern A. Zeeb 	S_ANTCNT,		/* unsuccessful attempts on current ant. */
1643*b4c3e9b5SBjoern A. Zeeb 	S_SYMBOL,		/* flag for possible symbol ctl frames */
1644*b4c3e9b5SBjoern A. Zeeb 	S_RXTP,			/* rx frame type */
1645*b4c3e9b5SBjoern A. Zeeb 	S_STREG2,		/* extra state storage */
1646*b4c3e9b5SBjoern A. Zeeb 	S_STREG3,		/* even more extra state storage */
1647*b4c3e9b5SBjoern A. Zeeb 	S_STREG4,		/* ... */
1648*b4c3e9b5SBjoern A. Zeeb 	S_STREG5,		/* remember to initialize it to zero */
1649*b4c3e9b5SBjoern A. Zeeb 
1650*b4c3e9b5SBjoern A. Zeeb 	S_ADJPWR_IDX,
1651*b4c3e9b5SBjoern A. Zeeb 	S_CUR_PTR,		/* Temp pointer for A-MPDU re-Tx SHM table */
1652*b4c3e9b5SBjoern A. Zeeb 	S_REVID4,		/* 0x33 */
1653*b4c3e9b5SBjoern A. Zeeb 	S_INDX,			/* 0x34 */
1654*b4c3e9b5SBjoern A. Zeeb 	S_ADDR0,		/* 0x35 */
1655*b4c3e9b5SBjoern A. Zeeb 	S_ADDR1,		/* 0x36 */
1656*b4c3e9b5SBjoern A. Zeeb 	S_ADDR2,		/* 0x37 */
1657*b4c3e9b5SBjoern A. Zeeb 	S_ADDR3,		/* 0x38 */
1658*b4c3e9b5SBjoern A. Zeeb 	S_ADDR4,		/* 0x39 */
1659*b4c3e9b5SBjoern A. Zeeb 	S_ADDR5,		/* 0x3A */
1660*b4c3e9b5SBjoern A. Zeeb 	S_TMP6,			/* 0x3B */
1661*b4c3e9b5SBjoern A. Zeeb 	S_KEYINDX_BU,		/* Backup for Key index */
1662*b4c3e9b5SBjoern A. Zeeb 	S_MFGTEST_TMP0,		/* Temp regs used for RX test calculations */
1663*b4c3e9b5SBjoern A. Zeeb 	S_RXESN,		/* Received end sequence number for A-MPDU BA */
1664*b4c3e9b5SBjoern A. Zeeb 	S_STREG6,		/* 0x3F */
1665*b4c3e9b5SBjoern A. Zeeb };
1666*b4c3e9b5SBjoern A. Zeeb 
1667*b4c3e9b5SBjoern A. Zeeb #define S_BEACON_INDX	S_OLD_BREM
1668*b4c3e9b5SBjoern A. Zeeb #define S_PRS_INDX	S_OLD_CWWIN
1669*b4c3e9b5SBjoern A. Zeeb #define S_PHYTYPE	S_SSRC
1670*b4c3e9b5SBjoern A. Zeeb #define S_PHYVER	S_SLRC
1671*b4c3e9b5SBjoern A. Zeeb 
1672*b4c3e9b5SBjoern A. Zeeb /* IHR SLOW_CTRL values */
1673*b4c3e9b5SBjoern A. Zeeb #define SLOW_CTRL_PDE		(1 << 0)
1674*b4c3e9b5SBjoern A. Zeeb #define SLOW_CTRL_FD		(1 << 8)
1675*b4c3e9b5SBjoern A. Zeeb 
1676*b4c3e9b5SBjoern A. Zeeb /* ucode mac statistic counters in shared memory */
1677*b4c3e9b5SBjoern A. Zeeb struct macstat {
1678*b4c3e9b5SBjoern A. Zeeb 	u16 txallfrm;	/* 0x80 */
1679*b4c3e9b5SBjoern A. Zeeb 	u16 txrtsfrm;	/* 0x82 */
1680*b4c3e9b5SBjoern A. Zeeb 	u16 txctsfrm;	/* 0x84 */
1681*b4c3e9b5SBjoern A. Zeeb 	u16 txackfrm;	/* 0x86 */
1682*b4c3e9b5SBjoern A. Zeeb 	u16 txdnlfrm;	/* 0x88 */
1683*b4c3e9b5SBjoern A. Zeeb 	u16 txbcnfrm;	/* 0x8a */
1684*b4c3e9b5SBjoern A. Zeeb 	u16 txfunfl[8];	/* 0x8c - 0x9b */
1685*b4c3e9b5SBjoern A. Zeeb 	u16 txtplunfl;	/* 0x9c */
1686*b4c3e9b5SBjoern A. Zeeb 	u16 txphyerr;	/* 0x9e */
1687*b4c3e9b5SBjoern A. Zeeb 	u16 pktengrxducast;	/* 0xa0 */
1688*b4c3e9b5SBjoern A. Zeeb 	u16 pktengrxdmcast;	/* 0xa2 */
1689*b4c3e9b5SBjoern A. Zeeb 	u16 rxfrmtoolong;	/* 0xa4 */
1690*b4c3e9b5SBjoern A. Zeeb 	u16 rxfrmtooshrt;	/* 0xa6 */
1691*b4c3e9b5SBjoern A. Zeeb 	u16 rxinvmachdr;	/* 0xa8 */
1692*b4c3e9b5SBjoern A. Zeeb 	u16 rxbadfcs;	/* 0xaa */
1693*b4c3e9b5SBjoern A. Zeeb 	u16 rxbadplcp;	/* 0xac */
1694*b4c3e9b5SBjoern A. Zeeb 	u16 rxcrsglitch;	/* 0xae */
1695*b4c3e9b5SBjoern A. Zeeb 	u16 rxstrt;		/* 0xb0 */
1696*b4c3e9b5SBjoern A. Zeeb 	u16 rxdfrmucastmbss;	/* 0xb2 */
1697*b4c3e9b5SBjoern A. Zeeb 	u16 rxmfrmucastmbss;	/* 0xb4 */
1698*b4c3e9b5SBjoern A. Zeeb 	u16 rxcfrmucast;	/* 0xb6 */
1699*b4c3e9b5SBjoern A. Zeeb 	u16 rxrtsucast;	/* 0xb8 */
1700*b4c3e9b5SBjoern A. Zeeb 	u16 rxctsucast;	/* 0xba */
1701*b4c3e9b5SBjoern A. Zeeb 	u16 rxackucast;	/* 0xbc */
1702*b4c3e9b5SBjoern A. Zeeb 	u16 rxdfrmocast;	/* 0xbe */
1703*b4c3e9b5SBjoern A. Zeeb 	u16 rxmfrmocast;	/* 0xc0 */
1704*b4c3e9b5SBjoern A. Zeeb 	u16 rxcfrmocast;	/* 0xc2 */
1705*b4c3e9b5SBjoern A. Zeeb 	u16 rxrtsocast;	/* 0xc4 */
1706*b4c3e9b5SBjoern A. Zeeb 	u16 rxctsocast;	/* 0xc6 */
1707*b4c3e9b5SBjoern A. Zeeb 	u16 rxdfrmmcast;	/* 0xc8 */
1708*b4c3e9b5SBjoern A. Zeeb 	u16 rxmfrmmcast;	/* 0xca */
1709*b4c3e9b5SBjoern A. Zeeb 	u16 rxcfrmmcast;	/* 0xcc */
1710*b4c3e9b5SBjoern A. Zeeb 	u16 rxbeaconmbss;	/* 0xce */
1711*b4c3e9b5SBjoern A. Zeeb 	u16 rxdfrmucastobss;	/* 0xd0 */
1712*b4c3e9b5SBjoern A. Zeeb 	u16 rxbeaconobss;	/* 0xd2 */
1713*b4c3e9b5SBjoern A. Zeeb 	u16 rxrsptmout;	/* 0xd4 */
1714*b4c3e9b5SBjoern A. Zeeb 	u16 bcntxcancl;	/* 0xd6 */
1715*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;
1716*b4c3e9b5SBjoern A. Zeeb 	u16 rxf0ovfl;	/* 0xda */
1717*b4c3e9b5SBjoern A. Zeeb 	u16 rxf1ovfl;	/* 0xdc */
1718*b4c3e9b5SBjoern A. Zeeb 	u16 rxf2ovfl;	/* 0xde */
1719*b4c3e9b5SBjoern A. Zeeb 	u16 txsfovfl;	/* 0xe0 */
1720*b4c3e9b5SBjoern A. Zeeb 	u16 pmqovfl;		/* 0xe2 */
1721*b4c3e9b5SBjoern A. Zeeb 	u16 rxcgprqfrm;	/* 0xe4 */
1722*b4c3e9b5SBjoern A. Zeeb 	u16 rxcgprsqovfl;	/* 0xe6 */
1723*b4c3e9b5SBjoern A. Zeeb 	u16 txcgprsfail;	/* 0xe8 */
1724*b4c3e9b5SBjoern A. Zeeb 	u16 txcgprssuc;	/* 0xea */
1725*b4c3e9b5SBjoern A. Zeeb 	u16 prs_timeout;	/* 0xec */
1726*b4c3e9b5SBjoern A. Zeeb 	u16 rxnack;
1727*b4c3e9b5SBjoern A. Zeeb 	u16 frmscons;
1728*b4c3e9b5SBjoern A. Zeeb 	u16 txnack;
1729*b4c3e9b5SBjoern A. Zeeb 	u16 txglitch_nack;
1730*b4c3e9b5SBjoern A. Zeeb 	u16 txburst;		/* 0xf6 # tx bursts */
1731*b4c3e9b5SBjoern A. Zeeb 	u16 bphy_rxcrsglitch;	/* bphy rx crs glitch */
1732*b4c3e9b5SBjoern A. Zeeb 	u16 phywatchdog;	/* 0xfa # of phy watchdog events */
1733*b4c3e9b5SBjoern A. Zeeb 	u16 PAD;
1734*b4c3e9b5SBjoern A. Zeeb 	u16 bphy_badplcp;	/* bphy bad plcp */
1735*b4c3e9b5SBjoern A. Zeeb };
1736*b4c3e9b5SBjoern A. Zeeb 
1737*b4c3e9b5SBjoern A. Zeeb /* dot11 core-specific control flags */
1738*b4c3e9b5SBjoern A. Zeeb #define	SICF_PCLKE		0x0004	/* PHY clock enable */
1739*b4c3e9b5SBjoern A. Zeeb #define	SICF_PRST		0x0008	/* PHY reset */
1740*b4c3e9b5SBjoern A. Zeeb #define	SICF_MPCLKE		0x0010	/* MAC PHY clockcontrol enable */
1741*b4c3e9b5SBjoern A. Zeeb #define	SICF_FREF		0x0020	/* PLL FreqRefSelect */
1742*b4c3e9b5SBjoern A. Zeeb /* NOTE: the following bw bits only apply when the core is attached
1743*b4c3e9b5SBjoern A. Zeeb  * to a NPHY
1744*b4c3e9b5SBjoern A. Zeeb  */
1745*b4c3e9b5SBjoern A. Zeeb #define	SICF_BWMASK		0x00c0	/* phy clock mask (b6 & b7) */
1746*b4c3e9b5SBjoern A. Zeeb #define	SICF_BW40		0x0080	/* 40MHz BW (160MHz phyclk) */
1747*b4c3e9b5SBjoern A. Zeeb #define	SICF_BW20		0x0040	/* 20MHz BW (80MHz phyclk) */
1748*b4c3e9b5SBjoern A. Zeeb #define	SICF_BW10		0x0000	/* 10MHz BW (40MHz phyclk) */
1749*b4c3e9b5SBjoern A. Zeeb #define	SICF_GMODE		0x2000	/* gmode enable */
1750*b4c3e9b5SBjoern A. Zeeb 
1751*b4c3e9b5SBjoern A. Zeeb /* dot11 core-specific status flags */
1752*b4c3e9b5SBjoern A. Zeeb #define	SISF_2G_PHY		0x0001	/* 2.4G capable phy */
1753*b4c3e9b5SBjoern A. Zeeb #define	SISF_5G_PHY		0x0002	/* 5G capable phy */
1754*b4c3e9b5SBjoern A. Zeeb #define	SISF_FCLKA		0x0004	/* FastClkAvailable */
1755*b4c3e9b5SBjoern A. Zeeb #define	SISF_DB_PHY		0x0008	/* Dualband phy */
1756*b4c3e9b5SBjoern A. Zeeb 
1757*b4c3e9b5SBjoern A. Zeeb /* === End of MAC reg, Beginning of PHY(b/a/g/n) reg === */
1758*b4c3e9b5SBjoern A. Zeeb /* radio and LPPHY regs are separated */
1759*b4c3e9b5SBjoern A. Zeeb 
1760*b4c3e9b5SBjoern A. Zeeb #define	BPHY_REG_OFT_BASE	0x0
1761*b4c3e9b5SBjoern A. Zeeb /* offsets for indirect access to bphy registers */
1762*b4c3e9b5SBjoern A. Zeeb #define	BPHY_BB_CONFIG		0x01
1763*b4c3e9b5SBjoern A. Zeeb #define	BPHY_ADCBIAS		0x02
1764*b4c3e9b5SBjoern A. Zeeb #define	BPHY_ANACORE		0x03
1765*b4c3e9b5SBjoern A. Zeeb #define	BPHY_PHYCRSTH		0x06
1766*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TEST		0x0a
1767*b4c3e9b5SBjoern A. Zeeb #define	BPHY_PA_TX_TO		0x10
1768*b4c3e9b5SBjoern A. Zeeb #define	BPHY_SYNTH_DC_TO	0x11
1769*b4c3e9b5SBjoern A. Zeeb #define	BPHY_PA_TX_TIME_UP	0x12
1770*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RX_FLTR_TIME_UP	0x13
1771*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TX_POWER_OVERRIDE	0x14
1772*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RF_OVERRIDE	0x15
1773*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RF_TR_LOOKUP1	0x16
1774*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RF_TR_LOOKUP2	0x17
1775*b4c3e9b5SBjoern A. Zeeb #define	BPHY_COEFFS		0x18
1776*b4c3e9b5SBjoern A. Zeeb #define	BPHY_PLL_OUT		0x19
1777*b4c3e9b5SBjoern A. Zeeb #define	BPHY_REFRESH_MAIN	0x1a
1778*b4c3e9b5SBjoern A. Zeeb #define	BPHY_REFRESH_TO0	0x1b
1779*b4c3e9b5SBjoern A. Zeeb #define	BPHY_REFRESH_TO1	0x1c
1780*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RSSI_TRESH		0x20
1781*b4c3e9b5SBjoern A. Zeeb #define	BPHY_IQ_TRESH_HH	0x21
1782*b4c3e9b5SBjoern A. Zeeb #define	BPHY_IQ_TRESH_H		0x22
1783*b4c3e9b5SBjoern A. Zeeb #define	BPHY_IQ_TRESH_L		0x23
1784*b4c3e9b5SBjoern A. Zeeb #define	BPHY_IQ_TRESH_LL	0x24
1785*b4c3e9b5SBjoern A. Zeeb #define	BPHY_GAIN		0x25
1786*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LNA_GAIN_RANGE	0x26
1787*b4c3e9b5SBjoern A. Zeeb #define	BPHY_JSSI		0x27
1788*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TSSI_CTL		0x28
1789*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TSSI		0x29
1790*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TR_LOSS_CTL	0x2a
1791*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LO_LEAKAGE		0x2b
1792*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LO_RSSI_ACC	0x2c
1793*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LO_IQMAG_ACC	0x2d
1794*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TX_DC_OFF1		0x2e
1795*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TX_DC_OFF2		0x2f
1796*b4c3e9b5SBjoern A. Zeeb #define	BPHY_PEAK_CNT_THRESH	0x30
1797*b4c3e9b5SBjoern A. Zeeb #define	BPHY_FREQ_OFFSET	0x31
1798*b4c3e9b5SBjoern A. Zeeb #define	BPHY_DIVERSITY_CTL	0x32
1799*b4c3e9b5SBjoern A. Zeeb #define	BPHY_PEAK_ENERGY_LO	0x33
1800*b4c3e9b5SBjoern A. Zeeb #define	BPHY_PEAK_ENERGY_HI	0x34
1801*b4c3e9b5SBjoern A. Zeeb #define	BPHY_SYNC_CTL		0x35
1802*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TX_PWR_CTRL	0x36
1803*b4c3e9b5SBjoern A. Zeeb #define BPHY_TX_EST_PWR		0x37
1804*b4c3e9b5SBjoern A. Zeeb #define	BPHY_STEP		0x38
1805*b4c3e9b5SBjoern A. Zeeb #define	BPHY_WARMUP		0x39
1806*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LMS_CFF_READ	0x3a
1807*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LMS_COEFF_I	0x3b
1808*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LMS_COEFF_Q	0x3c
1809*b4c3e9b5SBjoern A. Zeeb #define	BPHY_SIG_POW		0x3d
1810*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RFDC_CANCEL_CTL	0x3e
1811*b4c3e9b5SBjoern A. Zeeb #define	BPHY_HDR_TYPE		0x40
1812*b4c3e9b5SBjoern A. Zeeb #define	BPHY_SFD_TO		0x41
1813*b4c3e9b5SBjoern A. Zeeb #define	BPHY_SFD_CTL		0x42
1814*b4c3e9b5SBjoern A. Zeeb #define	BPHY_DEBUG		0x43
1815*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RX_DELAY_COMP	0x44
1816*b4c3e9b5SBjoern A. Zeeb #define	BPHY_CRS_DROP_TO	0x45
1817*b4c3e9b5SBjoern A. Zeeb #define	BPHY_SHORT_SFD_NZEROS	0x46
1818*b4c3e9b5SBjoern A. Zeeb #define	BPHY_DSSS_COEFF1	0x48
1819*b4c3e9b5SBjoern A. Zeeb #define	BPHY_DSSS_COEFF2	0x49
1820*b4c3e9b5SBjoern A. Zeeb #define	BPHY_CCK_COEFF1		0x4a
1821*b4c3e9b5SBjoern A. Zeeb #define	BPHY_CCK_COEFF2		0x4b
1822*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TR_CORR		0x4c
1823*b4c3e9b5SBjoern A. Zeeb #define	BPHY_ANGLE_SCALE	0x4d
1824*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TX_PWR_BASE_IDX	0x4e
1825*b4c3e9b5SBjoern A. Zeeb #define	BPHY_OPTIONAL_MODES2	0x4f
1826*b4c3e9b5SBjoern A. Zeeb #define	BPHY_CCK_LMS_STEP	0x50
1827*b4c3e9b5SBjoern A. Zeeb #define	BPHY_BYPASS		0x51
1828*b4c3e9b5SBjoern A. Zeeb #define	BPHY_CCK_DELAY_LONG	0x52
1829*b4c3e9b5SBjoern A. Zeeb #define	BPHY_CCK_DELAY_SHORT	0x53
1830*b4c3e9b5SBjoern A. Zeeb #define	BPHY_PPROC_CHAN_DELAY	0x54
1831*b4c3e9b5SBjoern A. Zeeb #define	BPHY_DDFS_ENABLE	0x58
1832*b4c3e9b5SBjoern A. Zeeb #define	BPHY_PHASE_SCALE	0x59
1833*b4c3e9b5SBjoern A. Zeeb #define	BPHY_FREQ_CONTROL	0x5a
1834*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LNA_GAIN_RANGE_10	0x5b
1835*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LNA_GAIN_RANGE_32	0x5c
1836*b4c3e9b5SBjoern A. Zeeb #define	BPHY_OPTIONAL_MODES	0x5d
1837*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RX_STATUS2		0x5e
1838*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RX_STATUS3		0x5f
1839*b4c3e9b5SBjoern A. Zeeb #define	BPHY_DAC_CONTROL	0x60
1840*b4c3e9b5SBjoern A. Zeeb #define	BPHY_ANA11G_FILT_CTRL	0x62
1841*b4c3e9b5SBjoern A. Zeeb #define	BPHY_REFRESH_CTRL	0x64
1842*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RF_OVERRIDE2	0x65
1843*b4c3e9b5SBjoern A. Zeeb #define	BPHY_SPUR_CANCEL_CTRL	0x66
1844*b4c3e9b5SBjoern A. Zeeb #define	BPHY_FINE_DIGIGAIN_CTRL	0x67
1845*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RSSI_LUT		0x88
1846*b4c3e9b5SBjoern A. Zeeb #define	BPHY_RSSI_LUT_END	0xa7
1847*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TSSI_LUT		0xa8
1848*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TSSI_LUT_END	0xc7
1849*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TSSI2PWR_LUT	0x380
1850*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TSSI2PWR_LUT_END	0x39f
1851*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LOCOMP_LUT		0x3a0
1852*b4c3e9b5SBjoern A. Zeeb #define	BPHY_LOCOMP_LUT_END	0x3bf
1853*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TXGAIN_LUT		0x3c0
1854*b4c3e9b5SBjoern A. Zeeb #define	BPHY_TXGAIN_LUT_END	0x3ff
1855*b4c3e9b5SBjoern A. Zeeb 
1856*b4c3e9b5SBjoern A. Zeeb /* Bits in BB_CONFIG: */
1857*b4c3e9b5SBjoern A. Zeeb #define	PHY_BBC_ANT_MASK	0x0180
1858*b4c3e9b5SBjoern A. Zeeb #define	PHY_BBC_ANT_SHIFT	7
1859*b4c3e9b5SBjoern A. Zeeb #define	BB_DARWIN		0x1000
1860*b4c3e9b5SBjoern A. Zeeb #define BBCFG_RESETCCA		0x4000
1861*b4c3e9b5SBjoern A. Zeeb #define BBCFG_RESETRX		0x8000
1862*b4c3e9b5SBjoern A. Zeeb 
1863*b4c3e9b5SBjoern A. Zeeb /* Bits in phytest(0x0a): */
1864*b4c3e9b5SBjoern A. Zeeb #define	TST_DDFS		0x2000
1865*b4c3e9b5SBjoern A. Zeeb #define	TST_TXFILT1		0x0800
1866*b4c3e9b5SBjoern A. Zeeb #define	TST_UNSCRAM		0x0400
1867*b4c3e9b5SBjoern A. Zeeb #define	TST_CARR_SUPP		0x0200
1868*b4c3e9b5SBjoern A. Zeeb #define	TST_DC_COMP_LOOP	0x0100
1869*b4c3e9b5SBjoern A. Zeeb #define	TST_LOOPBACK		0x0080
1870*b4c3e9b5SBjoern A. Zeeb #define	TST_TXFILT0		0x0040
1871*b4c3e9b5SBjoern A. Zeeb #define	TST_TXTEST_ENABLE	0x0020
1872*b4c3e9b5SBjoern A. Zeeb #define	TST_TXTEST_RATE		0x0018
1873*b4c3e9b5SBjoern A. Zeeb #define	TST_TXTEST_PHASE	0x0007
1874*b4c3e9b5SBjoern A. Zeeb 
1875*b4c3e9b5SBjoern A. Zeeb /* phytest txTestRate values */
1876*b4c3e9b5SBjoern A. Zeeb #define	TST_TXTEST_RATE_1MBPS	0
1877*b4c3e9b5SBjoern A. Zeeb #define	TST_TXTEST_RATE_2MBPS	1
1878*b4c3e9b5SBjoern A. Zeeb #define	TST_TXTEST_RATE_5_5MBPS	2
1879*b4c3e9b5SBjoern A. Zeeb #define	TST_TXTEST_RATE_11MBPS	3
1880*b4c3e9b5SBjoern A. Zeeb #define	TST_TXTEST_RATE_SHIFT	3
1881*b4c3e9b5SBjoern A. Zeeb 
1882*b4c3e9b5SBjoern A. Zeeb #define SHM_BYT_CNT	0x2	/* IHR location */
1883*b4c3e9b5SBjoern A. Zeeb #define MAX_BYT_CNT	0x600	/* Maximum frame len */
1884*b4c3e9b5SBjoern A. Zeeb 
1885*b4c3e9b5SBjoern A. Zeeb struct d11cnt {
1886*b4c3e9b5SBjoern A. Zeeb 	u32 txfrag;
1887*b4c3e9b5SBjoern A. Zeeb 	u32 txmulti;
1888*b4c3e9b5SBjoern A. Zeeb 	u32 txfail;
1889*b4c3e9b5SBjoern A. Zeeb 	u32 txretry;
1890*b4c3e9b5SBjoern A. Zeeb 	u32 txretrie;
1891*b4c3e9b5SBjoern A. Zeeb 	u32 rxdup;
1892*b4c3e9b5SBjoern A. Zeeb 	u32 txrts;
1893*b4c3e9b5SBjoern A. Zeeb 	u32 txnocts;
1894*b4c3e9b5SBjoern A. Zeeb 	u32 txnoack;
1895*b4c3e9b5SBjoern A. Zeeb 	u32 rxfrag;
1896*b4c3e9b5SBjoern A. Zeeb 	u32 rxmulti;
1897*b4c3e9b5SBjoern A. Zeeb 	u32 rxcrc;
1898*b4c3e9b5SBjoern A. Zeeb 	u32 txfrmsnt;
1899*b4c3e9b5SBjoern A. Zeeb 	u32 rxundec;
1900*b4c3e9b5SBjoern A. Zeeb };
1901*b4c3e9b5SBjoern A. Zeeb 
1902*b4c3e9b5SBjoern A. Zeeb #endif				/* _BRCM_D11_H_ */
1903