1*b4c3e9b5SBjoern A. Zeeb // SPDX-License-Identifier: ISC 2*b4c3e9b5SBjoern A. Zeeb /* 3*b4c3e9b5SBjoern A. Zeeb * Copyright (c) 2010 Broadcom Corporation 4*b4c3e9b5SBjoern A. Zeeb */ 5*b4c3e9b5SBjoern A. Zeeb 6*b4c3e9b5SBjoern A. Zeeb #ifndef BRCMFMAC_SDIO_H 7*b4c3e9b5SBjoern A. Zeeb #define BRCMFMAC_SDIO_H 8*b4c3e9b5SBjoern A. Zeeb 9*b4c3e9b5SBjoern A. Zeeb #include <linux/skbuff.h> 10*b4c3e9b5SBjoern A. Zeeb #include <linux/firmware.h> 11*b4c3e9b5SBjoern A. Zeeb #include "firmware.h" 12*b4c3e9b5SBjoern A. Zeeb 13*b4c3e9b5SBjoern A. Zeeb #define SDIOD_FBR_SIZE 0x100 14*b4c3e9b5SBjoern A. Zeeb 15*b4c3e9b5SBjoern A. Zeeb /* io_en */ 16*b4c3e9b5SBjoern A. Zeeb #define SDIO_FUNC_ENABLE_1 0x02 17*b4c3e9b5SBjoern A. Zeeb #define SDIO_FUNC_ENABLE_2 0x04 18*b4c3e9b5SBjoern A. Zeeb 19*b4c3e9b5SBjoern A. Zeeb /* io_rdys */ 20*b4c3e9b5SBjoern A. Zeeb #define SDIO_FUNC_READY_1 0x02 21*b4c3e9b5SBjoern A. Zeeb #define SDIO_FUNC_READY_2 0x04 22*b4c3e9b5SBjoern A. Zeeb 23*b4c3e9b5SBjoern A. Zeeb /* intr_status */ 24*b4c3e9b5SBjoern A. Zeeb #define INTR_STATUS_FUNC1 0x2 25*b4c3e9b5SBjoern A. Zeeb #define INTR_STATUS_FUNC2 0x4 26*b4c3e9b5SBjoern A. Zeeb 27*b4c3e9b5SBjoern A. Zeeb /* mask of register map */ 28*b4c3e9b5SBjoern A. Zeeb #define REG_F0_REG_MASK 0x7FF 29*b4c3e9b5SBjoern A. Zeeb #define REG_F1_MISC_MASK 0x1FFFF 30*b4c3e9b5SBjoern A. Zeeb 31*b4c3e9b5SBjoern A. Zeeb /* function 0 vendor specific CCCR registers */ 32*b4c3e9b5SBjoern A. Zeeb 33*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_BRCM_CARDCAP 0xf0 34*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT BIT(1) 35*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT BIT(2) 36*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_BRCM_CARDCAP_CMD_NODEC BIT(3) 37*b4c3e9b5SBjoern A. Zeeb 38*b4c3e9b5SBjoern A. Zeeb /* Interrupt enable bits for each function */ 39*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_IEN_FUNC0 BIT(0) 40*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_IEN_FUNC1 BIT(1) 41*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_IEN_FUNC2 BIT(2) 42*b4c3e9b5SBjoern A. Zeeb 43*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_BRCM_CARDCTRL 0xf1 44*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_BRCM_CARDCTRL_WLANRESET BIT(1) 45*b4c3e9b5SBjoern A. Zeeb 46*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_BRCM_SEPINT 0xf2 47*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_BRCM_SEPINT_MASK BIT(0) 48*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_BRCM_SEPINT_OE BIT(1) 49*b4c3e9b5SBjoern A. Zeeb #define SDIO_CCCR_BRCM_SEPINT_ACT_HI BIT(2) 50*b4c3e9b5SBjoern A. Zeeb 51*b4c3e9b5SBjoern A. Zeeb /* function 1 miscellaneous registers */ 52*b4c3e9b5SBjoern A. Zeeb 53*b4c3e9b5SBjoern A. Zeeb /* sprom command and status */ 54*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_SPROM_CS 0x10000 55*b4c3e9b5SBjoern A. Zeeb /* sprom info register */ 56*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_SPROM_INFO 0x10001 57*b4c3e9b5SBjoern A. Zeeb /* sprom indirect access data byte 0 */ 58*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_SPROM_DATA_LOW 0x10002 59*b4c3e9b5SBjoern A. Zeeb /* sprom indirect access data byte 1 */ 60*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_SPROM_DATA_HIGH 0x10003 61*b4c3e9b5SBjoern A. Zeeb /* sprom indirect access addr byte 0 */ 62*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_SPROM_ADDR_LOW 0x10004 63*b4c3e9b5SBjoern A. Zeeb /* gpio select */ 64*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_GPIO_SELECT 0x10005 65*b4c3e9b5SBjoern A. Zeeb /* gpio output */ 66*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_GPIO_OUT 0x10006 67*b4c3e9b5SBjoern A. Zeeb /* gpio enable */ 68*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_GPIO_EN 0x10007 69*b4c3e9b5SBjoern A. Zeeb /* rev < 7, watermark for sdio device TX path */ 70*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_WATERMARK 0x10008 71*b4c3e9b5SBjoern A. Zeeb /* control busy signal generation */ 72*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_DEVICE_CTL 0x10009 73*b4c3e9b5SBjoern A. Zeeb 74*b4c3e9b5SBjoern A. Zeeb /* SB Address Window Low (b15) */ 75*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_SBADDRLOW 0x1000A 76*b4c3e9b5SBjoern A. Zeeb /* SB Address Window Mid (b23:b16) */ 77*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_SBADDRMID 0x1000B 78*b4c3e9b5SBjoern A. Zeeb /* SB Address Window High (b31:b24) */ 79*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_SBADDRHIGH 0x1000C 80*b4c3e9b5SBjoern A. Zeeb /* Frame Control (frame term/abort) */ 81*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_FRAMECTRL 0x1000D 82*b4c3e9b5SBjoern A. Zeeb /* ChipClockCSR (ALP/HT ctl/status) */ 83*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_CHIPCLKCSR 0x1000E 84*b4c3e9b5SBjoern A. Zeeb /* SdioPullUp (on cmd, d0-d2) */ 85*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_SDIOPULLUP 0x1000F 86*b4c3e9b5SBjoern A. Zeeb /* Write Frame Byte Count Low */ 87*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_WFRAMEBCLO 0x10019 88*b4c3e9b5SBjoern A. Zeeb /* Write Frame Byte Count High */ 89*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_WFRAMEBCHI 0x1001A 90*b4c3e9b5SBjoern A. Zeeb /* Read Frame Byte Count Low */ 91*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_RFRAMEBCLO 0x1001B 92*b4c3e9b5SBjoern A. Zeeb /* Read Frame Byte Count High */ 93*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_RFRAMEBCHI 0x1001C 94*b4c3e9b5SBjoern A. Zeeb /* MesBusyCtl (rev 11) */ 95*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_MESBUSYCTRL 0x1001D 96*b4c3e9b5SBjoern A. Zeeb /* Watermark for sdio device RX path */ 97*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_MESBUSY_RXFIFO_WM_MASK 0x7F 98*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_MESBUSY_RXFIFO_WM_SHIFT 0 99*b4c3e9b5SBjoern A. Zeeb /* Enable busy capability for MES access */ 100*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_MESBUSYCTRL_ENAB 0x80 101*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_MESBUSYCTRL_ENAB_SHIFT 7 102*b4c3e9b5SBjoern A. Zeeb 103*b4c3e9b5SBjoern A. Zeeb /* Sdio Core Rev 12 */ 104*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_WAKEUPCTRL 0x1001E 105*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_WCTRL_ALPWAIT_MASK 0x1 106*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_WCTRL_ALPWAIT_SHIFT 0 107*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_WCTRL_HTWAIT_MASK 0x2 108*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT 1 109*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_SLEEPCSR 0x1001F 110*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_SLEEPCSR_KSO_MASK 0x1 111*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT 0 112*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_SLEEPCSR_KSO_EN 1 113*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK 0x2 114*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_SLEEPCSR_DEVON_SHIFT 1 115*b4c3e9b5SBjoern A. Zeeb 116*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_MISC_REG_START 0x10000 /* f1 misc register start */ 117*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_FUNC1_MISC_REG_LIMIT 0x1001F /* f1 misc register end */ 118*b4c3e9b5SBjoern A. Zeeb 119*b4c3e9b5SBjoern A. Zeeb /* function 1 OCP space */ 120*b4c3e9b5SBjoern A. Zeeb 121*b4c3e9b5SBjoern A. Zeeb /* sb offset addr is <= 15 bits, 32k */ 122*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_SB_OFT_ADDR_MASK 0x07FFF 123*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_SB_OFT_ADDR_LIMIT 0x08000 124*b4c3e9b5SBjoern A. Zeeb /* with b15, maps to 32-bit SB access */ 125*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_SB_ACCESS_2_4B_FLAG 0x08000 126*b4c3e9b5SBjoern A. Zeeb 127*b4c3e9b5SBjoern A. Zeeb /* Address bits from SBADDR regs */ 128*b4c3e9b5SBjoern A. Zeeb #define SBSDIO_SBWINDOW_MASK 0xffff8000 129*b4c3e9b5SBjoern A. Zeeb 130*b4c3e9b5SBjoern A. Zeeb #define SDIOH_READ 0 /* Read request */ 131*b4c3e9b5SBjoern A. Zeeb #define SDIOH_WRITE 1 /* Write request */ 132*b4c3e9b5SBjoern A. Zeeb 133*b4c3e9b5SBjoern A. Zeeb #define SDIOH_DATA_FIX 0 /* Fixed addressing */ 134*b4c3e9b5SBjoern A. Zeeb #define SDIOH_DATA_INC 1 /* Incremental addressing */ 135*b4c3e9b5SBjoern A. Zeeb 136*b4c3e9b5SBjoern A. Zeeb /* internal return code */ 137*b4c3e9b5SBjoern A. Zeeb #define SUCCESS 0 138*b4c3e9b5SBjoern A. Zeeb #define ERROR 1 139*b4c3e9b5SBjoern A. Zeeb 140*b4c3e9b5SBjoern A. Zeeb /* Packet alignment for most efficient SDIO (can change based on platform) */ 141*b4c3e9b5SBjoern A. Zeeb #define BRCMF_SDALIGN (1 << 6) 142*b4c3e9b5SBjoern A. Zeeb 143*b4c3e9b5SBjoern A. Zeeb /* watchdog polling interval */ 144*b4c3e9b5SBjoern A. Zeeb #define BRCMF_WD_POLL msecs_to_jiffies(10) 145*b4c3e9b5SBjoern A. Zeeb 146*b4c3e9b5SBjoern A. Zeeb /** 147*b4c3e9b5SBjoern A. Zeeb * enum brcmf_sdiod_state - the state of the bus. 148*b4c3e9b5SBjoern A. Zeeb * 149*b4c3e9b5SBjoern A. Zeeb * @BRCMF_SDIOD_DOWN: Device can be accessed, no DPC. 150*b4c3e9b5SBjoern A. Zeeb * @BRCMF_SDIOD_DATA: Ready for data transfers, DPC enabled. 151*b4c3e9b5SBjoern A. Zeeb * @BRCMF_SDIOD_NOMEDIUM: No medium access to dongle possible. 152*b4c3e9b5SBjoern A. Zeeb */ 153*b4c3e9b5SBjoern A. Zeeb enum brcmf_sdiod_state { 154*b4c3e9b5SBjoern A. Zeeb BRCMF_SDIOD_DOWN, 155*b4c3e9b5SBjoern A. Zeeb BRCMF_SDIOD_DATA, 156*b4c3e9b5SBjoern A. Zeeb BRCMF_SDIOD_NOMEDIUM 157*b4c3e9b5SBjoern A. Zeeb }; 158*b4c3e9b5SBjoern A. Zeeb 159*b4c3e9b5SBjoern A. Zeeb struct brcmf_sdreg { 160*b4c3e9b5SBjoern A. Zeeb int func; 161*b4c3e9b5SBjoern A. Zeeb int offset; 162*b4c3e9b5SBjoern A. Zeeb int value; 163*b4c3e9b5SBjoern A. Zeeb }; 164*b4c3e9b5SBjoern A. Zeeb 165*b4c3e9b5SBjoern A. Zeeb struct brcmf_sdio; 166*b4c3e9b5SBjoern A. Zeeb struct brcmf_sdiod_freezer; 167*b4c3e9b5SBjoern A. Zeeb 168*b4c3e9b5SBjoern A. Zeeb struct brcmf_sdio_dev { 169*b4c3e9b5SBjoern A. Zeeb struct sdio_func *func1; 170*b4c3e9b5SBjoern A. Zeeb struct sdio_func *func2; 171*b4c3e9b5SBjoern A. Zeeb u32 sbwad; /* Save backplane window address */ 172*b4c3e9b5SBjoern A. Zeeb struct brcmf_core *cc_core; /* chipcommon core info struct */ 173*b4c3e9b5SBjoern A. Zeeb struct brcmf_sdio *bus; 174*b4c3e9b5SBjoern A. Zeeb struct device *dev; 175*b4c3e9b5SBjoern A. Zeeb struct brcmf_bus *bus_if; 176*b4c3e9b5SBjoern A. Zeeb struct brcmf_mp_device *settings; 177*b4c3e9b5SBjoern A. Zeeb bool oob_irq_requested; 178*b4c3e9b5SBjoern A. Zeeb bool sd_irq_requested; 179*b4c3e9b5SBjoern A. Zeeb bool irq_en; /* irq enable flags */ 180*b4c3e9b5SBjoern A. Zeeb spinlock_t irq_en_lock; 181*b4c3e9b5SBjoern A. Zeeb bool sg_support; 182*b4c3e9b5SBjoern A. Zeeb uint max_request_size; 183*b4c3e9b5SBjoern A. Zeeb ushort max_segment_count; 184*b4c3e9b5SBjoern A. Zeeb uint max_segment_size; 185*b4c3e9b5SBjoern A. Zeeb uint txglomsz; 186*b4c3e9b5SBjoern A. Zeeb struct sg_table sgtable; 187*b4c3e9b5SBjoern A. Zeeb char fw_name[BRCMF_FW_NAME_LEN]; 188*b4c3e9b5SBjoern A. Zeeb char nvram_name[BRCMF_FW_NAME_LEN]; 189*b4c3e9b5SBjoern A. Zeeb char clm_name[BRCMF_FW_NAME_LEN]; 190*b4c3e9b5SBjoern A. Zeeb bool wowl_enabled; 191*b4c3e9b5SBjoern A. Zeeb bool func1_power_manageable; 192*b4c3e9b5SBjoern A. Zeeb bool func2_power_manageable; 193*b4c3e9b5SBjoern A. Zeeb enum brcmf_sdiod_state state; 194*b4c3e9b5SBjoern A. Zeeb struct brcmf_sdiod_freezer *freezer; 195*b4c3e9b5SBjoern A. Zeeb const struct firmware *clm_fw; 196*b4c3e9b5SBjoern A. Zeeb }; 197*b4c3e9b5SBjoern A. Zeeb 198*b4c3e9b5SBjoern A. Zeeb /* sdio core registers */ 199*b4c3e9b5SBjoern A. Zeeb struct sdpcmd_regs { 200*b4c3e9b5SBjoern A. Zeeb u32 corecontrol; /* 0x00, rev8 */ 201*b4c3e9b5SBjoern A. Zeeb u32 corestatus; /* rev8 */ 202*b4c3e9b5SBjoern A. Zeeb u32 PAD[1]; 203*b4c3e9b5SBjoern A. Zeeb u32 biststatus; /* rev8 */ 204*b4c3e9b5SBjoern A. Zeeb 205*b4c3e9b5SBjoern A. Zeeb /* PCMCIA access */ 206*b4c3e9b5SBjoern A. Zeeb u16 pcmciamesportaladdr; /* 0x010, rev8 */ 207*b4c3e9b5SBjoern A. Zeeb u16 PAD[1]; 208*b4c3e9b5SBjoern A. Zeeb u16 pcmciamesportalmask; /* rev8 */ 209*b4c3e9b5SBjoern A. Zeeb u16 PAD[1]; 210*b4c3e9b5SBjoern A. Zeeb u16 pcmciawrframebc; /* rev8 */ 211*b4c3e9b5SBjoern A. Zeeb u16 PAD[1]; 212*b4c3e9b5SBjoern A. Zeeb u16 pcmciaunderflowtimer; /* rev8 */ 213*b4c3e9b5SBjoern A. Zeeb u16 PAD[1]; 214*b4c3e9b5SBjoern A. Zeeb 215*b4c3e9b5SBjoern A. Zeeb /* interrupt */ 216*b4c3e9b5SBjoern A. Zeeb u32 intstatus; /* 0x020, rev8 */ 217*b4c3e9b5SBjoern A. Zeeb u32 hostintmask; /* rev8 */ 218*b4c3e9b5SBjoern A. Zeeb u32 intmask; /* rev8 */ 219*b4c3e9b5SBjoern A. Zeeb u32 sbintstatus; /* rev8 */ 220*b4c3e9b5SBjoern A. Zeeb u32 sbintmask; /* rev8 */ 221*b4c3e9b5SBjoern A. Zeeb u32 funcintmask; /* rev4 */ 222*b4c3e9b5SBjoern A. Zeeb u32 PAD[2]; 223*b4c3e9b5SBjoern A. Zeeb u32 tosbmailbox; /* 0x040, rev8 */ 224*b4c3e9b5SBjoern A. Zeeb u32 tohostmailbox; /* rev8 */ 225*b4c3e9b5SBjoern A. Zeeb u32 tosbmailboxdata; /* rev8 */ 226*b4c3e9b5SBjoern A. Zeeb u32 tohostmailboxdata; /* rev8 */ 227*b4c3e9b5SBjoern A. Zeeb 228*b4c3e9b5SBjoern A. Zeeb /* synchronized access to registers in SDIO clock domain */ 229*b4c3e9b5SBjoern A. Zeeb u32 sdioaccess; /* 0x050, rev8 */ 230*b4c3e9b5SBjoern A. Zeeb u32 PAD[3]; 231*b4c3e9b5SBjoern A. Zeeb 232*b4c3e9b5SBjoern A. Zeeb /* PCMCIA frame control */ 233*b4c3e9b5SBjoern A. Zeeb u8 pcmciaframectrl; /* 0x060, rev8 */ 234*b4c3e9b5SBjoern A. Zeeb u8 PAD[3]; 235*b4c3e9b5SBjoern A. Zeeb u8 pcmciawatermark; /* rev8 */ 236*b4c3e9b5SBjoern A. Zeeb u8 PAD[155]; 237*b4c3e9b5SBjoern A. Zeeb 238*b4c3e9b5SBjoern A. Zeeb /* interrupt batching control */ 239*b4c3e9b5SBjoern A. Zeeb u32 intrcvlazy; /* 0x100, rev8 */ 240*b4c3e9b5SBjoern A. Zeeb u32 PAD[3]; 241*b4c3e9b5SBjoern A. Zeeb 242*b4c3e9b5SBjoern A. Zeeb /* counters */ 243*b4c3e9b5SBjoern A. Zeeb u32 cmd52rd; /* 0x110, rev8 */ 244*b4c3e9b5SBjoern A. Zeeb u32 cmd52wr; /* rev8 */ 245*b4c3e9b5SBjoern A. Zeeb u32 cmd53rd; /* rev8 */ 246*b4c3e9b5SBjoern A. Zeeb u32 cmd53wr; /* rev8 */ 247*b4c3e9b5SBjoern A. Zeeb u32 abort; /* rev8 */ 248*b4c3e9b5SBjoern A. Zeeb u32 datacrcerror; /* rev8 */ 249*b4c3e9b5SBjoern A. Zeeb u32 rdoutofsync; /* rev8 */ 250*b4c3e9b5SBjoern A. Zeeb u32 wroutofsync; /* rev8 */ 251*b4c3e9b5SBjoern A. Zeeb u32 writebusy; /* rev8 */ 252*b4c3e9b5SBjoern A. Zeeb u32 readwait; /* rev8 */ 253*b4c3e9b5SBjoern A. Zeeb u32 readterm; /* rev8 */ 254*b4c3e9b5SBjoern A. Zeeb u32 writeterm; /* rev8 */ 255*b4c3e9b5SBjoern A. Zeeb u32 PAD[40]; 256*b4c3e9b5SBjoern A. Zeeb u32 clockctlstatus; /* rev8 */ 257*b4c3e9b5SBjoern A. Zeeb u32 PAD[7]; 258*b4c3e9b5SBjoern A. Zeeb 259*b4c3e9b5SBjoern A. Zeeb u32 PAD[128]; /* DMA engines */ 260*b4c3e9b5SBjoern A. Zeeb 261*b4c3e9b5SBjoern A. Zeeb /* SDIO/PCMCIA CIS region */ 262*b4c3e9b5SBjoern A. Zeeb char cis[512]; /* 0x400-0x5ff, rev6 */ 263*b4c3e9b5SBjoern A. Zeeb 264*b4c3e9b5SBjoern A. Zeeb /* PCMCIA function control registers */ 265*b4c3e9b5SBjoern A. Zeeb char pcmciafcr[256]; /* 0x600-6ff, rev6 */ 266*b4c3e9b5SBjoern A. Zeeb u16 PAD[55]; 267*b4c3e9b5SBjoern A. Zeeb 268*b4c3e9b5SBjoern A. Zeeb /* PCMCIA backplane access */ 269*b4c3e9b5SBjoern A. Zeeb u16 backplanecsr; /* 0x76E, rev6 */ 270*b4c3e9b5SBjoern A. Zeeb u16 backplaneaddr0; /* rev6 */ 271*b4c3e9b5SBjoern A. Zeeb u16 backplaneaddr1; /* rev6 */ 272*b4c3e9b5SBjoern A. Zeeb u16 backplaneaddr2; /* rev6 */ 273*b4c3e9b5SBjoern A. Zeeb u16 backplaneaddr3; /* rev6 */ 274*b4c3e9b5SBjoern A. Zeeb u16 backplanedata0; /* rev6 */ 275*b4c3e9b5SBjoern A. Zeeb u16 backplanedata1; /* rev6 */ 276*b4c3e9b5SBjoern A. Zeeb u16 backplanedata2; /* rev6 */ 277*b4c3e9b5SBjoern A. Zeeb u16 backplanedata3; /* rev6 */ 278*b4c3e9b5SBjoern A. Zeeb u16 PAD[31]; 279*b4c3e9b5SBjoern A. Zeeb 280*b4c3e9b5SBjoern A. Zeeb /* sprom "size" & "blank" info */ 281*b4c3e9b5SBjoern A. Zeeb u16 spromstatus; /* 0x7BE, rev2 */ 282*b4c3e9b5SBjoern A. Zeeb u32 PAD[464]; 283*b4c3e9b5SBjoern A. Zeeb 284*b4c3e9b5SBjoern A. Zeeb u16 PAD[0x80]; 285*b4c3e9b5SBjoern A. Zeeb }; 286*b4c3e9b5SBjoern A. Zeeb 287*b4c3e9b5SBjoern A. Zeeb /* Register/deregister interrupt handler. */ 288*b4c3e9b5SBjoern A. Zeeb int brcmf_sdiod_intr_register(struct brcmf_sdio_dev *sdiodev); 289*b4c3e9b5SBjoern A. Zeeb void brcmf_sdiod_intr_unregister(struct brcmf_sdio_dev *sdiodev); 290*b4c3e9b5SBjoern A. Zeeb 291*b4c3e9b5SBjoern A. Zeeb /* SDIO device register access interface */ 292*b4c3e9b5SBjoern A. Zeeb /* Accessors for SDIO Function 0 */ 293*b4c3e9b5SBjoern A. Zeeb #define brcmf_sdiod_func0_rb(sdiodev, addr, r) \ 294*b4c3e9b5SBjoern A. Zeeb sdio_f0_readb((sdiodev)->func1, (addr), (r)) 295*b4c3e9b5SBjoern A. Zeeb 296*b4c3e9b5SBjoern A. Zeeb #define brcmf_sdiod_func0_wb(sdiodev, addr, v, ret) \ 297*b4c3e9b5SBjoern A. Zeeb sdio_f0_writeb((sdiodev)->func1, (v), (addr), (ret)) 298*b4c3e9b5SBjoern A. Zeeb 299*b4c3e9b5SBjoern A. Zeeb /* Accessors for SDIO Function 1 */ 300*b4c3e9b5SBjoern A. Zeeb #define brcmf_sdiod_readb(sdiodev, addr, r) \ 301*b4c3e9b5SBjoern A. Zeeb sdio_readb((sdiodev)->func1, (addr), (r)) 302*b4c3e9b5SBjoern A. Zeeb 303*b4c3e9b5SBjoern A. Zeeb #define brcmf_sdiod_writeb(sdiodev, addr, v, ret) \ 304*b4c3e9b5SBjoern A. Zeeb sdio_writeb((sdiodev)->func1, (v), (addr), (ret)) 305*b4c3e9b5SBjoern A. Zeeb 306*b4c3e9b5SBjoern A. Zeeb u32 brcmf_sdiod_readl(struct brcmf_sdio_dev *sdiodev, u32 addr, int *ret); 307*b4c3e9b5SBjoern A. Zeeb void brcmf_sdiod_writel(struct brcmf_sdio_dev *sdiodev, u32 addr, u32 data, 308*b4c3e9b5SBjoern A. Zeeb int *ret); 309*b4c3e9b5SBjoern A. Zeeb 310*b4c3e9b5SBjoern A. Zeeb /* Buffer transfer to/from device (client) core via cmd53. 311*b4c3e9b5SBjoern A. Zeeb * fn: function number 312*b4c3e9b5SBjoern A. Zeeb * flags: backplane width, address increment, sync/async 313*b4c3e9b5SBjoern A. Zeeb * buf: pointer to memory data buffer 314*b4c3e9b5SBjoern A. Zeeb * nbytes: number of bytes to transfer to/from buf 315*b4c3e9b5SBjoern A. Zeeb * pkt: pointer to packet associated with buf (if any) 316*b4c3e9b5SBjoern A. Zeeb * complete: callback function for command completion (async only) 317*b4c3e9b5SBjoern A. Zeeb * handle: handle for completion callback (first arg in callback) 318*b4c3e9b5SBjoern A. Zeeb * Returns 0 or error code. 319*b4c3e9b5SBjoern A. Zeeb * NOTE: Async operation is not currently supported. 320*b4c3e9b5SBjoern A. Zeeb */ 321*b4c3e9b5SBjoern A. Zeeb int brcmf_sdiod_send_pkt(struct brcmf_sdio_dev *sdiodev, 322*b4c3e9b5SBjoern A. Zeeb struct sk_buff_head *pktq); 323*b4c3e9b5SBjoern A. Zeeb int brcmf_sdiod_send_buf(struct brcmf_sdio_dev *sdiodev, u8 *buf, uint nbytes); 324*b4c3e9b5SBjoern A. Zeeb 325*b4c3e9b5SBjoern A. Zeeb int brcmf_sdiod_recv_pkt(struct brcmf_sdio_dev *sdiodev, struct sk_buff *pkt); 326*b4c3e9b5SBjoern A. Zeeb int brcmf_sdiod_recv_buf(struct brcmf_sdio_dev *sdiodev, u8 *buf, uint nbytes); 327*b4c3e9b5SBjoern A. Zeeb int brcmf_sdiod_recv_chain(struct brcmf_sdio_dev *sdiodev, 328*b4c3e9b5SBjoern A. Zeeb struct sk_buff_head *pktq, uint totlen); 329*b4c3e9b5SBjoern A. Zeeb 330*b4c3e9b5SBjoern A. Zeeb /* Flags bits */ 331*b4c3e9b5SBjoern A. Zeeb 332*b4c3e9b5SBjoern A. Zeeb /* Four-byte target (backplane) width (vs. two-byte) */ 333*b4c3e9b5SBjoern A. Zeeb #define SDIO_REQ_4BYTE 0x1 334*b4c3e9b5SBjoern A. Zeeb /* Fixed address (FIFO) (vs. incrementing address) */ 335*b4c3e9b5SBjoern A. Zeeb #define SDIO_REQ_FIXED 0x2 336*b4c3e9b5SBjoern A. Zeeb 337*b4c3e9b5SBjoern A. Zeeb /* Read/write to memory block (F1, no FIFO) via CMD53 (sync only). 338*b4c3e9b5SBjoern A. Zeeb * rw: read or write (0/1) 339*b4c3e9b5SBjoern A. Zeeb * addr: direct SDIO address 340*b4c3e9b5SBjoern A. Zeeb * buf: pointer to memory data buffer 341*b4c3e9b5SBjoern A. Zeeb * nbytes: number of bytes to transfer to/from buf 342*b4c3e9b5SBjoern A. Zeeb * Returns 0 or error code. 343*b4c3e9b5SBjoern A. Zeeb */ 344*b4c3e9b5SBjoern A. Zeeb int brcmf_sdiod_ramrw(struct brcmf_sdio_dev *sdiodev, bool write, u32 address, 345*b4c3e9b5SBjoern A. Zeeb u8 *data, uint size); 346*b4c3e9b5SBjoern A. Zeeb 347*b4c3e9b5SBjoern A. Zeeb /* Issue an abort to the specified function */ 348*b4c3e9b5SBjoern A. Zeeb int brcmf_sdiod_abort(struct brcmf_sdio_dev *sdiodev, struct sdio_func *func); 349*b4c3e9b5SBjoern A. Zeeb 350*b4c3e9b5SBjoern A. Zeeb void brcmf_sdiod_sgtable_alloc(struct brcmf_sdio_dev *sdiodev); 351*b4c3e9b5SBjoern A. Zeeb void brcmf_sdiod_change_state(struct brcmf_sdio_dev *sdiodev, 352*b4c3e9b5SBjoern A. Zeeb enum brcmf_sdiod_state state); 353*b4c3e9b5SBjoern A. Zeeb bool brcmf_sdiod_freezing(struct brcmf_sdio_dev *sdiodev); 354*b4c3e9b5SBjoern A. Zeeb void brcmf_sdiod_try_freeze(struct brcmf_sdio_dev *sdiodev); 355*b4c3e9b5SBjoern A. Zeeb void brcmf_sdiod_freezer_count(struct brcmf_sdio_dev *sdiodev); 356*b4c3e9b5SBjoern A. Zeeb void brcmf_sdiod_freezer_uncount(struct brcmf_sdio_dev *sdiodev); 357*b4c3e9b5SBjoern A. Zeeb 358*b4c3e9b5SBjoern A. Zeeb int brcmf_sdiod_probe(struct brcmf_sdio_dev *sdiodev); 359*b4c3e9b5SBjoern A. Zeeb int brcmf_sdiod_remove(struct brcmf_sdio_dev *sdiodev); 360*b4c3e9b5SBjoern A. Zeeb 361*b4c3e9b5SBjoern A. Zeeb struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev); 362*b4c3e9b5SBjoern A. Zeeb void brcmf_sdio_remove(struct brcmf_sdio *bus); 363*b4c3e9b5SBjoern A. Zeeb void brcmf_sdio_isr(struct brcmf_sdio *bus, bool in_isr); 364*b4c3e9b5SBjoern A. Zeeb 365*b4c3e9b5SBjoern A. Zeeb void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, bool active); 366*b4c3e9b5SBjoern A. Zeeb void brcmf_sdio_wowl_config(struct device *dev, bool enabled); 367*b4c3e9b5SBjoern A. Zeeb int brcmf_sdio_sleep(struct brcmf_sdio *bus, bool sleep); 368*b4c3e9b5SBjoern A. Zeeb void brcmf_sdio_trigger_dpc(struct brcmf_sdio *bus); 369*b4c3e9b5SBjoern A. Zeeb 370*b4c3e9b5SBjoern A. Zeeb #endif /* BRCMFMAC_SDIO_H */ 371