xref: /freebsd/sys/contrib/dev/athk/ath12k/pci.h (revision 5c1def83a4cc2eb3f828600dfd786f8c5788fb7d)
1*5c1def83SBjoern A. Zeeb /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2*5c1def83SBjoern A. Zeeb /*
3*5c1def83SBjoern A. Zeeb  * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
4*5c1def83SBjoern A. Zeeb  * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
5*5c1def83SBjoern A. Zeeb  */
6*5c1def83SBjoern A. Zeeb #ifndef ATH12K_PCI_H
7*5c1def83SBjoern A. Zeeb #define ATH12K_PCI_H
8*5c1def83SBjoern A. Zeeb 
9*5c1def83SBjoern A. Zeeb #include <linux/mhi.h>
10*5c1def83SBjoern A. Zeeb 
11*5c1def83SBjoern A. Zeeb #include "core.h"
12*5c1def83SBjoern A. Zeeb 
13*5c1def83SBjoern A. Zeeb #define PCIE_SOC_GLOBAL_RESET			0x3008
14*5c1def83SBjoern A. Zeeb #define PCIE_SOC_GLOBAL_RESET_V			1
15*5c1def83SBjoern A. Zeeb 
16*5c1def83SBjoern A. Zeeb #define WLAON_WARM_SW_ENTRY			0x1f80504
17*5c1def83SBjoern A. Zeeb #define WLAON_SOC_RESET_CAUSE_REG		0x01f8060c
18*5c1def83SBjoern A. Zeeb 
19*5c1def83SBjoern A. Zeeb #define PCIE_Q6_COOKIE_ADDR			0x01f80500
20*5c1def83SBjoern A. Zeeb #define PCIE_Q6_COOKIE_DATA			0xc0000000
21*5c1def83SBjoern A. Zeeb 
22*5c1def83SBjoern A. Zeeb /* register to wake the UMAC from power collapse */
23*5c1def83SBjoern A. Zeeb #define PCIE_SCRATCH_0_SOC_PCIE_REG		0x4040
24*5c1def83SBjoern A. Zeeb 
25*5c1def83SBjoern A. Zeeb /* register used for handshake mechanism to validate UMAC is awake */
26*5c1def83SBjoern A. Zeeb #define PCIE_SOC_WAKE_PCIE_LOCAL_REG		0x3004
27*5c1def83SBjoern A. Zeeb 
28*5c1def83SBjoern A. Zeeb #define PCIE_PCIE_PARF_LTSSM			0x1e081b0
29*5c1def83SBjoern A. Zeeb #define PARM_LTSSM_VALUE			0x111
30*5c1def83SBjoern A. Zeeb 
31*5c1def83SBjoern A. Zeeb #define GCC_GCC_PCIE_HOT_RST			0x1e38338
32*5c1def83SBjoern A. Zeeb #define GCC_GCC_PCIE_HOT_RST_VAL		0x10
33*5c1def83SBjoern A. Zeeb 
34*5c1def83SBjoern A. Zeeb #define PCIE_PCIE_INT_ALL_CLEAR			0x1e08228
35*5c1def83SBjoern A. Zeeb #define PCIE_SMLH_REQ_RST_LINK_DOWN		0x2
36*5c1def83SBjoern A. Zeeb #define PCIE_INT_CLEAR_ALL			0xffffffff
37*5c1def83SBjoern A. Zeeb 
38*5c1def83SBjoern A. Zeeb #define PCIE_QSERDES_COM_SYSCLK_EN_SEL_REG(ab) \
39*5c1def83SBjoern A. Zeeb 	((ab)->hw_params->regs->pcie_qserdes_sysclk_en_sel)
40*5c1def83SBjoern A. Zeeb #define PCIE_QSERDES_COM_SYSCLK_EN_SEL_VAL	0x10
41*5c1def83SBjoern A. Zeeb #define PCIE_QSERDES_COM_SYSCLK_EN_SEL_MSK	0xffffffff
42*5c1def83SBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG1_REG(ab) \
43*5c1def83SBjoern A. Zeeb 	((ab)->hw_params->regs->pcie_pcs_osc_dtct_config_base)
44*5c1def83SBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG1_VAL		0x02
45*5c1def83SBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG2_REG(ab) \
46*5c1def83SBjoern A. Zeeb 	((ab)->hw_params->regs->pcie_pcs_osc_dtct_config_base + 0x4)
47*5c1def83SBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG2_VAL		0x52
48*5c1def83SBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG4_REG(ab) \
49*5c1def83SBjoern A. Zeeb 	((ab)->hw_params->regs->pcie_pcs_osc_dtct_config_base + 0xc)
50*5c1def83SBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG4_VAL		0xff
51*5c1def83SBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG_MSK		0x000000ff
52*5c1def83SBjoern A. Zeeb 
53*5c1def83SBjoern A. Zeeb #define WLAON_QFPROM_PWR_CTRL_REG		0x01f8031c
54*5c1def83SBjoern A. Zeeb #define QFPROM_PWR_CTRL_VDD4BLOW_MASK		0x4
55*5c1def83SBjoern A. Zeeb 
56*5c1def83SBjoern A. Zeeb #define PCI_BAR_WINDOW0_BASE	0x1E00000
57*5c1def83SBjoern A. Zeeb #define PCI_BAR_WINDOW0_END	0x1E7FFFC
58*5c1def83SBjoern A. Zeeb #define PCI_SOC_RANGE_MASK	0x3FFF
59*5c1def83SBjoern A. Zeeb #define PCI_SOC_PCI_REG_BASE	0x1E04000
60*5c1def83SBjoern A. Zeeb #define PCI_SOC_PCI_REG_END	0x1E07FFC
61*5c1def83SBjoern A. Zeeb #define PCI_PARF_BASE		0x1E08000
62*5c1def83SBjoern A. Zeeb #define PCI_PARF_END		0x1E0BFFC
63*5c1def83SBjoern A. Zeeb #define PCI_MHIREGLEN_REG	0x1E0E100
64*5c1def83SBjoern A. Zeeb #define PCI_MHI_REGION_END	0x1E0EFFC
65*5c1def83SBjoern A. Zeeb #define QRTR_PCI_DOMAIN_NR_MASK		GENMASK(7, 4)
66*5c1def83SBjoern A. Zeeb #define QRTR_PCI_BUS_NUMBER_MASK	GENMASK(3, 0)
67*5c1def83SBjoern A. Zeeb 
68*5c1def83SBjoern A. Zeeb #define ATH12K_PCI_SOC_HW_VERSION_1	1
69*5c1def83SBjoern A. Zeeb #define ATH12K_PCI_SOC_HW_VERSION_2	2
70*5c1def83SBjoern A. Zeeb 
71*5c1def83SBjoern A. Zeeb struct ath12k_msi_user {
72*5c1def83SBjoern A. Zeeb 	const char *name;
73*5c1def83SBjoern A. Zeeb 	int num_vectors;
74*5c1def83SBjoern A. Zeeb 	u32 base_vector;
75*5c1def83SBjoern A. Zeeb };
76*5c1def83SBjoern A. Zeeb 
77*5c1def83SBjoern A. Zeeb struct ath12k_msi_config {
78*5c1def83SBjoern A. Zeeb 	int total_vectors;
79*5c1def83SBjoern A. Zeeb 	int total_users;
80*5c1def83SBjoern A. Zeeb 	const struct ath12k_msi_user *users;
81*5c1def83SBjoern A. Zeeb };
82*5c1def83SBjoern A. Zeeb 
83*5c1def83SBjoern A. Zeeb enum ath12k_pci_flags {
84*5c1def83SBjoern A. Zeeb 	ATH12K_PCI_FLAG_INIT_DONE,
85*5c1def83SBjoern A. Zeeb 	ATH12K_PCI_FLAG_IS_MSI_64,
86*5c1def83SBjoern A. Zeeb 	ATH12K_PCI_ASPM_RESTORE,
87*5c1def83SBjoern A. Zeeb };
88*5c1def83SBjoern A. Zeeb 
89*5c1def83SBjoern A. Zeeb struct ath12k_pci_ops {
90*5c1def83SBjoern A. Zeeb 	int (*wakeup)(struct ath12k_base *ab);
91*5c1def83SBjoern A. Zeeb 	void (*release)(struct ath12k_base *ab);
92*5c1def83SBjoern A. Zeeb };
93*5c1def83SBjoern A. Zeeb 
94*5c1def83SBjoern A. Zeeb struct ath12k_pci {
95*5c1def83SBjoern A. Zeeb 	struct pci_dev *pdev;
96*5c1def83SBjoern A. Zeeb 	struct ath12k_base *ab;
97*5c1def83SBjoern A. Zeeb 	u16 dev_id;
98*5c1def83SBjoern A. Zeeb 	char amss_path[100];
99*5c1def83SBjoern A. Zeeb 	u32 msi_ep_base_data;
100*5c1def83SBjoern A. Zeeb 	struct mhi_controller *mhi_ctrl;
101*5c1def83SBjoern A. Zeeb 	const struct ath12k_msi_config *msi_config;
102*5c1def83SBjoern A. Zeeb 	unsigned long mhi_state;
103*5c1def83SBjoern A. Zeeb 	u32 register_window;
104*5c1def83SBjoern A. Zeeb 
105*5c1def83SBjoern A. Zeeb 	/* protects register_window above */
106*5c1def83SBjoern A. Zeeb 	spinlock_t window_lock;
107*5c1def83SBjoern A. Zeeb 
108*5c1def83SBjoern A. Zeeb 	/* enum ath12k_pci_flags */
109*5c1def83SBjoern A. Zeeb 	unsigned long flags;
110*5c1def83SBjoern A. Zeeb 	u16 link_ctl;
111*5c1def83SBjoern A. Zeeb 	const struct ath12k_pci_ops *pci_ops;
112*5c1def83SBjoern A. Zeeb };
113*5c1def83SBjoern A. Zeeb 
ath12k_pci_priv(struct ath12k_base * ab)114*5c1def83SBjoern A. Zeeb static inline struct ath12k_pci *ath12k_pci_priv(struct ath12k_base *ab)
115*5c1def83SBjoern A. Zeeb {
116*5c1def83SBjoern A. Zeeb 	return (struct ath12k_pci *)ab->drv_priv;
117*5c1def83SBjoern A. Zeeb }
118*5c1def83SBjoern A. Zeeb 
119*5c1def83SBjoern A. Zeeb int ath12k_pci_get_user_msi_assignment(struct ath12k_base *ab, char *user_name,
120*5c1def83SBjoern A. Zeeb 				       int *num_vectors, u32 *user_base_data,
121*5c1def83SBjoern A. Zeeb 				       u32 *base_vector);
122*5c1def83SBjoern A. Zeeb int ath12k_pci_get_msi_irq(struct device *dev, unsigned int vector);
123*5c1def83SBjoern A. Zeeb void ath12k_pci_write32(struct ath12k_base *ab, u32 offset, u32 value);
124*5c1def83SBjoern A. Zeeb u32 ath12k_pci_read32(struct ath12k_base *ab, u32 offset);
125*5c1def83SBjoern A. Zeeb int ath12k_pci_map_service_to_pipe(struct ath12k_base *ab, u16 service_id,
126*5c1def83SBjoern A. Zeeb 				   u8 *ul_pipe, u8 *dl_pipe);
127*5c1def83SBjoern A. Zeeb void ath12k_pci_get_msi_address(struct ath12k_base *ab, u32 *msi_addr_lo,
128*5c1def83SBjoern A. Zeeb 				u32 *msi_addr_hi);
129*5c1def83SBjoern A. Zeeb void ath12k_pci_get_ce_msi_idx(struct ath12k_base *ab, u32 ce_id,
130*5c1def83SBjoern A. Zeeb 			       u32 *msi_idx);
131*5c1def83SBjoern A. Zeeb void ath12k_pci_hif_ce_irq_enable(struct ath12k_base *ab);
132*5c1def83SBjoern A. Zeeb void ath12k_pci_hif_ce_irq_disable(struct ath12k_base *ab);
133*5c1def83SBjoern A. Zeeb void ath12k_pci_ext_irq_enable(struct ath12k_base *ab);
134*5c1def83SBjoern A. Zeeb void ath12k_pci_ext_irq_disable(struct ath12k_base *ab);
135*5c1def83SBjoern A. Zeeb int ath12k_pci_hif_suspend(struct ath12k_base *ab);
136*5c1def83SBjoern A. Zeeb int ath12k_pci_hif_resume(struct ath12k_base *ab);
137*5c1def83SBjoern A. Zeeb void ath12k_pci_stop(struct ath12k_base *ab);
138*5c1def83SBjoern A. Zeeb int ath12k_pci_start(struct ath12k_base *ab);
139*5c1def83SBjoern A. Zeeb int ath12k_pci_power_up(struct ath12k_base *ab);
140*5c1def83SBjoern A. Zeeb void ath12k_pci_power_down(struct ath12k_base *ab);
141*5c1def83SBjoern A. Zeeb #endif /* ATH12K_PCI_H */
142