1*5c1def83SBjoern A. Zeeb // SPDX-License-Identifier: BSD-3-Clause-Clear
2*5c1def83SBjoern A. Zeeb /*
3*5c1def83SBjoern A. Zeeb * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
4*5c1def83SBjoern A. Zeeb * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
5*5c1def83SBjoern A. Zeeb */
6*5c1def83SBjoern A. Zeeb
7*5c1def83SBjoern A. Zeeb #include <linux/module.h>
8*5c1def83SBjoern A. Zeeb #include <linux/msi.h>
9*5c1def83SBjoern A. Zeeb #include <linux/pci.h>
10*5c1def83SBjoern A. Zeeb #if defined(__FreeBSD__)
11*5c1def83SBjoern A. Zeeb #include <linux/delay.h>
12*5c1def83SBjoern A. Zeeb #endif
13*5c1def83SBjoern A. Zeeb
14*5c1def83SBjoern A. Zeeb #include "pci.h"
15*5c1def83SBjoern A. Zeeb #include "core.h"
16*5c1def83SBjoern A. Zeeb #include "hif.h"
17*5c1def83SBjoern A. Zeeb #include "mhi.h"
18*5c1def83SBjoern A. Zeeb #include "debug.h"
19*5c1def83SBjoern A. Zeeb
20*5c1def83SBjoern A. Zeeb #define ATH12K_PCI_BAR_NUM 0
21*5c1def83SBjoern A. Zeeb #define ATH12K_PCI_DMA_MASK 32
22*5c1def83SBjoern A. Zeeb
23*5c1def83SBjoern A. Zeeb #define ATH12K_PCI_IRQ_CE0_OFFSET 3
24*5c1def83SBjoern A. Zeeb
25*5c1def83SBjoern A. Zeeb #define WINDOW_ENABLE_BIT 0x40000000
26*5c1def83SBjoern A. Zeeb #define WINDOW_REG_ADDRESS 0x310c
27*5c1def83SBjoern A. Zeeb #define WINDOW_VALUE_MASK GENMASK(24, 19)
28*5c1def83SBjoern A. Zeeb #define WINDOW_START 0x80000
29*5c1def83SBjoern A. Zeeb #define WINDOW_RANGE_MASK GENMASK(18, 0)
30*5c1def83SBjoern A. Zeeb #define WINDOW_STATIC_MASK GENMASK(31, 6)
31*5c1def83SBjoern A. Zeeb
32*5c1def83SBjoern A. Zeeb #define TCSR_SOC_HW_VERSION 0x1B00000
33*5c1def83SBjoern A. Zeeb #define TCSR_SOC_HW_VERSION_MAJOR_MASK GENMASK(11, 8)
34*5c1def83SBjoern A. Zeeb #define TCSR_SOC_HW_VERSION_MINOR_MASK GENMASK(7, 4)
35*5c1def83SBjoern A. Zeeb
36*5c1def83SBjoern A. Zeeb /* BAR0 + 4k is always accessible, and no
37*5c1def83SBjoern A. Zeeb * need to force wakeup.
38*5c1def83SBjoern A. Zeeb * 4K - 32 = 0xFE0
39*5c1def83SBjoern A. Zeeb */
40*5c1def83SBjoern A. Zeeb #define ACCESS_ALWAYS_OFF 0xFE0
41*5c1def83SBjoern A. Zeeb
42*5c1def83SBjoern A. Zeeb #define QCN9274_DEVICE_ID 0x1109
43*5c1def83SBjoern A. Zeeb #define WCN7850_DEVICE_ID 0x1107
44*5c1def83SBjoern A. Zeeb
45*5c1def83SBjoern A. Zeeb static const struct pci_device_id ath12k_pci_id_table[] = {
46*5c1def83SBjoern A. Zeeb { PCI_VDEVICE(QCOM, QCN9274_DEVICE_ID) },
47*5c1def83SBjoern A. Zeeb { PCI_VDEVICE(QCOM, WCN7850_DEVICE_ID) },
48*5c1def83SBjoern A. Zeeb {0}
49*5c1def83SBjoern A. Zeeb };
50*5c1def83SBjoern A. Zeeb
51*5c1def83SBjoern A. Zeeb MODULE_DEVICE_TABLE(pci, ath12k_pci_id_table);
52*5c1def83SBjoern A. Zeeb
53*5c1def83SBjoern A. Zeeb /* TODO: revisit IRQ mapping for new SRNG's */
54*5c1def83SBjoern A. Zeeb static const struct ath12k_msi_config ath12k_msi_config[] = {
55*5c1def83SBjoern A. Zeeb {
56*5c1def83SBjoern A. Zeeb .total_vectors = 16,
57*5c1def83SBjoern A. Zeeb .total_users = 3,
58*5c1def83SBjoern A. Zeeb .users = (struct ath12k_msi_user[]) {
59*5c1def83SBjoern A. Zeeb { .name = "MHI", .num_vectors = 3, .base_vector = 0 },
60*5c1def83SBjoern A. Zeeb { .name = "CE", .num_vectors = 5, .base_vector = 3 },
61*5c1def83SBjoern A. Zeeb { .name = "DP", .num_vectors = 8, .base_vector = 8 },
62*5c1def83SBjoern A. Zeeb },
63*5c1def83SBjoern A. Zeeb },
64*5c1def83SBjoern A. Zeeb };
65*5c1def83SBjoern A. Zeeb
66*5c1def83SBjoern A. Zeeb static const char *irq_name[ATH12K_IRQ_NUM_MAX] = {
67*5c1def83SBjoern A. Zeeb "bhi",
68*5c1def83SBjoern A. Zeeb "mhi-er0",
69*5c1def83SBjoern A. Zeeb "mhi-er1",
70*5c1def83SBjoern A. Zeeb "ce0",
71*5c1def83SBjoern A. Zeeb "ce1",
72*5c1def83SBjoern A. Zeeb "ce2",
73*5c1def83SBjoern A. Zeeb "ce3",
74*5c1def83SBjoern A. Zeeb "ce4",
75*5c1def83SBjoern A. Zeeb "ce5",
76*5c1def83SBjoern A. Zeeb "ce6",
77*5c1def83SBjoern A. Zeeb "ce7",
78*5c1def83SBjoern A. Zeeb "ce8",
79*5c1def83SBjoern A. Zeeb "ce9",
80*5c1def83SBjoern A. Zeeb "ce10",
81*5c1def83SBjoern A. Zeeb "ce11",
82*5c1def83SBjoern A. Zeeb "ce12",
83*5c1def83SBjoern A. Zeeb "ce13",
84*5c1def83SBjoern A. Zeeb "ce14",
85*5c1def83SBjoern A. Zeeb "ce15",
86*5c1def83SBjoern A. Zeeb "host2wbm-desc-feed",
87*5c1def83SBjoern A. Zeeb "host2reo-re-injection",
88*5c1def83SBjoern A. Zeeb "host2reo-command",
89*5c1def83SBjoern A. Zeeb "host2rxdma-monitor-ring3",
90*5c1def83SBjoern A. Zeeb "host2rxdma-monitor-ring2",
91*5c1def83SBjoern A. Zeeb "host2rxdma-monitor-ring1",
92*5c1def83SBjoern A. Zeeb "reo2ost-exception",
93*5c1def83SBjoern A. Zeeb "wbm2host-rx-release",
94*5c1def83SBjoern A. Zeeb "reo2host-status",
95*5c1def83SBjoern A. Zeeb "reo2host-destination-ring4",
96*5c1def83SBjoern A. Zeeb "reo2host-destination-ring3",
97*5c1def83SBjoern A. Zeeb "reo2host-destination-ring2",
98*5c1def83SBjoern A. Zeeb "reo2host-destination-ring1",
99*5c1def83SBjoern A. Zeeb "rxdma2host-monitor-destination-mac3",
100*5c1def83SBjoern A. Zeeb "rxdma2host-monitor-destination-mac2",
101*5c1def83SBjoern A. Zeeb "rxdma2host-monitor-destination-mac1",
102*5c1def83SBjoern A. Zeeb "ppdu-end-interrupts-mac3",
103*5c1def83SBjoern A. Zeeb "ppdu-end-interrupts-mac2",
104*5c1def83SBjoern A. Zeeb "ppdu-end-interrupts-mac1",
105*5c1def83SBjoern A. Zeeb "rxdma2host-monitor-status-ring-mac3",
106*5c1def83SBjoern A. Zeeb "rxdma2host-monitor-status-ring-mac2",
107*5c1def83SBjoern A. Zeeb "rxdma2host-monitor-status-ring-mac1",
108*5c1def83SBjoern A. Zeeb "host2rxdma-host-buf-ring-mac3",
109*5c1def83SBjoern A. Zeeb "host2rxdma-host-buf-ring-mac2",
110*5c1def83SBjoern A. Zeeb "host2rxdma-host-buf-ring-mac1",
111*5c1def83SBjoern A. Zeeb "rxdma2host-destination-ring-mac3",
112*5c1def83SBjoern A. Zeeb "rxdma2host-destination-ring-mac2",
113*5c1def83SBjoern A. Zeeb "rxdma2host-destination-ring-mac1",
114*5c1def83SBjoern A. Zeeb "host2tcl-input-ring4",
115*5c1def83SBjoern A. Zeeb "host2tcl-input-ring3",
116*5c1def83SBjoern A. Zeeb "host2tcl-input-ring2",
117*5c1def83SBjoern A. Zeeb "host2tcl-input-ring1",
118*5c1def83SBjoern A. Zeeb "wbm2host-tx-completions-ring4",
119*5c1def83SBjoern A. Zeeb "wbm2host-tx-completions-ring3",
120*5c1def83SBjoern A. Zeeb "wbm2host-tx-completions-ring2",
121*5c1def83SBjoern A. Zeeb "wbm2host-tx-completions-ring1",
122*5c1def83SBjoern A. Zeeb "tcl2host-status-ring",
123*5c1def83SBjoern A. Zeeb };
124*5c1def83SBjoern A. Zeeb
ath12k_pci_bus_wake_up(struct ath12k_base * ab)125*5c1def83SBjoern A. Zeeb static int ath12k_pci_bus_wake_up(struct ath12k_base *ab)
126*5c1def83SBjoern A. Zeeb {
127*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci = ath12k_pci_priv(ab);
128*5c1def83SBjoern A. Zeeb
129*5c1def83SBjoern A. Zeeb return mhi_device_get_sync(ab_pci->mhi_ctrl->mhi_dev);
130*5c1def83SBjoern A. Zeeb }
131*5c1def83SBjoern A. Zeeb
ath12k_pci_bus_release(struct ath12k_base * ab)132*5c1def83SBjoern A. Zeeb static void ath12k_pci_bus_release(struct ath12k_base *ab)
133*5c1def83SBjoern A. Zeeb {
134*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci = ath12k_pci_priv(ab);
135*5c1def83SBjoern A. Zeeb
136*5c1def83SBjoern A. Zeeb mhi_device_put(ab_pci->mhi_ctrl->mhi_dev);
137*5c1def83SBjoern A. Zeeb }
138*5c1def83SBjoern A. Zeeb
139*5c1def83SBjoern A. Zeeb static const struct ath12k_pci_ops ath12k_pci_ops_qcn9274 = {
140*5c1def83SBjoern A. Zeeb .wakeup = NULL,
141*5c1def83SBjoern A. Zeeb .release = NULL,
142*5c1def83SBjoern A. Zeeb };
143*5c1def83SBjoern A. Zeeb
144*5c1def83SBjoern A. Zeeb static const struct ath12k_pci_ops ath12k_pci_ops_wcn7850 = {
145*5c1def83SBjoern A. Zeeb .wakeup = ath12k_pci_bus_wake_up,
146*5c1def83SBjoern A. Zeeb .release = ath12k_pci_bus_release,
147*5c1def83SBjoern A. Zeeb };
148*5c1def83SBjoern A. Zeeb
ath12k_pci_select_window(struct ath12k_pci * ab_pci,u32 offset)149*5c1def83SBjoern A. Zeeb static void ath12k_pci_select_window(struct ath12k_pci *ab_pci, u32 offset)
150*5c1def83SBjoern A. Zeeb {
151*5c1def83SBjoern A. Zeeb struct ath12k_base *ab = ab_pci->ab;
152*5c1def83SBjoern A. Zeeb
153*5c1def83SBjoern A. Zeeb u32 window = u32_get_bits(offset, WINDOW_VALUE_MASK);
154*5c1def83SBjoern A. Zeeb u32 static_window;
155*5c1def83SBjoern A. Zeeb
156*5c1def83SBjoern A. Zeeb lockdep_assert_held(&ab_pci->window_lock);
157*5c1def83SBjoern A. Zeeb
158*5c1def83SBjoern A. Zeeb /* Preserve the static window configuration and reset only dynamic window */
159*5c1def83SBjoern A. Zeeb static_window = ab_pci->register_window & WINDOW_STATIC_MASK;
160*5c1def83SBjoern A. Zeeb window |= static_window;
161*5c1def83SBjoern A. Zeeb
162*5c1def83SBjoern A. Zeeb if (window != ab_pci->register_window) {
163*5c1def83SBjoern A. Zeeb iowrite32(WINDOW_ENABLE_BIT | window,
164*5c1def83SBjoern A. Zeeb #if defined(__linux__)
165*5c1def83SBjoern A. Zeeb ab->mem + WINDOW_REG_ADDRESS);
166*5c1def83SBjoern A. Zeeb ioread32(ab->mem + WINDOW_REG_ADDRESS);
167*5c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
168*5c1def83SBjoern A. Zeeb (char *)ab->mem + WINDOW_REG_ADDRESS);
169*5c1def83SBjoern A. Zeeb ioread32((char *)ab->mem + WINDOW_REG_ADDRESS);
170*5c1def83SBjoern A. Zeeb #endif
171*5c1def83SBjoern A. Zeeb ab_pci->register_window = window;
172*5c1def83SBjoern A. Zeeb }
173*5c1def83SBjoern A. Zeeb }
174*5c1def83SBjoern A. Zeeb
ath12k_pci_select_static_window(struct ath12k_pci * ab_pci)175*5c1def83SBjoern A. Zeeb static void ath12k_pci_select_static_window(struct ath12k_pci *ab_pci)
176*5c1def83SBjoern A. Zeeb {
177*5c1def83SBjoern A. Zeeb u32 umac_window = u32_get_bits(HAL_SEQ_WCSS_UMAC_OFFSET, WINDOW_VALUE_MASK);
178*5c1def83SBjoern A. Zeeb u32 ce_window = u32_get_bits(HAL_CE_WFSS_CE_REG_BASE, WINDOW_VALUE_MASK);
179*5c1def83SBjoern A. Zeeb u32 window;
180*5c1def83SBjoern A. Zeeb
181*5c1def83SBjoern A. Zeeb window = (umac_window << 12) | (ce_window << 6);
182*5c1def83SBjoern A. Zeeb
183*5c1def83SBjoern A. Zeeb spin_lock_bh(&ab_pci->window_lock);
184*5c1def83SBjoern A. Zeeb ab_pci->register_window = window;
185*5c1def83SBjoern A. Zeeb spin_unlock_bh(&ab_pci->window_lock);
186*5c1def83SBjoern A. Zeeb
187*5c1def83SBjoern A. Zeeb #if defined(__linux__)
188*5c1def83SBjoern A. Zeeb iowrite32(WINDOW_ENABLE_BIT | window, ab_pci->ab->mem + WINDOW_REG_ADDRESS);
189*5c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
190*5c1def83SBjoern A. Zeeb iowrite32(WINDOW_ENABLE_BIT | window, (char *)ab_pci->ab->mem + WINDOW_REG_ADDRESS);
191*5c1def83SBjoern A. Zeeb #endif
192*5c1def83SBjoern A. Zeeb }
193*5c1def83SBjoern A. Zeeb
ath12k_pci_get_window_start(struct ath12k_base * ab,u32 offset)194*5c1def83SBjoern A. Zeeb static u32 ath12k_pci_get_window_start(struct ath12k_base *ab,
195*5c1def83SBjoern A. Zeeb u32 offset)
196*5c1def83SBjoern A. Zeeb {
197*5c1def83SBjoern A. Zeeb u32 window_start;
198*5c1def83SBjoern A. Zeeb
199*5c1def83SBjoern A. Zeeb /* If offset lies within DP register range, use 3rd window */
200*5c1def83SBjoern A. Zeeb if ((offset ^ HAL_SEQ_WCSS_UMAC_OFFSET) < WINDOW_RANGE_MASK)
201*5c1def83SBjoern A. Zeeb window_start = 3 * WINDOW_START;
202*5c1def83SBjoern A. Zeeb /* If offset lies within CE register range, use 2nd window */
203*5c1def83SBjoern A. Zeeb else if ((offset ^ HAL_CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK)
204*5c1def83SBjoern A. Zeeb window_start = 2 * WINDOW_START;
205*5c1def83SBjoern A. Zeeb /* If offset lies within PCI_BAR_WINDOW0_BASE and within PCI_SOC_PCI_REG_BASE
206*5c1def83SBjoern A. Zeeb * use 0th window
207*5c1def83SBjoern A. Zeeb */
208*5c1def83SBjoern A. Zeeb else if (((offset ^ PCI_BAR_WINDOW0_BASE) < WINDOW_RANGE_MASK) &&
209*5c1def83SBjoern A. Zeeb !((offset ^ PCI_SOC_PCI_REG_BASE) < PCI_SOC_RANGE_MASK))
210*5c1def83SBjoern A. Zeeb window_start = 0;
211*5c1def83SBjoern A. Zeeb else
212*5c1def83SBjoern A. Zeeb window_start = WINDOW_START;
213*5c1def83SBjoern A. Zeeb
214*5c1def83SBjoern A. Zeeb return window_start;
215*5c1def83SBjoern A. Zeeb }
216*5c1def83SBjoern A. Zeeb
ath12k_pci_soc_global_reset(struct ath12k_base * ab)217*5c1def83SBjoern A. Zeeb static void ath12k_pci_soc_global_reset(struct ath12k_base *ab)
218*5c1def83SBjoern A. Zeeb {
219*5c1def83SBjoern A. Zeeb u32 val, delay;
220*5c1def83SBjoern A. Zeeb
221*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, PCIE_SOC_GLOBAL_RESET);
222*5c1def83SBjoern A. Zeeb
223*5c1def83SBjoern A. Zeeb val |= PCIE_SOC_GLOBAL_RESET_V;
224*5c1def83SBjoern A. Zeeb
225*5c1def83SBjoern A. Zeeb ath12k_pci_write32(ab, PCIE_SOC_GLOBAL_RESET, val);
226*5c1def83SBjoern A. Zeeb
227*5c1def83SBjoern A. Zeeb /* TODO: exact time to sleep is uncertain */
228*5c1def83SBjoern A. Zeeb delay = 10;
229*5c1def83SBjoern A. Zeeb mdelay(delay);
230*5c1def83SBjoern A. Zeeb
231*5c1def83SBjoern A. Zeeb /* Need to toggle V bit back otherwise stuck in reset status */
232*5c1def83SBjoern A. Zeeb val &= ~PCIE_SOC_GLOBAL_RESET_V;
233*5c1def83SBjoern A. Zeeb
234*5c1def83SBjoern A. Zeeb ath12k_pci_write32(ab, PCIE_SOC_GLOBAL_RESET, val);
235*5c1def83SBjoern A. Zeeb
236*5c1def83SBjoern A. Zeeb mdelay(delay);
237*5c1def83SBjoern A. Zeeb
238*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, PCIE_SOC_GLOBAL_RESET);
239*5c1def83SBjoern A. Zeeb if (val == 0xffffffff)
240*5c1def83SBjoern A. Zeeb ath12k_warn(ab, "link down error during global reset\n");
241*5c1def83SBjoern A. Zeeb }
242*5c1def83SBjoern A. Zeeb
ath12k_pci_clear_dbg_registers(struct ath12k_base * ab)243*5c1def83SBjoern A. Zeeb static void ath12k_pci_clear_dbg_registers(struct ath12k_base *ab)
244*5c1def83SBjoern A. Zeeb {
245*5c1def83SBjoern A. Zeeb u32 val;
246*5c1def83SBjoern A. Zeeb
247*5c1def83SBjoern A. Zeeb /* read cookie */
248*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, PCIE_Q6_COOKIE_ADDR);
249*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI, "cookie:0x%x\n", val);
250*5c1def83SBjoern A. Zeeb
251*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, WLAON_WARM_SW_ENTRY);
252*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI, "WLAON_WARM_SW_ENTRY 0x%x\n", val);
253*5c1def83SBjoern A. Zeeb
254*5c1def83SBjoern A. Zeeb /* TODO: exact time to sleep is uncertain */
255*5c1def83SBjoern A. Zeeb mdelay(10);
256*5c1def83SBjoern A. Zeeb
257*5c1def83SBjoern A. Zeeb /* write 0 to WLAON_WARM_SW_ENTRY to prevent Q6 from
258*5c1def83SBjoern A. Zeeb * continuing warm path and entering dead loop.
259*5c1def83SBjoern A. Zeeb */
260*5c1def83SBjoern A. Zeeb ath12k_pci_write32(ab, WLAON_WARM_SW_ENTRY, 0);
261*5c1def83SBjoern A. Zeeb mdelay(10);
262*5c1def83SBjoern A. Zeeb
263*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, WLAON_WARM_SW_ENTRY);
264*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI, "WLAON_WARM_SW_ENTRY 0x%x\n", val);
265*5c1def83SBjoern A. Zeeb
266*5c1def83SBjoern A. Zeeb /* A read clear register. clear the register to prevent
267*5c1def83SBjoern A. Zeeb * Q6 from entering wrong code path.
268*5c1def83SBjoern A. Zeeb */
269*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, WLAON_SOC_RESET_CAUSE_REG);
270*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI, "soc reset cause:%d\n", val);
271*5c1def83SBjoern A. Zeeb }
272*5c1def83SBjoern A. Zeeb
ath12k_pci_enable_ltssm(struct ath12k_base * ab)273*5c1def83SBjoern A. Zeeb static void ath12k_pci_enable_ltssm(struct ath12k_base *ab)
274*5c1def83SBjoern A. Zeeb {
275*5c1def83SBjoern A. Zeeb u32 val;
276*5c1def83SBjoern A. Zeeb int i;
277*5c1def83SBjoern A. Zeeb
278*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, PCIE_PCIE_PARF_LTSSM);
279*5c1def83SBjoern A. Zeeb
280*5c1def83SBjoern A. Zeeb /* PCIE link seems very unstable after the Hot Reset*/
281*5c1def83SBjoern A. Zeeb for (i = 0; val != PARM_LTSSM_VALUE && i < 5; i++) {
282*5c1def83SBjoern A. Zeeb if (val == 0xffffffff)
283*5c1def83SBjoern A. Zeeb mdelay(5);
284*5c1def83SBjoern A. Zeeb
285*5c1def83SBjoern A. Zeeb ath12k_pci_write32(ab, PCIE_PCIE_PARF_LTSSM, PARM_LTSSM_VALUE);
286*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, PCIE_PCIE_PARF_LTSSM);
287*5c1def83SBjoern A. Zeeb }
288*5c1def83SBjoern A. Zeeb
289*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI, "pci ltssm 0x%x\n", val);
290*5c1def83SBjoern A. Zeeb
291*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, GCC_GCC_PCIE_HOT_RST);
292*5c1def83SBjoern A. Zeeb val |= GCC_GCC_PCIE_HOT_RST_VAL;
293*5c1def83SBjoern A. Zeeb ath12k_pci_write32(ab, GCC_GCC_PCIE_HOT_RST, val);
294*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, GCC_GCC_PCIE_HOT_RST);
295*5c1def83SBjoern A. Zeeb
296*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI, "pci pcie_hot_rst 0x%x\n", val);
297*5c1def83SBjoern A. Zeeb
298*5c1def83SBjoern A. Zeeb mdelay(5);
299*5c1def83SBjoern A. Zeeb }
300*5c1def83SBjoern A. Zeeb
ath12k_pci_clear_all_intrs(struct ath12k_base * ab)301*5c1def83SBjoern A. Zeeb static void ath12k_pci_clear_all_intrs(struct ath12k_base *ab)
302*5c1def83SBjoern A. Zeeb {
303*5c1def83SBjoern A. Zeeb /* This is a WAR for PCIE Hotreset.
304*5c1def83SBjoern A. Zeeb * When target receive Hotreset, but will set the interrupt.
305*5c1def83SBjoern A. Zeeb * So when download SBL again, SBL will open Interrupt and
306*5c1def83SBjoern A. Zeeb * receive it, and crash immediately.
307*5c1def83SBjoern A. Zeeb */
308*5c1def83SBjoern A. Zeeb ath12k_pci_write32(ab, PCIE_PCIE_INT_ALL_CLEAR, PCIE_INT_CLEAR_ALL);
309*5c1def83SBjoern A. Zeeb }
310*5c1def83SBjoern A. Zeeb
ath12k_pci_set_wlaon_pwr_ctrl(struct ath12k_base * ab)311*5c1def83SBjoern A. Zeeb static void ath12k_pci_set_wlaon_pwr_ctrl(struct ath12k_base *ab)
312*5c1def83SBjoern A. Zeeb {
313*5c1def83SBjoern A. Zeeb u32 val;
314*5c1def83SBjoern A. Zeeb
315*5c1def83SBjoern A. Zeeb val = ath12k_pci_read32(ab, WLAON_QFPROM_PWR_CTRL_REG);
316*5c1def83SBjoern A. Zeeb val &= ~QFPROM_PWR_CTRL_VDD4BLOW_MASK;
317*5c1def83SBjoern A. Zeeb ath12k_pci_write32(ab, WLAON_QFPROM_PWR_CTRL_REG, val);
318*5c1def83SBjoern A. Zeeb }
319*5c1def83SBjoern A. Zeeb
ath12k_pci_force_wake(struct ath12k_base * ab)320*5c1def83SBjoern A. Zeeb static void ath12k_pci_force_wake(struct ath12k_base *ab)
321*5c1def83SBjoern A. Zeeb {
322*5c1def83SBjoern A. Zeeb ath12k_pci_write32(ab, PCIE_SOC_WAKE_PCIE_LOCAL_REG, 1);
323*5c1def83SBjoern A. Zeeb mdelay(5);
324*5c1def83SBjoern A. Zeeb }
325*5c1def83SBjoern A. Zeeb
ath12k_pci_sw_reset(struct ath12k_base * ab,bool power_on)326*5c1def83SBjoern A. Zeeb static void ath12k_pci_sw_reset(struct ath12k_base *ab, bool power_on)
327*5c1def83SBjoern A. Zeeb {
328*5c1def83SBjoern A. Zeeb if (power_on) {
329*5c1def83SBjoern A. Zeeb ath12k_pci_enable_ltssm(ab);
330*5c1def83SBjoern A. Zeeb ath12k_pci_clear_all_intrs(ab);
331*5c1def83SBjoern A. Zeeb ath12k_pci_set_wlaon_pwr_ctrl(ab);
332*5c1def83SBjoern A. Zeeb }
333*5c1def83SBjoern A. Zeeb
334*5c1def83SBjoern A. Zeeb ath12k_mhi_clear_vector(ab);
335*5c1def83SBjoern A. Zeeb ath12k_pci_clear_dbg_registers(ab);
336*5c1def83SBjoern A. Zeeb ath12k_pci_soc_global_reset(ab);
337*5c1def83SBjoern A. Zeeb ath12k_mhi_set_mhictrl_reset(ab);
338*5c1def83SBjoern A. Zeeb }
339*5c1def83SBjoern A. Zeeb
ath12k_pci_free_ext_irq(struct ath12k_base * ab)340*5c1def83SBjoern A. Zeeb static void ath12k_pci_free_ext_irq(struct ath12k_base *ab)
341*5c1def83SBjoern A. Zeeb {
342*5c1def83SBjoern A. Zeeb int i, j;
343*5c1def83SBjoern A. Zeeb
344*5c1def83SBjoern A. Zeeb for (i = 0; i < ATH12K_EXT_IRQ_GRP_NUM_MAX; i++) {
345*5c1def83SBjoern A. Zeeb struct ath12k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
346*5c1def83SBjoern A. Zeeb
347*5c1def83SBjoern A. Zeeb for (j = 0; j < irq_grp->num_irq; j++)
348*5c1def83SBjoern A. Zeeb free_irq(ab->irq_num[irq_grp->irqs[j]], irq_grp);
349*5c1def83SBjoern A. Zeeb
350*5c1def83SBjoern A. Zeeb netif_napi_del(&irq_grp->napi);
351*5c1def83SBjoern A. Zeeb }
352*5c1def83SBjoern A. Zeeb }
353*5c1def83SBjoern A. Zeeb
ath12k_pci_free_irq(struct ath12k_base * ab)354*5c1def83SBjoern A. Zeeb static void ath12k_pci_free_irq(struct ath12k_base *ab)
355*5c1def83SBjoern A. Zeeb {
356*5c1def83SBjoern A. Zeeb int i, irq_idx;
357*5c1def83SBjoern A. Zeeb
358*5c1def83SBjoern A. Zeeb for (i = 0; i < ab->hw_params->ce_count; i++) {
359*5c1def83SBjoern A. Zeeb if (ath12k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
360*5c1def83SBjoern A. Zeeb continue;
361*5c1def83SBjoern A. Zeeb irq_idx = ATH12K_PCI_IRQ_CE0_OFFSET + i;
362*5c1def83SBjoern A. Zeeb free_irq(ab->irq_num[irq_idx], &ab->ce.ce_pipe[i]);
363*5c1def83SBjoern A. Zeeb }
364*5c1def83SBjoern A. Zeeb
365*5c1def83SBjoern A. Zeeb ath12k_pci_free_ext_irq(ab);
366*5c1def83SBjoern A. Zeeb }
367*5c1def83SBjoern A. Zeeb
ath12k_pci_ce_irq_enable(struct ath12k_base * ab,u16 ce_id)368*5c1def83SBjoern A. Zeeb static void ath12k_pci_ce_irq_enable(struct ath12k_base *ab, u16 ce_id)
369*5c1def83SBjoern A. Zeeb {
370*5c1def83SBjoern A. Zeeb u32 irq_idx;
371*5c1def83SBjoern A. Zeeb
372*5c1def83SBjoern A. Zeeb irq_idx = ATH12K_PCI_IRQ_CE0_OFFSET + ce_id;
373*5c1def83SBjoern A. Zeeb enable_irq(ab->irq_num[irq_idx]);
374*5c1def83SBjoern A. Zeeb }
375*5c1def83SBjoern A. Zeeb
ath12k_pci_ce_irq_disable(struct ath12k_base * ab,u16 ce_id)376*5c1def83SBjoern A. Zeeb static void ath12k_pci_ce_irq_disable(struct ath12k_base *ab, u16 ce_id)
377*5c1def83SBjoern A. Zeeb {
378*5c1def83SBjoern A. Zeeb u32 irq_idx;
379*5c1def83SBjoern A. Zeeb
380*5c1def83SBjoern A. Zeeb irq_idx = ATH12K_PCI_IRQ_CE0_OFFSET + ce_id;
381*5c1def83SBjoern A. Zeeb disable_irq_nosync(ab->irq_num[irq_idx]);
382*5c1def83SBjoern A. Zeeb }
383*5c1def83SBjoern A. Zeeb
ath12k_pci_ce_irqs_disable(struct ath12k_base * ab)384*5c1def83SBjoern A. Zeeb static void ath12k_pci_ce_irqs_disable(struct ath12k_base *ab)
385*5c1def83SBjoern A. Zeeb {
386*5c1def83SBjoern A. Zeeb int i;
387*5c1def83SBjoern A. Zeeb
388*5c1def83SBjoern A. Zeeb for (i = 0; i < ab->hw_params->ce_count; i++) {
389*5c1def83SBjoern A. Zeeb if (ath12k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
390*5c1def83SBjoern A. Zeeb continue;
391*5c1def83SBjoern A. Zeeb ath12k_pci_ce_irq_disable(ab, i);
392*5c1def83SBjoern A. Zeeb }
393*5c1def83SBjoern A. Zeeb }
394*5c1def83SBjoern A. Zeeb
ath12k_pci_sync_ce_irqs(struct ath12k_base * ab)395*5c1def83SBjoern A. Zeeb static void ath12k_pci_sync_ce_irqs(struct ath12k_base *ab)
396*5c1def83SBjoern A. Zeeb {
397*5c1def83SBjoern A. Zeeb int i;
398*5c1def83SBjoern A. Zeeb int irq_idx;
399*5c1def83SBjoern A. Zeeb
400*5c1def83SBjoern A. Zeeb for (i = 0; i < ab->hw_params->ce_count; i++) {
401*5c1def83SBjoern A. Zeeb if (ath12k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
402*5c1def83SBjoern A. Zeeb continue;
403*5c1def83SBjoern A. Zeeb
404*5c1def83SBjoern A. Zeeb irq_idx = ATH12K_PCI_IRQ_CE0_OFFSET + i;
405*5c1def83SBjoern A. Zeeb synchronize_irq(ab->irq_num[irq_idx]);
406*5c1def83SBjoern A. Zeeb }
407*5c1def83SBjoern A. Zeeb }
408*5c1def83SBjoern A. Zeeb
ath12k_pci_ce_tasklet(struct tasklet_struct * t)409*5c1def83SBjoern A. Zeeb static void ath12k_pci_ce_tasklet(struct tasklet_struct *t)
410*5c1def83SBjoern A. Zeeb {
411*5c1def83SBjoern A. Zeeb struct ath12k_ce_pipe *ce_pipe = from_tasklet(ce_pipe, t, intr_tq);
412*5c1def83SBjoern A. Zeeb
413*5c1def83SBjoern A. Zeeb ath12k_ce_per_engine_service(ce_pipe->ab, ce_pipe->pipe_num);
414*5c1def83SBjoern A. Zeeb
415*5c1def83SBjoern A. Zeeb ath12k_pci_ce_irq_enable(ce_pipe->ab, ce_pipe->pipe_num);
416*5c1def83SBjoern A. Zeeb }
417*5c1def83SBjoern A. Zeeb
ath12k_pci_ce_interrupt_handler(int irq,void * arg)418*5c1def83SBjoern A. Zeeb static irqreturn_t ath12k_pci_ce_interrupt_handler(int irq, void *arg)
419*5c1def83SBjoern A. Zeeb {
420*5c1def83SBjoern A. Zeeb struct ath12k_ce_pipe *ce_pipe = arg;
421*5c1def83SBjoern A. Zeeb
422*5c1def83SBjoern A. Zeeb /* last interrupt received for this CE */
423*5c1def83SBjoern A. Zeeb ce_pipe->timestamp = jiffies;
424*5c1def83SBjoern A. Zeeb
425*5c1def83SBjoern A. Zeeb ath12k_pci_ce_irq_disable(ce_pipe->ab, ce_pipe->pipe_num);
426*5c1def83SBjoern A. Zeeb tasklet_schedule(&ce_pipe->intr_tq);
427*5c1def83SBjoern A. Zeeb
428*5c1def83SBjoern A. Zeeb return IRQ_HANDLED;
429*5c1def83SBjoern A. Zeeb }
430*5c1def83SBjoern A. Zeeb
ath12k_pci_ext_grp_disable(struct ath12k_ext_irq_grp * irq_grp)431*5c1def83SBjoern A. Zeeb static void ath12k_pci_ext_grp_disable(struct ath12k_ext_irq_grp *irq_grp)
432*5c1def83SBjoern A. Zeeb {
433*5c1def83SBjoern A. Zeeb int i;
434*5c1def83SBjoern A. Zeeb
435*5c1def83SBjoern A. Zeeb for (i = 0; i < irq_grp->num_irq; i++)
436*5c1def83SBjoern A. Zeeb disable_irq_nosync(irq_grp->ab->irq_num[irq_grp->irqs[i]]);
437*5c1def83SBjoern A. Zeeb }
438*5c1def83SBjoern A. Zeeb
__ath12k_pci_ext_irq_disable(struct ath12k_base * sc)439*5c1def83SBjoern A. Zeeb static void __ath12k_pci_ext_irq_disable(struct ath12k_base *sc)
440*5c1def83SBjoern A. Zeeb {
441*5c1def83SBjoern A. Zeeb int i;
442*5c1def83SBjoern A. Zeeb
443*5c1def83SBjoern A. Zeeb for (i = 0; i < ATH12K_EXT_IRQ_GRP_NUM_MAX; i++) {
444*5c1def83SBjoern A. Zeeb struct ath12k_ext_irq_grp *irq_grp = &sc->ext_irq_grp[i];
445*5c1def83SBjoern A. Zeeb
446*5c1def83SBjoern A. Zeeb ath12k_pci_ext_grp_disable(irq_grp);
447*5c1def83SBjoern A. Zeeb
448*5c1def83SBjoern A. Zeeb napi_synchronize(&irq_grp->napi);
449*5c1def83SBjoern A. Zeeb napi_disable(&irq_grp->napi);
450*5c1def83SBjoern A. Zeeb }
451*5c1def83SBjoern A. Zeeb }
452*5c1def83SBjoern A. Zeeb
ath12k_pci_ext_grp_enable(struct ath12k_ext_irq_grp * irq_grp)453*5c1def83SBjoern A. Zeeb static void ath12k_pci_ext_grp_enable(struct ath12k_ext_irq_grp *irq_grp)
454*5c1def83SBjoern A. Zeeb {
455*5c1def83SBjoern A. Zeeb int i;
456*5c1def83SBjoern A. Zeeb
457*5c1def83SBjoern A. Zeeb for (i = 0; i < irq_grp->num_irq; i++)
458*5c1def83SBjoern A. Zeeb enable_irq(irq_grp->ab->irq_num[irq_grp->irqs[i]]);
459*5c1def83SBjoern A. Zeeb }
460*5c1def83SBjoern A. Zeeb
ath12k_pci_sync_ext_irqs(struct ath12k_base * ab)461*5c1def83SBjoern A. Zeeb static void ath12k_pci_sync_ext_irqs(struct ath12k_base *ab)
462*5c1def83SBjoern A. Zeeb {
463*5c1def83SBjoern A. Zeeb int i, j, irq_idx;
464*5c1def83SBjoern A. Zeeb
465*5c1def83SBjoern A. Zeeb for (i = 0; i < ATH12K_EXT_IRQ_GRP_NUM_MAX; i++) {
466*5c1def83SBjoern A. Zeeb struct ath12k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
467*5c1def83SBjoern A. Zeeb
468*5c1def83SBjoern A. Zeeb for (j = 0; j < irq_grp->num_irq; j++) {
469*5c1def83SBjoern A. Zeeb irq_idx = irq_grp->irqs[j];
470*5c1def83SBjoern A. Zeeb synchronize_irq(ab->irq_num[irq_idx]);
471*5c1def83SBjoern A. Zeeb }
472*5c1def83SBjoern A. Zeeb }
473*5c1def83SBjoern A. Zeeb }
474*5c1def83SBjoern A. Zeeb
ath12k_pci_ext_grp_napi_poll(struct napi_struct * napi,int budget)475*5c1def83SBjoern A. Zeeb static int ath12k_pci_ext_grp_napi_poll(struct napi_struct *napi, int budget)
476*5c1def83SBjoern A. Zeeb {
477*5c1def83SBjoern A. Zeeb struct ath12k_ext_irq_grp *irq_grp = container_of(napi,
478*5c1def83SBjoern A. Zeeb struct ath12k_ext_irq_grp,
479*5c1def83SBjoern A. Zeeb napi);
480*5c1def83SBjoern A. Zeeb struct ath12k_base *ab = irq_grp->ab;
481*5c1def83SBjoern A. Zeeb int work_done;
482*5c1def83SBjoern A. Zeeb
483*5c1def83SBjoern A. Zeeb work_done = ath12k_dp_service_srng(ab, irq_grp, budget);
484*5c1def83SBjoern A. Zeeb if (work_done < budget) {
485*5c1def83SBjoern A. Zeeb napi_complete_done(napi, work_done);
486*5c1def83SBjoern A. Zeeb ath12k_pci_ext_grp_enable(irq_grp);
487*5c1def83SBjoern A. Zeeb }
488*5c1def83SBjoern A. Zeeb
489*5c1def83SBjoern A. Zeeb if (work_done > budget)
490*5c1def83SBjoern A. Zeeb work_done = budget;
491*5c1def83SBjoern A. Zeeb
492*5c1def83SBjoern A. Zeeb return work_done;
493*5c1def83SBjoern A. Zeeb }
494*5c1def83SBjoern A. Zeeb
ath12k_pci_ext_interrupt_handler(int irq,void * arg)495*5c1def83SBjoern A. Zeeb static irqreturn_t ath12k_pci_ext_interrupt_handler(int irq, void *arg)
496*5c1def83SBjoern A. Zeeb {
497*5c1def83SBjoern A. Zeeb struct ath12k_ext_irq_grp *irq_grp = arg;
498*5c1def83SBjoern A. Zeeb
499*5c1def83SBjoern A. Zeeb ath12k_dbg(irq_grp->ab, ATH12K_DBG_PCI, "ext irq:%d\n", irq);
500*5c1def83SBjoern A. Zeeb
501*5c1def83SBjoern A. Zeeb /* last interrupt received for this group */
502*5c1def83SBjoern A. Zeeb irq_grp->timestamp = jiffies;
503*5c1def83SBjoern A. Zeeb
504*5c1def83SBjoern A. Zeeb ath12k_pci_ext_grp_disable(irq_grp);
505*5c1def83SBjoern A. Zeeb
506*5c1def83SBjoern A. Zeeb napi_schedule(&irq_grp->napi);
507*5c1def83SBjoern A. Zeeb
508*5c1def83SBjoern A. Zeeb return IRQ_HANDLED;
509*5c1def83SBjoern A. Zeeb }
510*5c1def83SBjoern A. Zeeb
ath12k_pci_ext_irq_config(struct ath12k_base * ab)511*5c1def83SBjoern A. Zeeb static int ath12k_pci_ext_irq_config(struct ath12k_base *ab)
512*5c1def83SBjoern A. Zeeb {
513*5c1def83SBjoern A. Zeeb int i, j, ret, num_vectors = 0;
514*5c1def83SBjoern A. Zeeb u32 user_base_data = 0, base_vector = 0, base_idx;
515*5c1def83SBjoern A. Zeeb
516*5c1def83SBjoern A. Zeeb base_idx = ATH12K_PCI_IRQ_CE0_OFFSET + CE_COUNT_MAX;
517*5c1def83SBjoern A. Zeeb ret = ath12k_pci_get_user_msi_assignment(ab, "DP",
518*5c1def83SBjoern A. Zeeb &num_vectors,
519*5c1def83SBjoern A. Zeeb &user_base_data,
520*5c1def83SBjoern A. Zeeb &base_vector);
521*5c1def83SBjoern A. Zeeb if (ret < 0)
522*5c1def83SBjoern A. Zeeb return ret;
523*5c1def83SBjoern A. Zeeb
524*5c1def83SBjoern A. Zeeb for (i = 0; i < ATH12K_EXT_IRQ_GRP_NUM_MAX; i++) {
525*5c1def83SBjoern A. Zeeb struct ath12k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
526*5c1def83SBjoern A. Zeeb u32 num_irq = 0;
527*5c1def83SBjoern A. Zeeb
528*5c1def83SBjoern A. Zeeb irq_grp->ab = ab;
529*5c1def83SBjoern A. Zeeb irq_grp->grp_id = i;
530*5c1def83SBjoern A. Zeeb init_dummy_netdev(&irq_grp->napi_ndev);
531*5c1def83SBjoern A. Zeeb netif_napi_add(&irq_grp->napi_ndev, &irq_grp->napi,
532*5c1def83SBjoern A. Zeeb ath12k_pci_ext_grp_napi_poll);
533*5c1def83SBjoern A. Zeeb
534*5c1def83SBjoern A. Zeeb if (ab->hw_params->ring_mask->tx[i] ||
535*5c1def83SBjoern A. Zeeb ab->hw_params->ring_mask->rx[i] ||
536*5c1def83SBjoern A. Zeeb ab->hw_params->ring_mask->rx_err[i] ||
537*5c1def83SBjoern A. Zeeb ab->hw_params->ring_mask->rx_wbm_rel[i] ||
538*5c1def83SBjoern A. Zeeb ab->hw_params->ring_mask->reo_status[i] ||
539*5c1def83SBjoern A. Zeeb ab->hw_params->ring_mask->host2rxdma[i] ||
540*5c1def83SBjoern A. Zeeb ab->hw_params->ring_mask->rx_mon_dest[i]) {
541*5c1def83SBjoern A. Zeeb num_irq = 1;
542*5c1def83SBjoern A. Zeeb }
543*5c1def83SBjoern A. Zeeb
544*5c1def83SBjoern A. Zeeb irq_grp->num_irq = num_irq;
545*5c1def83SBjoern A. Zeeb irq_grp->irqs[0] = base_idx + i;
546*5c1def83SBjoern A. Zeeb
547*5c1def83SBjoern A. Zeeb for (j = 0; j < irq_grp->num_irq; j++) {
548*5c1def83SBjoern A. Zeeb int irq_idx = irq_grp->irqs[j];
549*5c1def83SBjoern A. Zeeb int vector = (i % num_vectors) + base_vector;
550*5c1def83SBjoern A. Zeeb int irq = ath12k_pci_get_msi_irq(ab->dev, vector);
551*5c1def83SBjoern A. Zeeb
552*5c1def83SBjoern A. Zeeb ab->irq_num[irq_idx] = irq;
553*5c1def83SBjoern A. Zeeb
554*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI,
555*5c1def83SBjoern A. Zeeb "irq:%d group:%d\n", irq, i);
556*5c1def83SBjoern A. Zeeb
557*5c1def83SBjoern A. Zeeb irq_set_status_flags(irq, IRQ_DISABLE_UNLAZY);
558*5c1def83SBjoern A. Zeeb ret = request_irq(irq, ath12k_pci_ext_interrupt_handler,
559*5c1def83SBjoern A. Zeeb IRQF_SHARED,
560*5c1def83SBjoern A. Zeeb "DP_EXT_IRQ", irq_grp);
561*5c1def83SBjoern A. Zeeb if (ret) {
562*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed request irq %d: %d\n",
563*5c1def83SBjoern A. Zeeb vector, ret);
564*5c1def83SBjoern A. Zeeb return ret;
565*5c1def83SBjoern A. Zeeb }
566*5c1def83SBjoern A. Zeeb
567*5c1def83SBjoern A. Zeeb disable_irq_nosync(ab->irq_num[irq_idx]);
568*5c1def83SBjoern A. Zeeb }
569*5c1def83SBjoern A. Zeeb }
570*5c1def83SBjoern A. Zeeb
571*5c1def83SBjoern A. Zeeb return 0;
572*5c1def83SBjoern A. Zeeb }
573*5c1def83SBjoern A. Zeeb
ath12k_pci_config_irq(struct ath12k_base * ab)574*5c1def83SBjoern A. Zeeb static int ath12k_pci_config_irq(struct ath12k_base *ab)
575*5c1def83SBjoern A. Zeeb {
576*5c1def83SBjoern A. Zeeb struct ath12k_ce_pipe *ce_pipe;
577*5c1def83SBjoern A. Zeeb u32 msi_data_start;
578*5c1def83SBjoern A. Zeeb u32 msi_data_count, msi_data_idx;
579*5c1def83SBjoern A. Zeeb u32 msi_irq_start;
580*5c1def83SBjoern A. Zeeb unsigned int msi_data;
581*5c1def83SBjoern A. Zeeb int irq, i, ret, irq_idx;
582*5c1def83SBjoern A. Zeeb
583*5c1def83SBjoern A. Zeeb ret = ath12k_pci_get_user_msi_assignment(ab,
584*5c1def83SBjoern A. Zeeb "CE", &msi_data_count,
585*5c1def83SBjoern A. Zeeb &msi_data_start, &msi_irq_start);
586*5c1def83SBjoern A. Zeeb if (ret)
587*5c1def83SBjoern A. Zeeb return ret;
588*5c1def83SBjoern A. Zeeb
589*5c1def83SBjoern A. Zeeb /* Configure CE irqs */
590*5c1def83SBjoern A. Zeeb
591*5c1def83SBjoern A. Zeeb for (i = 0, msi_data_idx = 0; i < ab->hw_params->ce_count; i++) {
592*5c1def83SBjoern A. Zeeb if (ath12k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
593*5c1def83SBjoern A. Zeeb continue;
594*5c1def83SBjoern A. Zeeb
595*5c1def83SBjoern A. Zeeb msi_data = (msi_data_idx % msi_data_count) + msi_irq_start;
596*5c1def83SBjoern A. Zeeb irq = ath12k_pci_get_msi_irq(ab->dev, msi_data);
597*5c1def83SBjoern A. Zeeb ce_pipe = &ab->ce.ce_pipe[i];
598*5c1def83SBjoern A. Zeeb
599*5c1def83SBjoern A. Zeeb irq_idx = ATH12K_PCI_IRQ_CE0_OFFSET + i;
600*5c1def83SBjoern A. Zeeb
601*5c1def83SBjoern A. Zeeb tasklet_setup(&ce_pipe->intr_tq, ath12k_pci_ce_tasklet);
602*5c1def83SBjoern A. Zeeb
603*5c1def83SBjoern A. Zeeb ret = request_irq(irq, ath12k_pci_ce_interrupt_handler,
604*5c1def83SBjoern A. Zeeb IRQF_SHARED, irq_name[irq_idx],
605*5c1def83SBjoern A. Zeeb ce_pipe);
606*5c1def83SBjoern A. Zeeb if (ret) {
607*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to request irq %d: %d\n",
608*5c1def83SBjoern A. Zeeb irq_idx, ret);
609*5c1def83SBjoern A. Zeeb return ret;
610*5c1def83SBjoern A. Zeeb }
611*5c1def83SBjoern A. Zeeb
612*5c1def83SBjoern A. Zeeb ab->irq_num[irq_idx] = irq;
613*5c1def83SBjoern A. Zeeb msi_data_idx++;
614*5c1def83SBjoern A. Zeeb
615*5c1def83SBjoern A. Zeeb ath12k_pci_ce_irq_disable(ab, i);
616*5c1def83SBjoern A. Zeeb }
617*5c1def83SBjoern A. Zeeb
618*5c1def83SBjoern A. Zeeb ret = ath12k_pci_ext_irq_config(ab);
619*5c1def83SBjoern A. Zeeb if (ret)
620*5c1def83SBjoern A. Zeeb return ret;
621*5c1def83SBjoern A. Zeeb
622*5c1def83SBjoern A. Zeeb return 0;
623*5c1def83SBjoern A. Zeeb }
624*5c1def83SBjoern A. Zeeb
ath12k_pci_init_qmi_ce_config(struct ath12k_base * ab)625*5c1def83SBjoern A. Zeeb static void ath12k_pci_init_qmi_ce_config(struct ath12k_base *ab)
626*5c1def83SBjoern A. Zeeb {
627*5c1def83SBjoern A. Zeeb struct ath12k_qmi_ce_cfg *cfg = &ab->qmi.ce_cfg;
628*5c1def83SBjoern A. Zeeb
629*5c1def83SBjoern A. Zeeb cfg->tgt_ce = ab->hw_params->target_ce_config;
630*5c1def83SBjoern A. Zeeb cfg->tgt_ce_len = ab->hw_params->target_ce_count;
631*5c1def83SBjoern A. Zeeb
632*5c1def83SBjoern A. Zeeb cfg->svc_to_ce_map = ab->hw_params->svc_to_ce_map;
633*5c1def83SBjoern A. Zeeb cfg->svc_to_ce_map_len = ab->hw_params->svc_to_ce_map_len;
634*5c1def83SBjoern A. Zeeb ab->qmi.service_ins_id = ab->hw_params->qmi_service_ins_id;
635*5c1def83SBjoern A. Zeeb }
636*5c1def83SBjoern A. Zeeb
ath12k_pci_ce_irqs_enable(struct ath12k_base * ab)637*5c1def83SBjoern A. Zeeb static void ath12k_pci_ce_irqs_enable(struct ath12k_base *ab)
638*5c1def83SBjoern A. Zeeb {
639*5c1def83SBjoern A. Zeeb int i;
640*5c1def83SBjoern A. Zeeb
641*5c1def83SBjoern A. Zeeb for (i = 0; i < ab->hw_params->ce_count; i++) {
642*5c1def83SBjoern A. Zeeb if (ath12k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
643*5c1def83SBjoern A. Zeeb continue;
644*5c1def83SBjoern A. Zeeb ath12k_pci_ce_irq_enable(ab, i);
645*5c1def83SBjoern A. Zeeb }
646*5c1def83SBjoern A. Zeeb }
647*5c1def83SBjoern A. Zeeb
ath12k_pci_msi_config(struct ath12k_pci * ab_pci,bool enable)648*5c1def83SBjoern A. Zeeb static void ath12k_pci_msi_config(struct ath12k_pci *ab_pci, bool enable)
649*5c1def83SBjoern A. Zeeb {
650*5c1def83SBjoern A. Zeeb struct pci_dev *dev = ab_pci->pdev;
651*5c1def83SBjoern A. Zeeb u16 control;
652*5c1def83SBjoern A. Zeeb
653*5c1def83SBjoern A. Zeeb pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
654*5c1def83SBjoern A. Zeeb
655*5c1def83SBjoern A. Zeeb if (enable)
656*5c1def83SBjoern A. Zeeb control |= PCI_MSI_FLAGS_ENABLE;
657*5c1def83SBjoern A. Zeeb else
658*5c1def83SBjoern A. Zeeb control &= ~PCI_MSI_FLAGS_ENABLE;
659*5c1def83SBjoern A. Zeeb
660*5c1def83SBjoern A. Zeeb pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
661*5c1def83SBjoern A. Zeeb }
662*5c1def83SBjoern A. Zeeb
ath12k_pci_msi_enable(struct ath12k_pci * ab_pci)663*5c1def83SBjoern A. Zeeb static void ath12k_pci_msi_enable(struct ath12k_pci *ab_pci)
664*5c1def83SBjoern A. Zeeb {
665*5c1def83SBjoern A. Zeeb ath12k_pci_msi_config(ab_pci, true);
666*5c1def83SBjoern A. Zeeb }
667*5c1def83SBjoern A. Zeeb
ath12k_pci_msi_disable(struct ath12k_pci * ab_pci)668*5c1def83SBjoern A. Zeeb static void ath12k_pci_msi_disable(struct ath12k_pci *ab_pci)
669*5c1def83SBjoern A. Zeeb {
670*5c1def83SBjoern A. Zeeb ath12k_pci_msi_config(ab_pci, false);
671*5c1def83SBjoern A. Zeeb }
672*5c1def83SBjoern A. Zeeb
ath12k_pci_msi_alloc(struct ath12k_pci * ab_pci)673*5c1def83SBjoern A. Zeeb static int ath12k_pci_msi_alloc(struct ath12k_pci *ab_pci)
674*5c1def83SBjoern A. Zeeb {
675*5c1def83SBjoern A. Zeeb struct ath12k_base *ab = ab_pci->ab;
676*5c1def83SBjoern A. Zeeb const struct ath12k_msi_config *msi_config = ab_pci->msi_config;
677*5c1def83SBjoern A. Zeeb struct msi_desc *msi_desc;
678*5c1def83SBjoern A. Zeeb int num_vectors;
679*5c1def83SBjoern A. Zeeb int ret;
680*5c1def83SBjoern A. Zeeb
681*5c1def83SBjoern A. Zeeb num_vectors = pci_alloc_irq_vectors(ab_pci->pdev,
682*5c1def83SBjoern A. Zeeb msi_config->total_vectors,
683*5c1def83SBjoern A. Zeeb msi_config->total_vectors,
684*5c1def83SBjoern A. Zeeb PCI_IRQ_MSI);
685*5c1def83SBjoern A. Zeeb if (num_vectors != msi_config->total_vectors) {
686*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to get %d MSI vectors, only %d available",
687*5c1def83SBjoern A. Zeeb msi_config->total_vectors, num_vectors);
688*5c1def83SBjoern A. Zeeb
689*5c1def83SBjoern A. Zeeb if (num_vectors >= 0)
690*5c1def83SBjoern A. Zeeb return -EINVAL;
691*5c1def83SBjoern A. Zeeb else
692*5c1def83SBjoern A. Zeeb return num_vectors;
693*5c1def83SBjoern A. Zeeb }
694*5c1def83SBjoern A. Zeeb
695*5c1def83SBjoern A. Zeeb ath12k_pci_msi_disable(ab_pci);
696*5c1def83SBjoern A. Zeeb
697*5c1def83SBjoern A. Zeeb msi_desc = irq_get_msi_desc(ab_pci->pdev->irq);
698*5c1def83SBjoern A. Zeeb if (!msi_desc) {
699*5c1def83SBjoern A. Zeeb ath12k_err(ab, "msi_desc is NULL!\n");
700*5c1def83SBjoern A. Zeeb ret = -EINVAL;
701*5c1def83SBjoern A. Zeeb goto free_msi_vector;
702*5c1def83SBjoern A. Zeeb }
703*5c1def83SBjoern A. Zeeb
704*5c1def83SBjoern A. Zeeb ab_pci->msi_ep_base_data = msi_desc->msg.data;
705*5c1def83SBjoern A. Zeeb if (msi_desc->pci.msi_attrib.is_64)
706*5c1def83SBjoern A. Zeeb set_bit(ATH12K_PCI_FLAG_IS_MSI_64, &ab_pci->flags);
707*5c1def83SBjoern A. Zeeb
708*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI, "msi base data is %d\n", ab_pci->msi_ep_base_data);
709*5c1def83SBjoern A. Zeeb
710*5c1def83SBjoern A. Zeeb return 0;
711*5c1def83SBjoern A. Zeeb
712*5c1def83SBjoern A. Zeeb free_msi_vector:
713*5c1def83SBjoern A. Zeeb pci_free_irq_vectors(ab_pci->pdev);
714*5c1def83SBjoern A. Zeeb
715*5c1def83SBjoern A. Zeeb return ret;
716*5c1def83SBjoern A. Zeeb }
717*5c1def83SBjoern A. Zeeb
ath12k_pci_msi_free(struct ath12k_pci * ab_pci)718*5c1def83SBjoern A. Zeeb static void ath12k_pci_msi_free(struct ath12k_pci *ab_pci)
719*5c1def83SBjoern A. Zeeb {
720*5c1def83SBjoern A. Zeeb pci_free_irq_vectors(ab_pci->pdev);
721*5c1def83SBjoern A. Zeeb }
722*5c1def83SBjoern A. Zeeb
ath12k_pci_claim(struct ath12k_pci * ab_pci,struct pci_dev * pdev)723*5c1def83SBjoern A. Zeeb static int ath12k_pci_claim(struct ath12k_pci *ab_pci, struct pci_dev *pdev)
724*5c1def83SBjoern A. Zeeb {
725*5c1def83SBjoern A. Zeeb struct ath12k_base *ab = ab_pci->ab;
726*5c1def83SBjoern A. Zeeb u16 device_id;
727*5c1def83SBjoern A. Zeeb int ret = 0;
728*5c1def83SBjoern A. Zeeb
729*5c1def83SBjoern A. Zeeb pci_read_config_word(pdev, PCI_DEVICE_ID, &device_id);
730*5c1def83SBjoern A. Zeeb if (device_id != ab_pci->dev_id) {
731*5c1def83SBjoern A. Zeeb ath12k_err(ab, "pci device id mismatch: 0x%x 0x%x\n",
732*5c1def83SBjoern A. Zeeb device_id, ab_pci->dev_id);
733*5c1def83SBjoern A. Zeeb ret = -EIO;
734*5c1def83SBjoern A. Zeeb goto out;
735*5c1def83SBjoern A. Zeeb }
736*5c1def83SBjoern A. Zeeb
737*5c1def83SBjoern A. Zeeb ret = pci_assign_resource(pdev, ATH12K_PCI_BAR_NUM);
738*5c1def83SBjoern A. Zeeb if (ret) {
739*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to assign pci resource: %d\n", ret);
740*5c1def83SBjoern A. Zeeb goto out;
741*5c1def83SBjoern A. Zeeb }
742*5c1def83SBjoern A. Zeeb
743*5c1def83SBjoern A. Zeeb ret = pci_enable_device(pdev);
744*5c1def83SBjoern A. Zeeb if (ret) {
745*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to enable pci device: %d\n", ret);
746*5c1def83SBjoern A. Zeeb goto out;
747*5c1def83SBjoern A. Zeeb }
748*5c1def83SBjoern A. Zeeb
749*5c1def83SBjoern A. Zeeb ret = pci_request_region(pdev, ATH12K_PCI_BAR_NUM, "ath12k_pci");
750*5c1def83SBjoern A. Zeeb if (ret) {
751*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to request pci region: %d\n", ret);
752*5c1def83SBjoern A. Zeeb goto disable_device;
753*5c1def83SBjoern A. Zeeb }
754*5c1def83SBjoern A. Zeeb
755*5c1def83SBjoern A. Zeeb ret = dma_set_mask_and_coherent(&pdev->dev,
756*5c1def83SBjoern A. Zeeb DMA_BIT_MASK(ATH12K_PCI_DMA_MASK));
757*5c1def83SBjoern A. Zeeb if (ret) {
758*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to set pci dma mask to %d: %d\n",
759*5c1def83SBjoern A. Zeeb ATH12K_PCI_DMA_MASK, ret);
760*5c1def83SBjoern A. Zeeb goto release_region;
761*5c1def83SBjoern A. Zeeb }
762*5c1def83SBjoern A. Zeeb
763*5c1def83SBjoern A. Zeeb pci_set_master(pdev);
764*5c1def83SBjoern A. Zeeb
765*5c1def83SBjoern A. Zeeb ab->mem_len = pci_resource_len(pdev, ATH12K_PCI_BAR_NUM);
766*5c1def83SBjoern A. Zeeb ab->mem = pci_iomap(pdev, ATH12K_PCI_BAR_NUM, 0);
767*5c1def83SBjoern A. Zeeb if (!ab->mem) {
768*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to map pci bar %d\n", ATH12K_PCI_BAR_NUM);
769*5c1def83SBjoern A. Zeeb ret = -EIO;
770*5c1def83SBjoern A. Zeeb goto release_region;
771*5c1def83SBjoern A. Zeeb }
772*5c1def83SBjoern A. Zeeb
773*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_BOOT, "boot pci_mem 0x%pK\n", ab->mem);
774*5c1def83SBjoern A. Zeeb return 0;
775*5c1def83SBjoern A. Zeeb
776*5c1def83SBjoern A. Zeeb release_region:
777*5c1def83SBjoern A. Zeeb pci_release_region(pdev, ATH12K_PCI_BAR_NUM);
778*5c1def83SBjoern A. Zeeb disable_device:
779*5c1def83SBjoern A. Zeeb pci_disable_device(pdev);
780*5c1def83SBjoern A. Zeeb out:
781*5c1def83SBjoern A. Zeeb return ret;
782*5c1def83SBjoern A. Zeeb }
783*5c1def83SBjoern A. Zeeb
ath12k_pci_free_region(struct ath12k_pci * ab_pci)784*5c1def83SBjoern A. Zeeb static void ath12k_pci_free_region(struct ath12k_pci *ab_pci)
785*5c1def83SBjoern A. Zeeb {
786*5c1def83SBjoern A. Zeeb struct ath12k_base *ab = ab_pci->ab;
787*5c1def83SBjoern A. Zeeb struct pci_dev *pci_dev = ab_pci->pdev;
788*5c1def83SBjoern A. Zeeb
789*5c1def83SBjoern A. Zeeb pci_iounmap(pci_dev, ab->mem);
790*5c1def83SBjoern A. Zeeb ab->mem = NULL;
791*5c1def83SBjoern A. Zeeb pci_release_region(pci_dev, ATH12K_PCI_BAR_NUM);
792*5c1def83SBjoern A. Zeeb if (pci_is_enabled(pci_dev))
793*5c1def83SBjoern A. Zeeb pci_disable_device(pci_dev);
794*5c1def83SBjoern A. Zeeb }
795*5c1def83SBjoern A. Zeeb
ath12k_pci_aspm_disable(struct ath12k_pci * ab_pci)796*5c1def83SBjoern A. Zeeb static void ath12k_pci_aspm_disable(struct ath12k_pci *ab_pci)
797*5c1def83SBjoern A. Zeeb {
798*5c1def83SBjoern A. Zeeb struct ath12k_base *ab = ab_pci->ab;
799*5c1def83SBjoern A. Zeeb
800*5c1def83SBjoern A. Zeeb pcie_capability_read_word(ab_pci->pdev, PCI_EXP_LNKCTL,
801*5c1def83SBjoern A. Zeeb &ab_pci->link_ctl);
802*5c1def83SBjoern A. Zeeb
803*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI, "pci link_ctl 0x%04x L0s %d L1 %d\n",
804*5c1def83SBjoern A. Zeeb ab_pci->link_ctl,
805*5c1def83SBjoern A. Zeeb u16_get_bits(ab_pci->link_ctl, PCI_EXP_LNKCTL_ASPM_L0S),
806*5c1def83SBjoern A. Zeeb u16_get_bits(ab_pci->link_ctl, PCI_EXP_LNKCTL_ASPM_L1));
807*5c1def83SBjoern A. Zeeb
808*5c1def83SBjoern A. Zeeb /* disable L0s and L1 */
809*5c1def83SBjoern A. Zeeb pcie_capability_write_word(ab_pci->pdev, PCI_EXP_LNKCTL,
810*5c1def83SBjoern A. Zeeb ab_pci->link_ctl & ~PCI_EXP_LNKCTL_ASPMC);
811*5c1def83SBjoern A. Zeeb
812*5c1def83SBjoern A. Zeeb set_bit(ATH12K_PCI_ASPM_RESTORE, &ab_pci->flags);
813*5c1def83SBjoern A. Zeeb }
814*5c1def83SBjoern A. Zeeb
ath12k_pci_aspm_restore(struct ath12k_pci * ab_pci)815*5c1def83SBjoern A. Zeeb static void ath12k_pci_aspm_restore(struct ath12k_pci *ab_pci)
816*5c1def83SBjoern A. Zeeb {
817*5c1def83SBjoern A. Zeeb if (test_and_clear_bit(ATH12K_PCI_ASPM_RESTORE, &ab_pci->flags))
818*5c1def83SBjoern A. Zeeb pcie_capability_write_word(ab_pci->pdev, PCI_EXP_LNKCTL,
819*5c1def83SBjoern A. Zeeb ab_pci->link_ctl);
820*5c1def83SBjoern A. Zeeb }
821*5c1def83SBjoern A. Zeeb
ath12k_pci_kill_tasklets(struct ath12k_base * ab)822*5c1def83SBjoern A. Zeeb static void ath12k_pci_kill_tasklets(struct ath12k_base *ab)
823*5c1def83SBjoern A. Zeeb {
824*5c1def83SBjoern A. Zeeb int i;
825*5c1def83SBjoern A. Zeeb
826*5c1def83SBjoern A. Zeeb for (i = 0; i < ab->hw_params->ce_count; i++) {
827*5c1def83SBjoern A. Zeeb struct ath12k_ce_pipe *ce_pipe = &ab->ce.ce_pipe[i];
828*5c1def83SBjoern A. Zeeb
829*5c1def83SBjoern A. Zeeb if (ath12k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
830*5c1def83SBjoern A. Zeeb continue;
831*5c1def83SBjoern A. Zeeb
832*5c1def83SBjoern A. Zeeb tasklet_kill(&ce_pipe->intr_tq);
833*5c1def83SBjoern A. Zeeb }
834*5c1def83SBjoern A. Zeeb }
835*5c1def83SBjoern A. Zeeb
ath12k_pci_ce_irq_disable_sync(struct ath12k_base * ab)836*5c1def83SBjoern A. Zeeb static void ath12k_pci_ce_irq_disable_sync(struct ath12k_base *ab)
837*5c1def83SBjoern A. Zeeb {
838*5c1def83SBjoern A. Zeeb ath12k_pci_ce_irqs_disable(ab);
839*5c1def83SBjoern A. Zeeb ath12k_pci_sync_ce_irqs(ab);
840*5c1def83SBjoern A. Zeeb ath12k_pci_kill_tasklets(ab);
841*5c1def83SBjoern A. Zeeb }
842*5c1def83SBjoern A. Zeeb
ath12k_pci_map_service_to_pipe(struct ath12k_base * ab,u16 service_id,u8 * ul_pipe,u8 * dl_pipe)843*5c1def83SBjoern A. Zeeb int ath12k_pci_map_service_to_pipe(struct ath12k_base *ab, u16 service_id,
844*5c1def83SBjoern A. Zeeb u8 *ul_pipe, u8 *dl_pipe)
845*5c1def83SBjoern A. Zeeb {
846*5c1def83SBjoern A. Zeeb const struct service_to_pipe *entry;
847*5c1def83SBjoern A. Zeeb bool ul_set = false, dl_set = false;
848*5c1def83SBjoern A. Zeeb int i;
849*5c1def83SBjoern A. Zeeb
850*5c1def83SBjoern A. Zeeb for (i = 0; i < ab->hw_params->svc_to_ce_map_len; i++) {
851*5c1def83SBjoern A. Zeeb entry = &ab->hw_params->svc_to_ce_map[i];
852*5c1def83SBjoern A. Zeeb
853*5c1def83SBjoern A. Zeeb if (__le32_to_cpu(entry->service_id) != service_id)
854*5c1def83SBjoern A. Zeeb continue;
855*5c1def83SBjoern A. Zeeb
856*5c1def83SBjoern A. Zeeb switch (__le32_to_cpu(entry->pipedir)) {
857*5c1def83SBjoern A. Zeeb case PIPEDIR_NONE:
858*5c1def83SBjoern A. Zeeb break;
859*5c1def83SBjoern A. Zeeb case PIPEDIR_IN:
860*5c1def83SBjoern A. Zeeb WARN_ON(dl_set);
861*5c1def83SBjoern A. Zeeb *dl_pipe = __le32_to_cpu(entry->pipenum);
862*5c1def83SBjoern A. Zeeb dl_set = true;
863*5c1def83SBjoern A. Zeeb break;
864*5c1def83SBjoern A. Zeeb case PIPEDIR_OUT:
865*5c1def83SBjoern A. Zeeb WARN_ON(ul_set);
866*5c1def83SBjoern A. Zeeb *ul_pipe = __le32_to_cpu(entry->pipenum);
867*5c1def83SBjoern A. Zeeb ul_set = true;
868*5c1def83SBjoern A. Zeeb break;
869*5c1def83SBjoern A. Zeeb case PIPEDIR_INOUT:
870*5c1def83SBjoern A. Zeeb WARN_ON(dl_set);
871*5c1def83SBjoern A. Zeeb WARN_ON(ul_set);
872*5c1def83SBjoern A. Zeeb *dl_pipe = __le32_to_cpu(entry->pipenum);
873*5c1def83SBjoern A. Zeeb *ul_pipe = __le32_to_cpu(entry->pipenum);
874*5c1def83SBjoern A. Zeeb dl_set = true;
875*5c1def83SBjoern A. Zeeb ul_set = true;
876*5c1def83SBjoern A. Zeeb break;
877*5c1def83SBjoern A. Zeeb }
878*5c1def83SBjoern A. Zeeb }
879*5c1def83SBjoern A. Zeeb
880*5c1def83SBjoern A. Zeeb if (WARN_ON(!ul_set || !dl_set))
881*5c1def83SBjoern A. Zeeb return -ENOENT;
882*5c1def83SBjoern A. Zeeb
883*5c1def83SBjoern A. Zeeb return 0;
884*5c1def83SBjoern A. Zeeb }
885*5c1def83SBjoern A. Zeeb
ath12k_pci_get_msi_irq(struct device * dev,unsigned int vector)886*5c1def83SBjoern A. Zeeb int ath12k_pci_get_msi_irq(struct device *dev, unsigned int vector)
887*5c1def83SBjoern A. Zeeb {
888*5c1def83SBjoern A. Zeeb struct pci_dev *pci_dev = to_pci_dev(dev);
889*5c1def83SBjoern A. Zeeb
890*5c1def83SBjoern A. Zeeb return pci_irq_vector(pci_dev, vector);
891*5c1def83SBjoern A. Zeeb }
892*5c1def83SBjoern A. Zeeb
ath12k_pci_get_user_msi_assignment(struct ath12k_base * ab,char * user_name,int * num_vectors,u32 * user_base_data,u32 * base_vector)893*5c1def83SBjoern A. Zeeb int ath12k_pci_get_user_msi_assignment(struct ath12k_base *ab, char *user_name,
894*5c1def83SBjoern A. Zeeb int *num_vectors, u32 *user_base_data,
895*5c1def83SBjoern A. Zeeb u32 *base_vector)
896*5c1def83SBjoern A. Zeeb {
897*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci = ath12k_pci_priv(ab);
898*5c1def83SBjoern A. Zeeb const struct ath12k_msi_config *msi_config = ab_pci->msi_config;
899*5c1def83SBjoern A. Zeeb int idx;
900*5c1def83SBjoern A. Zeeb
901*5c1def83SBjoern A. Zeeb for (idx = 0; idx < msi_config->total_users; idx++) {
902*5c1def83SBjoern A. Zeeb if (strcmp(user_name, msi_config->users[idx].name) == 0) {
903*5c1def83SBjoern A. Zeeb *num_vectors = msi_config->users[idx].num_vectors;
904*5c1def83SBjoern A. Zeeb *user_base_data = msi_config->users[idx].base_vector
905*5c1def83SBjoern A. Zeeb + ab_pci->msi_ep_base_data;
906*5c1def83SBjoern A. Zeeb *base_vector = msi_config->users[idx].base_vector;
907*5c1def83SBjoern A. Zeeb
908*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI, "Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
909*5c1def83SBjoern A. Zeeb user_name, *num_vectors, *user_base_data,
910*5c1def83SBjoern A. Zeeb *base_vector);
911*5c1def83SBjoern A. Zeeb
912*5c1def83SBjoern A. Zeeb return 0;
913*5c1def83SBjoern A. Zeeb }
914*5c1def83SBjoern A. Zeeb }
915*5c1def83SBjoern A. Zeeb
916*5c1def83SBjoern A. Zeeb ath12k_err(ab, "Failed to find MSI assignment for %s!\n", user_name);
917*5c1def83SBjoern A. Zeeb
918*5c1def83SBjoern A. Zeeb return -EINVAL;
919*5c1def83SBjoern A. Zeeb }
920*5c1def83SBjoern A. Zeeb
ath12k_pci_get_msi_address(struct ath12k_base * ab,u32 * msi_addr_lo,u32 * msi_addr_hi)921*5c1def83SBjoern A. Zeeb void ath12k_pci_get_msi_address(struct ath12k_base *ab, u32 *msi_addr_lo,
922*5c1def83SBjoern A. Zeeb u32 *msi_addr_hi)
923*5c1def83SBjoern A. Zeeb {
924*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci = ath12k_pci_priv(ab);
925*5c1def83SBjoern A. Zeeb struct pci_dev *pci_dev = to_pci_dev(ab->dev);
926*5c1def83SBjoern A. Zeeb
927*5c1def83SBjoern A. Zeeb pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
928*5c1def83SBjoern A. Zeeb msi_addr_lo);
929*5c1def83SBjoern A. Zeeb
930*5c1def83SBjoern A. Zeeb if (test_bit(ATH12K_PCI_FLAG_IS_MSI_64, &ab_pci->flags)) {
931*5c1def83SBjoern A. Zeeb pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
932*5c1def83SBjoern A. Zeeb msi_addr_hi);
933*5c1def83SBjoern A. Zeeb } else {
934*5c1def83SBjoern A. Zeeb *msi_addr_hi = 0;
935*5c1def83SBjoern A. Zeeb }
936*5c1def83SBjoern A. Zeeb }
937*5c1def83SBjoern A. Zeeb
ath12k_pci_get_ce_msi_idx(struct ath12k_base * ab,u32 ce_id,u32 * msi_idx)938*5c1def83SBjoern A. Zeeb void ath12k_pci_get_ce_msi_idx(struct ath12k_base *ab, u32 ce_id,
939*5c1def83SBjoern A. Zeeb u32 *msi_idx)
940*5c1def83SBjoern A. Zeeb {
941*5c1def83SBjoern A. Zeeb u32 i, msi_data_idx;
942*5c1def83SBjoern A. Zeeb
943*5c1def83SBjoern A. Zeeb for (i = 0, msi_data_idx = 0; i < ab->hw_params->ce_count; i++) {
944*5c1def83SBjoern A. Zeeb if (ath12k_ce_get_attr_flags(ab, i) & CE_ATTR_DIS_INTR)
945*5c1def83SBjoern A. Zeeb continue;
946*5c1def83SBjoern A. Zeeb
947*5c1def83SBjoern A. Zeeb if (ce_id == i)
948*5c1def83SBjoern A. Zeeb break;
949*5c1def83SBjoern A. Zeeb
950*5c1def83SBjoern A. Zeeb msi_data_idx++;
951*5c1def83SBjoern A. Zeeb }
952*5c1def83SBjoern A. Zeeb *msi_idx = msi_data_idx;
953*5c1def83SBjoern A. Zeeb }
954*5c1def83SBjoern A. Zeeb
ath12k_pci_hif_ce_irq_enable(struct ath12k_base * ab)955*5c1def83SBjoern A. Zeeb void ath12k_pci_hif_ce_irq_enable(struct ath12k_base *ab)
956*5c1def83SBjoern A. Zeeb {
957*5c1def83SBjoern A. Zeeb ath12k_pci_ce_irqs_enable(ab);
958*5c1def83SBjoern A. Zeeb }
959*5c1def83SBjoern A. Zeeb
ath12k_pci_hif_ce_irq_disable(struct ath12k_base * ab)960*5c1def83SBjoern A. Zeeb void ath12k_pci_hif_ce_irq_disable(struct ath12k_base *ab)
961*5c1def83SBjoern A. Zeeb {
962*5c1def83SBjoern A. Zeeb ath12k_pci_ce_irq_disable_sync(ab);
963*5c1def83SBjoern A. Zeeb }
964*5c1def83SBjoern A. Zeeb
ath12k_pci_ext_irq_enable(struct ath12k_base * ab)965*5c1def83SBjoern A. Zeeb void ath12k_pci_ext_irq_enable(struct ath12k_base *ab)
966*5c1def83SBjoern A. Zeeb {
967*5c1def83SBjoern A. Zeeb int i;
968*5c1def83SBjoern A. Zeeb
969*5c1def83SBjoern A. Zeeb for (i = 0; i < ATH12K_EXT_IRQ_GRP_NUM_MAX; i++) {
970*5c1def83SBjoern A. Zeeb struct ath12k_ext_irq_grp *irq_grp = &ab->ext_irq_grp[i];
971*5c1def83SBjoern A. Zeeb
972*5c1def83SBjoern A. Zeeb napi_enable(&irq_grp->napi);
973*5c1def83SBjoern A. Zeeb ath12k_pci_ext_grp_enable(irq_grp);
974*5c1def83SBjoern A. Zeeb }
975*5c1def83SBjoern A. Zeeb }
976*5c1def83SBjoern A. Zeeb
ath12k_pci_ext_irq_disable(struct ath12k_base * ab)977*5c1def83SBjoern A. Zeeb void ath12k_pci_ext_irq_disable(struct ath12k_base *ab)
978*5c1def83SBjoern A. Zeeb {
979*5c1def83SBjoern A. Zeeb __ath12k_pci_ext_irq_disable(ab);
980*5c1def83SBjoern A. Zeeb ath12k_pci_sync_ext_irqs(ab);
981*5c1def83SBjoern A. Zeeb }
982*5c1def83SBjoern A. Zeeb
ath12k_pci_hif_suspend(struct ath12k_base * ab)983*5c1def83SBjoern A. Zeeb int ath12k_pci_hif_suspend(struct ath12k_base *ab)
984*5c1def83SBjoern A. Zeeb {
985*5c1def83SBjoern A. Zeeb struct ath12k_pci *ar_pci = ath12k_pci_priv(ab);
986*5c1def83SBjoern A. Zeeb
987*5c1def83SBjoern A. Zeeb ath12k_mhi_suspend(ar_pci);
988*5c1def83SBjoern A. Zeeb
989*5c1def83SBjoern A. Zeeb return 0;
990*5c1def83SBjoern A. Zeeb }
991*5c1def83SBjoern A. Zeeb
ath12k_pci_hif_resume(struct ath12k_base * ab)992*5c1def83SBjoern A. Zeeb int ath12k_pci_hif_resume(struct ath12k_base *ab)
993*5c1def83SBjoern A. Zeeb {
994*5c1def83SBjoern A. Zeeb struct ath12k_pci *ar_pci = ath12k_pci_priv(ab);
995*5c1def83SBjoern A. Zeeb
996*5c1def83SBjoern A. Zeeb ath12k_mhi_resume(ar_pci);
997*5c1def83SBjoern A. Zeeb
998*5c1def83SBjoern A. Zeeb return 0;
999*5c1def83SBjoern A. Zeeb }
1000*5c1def83SBjoern A. Zeeb
ath12k_pci_stop(struct ath12k_base * ab)1001*5c1def83SBjoern A. Zeeb void ath12k_pci_stop(struct ath12k_base *ab)
1002*5c1def83SBjoern A. Zeeb {
1003*5c1def83SBjoern A. Zeeb ath12k_pci_ce_irq_disable_sync(ab);
1004*5c1def83SBjoern A. Zeeb ath12k_ce_cleanup_pipes(ab);
1005*5c1def83SBjoern A. Zeeb }
1006*5c1def83SBjoern A. Zeeb
ath12k_pci_start(struct ath12k_base * ab)1007*5c1def83SBjoern A. Zeeb int ath12k_pci_start(struct ath12k_base *ab)
1008*5c1def83SBjoern A. Zeeb {
1009*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci = ath12k_pci_priv(ab);
1010*5c1def83SBjoern A. Zeeb
1011*5c1def83SBjoern A. Zeeb set_bit(ATH12K_PCI_FLAG_INIT_DONE, &ab_pci->flags);
1012*5c1def83SBjoern A. Zeeb
1013*5c1def83SBjoern A. Zeeb ath12k_pci_aspm_restore(ab_pci);
1014*5c1def83SBjoern A. Zeeb
1015*5c1def83SBjoern A. Zeeb ath12k_pci_ce_irqs_enable(ab);
1016*5c1def83SBjoern A. Zeeb ath12k_ce_rx_post_buf(ab);
1017*5c1def83SBjoern A. Zeeb
1018*5c1def83SBjoern A. Zeeb return 0;
1019*5c1def83SBjoern A. Zeeb }
1020*5c1def83SBjoern A. Zeeb
ath12k_pci_read32(struct ath12k_base * ab,u32 offset)1021*5c1def83SBjoern A. Zeeb u32 ath12k_pci_read32(struct ath12k_base *ab, u32 offset)
1022*5c1def83SBjoern A. Zeeb {
1023*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci = ath12k_pci_priv(ab);
1024*5c1def83SBjoern A. Zeeb u32 val, window_start;
1025*5c1def83SBjoern A. Zeeb int ret = 0;
1026*5c1def83SBjoern A. Zeeb
1027*5c1def83SBjoern A. Zeeb /* for offset beyond BAR + 4K - 32, may
1028*5c1def83SBjoern A. Zeeb * need to wakeup MHI to access.
1029*5c1def83SBjoern A. Zeeb */
1030*5c1def83SBjoern A. Zeeb if (test_bit(ATH12K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
1031*5c1def83SBjoern A. Zeeb offset >= ACCESS_ALWAYS_OFF && ab_pci->pci_ops->wakeup)
1032*5c1def83SBjoern A. Zeeb ret = ab_pci->pci_ops->wakeup(ab);
1033*5c1def83SBjoern A. Zeeb
1034*5c1def83SBjoern A. Zeeb if (offset < WINDOW_START) {
1035*5c1def83SBjoern A. Zeeb #if defined(__linux__)
1036*5c1def83SBjoern A. Zeeb val = ioread32(ab->mem + offset);
1037*5c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
1038*5c1def83SBjoern A. Zeeb val = ioread32((char *)ab->mem + offset);
1039*5c1def83SBjoern A. Zeeb #endif
1040*5c1def83SBjoern A. Zeeb } else {
1041*5c1def83SBjoern A. Zeeb if (ab->static_window_map)
1042*5c1def83SBjoern A. Zeeb window_start = ath12k_pci_get_window_start(ab, offset);
1043*5c1def83SBjoern A. Zeeb else
1044*5c1def83SBjoern A. Zeeb window_start = WINDOW_START;
1045*5c1def83SBjoern A. Zeeb
1046*5c1def83SBjoern A. Zeeb if (window_start == WINDOW_START) {
1047*5c1def83SBjoern A. Zeeb spin_lock_bh(&ab_pci->window_lock);
1048*5c1def83SBjoern A. Zeeb ath12k_pci_select_window(ab_pci, offset);
1049*5c1def83SBjoern A. Zeeb #if defined(__linux__)
1050*5c1def83SBjoern A. Zeeb val = ioread32(ab->mem + window_start +
1051*5c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
1052*5c1def83SBjoern A. Zeeb val = ioread32((char *)ab->mem + window_start +
1053*5c1def83SBjoern A. Zeeb #endif
1054*5c1def83SBjoern A. Zeeb (offset & WINDOW_RANGE_MASK));
1055*5c1def83SBjoern A. Zeeb spin_unlock_bh(&ab_pci->window_lock);
1056*5c1def83SBjoern A. Zeeb } else {
1057*5c1def83SBjoern A. Zeeb if ((!window_start) &&
1058*5c1def83SBjoern A. Zeeb (offset >= PCI_MHIREGLEN_REG &&
1059*5c1def83SBjoern A. Zeeb offset <= PCI_MHI_REGION_END))
1060*5c1def83SBjoern A. Zeeb offset = offset - PCI_MHIREGLEN_REG;
1061*5c1def83SBjoern A. Zeeb
1062*5c1def83SBjoern A. Zeeb #if defined(__linux__)
1063*5c1def83SBjoern A. Zeeb val = ioread32(ab->mem + window_start +
1064*5c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
1065*5c1def83SBjoern A. Zeeb val = ioread32((char *)ab->mem + window_start +
1066*5c1def83SBjoern A. Zeeb #endif
1067*5c1def83SBjoern A. Zeeb (offset & WINDOW_RANGE_MASK));
1068*5c1def83SBjoern A. Zeeb }
1069*5c1def83SBjoern A. Zeeb }
1070*5c1def83SBjoern A. Zeeb
1071*5c1def83SBjoern A. Zeeb if (test_bit(ATH12K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
1072*5c1def83SBjoern A. Zeeb offset >= ACCESS_ALWAYS_OFF && ab_pci->pci_ops->release &&
1073*5c1def83SBjoern A. Zeeb !ret)
1074*5c1def83SBjoern A. Zeeb ab_pci->pci_ops->release(ab);
1075*5c1def83SBjoern A. Zeeb return val;
1076*5c1def83SBjoern A. Zeeb }
1077*5c1def83SBjoern A. Zeeb
ath12k_pci_write32(struct ath12k_base * ab,u32 offset,u32 value)1078*5c1def83SBjoern A. Zeeb void ath12k_pci_write32(struct ath12k_base *ab, u32 offset, u32 value)
1079*5c1def83SBjoern A. Zeeb {
1080*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci = ath12k_pci_priv(ab);
1081*5c1def83SBjoern A. Zeeb u32 window_start;
1082*5c1def83SBjoern A. Zeeb int ret = 0;
1083*5c1def83SBjoern A. Zeeb
1084*5c1def83SBjoern A. Zeeb /* for offset beyond BAR + 4K - 32, may
1085*5c1def83SBjoern A. Zeeb * need to wakeup MHI to access.
1086*5c1def83SBjoern A. Zeeb */
1087*5c1def83SBjoern A. Zeeb if (test_bit(ATH12K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
1088*5c1def83SBjoern A. Zeeb offset >= ACCESS_ALWAYS_OFF && ab_pci->pci_ops->wakeup)
1089*5c1def83SBjoern A. Zeeb ret = ab_pci->pci_ops->wakeup(ab);
1090*5c1def83SBjoern A. Zeeb
1091*5c1def83SBjoern A. Zeeb if (offset < WINDOW_START) {
1092*5c1def83SBjoern A. Zeeb #if defined(__linux__)
1093*5c1def83SBjoern A. Zeeb iowrite32(value, ab->mem + offset);
1094*5c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
1095*5c1def83SBjoern A. Zeeb iowrite32(value, (char *)ab->mem + offset);
1096*5c1def83SBjoern A. Zeeb #endif
1097*5c1def83SBjoern A. Zeeb } else {
1098*5c1def83SBjoern A. Zeeb if (ab->static_window_map)
1099*5c1def83SBjoern A. Zeeb window_start = ath12k_pci_get_window_start(ab, offset);
1100*5c1def83SBjoern A. Zeeb else
1101*5c1def83SBjoern A. Zeeb window_start = WINDOW_START;
1102*5c1def83SBjoern A. Zeeb
1103*5c1def83SBjoern A. Zeeb if (window_start == WINDOW_START) {
1104*5c1def83SBjoern A. Zeeb spin_lock_bh(&ab_pci->window_lock);
1105*5c1def83SBjoern A. Zeeb ath12k_pci_select_window(ab_pci, offset);
1106*5c1def83SBjoern A. Zeeb #if defined(__linux__)
1107*5c1def83SBjoern A. Zeeb iowrite32(value, ab->mem + window_start +
1108*5c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
1109*5c1def83SBjoern A. Zeeb iowrite32(value, (char *)ab->mem + window_start +
1110*5c1def83SBjoern A. Zeeb #endif
1111*5c1def83SBjoern A. Zeeb (offset & WINDOW_RANGE_MASK));
1112*5c1def83SBjoern A. Zeeb spin_unlock_bh(&ab_pci->window_lock);
1113*5c1def83SBjoern A. Zeeb } else {
1114*5c1def83SBjoern A. Zeeb if ((!window_start) &&
1115*5c1def83SBjoern A. Zeeb (offset >= PCI_MHIREGLEN_REG &&
1116*5c1def83SBjoern A. Zeeb offset <= PCI_MHI_REGION_END))
1117*5c1def83SBjoern A. Zeeb offset = offset - PCI_MHIREGLEN_REG;
1118*5c1def83SBjoern A. Zeeb
1119*5c1def83SBjoern A. Zeeb #if defined(__linux__)
1120*5c1def83SBjoern A. Zeeb iowrite32(value, ab->mem + window_start +
1121*5c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
1122*5c1def83SBjoern A. Zeeb iowrite32(value, (char *)ab->mem + window_start +
1123*5c1def83SBjoern A. Zeeb #endif
1124*5c1def83SBjoern A. Zeeb (offset & WINDOW_RANGE_MASK));
1125*5c1def83SBjoern A. Zeeb }
1126*5c1def83SBjoern A. Zeeb }
1127*5c1def83SBjoern A. Zeeb
1128*5c1def83SBjoern A. Zeeb if (test_bit(ATH12K_PCI_FLAG_INIT_DONE, &ab_pci->flags) &&
1129*5c1def83SBjoern A. Zeeb offset >= ACCESS_ALWAYS_OFF && ab_pci->pci_ops->release &&
1130*5c1def83SBjoern A. Zeeb !ret)
1131*5c1def83SBjoern A. Zeeb ab_pci->pci_ops->release(ab);
1132*5c1def83SBjoern A. Zeeb }
1133*5c1def83SBjoern A. Zeeb
ath12k_pci_power_up(struct ath12k_base * ab)1134*5c1def83SBjoern A. Zeeb int ath12k_pci_power_up(struct ath12k_base *ab)
1135*5c1def83SBjoern A. Zeeb {
1136*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci = ath12k_pci_priv(ab);
1137*5c1def83SBjoern A. Zeeb int ret;
1138*5c1def83SBjoern A. Zeeb
1139*5c1def83SBjoern A. Zeeb ab_pci->register_window = 0;
1140*5c1def83SBjoern A. Zeeb clear_bit(ATH12K_PCI_FLAG_INIT_DONE, &ab_pci->flags);
1141*5c1def83SBjoern A. Zeeb ath12k_pci_sw_reset(ab_pci->ab, true);
1142*5c1def83SBjoern A. Zeeb
1143*5c1def83SBjoern A. Zeeb /* Disable ASPM during firmware download due to problems switching
1144*5c1def83SBjoern A. Zeeb * to AMSS state.
1145*5c1def83SBjoern A. Zeeb */
1146*5c1def83SBjoern A. Zeeb ath12k_pci_aspm_disable(ab_pci);
1147*5c1def83SBjoern A. Zeeb
1148*5c1def83SBjoern A. Zeeb ath12k_pci_msi_enable(ab_pci);
1149*5c1def83SBjoern A. Zeeb
1150*5c1def83SBjoern A. Zeeb ret = ath12k_mhi_start(ab_pci);
1151*5c1def83SBjoern A. Zeeb if (ret) {
1152*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to start mhi: %d\n", ret);
1153*5c1def83SBjoern A. Zeeb return ret;
1154*5c1def83SBjoern A. Zeeb }
1155*5c1def83SBjoern A. Zeeb
1156*5c1def83SBjoern A. Zeeb if (ab->static_window_map)
1157*5c1def83SBjoern A. Zeeb ath12k_pci_select_static_window(ab_pci);
1158*5c1def83SBjoern A. Zeeb
1159*5c1def83SBjoern A. Zeeb return 0;
1160*5c1def83SBjoern A. Zeeb }
1161*5c1def83SBjoern A. Zeeb
ath12k_pci_power_down(struct ath12k_base * ab)1162*5c1def83SBjoern A. Zeeb void ath12k_pci_power_down(struct ath12k_base *ab)
1163*5c1def83SBjoern A. Zeeb {
1164*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci = ath12k_pci_priv(ab);
1165*5c1def83SBjoern A. Zeeb
1166*5c1def83SBjoern A. Zeeb /* restore aspm in case firmware bootup fails */
1167*5c1def83SBjoern A. Zeeb ath12k_pci_aspm_restore(ab_pci);
1168*5c1def83SBjoern A. Zeeb
1169*5c1def83SBjoern A. Zeeb ath12k_pci_force_wake(ab_pci->ab);
1170*5c1def83SBjoern A. Zeeb ath12k_pci_msi_disable(ab_pci);
1171*5c1def83SBjoern A. Zeeb ath12k_mhi_stop(ab_pci);
1172*5c1def83SBjoern A. Zeeb clear_bit(ATH12K_PCI_FLAG_INIT_DONE, &ab_pci->flags);
1173*5c1def83SBjoern A. Zeeb ath12k_pci_sw_reset(ab_pci->ab, false);
1174*5c1def83SBjoern A. Zeeb }
1175*5c1def83SBjoern A. Zeeb
1176*5c1def83SBjoern A. Zeeb static const struct ath12k_hif_ops ath12k_pci_hif_ops = {
1177*5c1def83SBjoern A. Zeeb .start = ath12k_pci_start,
1178*5c1def83SBjoern A. Zeeb .stop = ath12k_pci_stop,
1179*5c1def83SBjoern A. Zeeb .read32 = ath12k_pci_read32,
1180*5c1def83SBjoern A. Zeeb .write32 = ath12k_pci_write32,
1181*5c1def83SBjoern A. Zeeb .power_down = ath12k_pci_power_down,
1182*5c1def83SBjoern A. Zeeb .power_up = ath12k_pci_power_up,
1183*5c1def83SBjoern A. Zeeb .suspend = ath12k_pci_hif_suspend,
1184*5c1def83SBjoern A. Zeeb .resume = ath12k_pci_hif_resume,
1185*5c1def83SBjoern A. Zeeb .irq_enable = ath12k_pci_ext_irq_enable,
1186*5c1def83SBjoern A. Zeeb .irq_disable = ath12k_pci_ext_irq_disable,
1187*5c1def83SBjoern A. Zeeb .get_msi_address = ath12k_pci_get_msi_address,
1188*5c1def83SBjoern A. Zeeb .get_user_msi_vector = ath12k_pci_get_user_msi_assignment,
1189*5c1def83SBjoern A. Zeeb .map_service_to_pipe = ath12k_pci_map_service_to_pipe,
1190*5c1def83SBjoern A. Zeeb .ce_irq_enable = ath12k_pci_hif_ce_irq_enable,
1191*5c1def83SBjoern A. Zeeb .ce_irq_disable = ath12k_pci_hif_ce_irq_disable,
1192*5c1def83SBjoern A. Zeeb .get_ce_msi_idx = ath12k_pci_get_ce_msi_idx,
1193*5c1def83SBjoern A. Zeeb };
1194*5c1def83SBjoern A. Zeeb
1195*5c1def83SBjoern A. Zeeb static
ath12k_pci_read_hw_version(struct ath12k_base * ab,u32 * major,u32 * minor)1196*5c1def83SBjoern A. Zeeb void ath12k_pci_read_hw_version(struct ath12k_base *ab, u32 *major, u32 *minor)
1197*5c1def83SBjoern A. Zeeb {
1198*5c1def83SBjoern A. Zeeb u32 soc_hw_version;
1199*5c1def83SBjoern A. Zeeb
1200*5c1def83SBjoern A. Zeeb soc_hw_version = ath12k_pci_read32(ab, TCSR_SOC_HW_VERSION);
1201*5c1def83SBjoern A. Zeeb *major = FIELD_GET(TCSR_SOC_HW_VERSION_MAJOR_MASK,
1202*5c1def83SBjoern A. Zeeb soc_hw_version);
1203*5c1def83SBjoern A. Zeeb *minor = FIELD_GET(TCSR_SOC_HW_VERSION_MINOR_MASK,
1204*5c1def83SBjoern A. Zeeb soc_hw_version);
1205*5c1def83SBjoern A. Zeeb
1206*5c1def83SBjoern A. Zeeb ath12k_dbg(ab, ATH12K_DBG_PCI,
1207*5c1def83SBjoern A. Zeeb "pci tcsr_soc_hw_version major %d minor %d\n",
1208*5c1def83SBjoern A. Zeeb *major, *minor);
1209*5c1def83SBjoern A. Zeeb }
1210*5c1def83SBjoern A. Zeeb
ath12k_pci_probe(struct pci_dev * pdev,const struct pci_device_id * pci_dev)1211*5c1def83SBjoern A. Zeeb static int ath12k_pci_probe(struct pci_dev *pdev,
1212*5c1def83SBjoern A. Zeeb const struct pci_device_id *pci_dev)
1213*5c1def83SBjoern A. Zeeb {
1214*5c1def83SBjoern A. Zeeb struct ath12k_base *ab;
1215*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci;
1216*5c1def83SBjoern A. Zeeb u32 soc_hw_version_major, soc_hw_version_minor;
1217*5c1def83SBjoern A. Zeeb int ret;
1218*5c1def83SBjoern A. Zeeb
1219*5c1def83SBjoern A. Zeeb ab = ath12k_core_alloc(&pdev->dev, sizeof(*ab_pci), ATH12K_BUS_PCI);
1220*5c1def83SBjoern A. Zeeb if (!ab) {
1221*5c1def83SBjoern A. Zeeb dev_err(&pdev->dev, "failed to allocate ath12k base\n");
1222*5c1def83SBjoern A. Zeeb return -ENOMEM;
1223*5c1def83SBjoern A. Zeeb }
1224*5c1def83SBjoern A. Zeeb
1225*5c1def83SBjoern A. Zeeb ab->dev = &pdev->dev;
1226*5c1def83SBjoern A. Zeeb pci_set_drvdata(pdev, ab);
1227*5c1def83SBjoern A. Zeeb ab_pci = ath12k_pci_priv(ab);
1228*5c1def83SBjoern A. Zeeb ab_pci->dev_id = pci_dev->device;
1229*5c1def83SBjoern A. Zeeb ab_pci->ab = ab;
1230*5c1def83SBjoern A. Zeeb ab_pci->pdev = pdev;
1231*5c1def83SBjoern A. Zeeb ab->hif.ops = &ath12k_pci_hif_ops;
1232*5c1def83SBjoern A. Zeeb pci_set_drvdata(pdev, ab);
1233*5c1def83SBjoern A. Zeeb spin_lock_init(&ab_pci->window_lock);
1234*5c1def83SBjoern A. Zeeb
1235*5c1def83SBjoern A. Zeeb ret = ath12k_pci_claim(ab_pci, pdev);
1236*5c1def83SBjoern A. Zeeb if (ret) {
1237*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to claim device: %d\n", ret);
1238*5c1def83SBjoern A. Zeeb goto err_free_core;
1239*5c1def83SBjoern A. Zeeb }
1240*5c1def83SBjoern A. Zeeb
1241*5c1def83SBjoern A. Zeeb switch (pci_dev->device) {
1242*5c1def83SBjoern A. Zeeb case QCN9274_DEVICE_ID:
1243*5c1def83SBjoern A. Zeeb ab_pci->msi_config = &ath12k_msi_config[0];
1244*5c1def83SBjoern A. Zeeb ab->static_window_map = true;
1245*5c1def83SBjoern A. Zeeb ab_pci->pci_ops = &ath12k_pci_ops_qcn9274;
1246*5c1def83SBjoern A. Zeeb ath12k_pci_read_hw_version(ab, &soc_hw_version_major,
1247*5c1def83SBjoern A. Zeeb &soc_hw_version_minor);
1248*5c1def83SBjoern A. Zeeb switch (soc_hw_version_major) {
1249*5c1def83SBjoern A. Zeeb case ATH12K_PCI_SOC_HW_VERSION_2:
1250*5c1def83SBjoern A. Zeeb ab->hw_rev = ATH12K_HW_QCN9274_HW20;
1251*5c1def83SBjoern A. Zeeb break;
1252*5c1def83SBjoern A. Zeeb case ATH12K_PCI_SOC_HW_VERSION_1:
1253*5c1def83SBjoern A. Zeeb ab->hw_rev = ATH12K_HW_QCN9274_HW10;
1254*5c1def83SBjoern A. Zeeb break;
1255*5c1def83SBjoern A. Zeeb default:
1256*5c1def83SBjoern A. Zeeb dev_err(&pdev->dev,
1257*5c1def83SBjoern A. Zeeb "Unknown hardware version found for QCN9274: 0x%x\n",
1258*5c1def83SBjoern A. Zeeb soc_hw_version_major);
1259*5c1def83SBjoern A. Zeeb ret = -EOPNOTSUPP;
1260*5c1def83SBjoern A. Zeeb goto err_pci_free_region;
1261*5c1def83SBjoern A. Zeeb }
1262*5c1def83SBjoern A. Zeeb break;
1263*5c1def83SBjoern A. Zeeb case WCN7850_DEVICE_ID:
1264*5c1def83SBjoern A. Zeeb ab_pci->msi_config = &ath12k_msi_config[0];
1265*5c1def83SBjoern A. Zeeb ab->static_window_map = false;
1266*5c1def83SBjoern A. Zeeb ab_pci->pci_ops = &ath12k_pci_ops_wcn7850;
1267*5c1def83SBjoern A. Zeeb ath12k_pci_read_hw_version(ab, &soc_hw_version_major,
1268*5c1def83SBjoern A. Zeeb &soc_hw_version_minor);
1269*5c1def83SBjoern A. Zeeb switch (soc_hw_version_major) {
1270*5c1def83SBjoern A. Zeeb case ATH12K_PCI_SOC_HW_VERSION_2:
1271*5c1def83SBjoern A. Zeeb ab->hw_rev = ATH12K_HW_WCN7850_HW20;
1272*5c1def83SBjoern A. Zeeb break;
1273*5c1def83SBjoern A. Zeeb default:
1274*5c1def83SBjoern A. Zeeb dev_err(&pdev->dev,
1275*5c1def83SBjoern A. Zeeb "Unknown hardware version found for WCN7850: 0x%x\n",
1276*5c1def83SBjoern A. Zeeb soc_hw_version_major);
1277*5c1def83SBjoern A. Zeeb ret = -EOPNOTSUPP;
1278*5c1def83SBjoern A. Zeeb goto err_pci_free_region;
1279*5c1def83SBjoern A. Zeeb }
1280*5c1def83SBjoern A. Zeeb break;
1281*5c1def83SBjoern A. Zeeb
1282*5c1def83SBjoern A. Zeeb default:
1283*5c1def83SBjoern A. Zeeb dev_err(&pdev->dev, "Unknown PCI device found: 0x%x\n",
1284*5c1def83SBjoern A. Zeeb pci_dev->device);
1285*5c1def83SBjoern A. Zeeb ret = -EOPNOTSUPP;
1286*5c1def83SBjoern A. Zeeb goto err_pci_free_region;
1287*5c1def83SBjoern A. Zeeb }
1288*5c1def83SBjoern A. Zeeb
1289*5c1def83SBjoern A. Zeeb ret = ath12k_pci_msi_alloc(ab_pci);
1290*5c1def83SBjoern A. Zeeb if (ret) {
1291*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to alloc msi: %d\n", ret);
1292*5c1def83SBjoern A. Zeeb goto err_pci_free_region;
1293*5c1def83SBjoern A. Zeeb }
1294*5c1def83SBjoern A. Zeeb
1295*5c1def83SBjoern A. Zeeb ret = ath12k_core_pre_init(ab);
1296*5c1def83SBjoern A. Zeeb if (ret)
1297*5c1def83SBjoern A. Zeeb goto err_pci_msi_free;
1298*5c1def83SBjoern A. Zeeb
1299*5c1def83SBjoern A. Zeeb ret = ath12k_mhi_register(ab_pci);
1300*5c1def83SBjoern A. Zeeb if (ret) {
1301*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to register mhi: %d\n", ret);
1302*5c1def83SBjoern A. Zeeb goto err_pci_msi_free;
1303*5c1def83SBjoern A. Zeeb }
1304*5c1def83SBjoern A. Zeeb
1305*5c1def83SBjoern A. Zeeb ret = ath12k_hal_srng_init(ab);
1306*5c1def83SBjoern A. Zeeb if (ret)
1307*5c1def83SBjoern A. Zeeb goto err_mhi_unregister;
1308*5c1def83SBjoern A. Zeeb
1309*5c1def83SBjoern A. Zeeb ret = ath12k_ce_alloc_pipes(ab);
1310*5c1def83SBjoern A. Zeeb if (ret) {
1311*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to allocate ce pipes: %d\n", ret);
1312*5c1def83SBjoern A. Zeeb goto err_hal_srng_deinit;
1313*5c1def83SBjoern A. Zeeb }
1314*5c1def83SBjoern A. Zeeb
1315*5c1def83SBjoern A. Zeeb ath12k_pci_init_qmi_ce_config(ab);
1316*5c1def83SBjoern A. Zeeb
1317*5c1def83SBjoern A. Zeeb ret = ath12k_pci_config_irq(ab);
1318*5c1def83SBjoern A. Zeeb if (ret) {
1319*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to config irq: %d\n", ret);
1320*5c1def83SBjoern A. Zeeb goto err_ce_free;
1321*5c1def83SBjoern A. Zeeb }
1322*5c1def83SBjoern A. Zeeb
1323*5c1def83SBjoern A. Zeeb ret = ath12k_core_init(ab);
1324*5c1def83SBjoern A. Zeeb if (ret) {
1325*5c1def83SBjoern A. Zeeb ath12k_err(ab, "failed to init core: %d\n", ret);
1326*5c1def83SBjoern A. Zeeb goto err_free_irq;
1327*5c1def83SBjoern A. Zeeb }
1328*5c1def83SBjoern A. Zeeb return 0;
1329*5c1def83SBjoern A. Zeeb
1330*5c1def83SBjoern A. Zeeb err_free_irq:
1331*5c1def83SBjoern A. Zeeb ath12k_pci_free_irq(ab);
1332*5c1def83SBjoern A. Zeeb
1333*5c1def83SBjoern A. Zeeb err_ce_free:
1334*5c1def83SBjoern A. Zeeb ath12k_ce_free_pipes(ab);
1335*5c1def83SBjoern A. Zeeb
1336*5c1def83SBjoern A. Zeeb err_hal_srng_deinit:
1337*5c1def83SBjoern A. Zeeb ath12k_hal_srng_deinit(ab);
1338*5c1def83SBjoern A. Zeeb
1339*5c1def83SBjoern A. Zeeb err_mhi_unregister:
1340*5c1def83SBjoern A. Zeeb ath12k_mhi_unregister(ab_pci);
1341*5c1def83SBjoern A. Zeeb
1342*5c1def83SBjoern A. Zeeb err_pci_msi_free:
1343*5c1def83SBjoern A. Zeeb ath12k_pci_msi_free(ab_pci);
1344*5c1def83SBjoern A. Zeeb
1345*5c1def83SBjoern A. Zeeb err_pci_free_region:
1346*5c1def83SBjoern A. Zeeb ath12k_pci_free_region(ab_pci);
1347*5c1def83SBjoern A. Zeeb
1348*5c1def83SBjoern A. Zeeb err_free_core:
1349*5c1def83SBjoern A. Zeeb ath12k_core_free(ab);
1350*5c1def83SBjoern A. Zeeb
1351*5c1def83SBjoern A. Zeeb return ret;
1352*5c1def83SBjoern A. Zeeb }
1353*5c1def83SBjoern A. Zeeb
ath12k_pci_remove(struct pci_dev * pdev)1354*5c1def83SBjoern A. Zeeb static void ath12k_pci_remove(struct pci_dev *pdev)
1355*5c1def83SBjoern A. Zeeb {
1356*5c1def83SBjoern A. Zeeb struct ath12k_base *ab = pci_get_drvdata(pdev);
1357*5c1def83SBjoern A. Zeeb struct ath12k_pci *ab_pci = ath12k_pci_priv(ab);
1358*5c1def83SBjoern A. Zeeb
1359*5c1def83SBjoern A. Zeeb if (test_bit(ATH12K_FLAG_QMI_FAIL, &ab->dev_flags)) {
1360*5c1def83SBjoern A. Zeeb ath12k_pci_power_down(ab);
1361*5c1def83SBjoern A. Zeeb ath12k_qmi_deinit_service(ab);
1362*5c1def83SBjoern A. Zeeb goto qmi_fail;
1363*5c1def83SBjoern A. Zeeb }
1364*5c1def83SBjoern A. Zeeb
1365*5c1def83SBjoern A. Zeeb set_bit(ATH12K_FLAG_UNREGISTERING, &ab->dev_flags);
1366*5c1def83SBjoern A. Zeeb
1367*5c1def83SBjoern A. Zeeb cancel_work_sync(&ab->reset_work);
1368*5c1def83SBjoern A. Zeeb ath12k_core_deinit(ab);
1369*5c1def83SBjoern A. Zeeb
1370*5c1def83SBjoern A. Zeeb qmi_fail:
1371*5c1def83SBjoern A. Zeeb ath12k_mhi_unregister(ab_pci);
1372*5c1def83SBjoern A. Zeeb
1373*5c1def83SBjoern A. Zeeb ath12k_pci_free_irq(ab);
1374*5c1def83SBjoern A. Zeeb ath12k_pci_msi_free(ab_pci);
1375*5c1def83SBjoern A. Zeeb ath12k_pci_free_region(ab_pci);
1376*5c1def83SBjoern A. Zeeb
1377*5c1def83SBjoern A. Zeeb ath12k_hal_srng_deinit(ab);
1378*5c1def83SBjoern A. Zeeb ath12k_ce_free_pipes(ab);
1379*5c1def83SBjoern A. Zeeb ath12k_core_free(ab);
1380*5c1def83SBjoern A. Zeeb }
1381*5c1def83SBjoern A. Zeeb
ath12k_pci_shutdown(struct pci_dev * pdev)1382*5c1def83SBjoern A. Zeeb static void ath12k_pci_shutdown(struct pci_dev *pdev)
1383*5c1def83SBjoern A. Zeeb {
1384*5c1def83SBjoern A. Zeeb struct ath12k_base *ab = pci_get_drvdata(pdev);
1385*5c1def83SBjoern A. Zeeb
1386*5c1def83SBjoern A. Zeeb ath12k_pci_power_down(ab);
1387*5c1def83SBjoern A. Zeeb }
1388*5c1def83SBjoern A. Zeeb
ath12k_pci_pm_suspend(struct device * dev)1389*5c1def83SBjoern A. Zeeb static __maybe_unused int ath12k_pci_pm_suspend(struct device *dev)
1390*5c1def83SBjoern A. Zeeb {
1391*5c1def83SBjoern A. Zeeb struct ath12k_base *ab = dev_get_drvdata(dev);
1392*5c1def83SBjoern A. Zeeb int ret;
1393*5c1def83SBjoern A. Zeeb
1394*5c1def83SBjoern A. Zeeb ret = ath12k_core_suspend(ab);
1395*5c1def83SBjoern A. Zeeb if (ret)
1396*5c1def83SBjoern A. Zeeb ath12k_warn(ab, "failed to suspend core: %d\n", ret);
1397*5c1def83SBjoern A. Zeeb
1398*5c1def83SBjoern A. Zeeb return ret;
1399*5c1def83SBjoern A. Zeeb }
1400*5c1def83SBjoern A. Zeeb
ath12k_pci_pm_resume(struct device * dev)1401*5c1def83SBjoern A. Zeeb static __maybe_unused int ath12k_pci_pm_resume(struct device *dev)
1402*5c1def83SBjoern A. Zeeb {
1403*5c1def83SBjoern A. Zeeb struct ath12k_base *ab = dev_get_drvdata(dev);
1404*5c1def83SBjoern A. Zeeb int ret;
1405*5c1def83SBjoern A. Zeeb
1406*5c1def83SBjoern A. Zeeb ret = ath12k_core_resume(ab);
1407*5c1def83SBjoern A. Zeeb if (ret)
1408*5c1def83SBjoern A. Zeeb ath12k_warn(ab, "failed to resume core: %d\n", ret);
1409*5c1def83SBjoern A. Zeeb
1410*5c1def83SBjoern A. Zeeb return ret;
1411*5c1def83SBjoern A. Zeeb }
1412*5c1def83SBjoern A. Zeeb
1413*5c1def83SBjoern A. Zeeb static SIMPLE_DEV_PM_OPS(ath12k_pci_pm_ops,
1414*5c1def83SBjoern A. Zeeb ath12k_pci_pm_suspend,
1415*5c1def83SBjoern A. Zeeb ath12k_pci_pm_resume);
1416*5c1def83SBjoern A. Zeeb
1417*5c1def83SBjoern A. Zeeb static struct pci_driver ath12k_pci_driver = {
1418*5c1def83SBjoern A. Zeeb .name = "ath12k_pci",
1419*5c1def83SBjoern A. Zeeb .id_table = ath12k_pci_id_table,
1420*5c1def83SBjoern A. Zeeb .probe = ath12k_pci_probe,
1421*5c1def83SBjoern A. Zeeb .remove = ath12k_pci_remove,
1422*5c1def83SBjoern A. Zeeb .shutdown = ath12k_pci_shutdown,
1423*5c1def83SBjoern A. Zeeb .driver.pm = &ath12k_pci_pm_ops,
1424*5c1def83SBjoern A. Zeeb };
1425*5c1def83SBjoern A. Zeeb
ath12k_pci_init(void)1426*5c1def83SBjoern A. Zeeb static int ath12k_pci_init(void)
1427*5c1def83SBjoern A. Zeeb {
1428*5c1def83SBjoern A. Zeeb int ret;
1429*5c1def83SBjoern A. Zeeb
1430*5c1def83SBjoern A. Zeeb ret = pci_register_driver(&ath12k_pci_driver);
1431*5c1def83SBjoern A. Zeeb if (ret) {
1432*5c1def83SBjoern A. Zeeb pr_err("failed to register ath12k pci driver: %d\n",
1433*5c1def83SBjoern A. Zeeb ret);
1434*5c1def83SBjoern A. Zeeb return ret;
1435*5c1def83SBjoern A. Zeeb }
1436*5c1def83SBjoern A. Zeeb
1437*5c1def83SBjoern A. Zeeb return 0;
1438*5c1def83SBjoern A. Zeeb }
1439*5c1def83SBjoern A. Zeeb module_init(ath12k_pci_init);
1440*5c1def83SBjoern A. Zeeb
ath12k_pci_exit(void)1441*5c1def83SBjoern A. Zeeb static void ath12k_pci_exit(void)
1442*5c1def83SBjoern A. Zeeb {
1443*5c1def83SBjoern A. Zeeb pci_unregister_driver(&ath12k_pci_driver);
1444*5c1def83SBjoern A. Zeeb }
1445*5c1def83SBjoern A. Zeeb
1446*5c1def83SBjoern A. Zeeb module_exit(ath12k_pci_exit);
1447*5c1def83SBjoern A. Zeeb
1448*5c1def83SBjoern A. Zeeb MODULE_DESCRIPTION("Driver support for Qualcomm Technologies 802.11be WLAN PCIe devices");
1449*5c1def83SBjoern A. Zeeb MODULE_LICENSE("Dual BSD/GPL");
1450