1*5c1def83SBjoern A. Zeeb /* SPDX-License-Identifier: BSD-3-Clause-Clear */ 2*5c1def83SBjoern A. Zeeb /* 3*5c1def83SBjoern A. Zeeb * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved. 4*5c1def83SBjoern A. Zeeb * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved. 5*5c1def83SBjoern A. Zeeb */ 6*5c1def83SBjoern A. Zeeb 7*5c1def83SBjoern A. Zeeb #ifndef ATH12K_HAL_TX_H 8*5c1def83SBjoern A. Zeeb #define ATH12K_HAL_TX_H 9*5c1def83SBjoern A. Zeeb 10*5c1def83SBjoern A. Zeeb #include "hal_desc.h" 11*5c1def83SBjoern A. Zeeb #include "core.h" 12*5c1def83SBjoern A. Zeeb 13*5c1def83SBjoern A. Zeeb #define HAL_TX_ADDRX_EN 1 14*5c1def83SBjoern A. Zeeb #define HAL_TX_ADDRY_EN 2 15*5c1def83SBjoern A. Zeeb 16*5c1def83SBjoern A. Zeeb #define HAL_TX_ADDR_SEARCH_DEFAULT 0 17*5c1def83SBjoern A. Zeeb #define HAL_TX_ADDR_SEARCH_INDEX 1 18*5c1def83SBjoern A. Zeeb 19*5c1def83SBjoern A. Zeeb /* TODO: check all these data can be managed with struct ath12k_tx_desc_info for perf */ 20*5c1def83SBjoern A. Zeeb struct hal_tx_info { 21*5c1def83SBjoern A. Zeeb u16 meta_data_flags; /* %HAL_TCL_DATA_CMD_INFO0_META_ */ 22*5c1def83SBjoern A. Zeeb u8 ring_id; 23*5c1def83SBjoern A. Zeeb u8 rbm_id; 24*5c1def83SBjoern A. Zeeb u32 desc_id; 25*5c1def83SBjoern A. Zeeb enum hal_tcl_desc_type type; 26*5c1def83SBjoern A. Zeeb enum hal_tcl_encap_type encap_type; 27*5c1def83SBjoern A. Zeeb dma_addr_t paddr; 28*5c1def83SBjoern A. Zeeb u32 data_len; 29*5c1def83SBjoern A. Zeeb u32 pkt_offset; 30*5c1def83SBjoern A. Zeeb enum hal_encrypt_type encrypt_type; 31*5c1def83SBjoern A. Zeeb u32 flags0; /* %HAL_TCL_DATA_CMD_INFO1_ */ 32*5c1def83SBjoern A. Zeeb u32 flags1; /* %HAL_TCL_DATA_CMD_INFO2_ */ 33*5c1def83SBjoern A. Zeeb u16 addr_search_flags; /* %HAL_TCL_DATA_CMD_INFO0_ADDR(X/Y)_ */ 34*5c1def83SBjoern A. Zeeb u16 bss_ast_hash; 35*5c1def83SBjoern A. Zeeb u16 bss_ast_idx; 36*5c1def83SBjoern A. Zeeb u8 tid; 37*5c1def83SBjoern A. Zeeb u8 search_type; /* %HAL_TX_ADDR_SEARCH_ */ 38*5c1def83SBjoern A. Zeeb u8 lmac_id; 39*5c1def83SBjoern A. Zeeb u8 vdev_id; 40*5c1def83SBjoern A. Zeeb u8 dscp_tid_tbl_idx; 41*5c1def83SBjoern A. Zeeb bool enable_mesh; 42*5c1def83SBjoern A. Zeeb int bank_id; 43*5c1def83SBjoern A. Zeeb }; 44*5c1def83SBjoern A. Zeeb 45*5c1def83SBjoern A. Zeeb /* TODO: Check if the actual desc macros can be used instead */ 46*5c1def83SBjoern A. Zeeb #define HAL_TX_STATUS_FLAGS_FIRST_MSDU BIT(0) 47*5c1def83SBjoern A. Zeeb #define HAL_TX_STATUS_FLAGS_LAST_MSDU BIT(1) 48*5c1def83SBjoern A. Zeeb #define HAL_TX_STATUS_FLAGS_MSDU_IN_AMSDU BIT(2) 49*5c1def83SBjoern A. Zeeb #define HAL_TX_STATUS_FLAGS_RATE_STATS_VALID BIT(3) 50*5c1def83SBjoern A. Zeeb #define HAL_TX_STATUS_FLAGS_RATE_LDPC BIT(4) 51*5c1def83SBjoern A. Zeeb #define HAL_TX_STATUS_FLAGS_RATE_STBC BIT(5) 52*5c1def83SBjoern A. Zeeb #define HAL_TX_STATUS_FLAGS_OFDMA BIT(6) 53*5c1def83SBjoern A. Zeeb 54*5c1def83SBjoern A. Zeeb #define HAL_TX_STATUS_DESC_LEN sizeof(struct hal_wbm_release_ring) 55*5c1def83SBjoern A. Zeeb 56*5c1def83SBjoern A. Zeeb /* Tx status parsed from srng desc */ 57*5c1def83SBjoern A. Zeeb struct hal_tx_status { 58*5c1def83SBjoern A. Zeeb enum hal_wbm_rel_src_module buf_rel_source; 59*5c1def83SBjoern A. Zeeb enum hal_wbm_tqm_rel_reason status; 60*5c1def83SBjoern A. Zeeb u8 ack_rssi; 61*5c1def83SBjoern A. Zeeb u32 flags; /* %HAL_TX_STATUS_FLAGS_ */ 62*5c1def83SBjoern A. Zeeb u32 ppdu_id; 63*5c1def83SBjoern A. Zeeb u8 try_cnt; 64*5c1def83SBjoern A. Zeeb u8 tid; 65*5c1def83SBjoern A. Zeeb u16 peer_id; 66*5c1def83SBjoern A. Zeeb u32 rate_stats; 67*5c1def83SBjoern A. Zeeb }; 68*5c1def83SBjoern A. Zeeb 69*5c1def83SBjoern A. Zeeb #define HAL_TX_PHY_DESC_INFO0_BF_TYPE GENMASK(17, 16) 70*5c1def83SBjoern A. Zeeb #define HAL_TX_PHY_DESC_INFO0_PREAMBLE_11B BIT(20) 71*5c1def83SBjoern A. Zeeb #define HAL_TX_PHY_DESC_INFO0_PKT_TYPE GENMASK(24, 21) 72*5c1def83SBjoern A. Zeeb #define HAL_TX_PHY_DESC_INFO0_BANDWIDTH GENMASK(30, 28) 73*5c1def83SBjoern A. Zeeb #define HAL_TX_PHY_DESC_INFO1_MCS GENMASK(3, 0) 74*5c1def83SBjoern A. Zeeb #define HAL_TX_PHY_DESC_INFO1_STBC BIT(6) 75*5c1def83SBjoern A. Zeeb #define HAL_TX_PHY_DESC_INFO2_NSS GENMASK(23, 21) 76*5c1def83SBjoern A. Zeeb #define HAL_TX_PHY_DESC_INFO3_AP_PKT_BW GENMASK(6, 4) 77*5c1def83SBjoern A. Zeeb #define HAL_TX_PHY_DESC_INFO3_LTF_SIZE GENMASK(20, 19) 78*5c1def83SBjoern A. Zeeb #define HAL_TX_PHY_DESC_INFO3_ACTIVE_CHANNEL GENMASK(17, 15) 79*5c1def83SBjoern A. Zeeb 80*5c1def83SBjoern A. Zeeb struct hal_tx_phy_desc { 81*5c1def83SBjoern A. Zeeb __le32 info0; 82*5c1def83SBjoern A. Zeeb __le32 info1; 83*5c1def83SBjoern A. Zeeb __le32 info2; 84*5c1def83SBjoern A. Zeeb __le32 info3; 85*5c1def83SBjoern A. Zeeb } __packed; 86*5c1def83SBjoern A. Zeeb 87*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_STAT_PROT_INFO0_STRT_FRM_TS_15_0 GENMASK(15, 0) 88*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_STAT_PROT_INFO0_STRT_FRM_TS_31_16 GENMASK(31, 16) 89*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_STAT_PROT_INFO1_END_FRM_TS_15_0 GENMASK(15, 0) 90*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_STAT_PROT_INFO1_END_FRM_TS_31_16 GENMASK(31, 16) 91*5c1def83SBjoern A. Zeeb 92*5c1def83SBjoern A. Zeeb struct hal_tx_fes_status_prot { 93*5c1def83SBjoern A. Zeeb __le64 reserved; 94*5c1def83SBjoern A. Zeeb __le32 info0; 95*5c1def83SBjoern A. Zeeb __le32 info1; 96*5c1def83SBjoern A. Zeeb __le32 reserved1[11]; 97*5c1def83SBjoern A. Zeeb } __packed; 98*5c1def83SBjoern A. Zeeb 99*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_STAT_USR_PPDU_INFO0_DURATION GENMASK(15, 0) 100*5c1def83SBjoern A. Zeeb 101*5c1def83SBjoern A. Zeeb struct hal_tx_fes_status_user_ppdu { 102*5c1def83SBjoern A. Zeeb __le64 reserved; 103*5c1def83SBjoern A. Zeeb __le32 info0; 104*5c1def83SBjoern A. Zeeb __le32 reserved1[3]; 105*5c1def83SBjoern A. Zeeb } __packed; 106*5c1def83SBjoern A. Zeeb 107*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_STAT_STRT_INFO0_PROT_TS_LOWER_32 GENMASK(31, 0) 108*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_STAT_STRT_INFO1_PROT_TS_UPPER_32 GENMASK(31, 0) 109*5c1def83SBjoern A. Zeeb 110*5c1def83SBjoern A. Zeeb struct hal_tx_fes_status_start_prot { 111*5c1def83SBjoern A. Zeeb __le32 info0; 112*5c1def83SBjoern A. Zeeb __le32 info1; 113*5c1def83SBjoern A. Zeeb __le64 reserved; 114*5c1def83SBjoern A. Zeeb } __packed; 115*5c1def83SBjoern A. Zeeb 116*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_STATUS_START_INFO0_MEDIUM_PROT_TYPE GENMASK(29, 27) 117*5c1def83SBjoern A. Zeeb 118*5c1def83SBjoern A. Zeeb struct hal_tx_fes_status_start { 119*5c1def83SBjoern A. Zeeb __le32 reserved; 120*5c1def83SBjoern A. Zeeb __le32 info0; 121*5c1def83SBjoern A. Zeeb __le64 reserved1; 122*5c1def83SBjoern A. Zeeb } __packed; 123*5c1def83SBjoern A. Zeeb 124*5c1def83SBjoern A. Zeeb #define HAL_TX_Q_EXT_INFO0_FRAME_CTRL GENMASK(15, 0) 125*5c1def83SBjoern A. Zeeb #define HAL_TX_Q_EXT_INFO0_QOS_CTRL GENMASK(31, 16) 126*5c1def83SBjoern A. Zeeb #define HAL_TX_Q_EXT_INFO1_AMPDU_FLAG BIT(0) 127*5c1def83SBjoern A. Zeeb 128*5c1def83SBjoern A. Zeeb struct hal_tx_queue_exten { 129*5c1def83SBjoern A. Zeeb __le32 info0; 130*5c1def83SBjoern A. Zeeb __le32 info1; 131*5c1def83SBjoern A. Zeeb } __packed; 132*5c1def83SBjoern A. Zeeb 133*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_SETUP_INFO0_NUM_OF_USERS GENMASK(28, 23) 134*5c1def83SBjoern A. Zeeb 135*5c1def83SBjoern A. Zeeb struct hal_tx_fes_setup { 136*5c1def83SBjoern A. Zeeb __le32 schedule_id; 137*5c1def83SBjoern A. Zeeb __le32 info0; 138*5c1def83SBjoern A. Zeeb __le64 reserved; 139*5c1def83SBjoern A. Zeeb } __packed; 140*5c1def83SBjoern A. Zeeb 141*5c1def83SBjoern A. Zeeb #define HAL_TX_PPDU_SETUP_INFO0_MEDIUM_PROT_TYPE GENMASK(2, 0) 142*5c1def83SBjoern A. Zeeb #define HAL_TX_PPDU_SETUP_INFO1_PROT_FRAME_ADDR1_31_0 GENMASK(31, 0) 143*5c1def83SBjoern A. Zeeb #define HAL_TX_PPDU_SETUP_INFO2_PROT_FRAME_ADDR1_47_32 GENMASK(15, 0) 144*5c1def83SBjoern A. Zeeb #define HAL_TX_PPDU_SETUP_INFO2_PROT_FRAME_ADDR2_15_0 GENMASK(31, 16) 145*5c1def83SBjoern A. Zeeb #define HAL_TX_PPDU_SETUP_INFO3_PROT_FRAME_ADDR2_47_16 GENMASK(31, 0) 146*5c1def83SBjoern A. Zeeb #define HAL_TX_PPDU_SETUP_INFO4_PROT_FRAME_ADDR3_31_0 GENMASK(31, 0) 147*5c1def83SBjoern A. Zeeb #define HAL_TX_PPDU_SETUP_INFO5_PROT_FRAME_ADDR3_47_32 GENMASK(15, 0) 148*5c1def83SBjoern A. Zeeb #define HAL_TX_PPDU_SETUP_INFO5_PROT_FRAME_ADDR4_15_0 GENMASK(31, 16) 149*5c1def83SBjoern A. Zeeb #define HAL_TX_PPDU_SETUP_INFO6_PROT_FRAME_ADDR4_47_16 GENMASK(31, 0) 150*5c1def83SBjoern A. Zeeb 151*5c1def83SBjoern A. Zeeb struct hal_tx_pcu_ppdu_setup_init { 152*5c1def83SBjoern A. Zeeb __le32 info0; 153*5c1def83SBjoern A. Zeeb __le32 info1; 154*5c1def83SBjoern A. Zeeb __le32 info2; 155*5c1def83SBjoern A. Zeeb __le32 info3; 156*5c1def83SBjoern A. Zeeb __le32 reserved; 157*5c1def83SBjoern A. Zeeb __le32 info4; 158*5c1def83SBjoern A. Zeeb __le32 info5; 159*5c1def83SBjoern A. Zeeb __le32 info6; 160*5c1def83SBjoern A. Zeeb } __packed; 161*5c1def83SBjoern A. Zeeb 162*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_STATUS_END_INFO0_START_TIMESTAMP_15_0 GENMASK(15, 0) 163*5c1def83SBjoern A. Zeeb #define HAL_TX_FES_STATUS_END_INFO0_START_TIMESTAMP_31_16 GENMASK(31, 16) 164*5c1def83SBjoern A. Zeeb 165*5c1def83SBjoern A. Zeeb struct hal_tx_fes_status_end { 166*5c1def83SBjoern A. Zeeb __le32 reserved[2]; 167*5c1def83SBjoern A. Zeeb __le32 info0; 168*5c1def83SBjoern A. Zeeb __le32 reserved1[19]; 169*5c1def83SBjoern A. Zeeb } __packed; 170*5c1def83SBjoern A. Zeeb 171*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_EPD BIT(0) 172*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_ENCAP_TYPE GENMASK(2, 1) 173*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_ENCRYPT_TYPE GENMASK(6, 3) 174*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_SRC_BUFFER_SWAP BIT(7) 175*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_LINK_META_SWAP BIT(8) 176*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_INDEX_LOOKUP_EN BIT(9) 177*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_ADDRX_EN BIT(10) 178*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_ADDRY_EN BIT(11) 179*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_MESH_EN GENMASK(13, 12) 180*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_VDEV_ID_CHECK_EN BIT(14) 181*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_PMAC_ID GENMASK(16, 15) 182*5c1def83SBjoern A. Zeeb /* STA mode will have MCAST_PKT_CTRL instead of DSCP_TID_MAP bitfield */ 183*5c1def83SBjoern A. Zeeb #define HAL_TX_BANK_CONFIG_DSCP_TIP_MAP_ID GENMASK(22, 17) 184*5c1def83SBjoern A. Zeeb 185*5c1def83SBjoern A. Zeeb void ath12k_hal_tx_cmd_desc_setup(struct ath12k_base *ab, 186*5c1def83SBjoern A. Zeeb struct hal_tcl_data_cmd *tcl_cmd, 187*5c1def83SBjoern A. Zeeb struct hal_tx_info *ti); 188*5c1def83SBjoern A. Zeeb void ath12k_hal_tx_set_dscp_tid_map(struct ath12k_base *ab, int id); 189*5c1def83SBjoern A. Zeeb int ath12k_hal_reo_cmd_send(struct ath12k_base *ab, struct hal_srng *srng, 190*5c1def83SBjoern A. Zeeb enum hal_reo_cmd_type type, 191*5c1def83SBjoern A. Zeeb struct ath12k_hal_reo_cmd *cmd); 192*5c1def83SBjoern A. Zeeb void ath12k_hal_tx_configure_bank_register(struct ath12k_base *ab, u32 bank_config, 193*5c1def83SBjoern A. Zeeb u8 bank_id); 194*5c1def83SBjoern A. Zeeb #endif 195