xref: /freebsd/sys/contrib/dev/athk/ath12k/hal_rx.h (revision 5c1def83a4cc2eb3f828600dfd786f8c5788fb7d)
1*5c1def83SBjoern A. Zeeb /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2*5c1def83SBjoern A. Zeeb /*
3*5c1def83SBjoern A. Zeeb  * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
4*5c1def83SBjoern A. Zeeb  * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
5*5c1def83SBjoern A. Zeeb  */
6*5c1def83SBjoern A. Zeeb 
7*5c1def83SBjoern A. Zeeb #ifndef ATH12K_HAL_RX_H
8*5c1def83SBjoern A. Zeeb #define ATH12K_HAL_RX_H
9*5c1def83SBjoern A. Zeeb 
10*5c1def83SBjoern A. Zeeb struct hal_rx_wbm_rel_info {
11*5c1def83SBjoern A. Zeeb 	u32 cookie;
12*5c1def83SBjoern A. Zeeb 	enum hal_wbm_rel_src_module err_rel_src;
13*5c1def83SBjoern A. Zeeb 	enum hal_reo_dest_ring_push_reason push_reason;
14*5c1def83SBjoern A. Zeeb 	u32 err_code;
15*5c1def83SBjoern A. Zeeb 	bool first_msdu;
16*5c1def83SBjoern A. Zeeb 	bool last_msdu;
17*5c1def83SBjoern A. Zeeb 	bool continuation;
18*5c1def83SBjoern A. Zeeb 	void *rx_desc;
19*5c1def83SBjoern A. Zeeb 	bool hw_cc_done;
20*5c1def83SBjoern A. Zeeb };
21*5c1def83SBjoern A. Zeeb 
22*5c1def83SBjoern A. Zeeb #define HAL_INVALID_PEERID 0xffff
23*5c1def83SBjoern A. Zeeb #define VHT_SIG_SU_NSS_MASK 0x7
24*5c1def83SBjoern A. Zeeb 
25*5c1def83SBjoern A. Zeeb #define HAL_RX_MAX_MCS 12
26*5c1def83SBjoern A. Zeeb #define HAL_RX_MAX_NSS 8
27*5c1def83SBjoern A. Zeeb 
28*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_INFO_PN_GET_BYTE1(__val) \
29*5c1def83SBjoern A. Zeeb 	le32_get_bits((__val), GENMASK(7, 0))
30*5c1def83SBjoern A. Zeeb 
31*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_INFO_PN_GET_BYTE2(__val) \
32*5c1def83SBjoern A. Zeeb 	le32_get_bits((__val), GENMASK(15, 8))
33*5c1def83SBjoern A. Zeeb 
34*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_INFO_PN_GET_BYTE3(__val) \
35*5c1def83SBjoern A. Zeeb 	le32_get_bits((__val), GENMASK(23, 16))
36*5c1def83SBjoern A. Zeeb 
37*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_INFO_PN_GET_BYTE4(__val) \
38*5c1def83SBjoern A. Zeeb 	le32_get_bits((__val), GENMASK(31, 24))
39*5c1def83SBjoern A. Zeeb 
40*5c1def83SBjoern A. Zeeb struct hal_rx_mon_status_tlv_hdr {
41*5c1def83SBjoern A. Zeeb 	u32 hdr;
42*5c1def83SBjoern A. Zeeb 	u8 value[];
43*5c1def83SBjoern A. Zeeb };
44*5c1def83SBjoern A. Zeeb 
45*5c1def83SBjoern A. Zeeb enum hal_rx_su_mu_coding {
46*5c1def83SBjoern A. Zeeb 	HAL_RX_SU_MU_CODING_BCC,
47*5c1def83SBjoern A. Zeeb 	HAL_RX_SU_MU_CODING_LDPC,
48*5c1def83SBjoern A. Zeeb 	HAL_RX_SU_MU_CODING_MAX,
49*5c1def83SBjoern A. Zeeb };
50*5c1def83SBjoern A. Zeeb 
51*5c1def83SBjoern A. Zeeb enum hal_rx_gi {
52*5c1def83SBjoern A. Zeeb 	HAL_RX_GI_0_8_US,
53*5c1def83SBjoern A. Zeeb 	HAL_RX_GI_0_4_US,
54*5c1def83SBjoern A. Zeeb 	HAL_RX_GI_1_6_US,
55*5c1def83SBjoern A. Zeeb 	HAL_RX_GI_3_2_US,
56*5c1def83SBjoern A. Zeeb 	HAL_RX_GI_MAX,
57*5c1def83SBjoern A. Zeeb };
58*5c1def83SBjoern A. Zeeb 
59*5c1def83SBjoern A. Zeeb enum hal_rx_bw {
60*5c1def83SBjoern A. Zeeb 	HAL_RX_BW_20MHZ,
61*5c1def83SBjoern A. Zeeb 	HAL_RX_BW_40MHZ,
62*5c1def83SBjoern A. Zeeb 	HAL_RX_BW_80MHZ,
63*5c1def83SBjoern A. Zeeb 	HAL_RX_BW_160MHZ,
64*5c1def83SBjoern A. Zeeb 	HAL_RX_BW_MAX,
65*5c1def83SBjoern A. Zeeb };
66*5c1def83SBjoern A. Zeeb 
67*5c1def83SBjoern A. Zeeb enum hal_rx_preamble {
68*5c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_11A,
69*5c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_11B,
70*5c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_11N,
71*5c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_11AC,
72*5c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_11AX,
73*5c1def83SBjoern A. Zeeb 	HAL_RX_PREAMBLE_MAX,
74*5c1def83SBjoern A. Zeeb };
75*5c1def83SBjoern A. Zeeb 
76*5c1def83SBjoern A. Zeeb enum hal_rx_reception_type {
77*5c1def83SBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_SU,
78*5c1def83SBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MU_MIMO,
79*5c1def83SBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MU_OFDMA,
80*5c1def83SBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MU_OFDMA_MIMO,
81*5c1def83SBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MAX,
82*5c1def83SBjoern A. Zeeb };
83*5c1def83SBjoern A. Zeeb 
84*5c1def83SBjoern A. Zeeb enum hal_rx_legacy_rate {
85*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_1_MBPS,
86*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_2_MBPS,
87*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_5_5_MBPS,
88*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_6_MBPS,
89*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_9_MBPS,
90*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_11_MBPS,
91*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_12_MBPS,
92*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_18_MBPS,
93*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_24_MBPS,
94*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_36_MBPS,
95*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_48_MBPS,
96*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_54_MBPS,
97*5c1def83SBjoern A. Zeeb 	HAL_RX_LEGACY_RATE_INVALID,
98*5c1def83SBjoern A. Zeeb };
99*5c1def83SBjoern A. Zeeb 
100*5c1def83SBjoern A. Zeeb #define HAL_TLV_STATUS_PPDU_NOT_DONE            0
101*5c1def83SBjoern A. Zeeb #define HAL_TLV_STATUS_PPDU_DONE                1
102*5c1def83SBjoern A. Zeeb #define HAL_TLV_STATUS_BUF_DONE                 2
103*5c1def83SBjoern A. Zeeb #define HAL_TLV_STATUS_PPDU_NON_STD_DONE        3
104*5c1def83SBjoern A. Zeeb #define HAL_RX_FCS_LEN                          4
105*5c1def83SBjoern A. Zeeb 
106*5c1def83SBjoern A. Zeeb enum hal_rx_mon_status {
107*5c1def83SBjoern A. Zeeb 	HAL_RX_MON_STATUS_PPDU_NOT_DONE,
108*5c1def83SBjoern A. Zeeb 	HAL_RX_MON_STATUS_PPDU_DONE,
109*5c1def83SBjoern A. Zeeb 	HAL_RX_MON_STATUS_BUF_DONE,
110*5c1def83SBjoern A. Zeeb };
111*5c1def83SBjoern A. Zeeb 
112*5c1def83SBjoern A. Zeeb #define HAL_RX_MAX_MPDU		256
113*5c1def83SBjoern A. Zeeb #define HAL_RX_NUM_WORDS_PER_PPDU_BITMAP	(HAL_RX_MAX_MPDU >> 5)
114*5c1def83SBjoern A. Zeeb 
115*5c1def83SBjoern A. Zeeb struct hal_rx_user_status {
116*5c1def83SBjoern A. Zeeb 	u32 mcs:4,
117*5c1def83SBjoern A. Zeeb 	nss:3,
118*5c1def83SBjoern A. Zeeb 	ofdma_info_valid:1,
119*5c1def83SBjoern A. Zeeb 	ul_ofdma_ru_start_index:7,
120*5c1def83SBjoern A. Zeeb 	ul_ofdma_ru_width:7,
121*5c1def83SBjoern A. Zeeb 	ul_ofdma_ru_size:8;
122*5c1def83SBjoern A. Zeeb 	u32 ul_ofdma_user_v0_word0;
123*5c1def83SBjoern A. Zeeb 	u32 ul_ofdma_user_v0_word1;
124*5c1def83SBjoern A. Zeeb 	u32 ast_index;
125*5c1def83SBjoern A. Zeeb 	u32 tid;
126*5c1def83SBjoern A. Zeeb 	u16 tcp_msdu_count;
127*5c1def83SBjoern A. Zeeb 	u16 tcp_ack_msdu_count;
128*5c1def83SBjoern A. Zeeb 	u16 udp_msdu_count;
129*5c1def83SBjoern A. Zeeb 	u16 other_msdu_count;
130*5c1def83SBjoern A. Zeeb 	u16 frame_control;
131*5c1def83SBjoern A. Zeeb 	u8 frame_control_info_valid;
132*5c1def83SBjoern A. Zeeb 	u8 data_sequence_control_info_valid;
133*5c1def83SBjoern A. Zeeb 	u16 first_data_seq_ctrl;
134*5c1def83SBjoern A. Zeeb 	u32 preamble_type;
135*5c1def83SBjoern A. Zeeb 	u16 ht_flags;
136*5c1def83SBjoern A. Zeeb 	u16 vht_flags;
137*5c1def83SBjoern A. Zeeb 	u16 he_flags;
138*5c1def83SBjoern A. Zeeb 	u8 rs_flags;
139*5c1def83SBjoern A. Zeeb 	u8 ldpc;
140*5c1def83SBjoern A. Zeeb 	u32 mpdu_cnt_fcs_ok;
141*5c1def83SBjoern A. Zeeb 	u32 mpdu_cnt_fcs_err;
142*5c1def83SBjoern A. Zeeb 	u32 mpdu_fcs_ok_bitmap[HAL_RX_NUM_WORDS_PER_PPDU_BITMAP];
143*5c1def83SBjoern A. Zeeb 	u32 mpdu_ok_byte_count;
144*5c1def83SBjoern A. Zeeb 	u32 mpdu_err_byte_count;
145*5c1def83SBjoern A. Zeeb };
146*5c1def83SBjoern A. Zeeb 
147*5c1def83SBjoern A. Zeeb #define HAL_MAX_UL_MU_USERS	37
148*5c1def83SBjoern A. Zeeb 
149*5c1def83SBjoern A. Zeeb struct hal_rx_mon_ppdu_info {
150*5c1def83SBjoern A. Zeeb 	u32 ppdu_id;
151*5c1def83SBjoern A. Zeeb 	u32 last_ppdu_id;
152*5c1def83SBjoern A. Zeeb 	u64 ppdu_ts;
153*5c1def83SBjoern A. Zeeb 	u32 num_mpdu_fcs_ok;
154*5c1def83SBjoern A. Zeeb 	u32 num_mpdu_fcs_err;
155*5c1def83SBjoern A. Zeeb 	u32 preamble_type;
156*5c1def83SBjoern A. Zeeb 	u32 mpdu_len;
157*5c1def83SBjoern A. Zeeb 	u16 chan_num;
158*5c1def83SBjoern A. Zeeb 	u16 tcp_msdu_count;
159*5c1def83SBjoern A. Zeeb 	u16 tcp_ack_msdu_count;
160*5c1def83SBjoern A. Zeeb 	u16 udp_msdu_count;
161*5c1def83SBjoern A. Zeeb 	u16 other_msdu_count;
162*5c1def83SBjoern A. Zeeb 	u16 peer_id;
163*5c1def83SBjoern A. Zeeb 	u8 rate;
164*5c1def83SBjoern A. Zeeb 	u8 mcs;
165*5c1def83SBjoern A. Zeeb 	u8 nss;
166*5c1def83SBjoern A. Zeeb 	u8 bw;
167*5c1def83SBjoern A. Zeeb 	u8 vht_flag_values1;
168*5c1def83SBjoern A. Zeeb 	u8 vht_flag_values2;
169*5c1def83SBjoern A. Zeeb 	u8 vht_flag_values3[4];
170*5c1def83SBjoern A. Zeeb 	u8 vht_flag_values4;
171*5c1def83SBjoern A. Zeeb 	u8 vht_flag_values5;
172*5c1def83SBjoern A. Zeeb 	u16 vht_flag_values6;
173*5c1def83SBjoern A. Zeeb 	u8 is_stbc;
174*5c1def83SBjoern A. Zeeb 	u8 gi;
175*5c1def83SBjoern A. Zeeb 	u8 sgi;
176*5c1def83SBjoern A. Zeeb 	u8 ldpc;
177*5c1def83SBjoern A. Zeeb 	u8 beamformed;
178*5c1def83SBjoern A. Zeeb 	u8 rssi_comb;
179*5c1def83SBjoern A. Zeeb 	u16 tid;
180*5c1def83SBjoern A. Zeeb 	u8 fc_valid;
181*5c1def83SBjoern A. Zeeb 	u16 ht_flags;
182*5c1def83SBjoern A. Zeeb 	u16 vht_flags;
183*5c1def83SBjoern A. Zeeb 	u16 he_flags;
184*5c1def83SBjoern A. Zeeb 	u16 he_mu_flags;
185*5c1def83SBjoern A. Zeeb 	u8 dcm;
186*5c1def83SBjoern A. Zeeb 	u8 ru_alloc;
187*5c1def83SBjoern A. Zeeb 	u8 reception_type;
188*5c1def83SBjoern A. Zeeb 	u64 tsft;
189*5c1def83SBjoern A. Zeeb 	u64 rx_duration;
190*5c1def83SBjoern A. Zeeb 	u16 frame_control;
191*5c1def83SBjoern A. Zeeb 	u32 ast_index;
192*5c1def83SBjoern A. Zeeb 	u8 rs_fcs_err;
193*5c1def83SBjoern A. Zeeb 	u8 rs_flags;
194*5c1def83SBjoern A. Zeeb 	u8 cck_flag;
195*5c1def83SBjoern A. Zeeb 	u8 ofdm_flag;
196*5c1def83SBjoern A. Zeeb 	u8 ulofdma_flag;
197*5c1def83SBjoern A. Zeeb 	u8 frame_control_info_valid;
198*5c1def83SBjoern A. Zeeb 	u16 he_per_user_1;
199*5c1def83SBjoern A. Zeeb 	u16 he_per_user_2;
200*5c1def83SBjoern A. Zeeb 	u8 he_per_user_position;
201*5c1def83SBjoern A. Zeeb 	u8 he_per_user_known;
202*5c1def83SBjoern A. Zeeb 	u16 he_flags1;
203*5c1def83SBjoern A. Zeeb 	u16 he_flags2;
204*5c1def83SBjoern A. Zeeb 	u8 he_RU[4];
205*5c1def83SBjoern A. Zeeb 	u16 he_data1;
206*5c1def83SBjoern A. Zeeb 	u16 he_data2;
207*5c1def83SBjoern A. Zeeb 	u16 he_data3;
208*5c1def83SBjoern A. Zeeb 	u16 he_data4;
209*5c1def83SBjoern A. Zeeb 	u16 he_data5;
210*5c1def83SBjoern A. Zeeb 	u16 he_data6;
211*5c1def83SBjoern A. Zeeb 	u32 ppdu_len;
212*5c1def83SBjoern A. Zeeb 	u32 prev_ppdu_id;
213*5c1def83SBjoern A. Zeeb 	u32 device_id;
214*5c1def83SBjoern A. Zeeb 	u16 first_data_seq_ctrl;
215*5c1def83SBjoern A. Zeeb 	u8 monitor_direct_used;
216*5c1def83SBjoern A. Zeeb 	u8 data_sequence_control_info_valid;
217*5c1def83SBjoern A. Zeeb 	u8 ltf_size;
218*5c1def83SBjoern A. Zeeb 	u8 rxpcu_filter_pass;
219*5c1def83SBjoern A. Zeeb 	s8 rssi_chain[8][8];
220*5c1def83SBjoern A. Zeeb 	u32 num_users;
221*5c1def83SBjoern A. Zeeb 	u32 mpdu_fcs_ok_bitmap[HAL_RX_NUM_WORDS_PER_PPDU_BITMAP];
222*5c1def83SBjoern A. Zeeb 	u8 addr1[ETH_ALEN];
223*5c1def83SBjoern A. Zeeb 	u8 addr2[ETH_ALEN];
224*5c1def83SBjoern A. Zeeb 	u8 addr3[ETH_ALEN];
225*5c1def83SBjoern A. Zeeb 	u8 addr4[ETH_ALEN];
226*5c1def83SBjoern A. Zeeb 	struct hal_rx_user_status userstats[HAL_MAX_UL_MU_USERS];
227*5c1def83SBjoern A. Zeeb 	u8 userid;
228*5c1def83SBjoern A. Zeeb 	u16 ampdu_id[HAL_MAX_UL_MU_USERS];
229*5c1def83SBjoern A. Zeeb 	bool first_msdu_in_mpdu;
230*5c1def83SBjoern A. Zeeb 	bool is_ampdu;
231*5c1def83SBjoern A. Zeeb 	u8 medium_prot_type;
232*5c1def83SBjoern A. Zeeb };
233*5c1def83SBjoern A. Zeeb 
234*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_START_INFO0_PPDU_ID		GENMASK(15, 0)
235*5c1def83SBjoern A. Zeeb 
236*5c1def83SBjoern A. Zeeb struct hal_rx_ppdu_start {
237*5c1def83SBjoern A. Zeeb 	__le32 info0;
238*5c1def83SBjoern A. Zeeb 	__le32 chan_num;
239*5c1def83SBjoern A. Zeeb 	__le32 ppdu_start_ts;
240*5c1def83SBjoern A. Zeeb } __packed;
241*5c1def83SBjoern A. Zeeb 
242*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO0_MPDU_CNT_FCS_ERR	GENMASK(25, 16)
243*5c1def83SBjoern A. Zeeb 
244*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_MPDU_CNT_FCS_OK	GENMASK(8, 0)
245*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_FC_VALID		BIT(9)
246*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_QOS_CTRL_VALID		BIT(10)
247*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_HT_CTRL_VALID		BIT(11)
248*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_PKT_TYPE		GENMASK(23, 20)
249*5c1def83SBjoern A. Zeeb 
250*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO2_AST_INDEX		GENMASK(15, 0)
251*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO2_FRAME_CTRL		GENMASK(31, 16)
252*5c1def83SBjoern A. Zeeb 
253*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO3_QOS_CTRL		GENMASK(31, 16)
254*5c1def83SBjoern A. Zeeb 
255*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO4_UDP_MSDU_CNT		GENMASK(15, 0)
256*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO4_TCP_MSDU_CNT		GENMASK(31, 16)
257*5c1def83SBjoern A. Zeeb 
258*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO5_OTHER_MSDU_CNT		GENMASK(15, 0)
259*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO5_TCP_ACK_MSDU_CNT	GENMASK(31, 16)
260*5c1def83SBjoern A. Zeeb 
261*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO6_TID_BITMAP		GENMASK(15, 0)
262*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO6_TID_EOSP_BITMAP	GENMASK(31, 16)
263*5c1def83SBjoern A. Zeeb 
264*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_MPDU_DELIM_OK_BYTE_COUNT	GENMASK(24, 0)
265*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_MPDU_DELIM_ERR_BYTE_COUNT	GENMASK(24, 0)
266*5c1def83SBjoern A. Zeeb 
267*5c1def83SBjoern A. Zeeb struct hal_rx_ppdu_end_user_stats {
268*5c1def83SBjoern A. Zeeb 	__le32 rsvd0[2];
269*5c1def83SBjoern A. Zeeb 	__le32 info0;
270*5c1def83SBjoern A. Zeeb 	__le32 info1;
271*5c1def83SBjoern A. Zeeb 	__le32 info2;
272*5c1def83SBjoern A. Zeeb 	__le32 info3;
273*5c1def83SBjoern A. Zeeb 	__le32 ht_ctrl;
274*5c1def83SBjoern A. Zeeb 	__le32 rsvd1[2];
275*5c1def83SBjoern A. Zeeb 	__le32 info4;
276*5c1def83SBjoern A. Zeeb 	__le32 info5;
277*5c1def83SBjoern A. Zeeb 	__le32 usr_resp_ref;
278*5c1def83SBjoern A. Zeeb 	__le32 info6;
279*5c1def83SBjoern A. Zeeb 	__le32 rsvd3[4];
280*5c1def83SBjoern A. Zeeb 	__le32 mpdu_ok_cnt;
281*5c1def83SBjoern A. Zeeb 	__le32 rsvd4;
282*5c1def83SBjoern A. Zeeb 	__le32 mpdu_err_cnt;
283*5c1def83SBjoern A. Zeeb 	__le32 rsvd5[2];
284*5c1def83SBjoern A. Zeeb 	__le32 usr_resp_ref_ext;
285*5c1def83SBjoern A. Zeeb 	__le32 rsvd6;
286*5c1def83SBjoern A. Zeeb } __packed;
287*5c1def83SBjoern A. Zeeb 
288*5c1def83SBjoern A. Zeeb struct hal_rx_ppdu_end_user_stats_ext {
289*5c1def83SBjoern A. Zeeb 	__le32 info0;
290*5c1def83SBjoern A. Zeeb 	__le32 info1;
291*5c1def83SBjoern A. Zeeb 	__le32 info2;
292*5c1def83SBjoern A. Zeeb 	__le32 info3;
293*5c1def83SBjoern A. Zeeb 	__le32 info4;
294*5c1def83SBjoern A. Zeeb 	__le32 info5;
295*5c1def83SBjoern A. Zeeb 	__le32 info6;
296*5c1def83SBjoern A. Zeeb } __packed;
297*5c1def83SBjoern A. Zeeb 
298*5c1def83SBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO0_MCS		GENMASK(6, 0)
299*5c1def83SBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO0_BW		BIT(7)
300*5c1def83SBjoern A. Zeeb 
301*5c1def83SBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO1_STBC		GENMASK(5, 4)
302*5c1def83SBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO1_FEC_CODING	BIT(6)
303*5c1def83SBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO1_GI		BIT(7)
304*5c1def83SBjoern A. Zeeb 
305*5c1def83SBjoern A. Zeeb struct hal_rx_ht_sig_info {
306*5c1def83SBjoern A. Zeeb 	__le32 info0;
307*5c1def83SBjoern A. Zeeb 	__le32 info1;
308*5c1def83SBjoern A. Zeeb } __packed;
309*5c1def83SBjoern A. Zeeb 
310*5c1def83SBjoern A. Zeeb #define HAL_RX_LSIG_B_INFO_INFO0_RATE	GENMASK(3, 0)
311*5c1def83SBjoern A. Zeeb #define HAL_RX_LSIG_B_INFO_INFO0_LEN	GENMASK(15, 4)
312*5c1def83SBjoern A. Zeeb 
313*5c1def83SBjoern A. Zeeb struct hal_rx_lsig_b_info {
314*5c1def83SBjoern A. Zeeb 	__le32 info0;
315*5c1def83SBjoern A. Zeeb } __packed;
316*5c1def83SBjoern A. Zeeb 
317*5c1def83SBjoern A. Zeeb #define HAL_RX_LSIG_A_INFO_INFO0_RATE		GENMASK(3, 0)
318*5c1def83SBjoern A. Zeeb #define HAL_RX_LSIG_A_INFO_INFO0_LEN		GENMASK(16, 5)
319*5c1def83SBjoern A. Zeeb #define HAL_RX_LSIG_A_INFO_INFO0_PKT_TYPE	GENMASK(27, 24)
320*5c1def83SBjoern A. Zeeb 
321*5c1def83SBjoern A. Zeeb struct hal_rx_lsig_a_info {
322*5c1def83SBjoern A. Zeeb 	__le32 info0;
323*5c1def83SBjoern A. Zeeb } __packed;
324*5c1def83SBjoern A. Zeeb 
325*5c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_BW		GENMASK(1, 0)
326*5c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_STBC	BIT(3)
327*5c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_GROUP_ID	GENMASK(9, 4)
328*5c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_NSTS	GENMASK(21, 10)
329*5c1def83SBjoern A. Zeeb 
330*5c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_GI_SETTING		GENMASK(1, 0)
331*5c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_SU_MU_CODING	BIT(2)
332*5c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_MCS			GENMASK(7, 4)
333*5c1def83SBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_BEAMFORMED		BIT(8)
334*5c1def83SBjoern A. Zeeb 
335*5c1def83SBjoern A. Zeeb struct hal_rx_vht_sig_a_info {
336*5c1def83SBjoern A. Zeeb 	__le32 info0;
337*5c1def83SBjoern A. Zeeb 	__le32 info1;
338*5c1def83SBjoern A. Zeeb } __packed;
339*5c1def83SBjoern A. Zeeb 
340*5c1def83SBjoern A. Zeeb enum hal_rx_vht_sig_a_gi_setting {
341*5c1def83SBjoern A. Zeeb 	HAL_RX_VHT_SIG_A_NORMAL_GI = 0,
342*5c1def83SBjoern A. Zeeb 	HAL_RX_VHT_SIG_A_SHORT_GI = 1,
343*5c1def83SBjoern A. Zeeb 	HAL_RX_VHT_SIG_A_SHORT_GI_AMBIGUITY = 3,
344*5c1def83SBjoern A. Zeeb };
345*5c1def83SBjoern A. Zeeb 
346*5c1def83SBjoern A. Zeeb #define HE_GI_0_8 0
347*5c1def83SBjoern A. Zeeb #define HE_GI_0_4 1
348*5c1def83SBjoern A. Zeeb #define HE_GI_1_6 2
349*5c1def83SBjoern A. Zeeb #define HE_GI_3_2 3
350*5c1def83SBjoern A. Zeeb 
351*5c1def83SBjoern A. Zeeb #define HE_LTF_1_X 0
352*5c1def83SBjoern A. Zeeb #define HE_LTF_2_X 1
353*5c1def83SBjoern A. Zeeb #define HE_LTF_4_X 2
354*5c1def83SBjoern A. Zeeb 
355*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_TRANSMIT_MCS	GENMASK(6, 3)
356*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_DCM		BIT(7)
357*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_TRANSMIT_BW	GENMASK(20, 19)
358*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_CP_LTF_SIZE	GENMASK(22, 21)
359*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_NSTS		GENMASK(25, 23)
360*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_BSS_COLOR		GENMASK(13, 8)
361*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_SPATIAL_REUSE	GENMASK(18, 15)
362*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_FORMAT_IND	BIT(0)
363*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_BEAM_CHANGE	BIT(1)
364*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_DL_UL_FLAG	BIT(2)
365*5c1def83SBjoern A. Zeeb 
366*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_TXOP_DURATION	GENMASK(6, 0)
367*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_CODING		BIT(7)
368*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_LDPC_EXTRA	BIT(8)
369*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_STBC		BIT(9)
370*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_TXBF		BIT(10)
371*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_PKT_EXT_FACTOR	GENMASK(12, 11)
372*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_PKT_EXT_PE_DISAM	BIT(13)
373*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_DOPPLER_IND	BIT(15)
374*5c1def83SBjoern A. Zeeb 
375*5c1def83SBjoern A. Zeeb struct hal_rx_he_sig_a_su_info {
376*5c1def83SBjoern A. Zeeb 	__le32 info0;
377*5c1def83SBjoern A. Zeeb 	__le32 info1;
378*5c1def83SBjoern A. Zeeb } __packed;
379*5c1def83SBjoern A. Zeeb 
380*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_UL_FLAG		BIT(1)
381*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_MCS_OF_SIGB		GENMASK(3, 1)
382*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_DCM_OF_SIGB		BIT(4)
383*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_BSS_COLOR		GENMASK(10, 5)
384*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_SPATIAL_REUSE	GENMASK(14, 11)
385*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_TRANSMIT_BW		GENMASK(17, 15)
386*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_NUM_SIGB_SYMB	GENMASK(21, 18)
387*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_COMP_MODE_SIGB	BIT(22)
388*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_CP_LTF_SIZE		GENMASK(24, 23)
389*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO0_DOPPLER_INDICATION	BIT(25)
390*5c1def83SBjoern A. Zeeb 
391*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_TXOP_DURATION	GENMASK(6, 0)
392*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_CODING		BIT(7)
393*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_NUM_LTF_SYMB	GENMASK(10, 8)
394*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_LDPC_EXTRA		BIT(11)
395*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_STBC		BIT(12)
396*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_TXBF		BIT(10)
397*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_PKT_EXT_FACTOR	GENMASK(14, 13)
398*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO1_PKT_EXT_PE_DISAM	BIT(15)
399*5c1def83SBjoern A. Zeeb 
400*5c1def83SBjoern A. Zeeb struct hal_rx_he_sig_a_mu_dl_info {
401*5c1def83SBjoern A. Zeeb 	__le32 info0;
402*5c1def83SBjoern A. Zeeb 	__le32 info1;
403*5c1def83SBjoern A. Zeeb } __packed;
404*5c1def83SBjoern A. Zeeb 
405*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B1_MU_INFO_INFO0_RU_ALLOCATION	GENMASK(7, 0)
406*5c1def83SBjoern A. Zeeb 
407*5c1def83SBjoern A. Zeeb struct hal_rx_he_sig_b1_mu_info {
408*5c1def83SBjoern A. Zeeb 	__le32 info0;
409*5c1def83SBjoern A. Zeeb } __packed;
410*5c1def83SBjoern A. Zeeb 
411*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_ID           GENMASK(10, 0)
412*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_MCS		GENMASK(18, 15)
413*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_CODING	BIT(20)
414*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_NSTS		GENMASK(31, 29)
415*5c1def83SBjoern A. Zeeb 
416*5c1def83SBjoern A. Zeeb struct hal_rx_he_sig_b2_mu_info {
417*5c1def83SBjoern A. Zeeb 	__le32 info0;
418*5c1def83SBjoern A. Zeeb } __packed;
419*5c1def83SBjoern A. Zeeb 
420*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_ID	GENMASK(10, 0)
421*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_NSTS	GENMASK(13, 11)
422*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_TXBF	BIT(19)
423*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_MCS	GENMASK(18, 15)
424*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_DCM	BIT(19)
425*5c1def83SBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_CODING	BIT(20)
426*5c1def83SBjoern A. Zeeb 
427*5c1def83SBjoern A. Zeeb struct hal_rx_he_sig_b2_ofdma_info {
428*5c1def83SBjoern A. Zeeb 	__le32 info0;
429*5c1def83SBjoern A. Zeeb } __packed;
430*5c1def83SBjoern A. Zeeb 
431*5c1def83SBjoern A. Zeeb enum hal_rx_ul_reception_type {
432*5c1def83SBjoern A. Zeeb 	HAL_RECEPTION_TYPE_ULOFMDA,
433*5c1def83SBjoern A. Zeeb 	HAL_RECEPTION_TYPE_ULMIMO,
434*5c1def83SBjoern A. Zeeb 	HAL_RECEPTION_TYPE_OTHER,
435*5c1def83SBjoern A. Zeeb 	HAL_RECEPTION_TYPE_FRAMELESS
436*5c1def83SBjoern A. Zeeb };
437*5c1def83SBjoern A. Zeeb 
438*5c1def83SBjoern A. Zeeb #define HAL_RX_PHYRX_RSSI_LEGACY_INFO_INFO0_RSSI_COMB	GENMASK(15, 8)
439*5c1def83SBjoern A. Zeeb #define HAL_RX_PHYRX_RSSI_LEGACY_INFO_RSVD1_RECEPTION   GENMASK(3, 0)
440*5c1def83SBjoern A. Zeeb 
441*5c1def83SBjoern A. Zeeb struct hal_rx_phyrx_rssi_legacy_info {
442*5c1def83SBjoern A. Zeeb 	__le32 rsvd[35];
443*5c1def83SBjoern A. Zeeb 	__le32 info0;
444*5c1def83SBjoern A. Zeeb } __packed;
445*5c1def83SBjoern A. Zeeb 
446*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_START_INFO0_PPDU_ID	GENMASK(31, 16)
447*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_START_INFO1_PEERID	GENMASK(31, 16)
448*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_START_INFO2_MPDU_LEN GENMASK(13, 0)
449*5c1def83SBjoern A. Zeeb struct hal_rx_mpdu_start {
450*5c1def83SBjoern A. Zeeb 	__le32 info0;
451*5c1def83SBjoern A. Zeeb 	__le32 info1;
452*5c1def83SBjoern A. Zeeb 	__le32 rsvd1[11];
453*5c1def83SBjoern A. Zeeb 	__le32 info2;
454*5c1def83SBjoern A. Zeeb 	__le32 rsvd2[9];
455*5c1def83SBjoern A. Zeeb } __packed;
456*5c1def83SBjoern A. Zeeb 
457*5c1def83SBjoern A. Zeeb #define HAL_RX_PPDU_END_DURATION	GENMASK(23, 0)
458*5c1def83SBjoern A. Zeeb struct hal_rx_ppdu_end_duration {
459*5c1def83SBjoern A. Zeeb 	__le32 rsvd0[9];
460*5c1def83SBjoern A. Zeeb 	__le32 info0;
461*5c1def83SBjoern A. Zeeb 	__le32 rsvd1[4];
462*5c1def83SBjoern A. Zeeb } __packed;
463*5c1def83SBjoern A. Zeeb 
464*5c1def83SBjoern A. Zeeb struct hal_rx_rxpcu_classification_overview {
465*5c1def83SBjoern A. Zeeb 	u32 rsvd0;
466*5c1def83SBjoern A. Zeeb } __packed;
467*5c1def83SBjoern A. Zeeb 
468*5c1def83SBjoern A. Zeeb struct hal_rx_msdu_desc_info {
469*5c1def83SBjoern A. Zeeb 	u32 msdu_flags;
470*5c1def83SBjoern A. Zeeb 	u16 msdu_len; /* 14 bits for length */
471*5c1def83SBjoern A. Zeeb };
472*5c1def83SBjoern A. Zeeb 
473*5c1def83SBjoern A. Zeeb #define HAL_RX_NUM_MSDU_DESC 6
474*5c1def83SBjoern A. Zeeb struct hal_rx_msdu_list {
475*5c1def83SBjoern A. Zeeb 	struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
476*5c1def83SBjoern A. Zeeb 	u32 sw_cookie[HAL_RX_NUM_MSDU_DESC];
477*5c1def83SBjoern A. Zeeb 	u8 rbm[HAL_RX_NUM_MSDU_DESC];
478*5c1def83SBjoern A. Zeeb };
479*5c1def83SBjoern A. Zeeb 
480*5c1def83SBjoern A. Zeeb #define HAL_RX_FBM_ACK_INFO0_ADDR1_31_0		GENMASK(31, 0)
481*5c1def83SBjoern A. Zeeb #define HAL_RX_FBM_ACK_INFO1_ADDR1_47_32	GENMASK(15, 0)
482*5c1def83SBjoern A. Zeeb #define HAL_RX_FBM_ACK_INFO1_ADDR2_15_0		GENMASK(31, 16)
483*5c1def83SBjoern A. Zeeb #define HAL_RX_FBM_ACK_INFO2_ADDR2_47_16	GENMASK(31, 0)
484*5c1def83SBjoern A. Zeeb 
485*5c1def83SBjoern A. Zeeb struct hal_rx_frame_bitmap_ack {
486*5c1def83SBjoern A. Zeeb 	__le32 reserved;
487*5c1def83SBjoern A. Zeeb 	__le32 info0;
488*5c1def83SBjoern A. Zeeb 	__le32 info1;
489*5c1def83SBjoern A. Zeeb 	__le32 info2;
490*5c1def83SBjoern A. Zeeb 	__le32 reserved1[10];
491*5c1def83SBjoern A. Zeeb } __packed;
492*5c1def83SBjoern A. Zeeb 
493*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO0_PPDU_ID		GENMASK(15, 0)
494*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO0_RECEPTION_TYPE	BIT(16)
495*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_DURATION		GENMASK(15, 0)
496*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_RATE_MCS		GENMASK(24, 21)
497*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_SGI		GENMASK(26, 25)
498*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_STBC		BIT(27)
499*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_LDPC		BIT(28)
500*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO1_IS_AMPDU		BIT(29)
501*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO2_NUM_USER		GENMASK(6, 0)
502*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO3_ADDR1_31_0	GENMASK(31, 0)
503*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO4_ADDR1_47_32	GENMASK(15, 0)
504*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO4_ADDR1_15_0	GENMASK(31, 16)
505*5c1def83SBjoern A. Zeeb #define HAL_RX_RESP_REQ_INFO5_ADDR1_47_16	GENMASK(31, 0)
506*5c1def83SBjoern A. Zeeb 
507*5c1def83SBjoern A. Zeeb struct hal_rx_resp_req_info {
508*5c1def83SBjoern A. Zeeb 	__le32 info0;
509*5c1def83SBjoern A. Zeeb 	__le32 reserved[1];
510*5c1def83SBjoern A. Zeeb 	__le32 info1;
511*5c1def83SBjoern A. Zeeb 	__le32 info2;
512*5c1def83SBjoern A. Zeeb 	__le32 reserved1[2];
513*5c1def83SBjoern A. Zeeb 	__le32 info3;
514*5c1def83SBjoern A. Zeeb 	__le32 info4;
515*5c1def83SBjoern A. Zeeb 	__le32 info5;
516*5c1def83SBjoern A. Zeeb 	__le32 reserved2[5];
517*5c1def83SBjoern A. Zeeb } __packed;
518*5c1def83SBjoern A. Zeeb 
519*5c1def83SBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_0 0xDDBEEF
520*5c1def83SBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_1 0xADBEEF
521*5c1def83SBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_2 0xBDBEEF
522*5c1def83SBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_3 0xCDBEEF
523*5c1def83SBjoern A. Zeeb 
524*5c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W0_VALID		BIT(30)
525*5c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W0_VER		BIT(31)
526*5c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_NSS		GENMASK(2, 0)
527*5c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_MCS		GENMASK(6, 3)
528*5c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_LDPC		BIT(7)
529*5c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_DCM		BIT(8)
530*5c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_RU_START	GENMASK(15, 9)
531*5c1def83SBjoern A. Zeeb #define HAL_RX_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE		GENMASK(18, 16)
532*5c1def83SBjoern A. Zeeb 
533*5c1def83SBjoern A. Zeeb /* HE Radiotap data1 Mask */
534*5c1def83SBjoern A. Zeeb #define HE_SU_FORMAT_TYPE 0x0000
535*5c1def83SBjoern A. Zeeb #define HE_EXT_SU_FORMAT_TYPE 0x0001
536*5c1def83SBjoern A. Zeeb #define HE_MU_FORMAT_TYPE  0x0002
537*5c1def83SBjoern A. Zeeb #define HE_TRIG_FORMAT_TYPE  0x0003
538*5c1def83SBjoern A. Zeeb #define HE_BEAM_CHANGE_KNOWN 0x0008
539*5c1def83SBjoern A. Zeeb #define HE_DL_UL_KNOWN 0x0010
540*5c1def83SBjoern A. Zeeb #define HE_MCS_KNOWN 0x0020
541*5c1def83SBjoern A. Zeeb #define HE_DCM_KNOWN 0x0040
542*5c1def83SBjoern A. Zeeb #define HE_CODING_KNOWN 0x0080
543*5c1def83SBjoern A. Zeeb #define HE_LDPC_EXTRA_SYMBOL_KNOWN 0x0100
544*5c1def83SBjoern A. Zeeb #define HE_STBC_KNOWN 0x0200
545*5c1def83SBjoern A. Zeeb #define HE_DATA_BW_RU_KNOWN 0x4000
546*5c1def83SBjoern A. Zeeb #define HE_DOPPLER_KNOWN 0x8000
547*5c1def83SBjoern A. Zeeb #define HE_BSS_COLOR_KNOWN 0x0004
548*5c1def83SBjoern A. Zeeb 
549*5c1def83SBjoern A. Zeeb /* HE Radiotap data2 Mask */
550*5c1def83SBjoern A. Zeeb #define HE_GI_KNOWN 0x0002
551*5c1def83SBjoern A. Zeeb #define HE_TXBF_KNOWN 0x0010
552*5c1def83SBjoern A. Zeeb #define HE_PE_DISAMBIGUITY_KNOWN 0x0020
553*5c1def83SBjoern A. Zeeb #define HE_TXOP_KNOWN 0x0040
554*5c1def83SBjoern A. Zeeb #define HE_LTF_SYMBOLS_KNOWN 0x0004
555*5c1def83SBjoern A. Zeeb #define HE_PRE_FEC_PADDING_KNOWN 0x0008
556*5c1def83SBjoern A. Zeeb #define HE_MIDABLE_PERIODICITY_KNOWN 0x0080
557*5c1def83SBjoern A. Zeeb 
558*5c1def83SBjoern A. Zeeb /* HE radiotap data3 shift values */
559*5c1def83SBjoern A. Zeeb #define HE_BEAM_CHANGE_SHIFT 6
560*5c1def83SBjoern A. Zeeb #define HE_DL_UL_SHIFT 7
561*5c1def83SBjoern A. Zeeb #define HE_TRANSMIT_MCS_SHIFT 8
562*5c1def83SBjoern A. Zeeb #define HE_DCM_SHIFT 12
563*5c1def83SBjoern A. Zeeb #define HE_CODING_SHIFT 13
564*5c1def83SBjoern A. Zeeb #define HE_LDPC_EXTRA_SYMBOL_SHIFT 14
565*5c1def83SBjoern A. Zeeb #define HE_STBC_SHIFT 15
566*5c1def83SBjoern A. Zeeb 
567*5c1def83SBjoern A. Zeeb /* HE radiotap data4 shift values */
568*5c1def83SBjoern A. Zeeb #define HE_STA_ID_SHIFT 4
569*5c1def83SBjoern A. Zeeb 
570*5c1def83SBjoern A. Zeeb /* HE radiotap data5 */
571*5c1def83SBjoern A. Zeeb #define HE_GI_SHIFT 4
572*5c1def83SBjoern A. Zeeb #define HE_LTF_SIZE_SHIFT 6
573*5c1def83SBjoern A. Zeeb #define HE_LTF_SYM_SHIFT 8
574*5c1def83SBjoern A. Zeeb #define HE_TXBF_SHIFT 14
575*5c1def83SBjoern A. Zeeb #define HE_PE_DISAMBIGUITY_SHIFT 15
576*5c1def83SBjoern A. Zeeb #define HE_PRE_FEC_PAD_SHIFT 12
577*5c1def83SBjoern A. Zeeb 
578*5c1def83SBjoern A. Zeeb /* HE radiotap data6 */
579*5c1def83SBjoern A. Zeeb #define HE_DOPPLER_SHIFT 4
580*5c1def83SBjoern A. Zeeb #define HE_TXOP_SHIFT 8
581*5c1def83SBjoern A. Zeeb 
582*5c1def83SBjoern A. Zeeb /* HE radiotap HE-MU flags1 */
583*5c1def83SBjoern A. Zeeb #define HE_SIG_B_MCS_KNOWN 0x0010
584*5c1def83SBjoern A. Zeeb #define HE_SIG_B_DCM_KNOWN 0x0040
585*5c1def83SBjoern A. Zeeb #define HE_SIG_B_SYM_NUM_KNOWN 0x8000
586*5c1def83SBjoern A. Zeeb #define HE_RU_0_KNOWN 0x0100
587*5c1def83SBjoern A. Zeeb #define HE_RU_1_KNOWN 0x0200
588*5c1def83SBjoern A. Zeeb #define HE_RU_2_KNOWN 0x0400
589*5c1def83SBjoern A. Zeeb #define HE_RU_3_KNOWN 0x0800
590*5c1def83SBjoern A. Zeeb #define HE_DCM_FLAG_1_SHIFT 5
591*5c1def83SBjoern A. Zeeb #define HE_SPATIAL_REUSE_MU_KNOWN 0x0100
592*5c1def83SBjoern A. Zeeb #define HE_SIG_B_COMPRESSION_FLAG_1_KNOWN 0x4000
593*5c1def83SBjoern A. Zeeb 
594*5c1def83SBjoern A. Zeeb /* HE radiotap HE-MU flags2 */
595*5c1def83SBjoern A. Zeeb #define HE_SIG_B_COMPRESSION_FLAG_2_SHIFT 3
596*5c1def83SBjoern A. Zeeb #define HE_BW_KNOWN 0x0004
597*5c1def83SBjoern A. Zeeb #define HE_NUM_SIG_B_SYMBOLS_SHIFT 4
598*5c1def83SBjoern A. Zeeb #define HE_SIG_B_COMPRESSION_FLAG_2_KNOWN 0x0100
599*5c1def83SBjoern A. Zeeb #define HE_NUM_SIG_B_FLAG_2_SHIFT 9
600*5c1def83SBjoern A. Zeeb #define HE_LTF_FLAG_2_SYMBOLS_SHIFT 12
601*5c1def83SBjoern A. Zeeb #define HE_LTF_KNOWN 0x8000
602*5c1def83SBjoern A. Zeeb 
603*5c1def83SBjoern A. Zeeb /* HE radiotap per_user_1 */
604*5c1def83SBjoern A. Zeeb #define HE_STA_SPATIAL_SHIFT 11
605*5c1def83SBjoern A. Zeeb #define HE_TXBF_SHIFT 14
606*5c1def83SBjoern A. Zeeb #define HE_RESERVED_SET_TO_1_SHIFT 19
607*5c1def83SBjoern A. Zeeb #define HE_STA_CODING_SHIFT 20
608*5c1def83SBjoern A. Zeeb 
609*5c1def83SBjoern A. Zeeb /* HE radiotap per_user_2 */
610*5c1def83SBjoern A. Zeeb #define HE_STA_MCS_SHIFT 4
611*5c1def83SBjoern A. Zeeb #define HE_STA_DCM_SHIFT 5
612*5c1def83SBjoern A. Zeeb 
613*5c1def83SBjoern A. Zeeb /* HE radiotap per user known */
614*5c1def83SBjoern A. Zeeb #define HE_USER_FIELD_POSITION_KNOWN 0x01
615*5c1def83SBjoern A. Zeeb #define HE_STA_ID_PER_USER_KNOWN 0x02
616*5c1def83SBjoern A. Zeeb #define HE_STA_NSTS_KNOWN 0x04
617*5c1def83SBjoern A. Zeeb #define HE_STA_TX_BF_KNOWN 0x08
618*5c1def83SBjoern A. Zeeb #define HE_STA_SPATIAL_CONFIG_KNOWN 0x10
619*5c1def83SBjoern A. Zeeb #define HE_STA_MCS_KNOWN 0x20
620*5c1def83SBjoern A. Zeeb #define HE_STA_DCM_KNOWN 0x40
621*5c1def83SBjoern A. Zeeb #define HE_STA_CODING_KNOWN 0x80
622*5c1def83SBjoern A. Zeeb 
623*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_FCS			BIT(0)
624*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_DECRYPT			BIT(1)
625*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_TKIP_MIC		BIT(2)
626*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_AMSDU_ERR		BIT(3)
627*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_OVERFLOW		BIT(4)
628*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_MSDU_LEN		BIT(5)
629*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_MPDU_LEN		BIT(6)
630*5c1def83SBjoern A. Zeeb #define HAL_RX_MPDU_ERR_UNENCRYPTED_FRAME	BIT(7)
631*5c1def83SBjoern A. Zeeb 
632*5c1def83SBjoern A. Zeeb static inline
ath12k_he_ru_tones_to_nl80211_he_ru_alloc(u16 ru_tones)633*5c1def83SBjoern A. Zeeb enum nl80211_he_ru_alloc ath12k_he_ru_tones_to_nl80211_he_ru_alloc(u16 ru_tones)
634*5c1def83SBjoern A. Zeeb {
635*5c1def83SBjoern A. Zeeb 	enum nl80211_he_ru_alloc ret;
636*5c1def83SBjoern A. Zeeb 
637*5c1def83SBjoern A. Zeeb 	switch (ru_tones) {
638*5c1def83SBjoern A. Zeeb 	case RU_52:
639*5c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_52;
640*5c1def83SBjoern A. Zeeb 		break;
641*5c1def83SBjoern A. Zeeb 	case RU_106:
642*5c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_106;
643*5c1def83SBjoern A. Zeeb 		break;
644*5c1def83SBjoern A. Zeeb 	case RU_242:
645*5c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_242;
646*5c1def83SBjoern A. Zeeb 		break;
647*5c1def83SBjoern A. Zeeb 	case RU_484:
648*5c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_484;
649*5c1def83SBjoern A. Zeeb 		break;
650*5c1def83SBjoern A. Zeeb 	case RU_996:
651*5c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_996;
652*5c1def83SBjoern A. Zeeb 		break;
653*5c1def83SBjoern A. Zeeb 	case RU_26:
654*5c1def83SBjoern A. Zeeb 		fallthrough;
655*5c1def83SBjoern A. Zeeb 	default:
656*5c1def83SBjoern A. Zeeb 		ret = NL80211_RATE_INFO_HE_RU_ALLOC_26;
657*5c1def83SBjoern A. Zeeb 		break;
658*5c1def83SBjoern A. Zeeb 	}
659*5c1def83SBjoern A. Zeeb 	return ret;
660*5c1def83SBjoern A. Zeeb }
661*5c1def83SBjoern A. Zeeb 
662*5c1def83SBjoern A. Zeeb void ath12k_hal_reo_status_queue_stats(struct ath12k_base *ab,
663*5c1def83SBjoern A. Zeeb 				       struct hal_tlv_64_hdr *tlv,
664*5c1def83SBjoern A. Zeeb 				       struct hal_reo_status *status);
665*5c1def83SBjoern A. Zeeb void ath12k_hal_reo_flush_queue_status(struct ath12k_base *ab,
666*5c1def83SBjoern A. Zeeb 				       struct hal_tlv_64_hdr *tlv,
667*5c1def83SBjoern A. Zeeb 				       struct hal_reo_status *status);
668*5c1def83SBjoern A. Zeeb void ath12k_hal_reo_flush_cache_status(struct ath12k_base *ab,
669*5c1def83SBjoern A. Zeeb 				       struct hal_tlv_64_hdr *tlv,
670*5c1def83SBjoern A. Zeeb 				       struct hal_reo_status *status);
671*5c1def83SBjoern A. Zeeb void ath12k_hal_reo_unblk_cache_status(struct ath12k_base *ab,
672*5c1def83SBjoern A. Zeeb 				       struct hal_tlv_64_hdr *tlv,
673*5c1def83SBjoern A. Zeeb 				       struct hal_reo_status *status);
674*5c1def83SBjoern A. Zeeb void ath12k_hal_reo_flush_timeout_list_status(struct ath12k_base *ab,
675*5c1def83SBjoern A. Zeeb 					      struct hal_tlv_64_hdr *tlv,
676*5c1def83SBjoern A. Zeeb 					      struct hal_reo_status *status);
677*5c1def83SBjoern A. Zeeb void ath12k_hal_reo_desc_thresh_reached_status(struct ath12k_base *ab,
678*5c1def83SBjoern A. Zeeb 					       struct hal_tlv_64_hdr *tlv,
679*5c1def83SBjoern A. Zeeb 					       struct hal_reo_status *status);
680*5c1def83SBjoern A. Zeeb void ath12k_hal_reo_update_rx_reo_queue_status(struct ath12k_base *ab,
681*5c1def83SBjoern A. Zeeb 					       struct hal_tlv_64_hdr *tlv,
682*5c1def83SBjoern A. Zeeb 					       struct hal_reo_status *status);
683*5c1def83SBjoern A. Zeeb void ath12k_hal_rx_msdu_link_info_get(struct hal_rx_msdu_link *link, u32 *num_msdus,
684*5c1def83SBjoern A. Zeeb 				      u32 *msdu_cookies,
685*5c1def83SBjoern A. Zeeb 				      enum hal_rx_buf_return_buf_manager *rbm);
686*5c1def83SBjoern A. Zeeb void ath12k_hal_rx_msdu_link_desc_set(struct ath12k_base *ab,
687*5c1def83SBjoern A. Zeeb 				      struct hal_wbm_release_ring *dst_desc,
688*5c1def83SBjoern A. Zeeb 				      struct hal_wbm_release_ring *src_desc,
689*5c1def83SBjoern A. Zeeb 				      enum hal_wbm_rel_bm_act action);
690*5c1def83SBjoern A. Zeeb void ath12k_hal_rx_buf_addr_info_set(struct ath12k_buffer_addr *binfo,
691*5c1def83SBjoern A. Zeeb 				     dma_addr_t paddr, u32 cookie, u8 manager);
692*5c1def83SBjoern A. Zeeb void ath12k_hal_rx_buf_addr_info_get(struct ath12k_buffer_addr *binfo,
693*5c1def83SBjoern A. Zeeb 				     dma_addr_t *paddr,
694*5c1def83SBjoern A. Zeeb 				     u32 *cookie, u8 *rbm);
695*5c1def83SBjoern A. Zeeb int ath12k_hal_desc_reo_parse_err(struct ath12k_base *ab,
696*5c1def83SBjoern A. Zeeb 				  struct hal_reo_dest_ring *desc,
697*5c1def83SBjoern A. Zeeb 				  dma_addr_t *paddr, u32 *desc_bank);
698*5c1def83SBjoern A. Zeeb int ath12k_hal_wbm_desc_parse_err(struct ath12k_base *ab, void *desc,
699*5c1def83SBjoern A. Zeeb 				  struct hal_rx_wbm_rel_info *rel_info);
700*5c1def83SBjoern A. Zeeb void ath12k_hal_rx_reo_ent_paddr_get(struct ath12k_base *ab,
701*5c1def83SBjoern A. Zeeb 				     struct ath12k_buffer_addr *buff_addr,
702*5c1def83SBjoern A. Zeeb 				     dma_addr_t *paddr, u32 *cookie);
703*5c1def83SBjoern A. Zeeb 
704*5c1def83SBjoern A. Zeeb #endif
705