xref: /freebsd/sys/contrib/dev/athk/ath12k/dp.h (revision 5c1def83a4cc2eb3f828600dfd786f8c5788fb7d)
1*5c1def83SBjoern A. Zeeb /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2*5c1def83SBjoern A. Zeeb /*
3*5c1def83SBjoern A. Zeeb  * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved.
4*5c1def83SBjoern A. Zeeb  * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
5*5c1def83SBjoern A. Zeeb  */
6*5c1def83SBjoern A. Zeeb 
7*5c1def83SBjoern A. Zeeb #ifndef ATH12K_DP_H
8*5c1def83SBjoern A. Zeeb #define ATH12K_DP_H
9*5c1def83SBjoern A. Zeeb 
10*5c1def83SBjoern A. Zeeb #include "hal_rx.h"
11*5c1def83SBjoern A. Zeeb #include "hw.h"
12*5c1def83SBjoern A. Zeeb 
13*5c1def83SBjoern A. Zeeb #define MAX_RXDMA_PER_PDEV     2
14*5c1def83SBjoern A. Zeeb 
15*5c1def83SBjoern A. Zeeb struct ath12k_base;
16*5c1def83SBjoern A. Zeeb struct ath12k_peer;
17*5c1def83SBjoern A. Zeeb struct ath12k_dp;
18*5c1def83SBjoern A. Zeeb struct ath12k_vif;
19*5c1def83SBjoern A. Zeeb struct hal_tcl_status_ring;
20*5c1def83SBjoern A. Zeeb struct ath12k_ext_irq_grp;
21*5c1def83SBjoern A. Zeeb 
22*5c1def83SBjoern A. Zeeb #define DP_MON_PURGE_TIMEOUT_MS     100
23*5c1def83SBjoern A. Zeeb #define DP_MON_SERVICE_BUDGET       128
24*5c1def83SBjoern A. Zeeb 
25*5c1def83SBjoern A. Zeeb struct dp_srng {
26*5c1def83SBjoern A. Zeeb 	u32 *vaddr_unaligned;
27*5c1def83SBjoern A. Zeeb 	u32 *vaddr;
28*5c1def83SBjoern A. Zeeb 	dma_addr_t paddr_unaligned;
29*5c1def83SBjoern A. Zeeb 	dma_addr_t paddr;
30*5c1def83SBjoern A. Zeeb 	int size;
31*5c1def83SBjoern A. Zeeb 	u32 ring_id;
32*5c1def83SBjoern A. Zeeb };
33*5c1def83SBjoern A. Zeeb 
34*5c1def83SBjoern A. Zeeb struct dp_rxdma_ring {
35*5c1def83SBjoern A. Zeeb 	struct dp_srng refill_buf_ring;
36*5c1def83SBjoern A. Zeeb 	struct idr bufs_idr;
37*5c1def83SBjoern A. Zeeb 	/* Protects bufs_idr */
38*5c1def83SBjoern A. Zeeb 	spinlock_t idr_lock;
39*5c1def83SBjoern A. Zeeb 	int bufs_max;
40*5c1def83SBjoern A. Zeeb };
41*5c1def83SBjoern A. Zeeb 
42*5c1def83SBjoern A. Zeeb #define ATH12K_TX_COMPL_NEXT(x)	(((x) + 1) % DP_TX_COMP_RING_SIZE)
43*5c1def83SBjoern A. Zeeb 
44*5c1def83SBjoern A. Zeeb struct dp_tx_ring {
45*5c1def83SBjoern A. Zeeb 	u8 tcl_data_ring_id;
46*5c1def83SBjoern A. Zeeb 	struct dp_srng tcl_data_ring;
47*5c1def83SBjoern A. Zeeb 	struct dp_srng tcl_comp_ring;
48*5c1def83SBjoern A. Zeeb 	struct hal_wbm_completion_ring_tx *tx_status;
49*5c1def83SBjoern A. Zeeb 	int tx_status_head;
50*5c1def83SBjoern A. Zeeb 	int tx_status_tail;
51*5c1def83SBjoern A. Zeeb };
52*5c1def83SBjoern A. Zeeb 
53*5c1def83SBjoern A. Zeeb struct ath12k_pdev_mon_stats {
54*5c1def83SBjoern A. Zeeb 	u32 status_ppdu_state;
55*5c1def83SBjoern A. Zeeb 	u32 status_ppdu_start;
56*5c1def83SBjoern A. Zeeb 	u32 status_ppdu_end;
57*5c1def83SBjoern A. Zeeb 	u32 status_ppdu_compl;
58*5c1def83SBjoern A. Zeeb 	u32 status_ppdu_start_mis;
59*5c1def83SBjoern A. Zeeb 	u32 status_ppdu_end_mis;
60*5c1def83SBjoern A. Zeeb 	u32 status_ppdu_done;
61*5c1def83SBjoern A. Zeeb 	u32 dest_ppdu_done;
62*5c1def83SBjoern A. Zeeb 	u32 dest_mpdu_done;
63*5c1def83SBjoern A. Zeeb 	u32 dest_mpdu_drop;
64*5c1def83SBjoern A. Zeeb 	u32 dup_mon_linkdesc_cnt;
65*5c1def83SBjoern A. Zeeb 	u32 dup_mon_buf_cnt;
66*5c1def83SBjoern A. Zeeb };
67*5c1def83SBjoern A. Zeeb 
68*5c1def83SBjoern A. Zeeb struct dp_link_desc_bank {
69*5c1def83SBjoern A. Zeeb 	void *vaddr_unaligned;
70*5c1def83SBjoern A. Zeeb 	void *vaddr;
71*5c1def83SBjoern A. Zeeb 	dma_addr_t paddr_unaligned;
72*5c1def83SBjoern A. Zeeb 	dma_addr_t paddr;
73*5c1def83SBjoern A. Zeeb 	u32 size;
74*5c1def83SBjoern A. Zeeb };
75*5c1def83SBjoern A. Zeeb 
76*5c1def83SBjoern A. Zeeb /* Size to enforce scatter idle list mode */
77*5c1def83SBjoern A. Zeeb #define DP_LINK_DESC_ALLOC_SIZE_THRESH 0x200000
78*5c1def83SBjoern A. Zeeb #define DP_LINK_DESC_BANKS_MAX 8
79*5c1def83SBjoern A. Zeeb 
80*5c1def83SBjoern A. Zeeb #define DP_LINK_DESC_START	0x4000
81*5c1def83SBjoern A. Zeeb #define DP_LINK_DESC_SHIFT	3
82*5c1def83SBjoern A. Zeeb 
83*5c1def83SBjoern A. Zeeb #define DP_LINK_DESC_COOKIE_SET(id, page) \
84*5c1def83SBjoern A. Zeeb 	((((id) + DP_LINK_DESC_START) << DP_LINK_DESC_SHIFT) | (page))
85*5c1def83SBjoern A. Zeeb 
86*5c1def83SBjoern A. Zeeb #define DP_LINK_DESC_BANK_MASK	GENMASK(2, 0)
87*5c1def83SBjoern A. Zeeb 
88*5c1def83SBjoern A. Zeeb #define DP_RX_DESC_COOKIE_INDEX_MAX		0x3ffff
89*5c1def83SBjoern A. Zeeb #define DP_RX_DESC_COOKIE_POOL_ID_MAX		0x1c0000
90*5c1def83SBjoern A. Zeeb #define DP_RX_DESC_COOKIE_MAX	\
91*5c1def83SBjoern A. Zeeb 	(DP_RX_DESC_COOKIE_INDEX_MAX | DP_RX_DESC_COOKIE_POOL_ID_MAX)
92*5c1def83SBjoern A. Zeeb #define DP_NOT_PPDU_ID_WRAP_AROUND 20000
93*5c1def83SBjoern A. Zeeb 
94*5c1def83SBjoern A. Zeeb enum ath12k_dp_ppdu_state {
95*5c1def83SBjoern A. Zeeb 	DP_PPDU_STATUS_START,
96*5c1def83SBjoern A. Zeeb 	DP_PPDU_STATUS_DONE,
97*5c1def83SBjoern A. Zeeb };
98*5c1def83SBjoern A. Zeeb 
99*5c1def83SBjoern A. Zeeb struct dp_mon_mpdu {
100*5c1def83SBjoern A. Zeeb 	struct list_head list;
101*5c1def83SBjoern A. Zeeb 	struct sk_buff *head;
102*5c1def83SBjoern A. Zeeb 	struct sk_buff *tail;
103*5c1def83SBjoern A. Zeeb };
104*5c1def83SBjoern A. Zeeb 
105*5c1def83SBjoern A. Zeeb #define DP_MON_MAX_STATUS_BUF 32
106*5c1def83SBjoern A. Zeeb 
107*5c1def83SBjoern A. Zeeb struct ath12k_mon_data {
108*5c1def83SBjoern A. Zeeb 	struct dp_link_desc_bank link_desc_banks[DP_LINK_DESC_BANKS_MAX];
109*5c1def83SBjoern A. Zeeb 	struct hal_rx_mon_ppdu_info mon_ppdu_info;
110*5c1def83SBjoern A. Zeeb 
111*5c1def83SBjoern A. Zeeb 	u32 mon_ppdu_status;
112*5c1def83SBjoern A. Zeeb 	u32 mon_last_buf_cookie;
113*5c1def83SBjoern A. Zeeb 	u64 mon_last_linkdesc_paddr;
114*5c1def83SBjoern A. Zeeb 	u16 chan_noise_floor;
115*5c1def83SBjoern A. Zeeb 
116*5c1def83SBjoern A. Zeeb 	struct ath12k_pdev_mon_stats rx_mon_stats;
117*5c1def83SBjoern A. Zeeb 	/* lock for monitor data */
118*5c1def83SBjoern A. Zeeb 	spinlock_t mon_lock;
119*5c1def83SBjoern A. Zeeb 	struct sk_buff_head rx_status_q;
120*5c1def83SBjoern A. Zeeb 	struct dp_mon_mpdu *mon_mpdu;
121*5c1def83SBjoern A. Zeeb 	struct list_head dp_rx_mon_mpdu_list;
122*5c1def83SBjoern A. Zeeb 	struct sk_buff *dest_skb_q[DP_MON_MAX_STATUS_BUF];
123*5c1def83SBjoern A. Zeeb 	struct dp_mon_tx_ppdu_info *tx_prot_ppdu_info;
124*5c1def83SBjoern A. Zeeb 	struct dp_mon_tx_ppdu_info *tx_data_ppdu_info;
125*5c1def83SBjoern A. Zeeb };
126*5c1def83SBjoern A. Zeeb 
127*5c1def83SBjoern A. Zeeb struct ath12k_pdev_dp {
128*5c1def83SBjoern A. Zeeb 	u32 mac_id;
129*5c1def83SBjoern A. Zeeb 	atomic_t num_tx_pending;
130*5c1def83SBjoern A. Zeeb 	wait_queue_head_t tx_empty_waitq;
131*5c1def83SBjoern A. Zeeb 	struct dp_srng rxdma_mon_dst_ring[MAX_RXDMA_PER_PDEV];
132*5c1def83SBjoern A. Zeeb 	struct dp_srng tx_mon_dst_ring[MAX_RXDMA_PER_PDEV];
133*5c1def83SBjoern A. Zeeb 
134*5c1def83SBjoern A. Zeeb 	struct ieee80211_rx_status rx_status;
135*5c1def83SBjoern A. Zeeb 	struct ath12k_mon_data mon_data;
136*5c1def83SBjoern A. Zeeb };
137*5c1def83SBjoern A. Zeeb 
138*5c1def83SBjoern A. Zeeb #define DP_NUM_CLIENTS_MAX 64
139*5c1def83SBjoern A. Zeeb #define DP_AVG_TIDS_PER_CLIENT 2
140*5c1def83SBjoern A. Zeeb #define DP_NUM_TIDS_MAX (DP_NUM_CLIENTS_MAX * DP_AVG_TIDS_PER_CLIENT)
141*5c1def83SBjoern A. Zeeb #define DP_AVG_MSDUS_PER_FLOW 128
142*5c1def83SBjoern A. Zeeb #define DP_AVG_FLOWS_PER_TID 2
143*5c1def83SBjoern A. Zeeb #define DP_AVG_MPDUS_PER_TID_MAX 128
144*5c1def83SBjoern A. Zeeb #define DP_AVG_MSDUS_PER_MPDU 4
145*5c1def83SBjoern A. Zeeb 
146*5c1def83SBjoern A. Zeeb #define DP_RX_HASH_ENABLE	1 /* Enable hash based Rx steering */
147*5c1def83SBjoern A. Zeeb 
148*5c1def83SBjoern A. Zeeb #define DP_BA_WIN_SZ_MAX	256
149*5c1def83SBjoern A. Zeeb 
150*5c1def83SBjoern A. Zeeb #define DP_TCL_NUM_RING_MAX	4
151*5c1def83SBjoern A. Zeeb 
152*5c1def83SBjoern A. Zeeb #define DP_IDLE_SCATTER_BUFS_MAX 16
153*5c1def83SBjoern A. Zeeb 
154*5c1def83SBjoern A. Zeeb #define DP_WBM_RELEASE_RING_SIZE	64
155*5c1def83SBjoern A. Zeeb #define DP_TCL_DATA_RING_SIZE		512
156*5c1def83SBjoern A. Zeeb #define DP_TX_COMP_RING_SIZE		32768
157*5c1def83SBjoern A. Zeeb #define DP_TX_IDR_SIZE			DP_TX_COMP_RING_SIZE
158*5c1def83SBjoern A. Zeeb #define DP_TCL_CMD_RING_SIZE		32
159*5c1def83SBjoern A. Zeeb #define DP_TCL_STATUS_RING_SIZE		32
160*5c1def83SBjoern A. Zeeb #define DP_REO_DST_RING_MAX		8
161*5c1def83SBjoern A. Zeeb #define DP_REO_DST_RING_SIZE		2048
162*5c1def83SBjoern A. Zeeb #define DP_REO_REINJECT_RING_SIZE	32
163*5c1def83SBjoern A. Zeeb #define DP_RX_RELEASE_RING_SIZE		1024
164*5c1def83SBjoern A. Zeeb #define DP_REO_EXCEPTION_RING_SIZE	128
165*5c1def83SBjoern A. Zeeb #define DP_REO_CMD_RING_SIZE		128
166*5c1def83SBjoern A. Zeeb #define DP_REO_STATUS_RING_SIZE		2048
167*5c1def83SBjoern A. Zeeb #define DP_RXDMA_BUF_RING_SIZE		4096
168*5c1def83SBjoern A. Zeeb #define DP_RXDMA_REFILL_RING_SIZE	2048
169*5c1def83SBjoern A. Zeeb #define DP_RXDMA_ERR_DST_RING_SIZE	1024
170*5c1def83SBjoern A. Zeeb #define DP_RXDMA_MON_STATUS_RING_SIZE	1024
171*5c1def83SBjoern A. Zeeb #define DP_RXDMA_MONITOR_BUF_RING_SIZE	4096
172*5c1def83SBjoern A. Zeeb #define DP_RXDMA_MONITOR_DST_RING_SIZE	2048
173*5c1def83SBjoern A. Zeeb #define DP_RXDMA_MONITOR_DESC_RING_SIZE	4096
174*5c1def83SBjoern A. Zeeb #define DP_TX_MONITOR_BUF_RING_SIZE	4096
175*5c1def83SBjoern A. Zeeb #define DP_TX_MONITOR_DEST_RING_SIZE	2048
176*5c1def83SBjoern A. Zeeb 
177*5c1def83SBjoern A. Zeeb #define DP_TX_MONITOR_BUF_SIZE		2048
178*5c1def83SBjoern A. Zeeb #define DP_TX_MONITOR_BUF_SIZE_MIN	48
179*5c1def83SBjoern A. Zeeb #define DP_TX_MONITOR_BUF_SIZE_MAX	8192
180*5c1def83SBjoern A. Zeeb 
181*5c1def83SBjoern A. Zeeb #define DP_RX_BUFFER_SIZE	2048
182*5c1def83SBjoern A. Zeeb #define DP_RX_BUFFER_SIZE_LITE	1024
183*5c1def83SBjoern A. Zeeb #define DP_RX_BUFFER_ALIGN_SIZE	128
184*5c1def83SBjoern A. Zeeb 
185*5c1def83SBjoern A. Zeeb #define DP_RXDMA_BUF_COOKIE_BUF_ID	GENMASK(17, 0)
186*5c1def83SBjoern A. Zeeb #define DP_RXDMA_BUF_COOKIE_PDEV_ID	GENMASK(19, 18)
187*5c1def83SBjoern A. Zeeb 
188*5c1def83SBjoern A. Zeeb #define DP_HW2SW_MACID(mac_id) ({ typeof(mac_id) x = (mac_id); x ? x - 1 : 0; })
189*5c1def83SBjoern A. Zeeb #define DP_SW2HW_MACID(mac_id) ((mac_id) + 1)
190*5c1def83SBjoern A. Zeeb 
191*5c1def83SBjoern A. Zeeb #define DP_TX_DESC_ID_MAC_ID  GENMASK(1, 0)
192*5c1def83SBjoern A. Zeeb #define DP_TX_DESC_ID_MSDU_ID GENMASK(18, 2)
193*5c1def83SBjoern A. Zeeb #define DP_TX_DESC_ID_POOL_ID GENMASK(20, 19)
194*5c1def83SBjoern A. Zeeb 
195*5c1def83SBjoern A. Zeeb #define ATH12K_SHADOW_DP_TIMER_INTERVAL 20
196*5c1def83SBjoern A. Zeeb #define ATH12K_SHADOW_CTRL_TIMER_INTERVAL 10
197*5c1def83SBjoern A. Zeeb 
198*5c1def83SBjoern A. Zeeb #define ATH12K_NUM_POOL_TX_DESC	32768
199*5c1def83SBjoern A. Zeeb 
200*5c1def83SBjoern A. Zeeb /* TODO: revisit this count during testing */
201*5c1def83SBjoern A. Zeeb #define ATH12K_RX_DESC_COUNT	(12288)
202*5c1def83SBjoern A. Zeeb 
203*5c1def83SBjoern A. Zeeb #define ATH12K_PAGE_SIZE	PAGE_SIZE
204*5c1def83SBjoern A. Zeeb 
205*5c1def83SBjoern A. Zeeb /* Total 1024 entries in PPT, i.e 4K/4 considering 4K aligned
206*5c1def83SBjoern A. Zeeb  * SPT pages which makes lower 12bits 0
207*5c1def83SBjoern A. Zeeb  */
208*5c1def83SBjoern A. Zeeb #define ATH12K_MAX_PPT_ENTRIES	1024
209*5c1def83SBjoern A. Zeeb 
210*5c1def83SBjoern A. Zeeb /* Total 512 entries in a SPT, i.e 4K Page/8 */
211*5c1def83SBjoern A. Zeeb #define ATH12K_MAX_SPT_ENTRIES	512
212*5c1def83SBjoern A. Zeeb 
213*5c1def83SBjoern A. Zeeb #define ATH12K_NUM_RX_SPT_PAGES	((ATH12K_RX_DESC_COUNT) / ATH12K_MAX_SPT_ENTRIES)
214*5c1def83SBjoern A. Zeeb 
215*5c1def83SBjoern A. Zeeb #define ATH12K_TX_SPT_PAGES_PER_POOL (ATH12K_NUM_POOL_TX_DESC / \
216*5c1def83SBjoern A. Zeeb 					  ATH12K_MAX_SPT_ENTRIES)
217*5c1def83SBjoern A. Zeeb #define ATH12K_NUM_TX_SPT_PAGES	(ATH12K_TX_SPT_PAGES_PER_POOL * ATH12K_HW_MAX_QUEUES)
218*5c1def83SBjoern A. Zeeb #define ATH12K_NUM_SPT_PAGES	(ATH12K_NUM_RX_SPT_PAGES + ATH12K_NUM_TX_SPT_PAGES)
219*5c1def83SBjoern A. Zeeb 
220*5c1def83SBjoern A. Zeeb /* The SPT pages are divided for RX and TX, first block for RX
221*5c1def83SBjoern A. Zeeb  * and remaining for TX
222*5c1def83SBjoern A. Zeeb  */
223*5c1def83SBjoern A. Zeeb #define ATH12K_NUM_TX_SPT_PAGE_START ATH12K_NUM_RX_SPT_PAGES
224*5c1def83SBjoern A. Zeeb 
225*5c1def83SBjoern A. Zeeb #define ATH12K_DP_RX_DESC_MAGIC	0xBABABABA
226*5c1def83SBjoern A. Zeeb 
227*5c1def83SBjoern A. Zeeb /* 4K aligned address have last 12 bits set to 0, this check is done
228*5c1def83SBjoern A. Zeeb  * so that two spt pages address can be stored per 8bytes
229*5c1def83SBjoern A. Zeeb  * of CMEM (PPT)
230*5c1def83SBjoern A. Zeeb  */
231*5c1def83SBjoern A. Zeeb #define ATH12K_SPT_4K_ALIGN_CHECK 0xFFF
232*5c1def83SBjoern A. Zeeb #define ATH12K_SPT_4K_ALIGN_OFFSET 12
233*5c1def83SBjoern A. Zeeb #define ATH12K_PPT_ADDR_OFFSET(ppt_index) (4 * (ppt_index))
234*5c1def83SBjoern A. Zeeb 
235*5c1def83SBjoern A. Zeeb /* To indicate HW of CMEM address, b0-31 are cmem base received via QMI */
236*5c1def83SBjoern A. Zeeb #define ATH12K_CMEM_ADDR_MSB 0x10
237*5c1def83SBjoern A. Zeeb 
238*5c1def83SBjoern A. Zeeb /* Of 20 bits cookie, b0-b8 is to indicate SPT offset and b9-19 for PPT */
239*5c1def83SBjoern A. Zeeb #define ATH12K_CC_SPT_MSB 8
240*5c1def83SBjoern A. Zeeb #define ATH12K_CC_PPT_MSB 19
241*5c1def83SBjoern A. Zeeb #define ATH12K_CC_PPT_SHIFT 9
242*5c1def83SBjoern A. Zeeb #define ATH12k_DP_CC_COOKIE_SPT	GENMASK(8, 0)
243*5c1def83SBjoern A. Zeeb #define ATH12K_DP_CC_COOKIE_PPT	GENMASK(19, 9)
244*5c1def83SBjoern A. Zeeb 
245*5c1def83SBjoern A. Zeeb #define DP_REO_QREF_NUM		GENMASK(31, 16)
246*5c1def83SBjoern A. Zeeb #define DP_MAX_PEER_ID		2047
247*5c1def83SBjoern A. Zeeb 
248*5c1def83SBjoern A. Zeeb /* Total size of the LUT is based on 2K peers, each having reference
249*5c1def83SBjoern A. Zeeb  * for 17tids, note each entry is of type ath12k_reo_queue_ref
250*5c1def83SBjoern A. Zeeb  * hence total size is 2048 * 17 * 8 = 278528
251*5c1def83SBjoern A. Zeeb  */
252*5c1def83SBjoern A. Zeeb #define DP_REOQ_LUT_SIZE	278528
253*5c1def83SBjoern A. Zeeb 
254*5c1def83SBjoern A. Zeeb /* Invalid TX Bank ID value */
255*5c1def83SBjoern A. Zeeb #define DP_INVALID_BANK_ID -1
256*5c1def83SBjoern A. Zeeb 
257*5c1def83SBjoern A. Zeeb struct ath12k_dp_tx_bank_profile {
258*5c1def83SBjoern A. Zeeb 	u8 is_configured;
259*5c1def83SBjoern A. Zeeb 	u32 num_users;
260*5c1def83SBjoern A. Zeeb 	u32 bank_config;
261*5c1def83SBjoern A. Zeeb };
262*5c1def83SBjoern A. Zeeb 
263*5c1def83SBjoern A. Zeeb struct ath12k_hp_update_timer {
264*5c1def83SBjoern A. Zeeb 	struct timer_list timer;
265*5c1def83SBjoern A. Zeeb 	bool started;
266*5c1def83SBjoern A. Zeeb 	bool init;
267*5c1def83SBjoern A. Zeeb 	u32 tx_num;
268*5c1def83SBjoern A. Zeeb 	u32 timer_tx_num;
269*5c1def83SBjoern A. Zeeb 	u32 ring_id;
270*5c1def83SBjoern A. Zeeb 	u32 interval;
271*5c1def83SBjoern A. Zeeb 	struct ath12k_base *ab;
272*5c1def83SBjoern A. Zeeb };
273*5c1def83SBjoern A. Zeeb 
274*5c1def83SBjoern A. Zeeb struct ath12k_rx_desc_info {
275*5c1def83SBjoern A. Zeeb 	struct list_head list;
276*5c1def83SBjoern A. Zeeb 	struct sk_buff *skb;
277*5c1def83SBjoern A. Zeeb 	u32 cookie;
278*5c1def83SBjoern A. Zeeb 	u32 magic;
279*5c1def83SBjoern A. Zeeb };
280*5c1def83SBjoern A. Zeeb 
281*5c1def83SBjoern A. Zeeb struct ath12k_tx_desc_info {
282*5c1def83SBjoern A. Zeeb 	struct list_head list;
283*5c1def83SBjoern A. Zeeb 	struct sk_buff *skb;
284*5c1def83SBjoern A. Zeeb 	u32 desc_id; /* Cookie */
285*5c1def83SBjoern A. Zeeb 	u8 mac_id;
286*5c1def83SBjoern A. Zeeb 	u8 pool_id;
287*5c1def83SBjoern A. Zeeb };
288*5c1def83SBjoern A. Zeeb 
289*5c1def83SBjoern A. Zeeb struct ath12k_spt_info {
290*5c1def83SBjoern A. Zeeb 	dma_addr_t paddr;
291*5c1def83SBjoern A. Zeeb 	u64 *vaddr;
292*5c1def83SBjoern A. Zeeb };
293*5c1def83SBjoern A. Zeeb 
294*5c1def83SBjoern A. Zeeb struct ath12k_reo_queue_ref {
295*5c1def83SBjoern A. Zeeb 	u32 info0;
296*5c1def83SBjoern A. Zeeb 	u32 info1;
297*5c1def83SBjoern A. Zeeb } __packed;
298*5c1def83SBjoern A. Zeeb 
299*5c1def83SBjoern A. Zeeb struct ath12k_reo_q_addr_lut {
300*5c1def83SBjoern A. Zeeb 	dma_addr_t paddr;
301*5c1def83SBjoern A. Zeeb 	u32 *vaddr;
302*5c1def83SBjoern A. Zeeb };
303*5c1def83SBjoern A. Zeeb 
304*5c1def83SBjoern A. Zeeb struct ath12k_dp {
305*5c1def83SBjoern A. Zeeb 	struct ath12k_base *ab;
306*5c1def83SBjoern A. Zeeb 	u8 num_bank_profiles;
307*5c1def83SBjoern A. Zeeb 	/* protects the access and update of bank_profiles */
308*5c1def83SBjoern A. Zeeb 	spinlock_t tx_bank_lock;
309*5c1def83SBjoern A. Zeeb 	struct ath12k_dp_tx_bank_profile *bank_profiles;
310*5c1def83SBjoern A. Zeeb 	enum ath12k_htc_ep_id eid;
311*5c1def83SBjoern A. Zeeb 	struct completion htt_tgt_version_received;
312*5c1def83SBjoern A. Zeeb 	u8 htt_tgt_ver_major;
313*5c1def83SBjoern A. Zeeb 	u8 htt_tgt_ver_minor;
314*5c1def83SBjoern A. Zeeb 	struct dp_link_desc_bank link_desc_banks[DP_LINK_DESC_BANKS_MAX];
315*5c1def83SBjoern A. Zeeb 	struct dp_srng wbm_idle_ring;
316*5c1def83SBjoern A. Zeeb 	struct dp_srng wbm_desc_rel_ring;
317*5c1def83SBjoern A. Zeeb 	struct dp_srng tcl_cmd_ring;
318*5c1def83SBjoern A. Zeeb 	struct dp_srng tcl_status_ring;
319*5c1def83SBjoern A. Zeeb 	struct dp_srng reo_reinject_ring;
320*5c1def83SBjoern A. Zeeb 	struct dp_srng rx_rel_ring;
321*5c1def83SBjoern A. Zeeb 	struct dp_srng reo_except_ring;
322*5c1def83SBjoern A. Zeeb 	struct dp_srng reo_cmd_ring;
323*5c1def83SBjoern A. Zeeb 	struct dp_srng reo_status_ring;
324*5c1def83SBjoern A. Zeeb 	struct dp_srng reo_dst_ring[DP_REO_DST_RING_MAX];
325*5c1def83SBjoern A. Zeeb 	struct dp_tx_ring tx_ring[DP_TCL_NUM_RING_MAX];
326*5c1def83SBjoern A. Zeeb 	struct hal_wbm_idle_scatter_list scatter_list[DP_IDLE_SCATTER_BUFS_MAX];
327*5c1def83SBjoern A. Zeeb 	struct list_head reo_cmd_list;
328*5c1def83SBjoern A. Zeeb 	struct list_head reo_cmd_cache_flush_list;
329*5c1def83SBjoern A. Zeeb 	u32 reo_cmd_cache_flush_count;
330*5c1def83SBjoern A. Zeeb 
331*5c1def83SBjoern A. Zeeb 	/* protects access to below fields,
332*5c1def83SBjoern A. Zeeb 	 * - reo_cmd_list
333*5c1def83SBjoern A. Zeeb 	 * - reo_cmd_cache_flush_list
334*5c1def83SBjoern A. Zeeb 	 * - reo_cmd_cache_flush_count
335*5c1def83SBjoern A. Zeeb 	 */
336*5c1def83SBjoern A. Zeeb 	spinlock_t reo_cmd_lock;
337*5c1def83SBjoern A. Zeeb 	struct ath12k_hp_update_timer reo_cmd_timer;
338*5c1def83SBjoern A. Zeeb 	struct ath12k_hp_update_timer tx_ring_timer[DP_TCL_NUM_RING_MAX];
339*5c1def83SBjoern A. Zeeb 	struct ath12k_spt_info *spt_info;
340*5c1def83SBjoern A. Zeeb 	u32 num_spt_pages;
341*5c1def83SBjoern A. Zeeb 	struct list_head rx_desc_free_list;
342*5c1def83SBjoern A. Zeeb 	struct list_head rx_desc_used_list;
343*5c1def83SBjoern A. Zeeb 	/* protects the free and used desc list */
344*5c1def83SBjoern A. Zeeb 	spinlock_t rx_desc_lock;
345*5c1def83SBjoern A. Zeeb 
346*5c1def83SBjoern A. Zeeb 	struct list_head tx_desc_free_list[ATH12K_HW_MAX_QUEUES];
347*5c1def83SBjoern A. Zeeb 	struct list_head tx_desc_used_list[ATH12K_HW_MAX_QUEUES];
348*5c1def83SBjoern A. Zeeb 	/* protects the free and used desc lists */
349*5c1def83SBjoern A. Zeeb 	spinlock_t tx_desc_lock[ATH12K_HW_MAX_QUEUES];
350*5c1def83SBjoern A. Zeeb 
351*5c1def83SBjoern A. Zeeb 	struct dp_rxdma_ring rx_refill_buf_ring;
352*5c1def83SBjoern A. Zeeb 	struct dp_srng rx_mac_buf_ring[MAX_RXDMA_PER_PDEV];
353*5c1def83SBjoern A. Zeeb 	struct dp_srng rxdma_err_dst_ring[MAX_RXDMA_PER_PDEV];
354*5c1def83SBjoern A. Zeeb 	struct dp_rxdma_ring rxdma_mon_buf_ring;
355*5c1def83SBjoern A. Zeeb 	struct dp_rxdma_ring tx_mon_buf_ring;
356*5c1def83SBjoern A. Zeeb 	struct ath12k_reo_q_addr_lut reoq_lut;
357*5c1def83SBjoern A. Zeeb };
358*5c1def83SBjoern A. Zeeb 
359*5c1def83SBjoern A. Zeeb /* HTT definitions */
360*5c1def83SBjoern A. Zeeb 
361*5c1def83SBjoern A. Zeeb #define HTT_TCL_META_DATA_TYPE			BIT(0)
362*5c1def83SBjoern A. Zeeb #define HTT_TCL_META_DATA_VALID_HTT		BIT(1)
363*5c1def83SBjoern A. Zeeb 
364*5c1def83SBjoern A. Zeeb /* vdev meta data */
365*5c1def83SBjoern A. Zeeb #define HTT_TCL_META_DATA_VDEV_ID		GENMASK(9, 2)
366*5c1def83SBjoern A. Zeeb #define HTT_TCL_META_DATA_PDEV_ID		GENMASK(11, 10)
367*5c1def83SBjoern A. Zeeb #define HTT_TCL_META_DATA_HOST_INSPECTED	BIT(12)
368*5c1def83SBjoern A. Zeeb 
369*5c1def83SBjoern A. Zeeb /* peer meta data */
370*5c1def83SBjoern A. Zeeb #define HTT_TCL_META_DATA_PEER_ID		GENMASK(15, 2)
371*5c1def83SBjoern A. Zeeb 
372*5c1def83SBjoern A. Zeeb #define HTT_TX_WBM_COMP_STATUS_OFFSET 8
373*5c1def83SBjoern A. Zeeb 
374*5c1def83SBjoern A. Zeeb /* HTT tx completion is overlaid in wbm_release_ring */
375*5c1def83SBjoern A. Zeeb #define HTT_TX_WBM_COMP_INFO0_STATUS		GENMASK(16, 13)
376*5c1def83SBjoern A. Zeeb #define HTT_TX_WBM_COMP_INFO1_REINJECT_REASON	GENMASK(3, 0)
377*5c1def83SBjoern A. Zeeb #define HTT_TX_WBM_COMP_INFO1_EXCEPTION_FRAME	BIT(4)
378*5c1def83SBjoern A. Zeeb 
379*5c1def83SBjoern A. Zeeb #define HTT_TX_WBM_COMP_INFO2_ACK_RSSI		GENMASK(31, 24)
380*5c1def83SBjoern A. Zeeb 
381*5c1def83SBjoern A. Zeeb struct htt_tx_wbm_completion {
382*5c1def83SBjoern A. Zeeb 	__le32 rsvd0[2];
383*5c1def83SBjoern A. Zeeb 	__le32 info0;
384*5c1def83SBjoern A. Zeeb 	__le32 info1;
385*5c1def83SBjoern A. Zeeb 	__le32 info2;
386*5c1def83SBjoern A. Zeeb 	__le32 info3;
387*5c1def83SBjoern A. Zeeb 	__le32 info4;
388*5c1def83SBjoern A. Zeeb 	__le32 rsvd1;
389*5c1def83SBjoern A. Zeeb 
390*5c1def83SBjoern A. Zeeb } __packed;
391*5c1def83SBjoern A. Zeeb 
392*5c1def83SBjoern A. Zeeb enum htt_h2t_msg_type {
393*5c1def83SBjoern A. Zeeb 	HTT_H2T_MSG_TYPE_VERSION_REQ		= 0,
394*5c1def83SBjoern A. Zeeb 	HTT_H2T_MSG_TYPE_SRING_SETUP		= 0xb,
395*5c1def83SBjoern A. Zeeb 	HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG	= 0xc,
396*5c1def83SBjoern A. Zeeb 	HTT_H2T_MSG_TYPE_EXT_STATS_CFG		= 0x10,
397*5c1def83SBjoern A. Zeeb 	HTT_H2T_MSG_TYPE_PPDU_STATS_CFG		= 0x11,
398*5c1def83SBjoern A. Zeeb 	HTT_H2T_MSG_TYPE_VDEV_TXRX_STATS_CFG	= 0x1a,
399*5c1def83SBjoern A. Zeeb 	HTT_H2T_MSG_TYPE_TX_MONITOR_CFG		= 0x1b,
400*5c1def83SBjoern A. Zeeb };
401*5c1def83SBjoern A. Zeeb 
402*5c1def83SBjoern A. Zeeb #define HTT_VER_REQ_INFO_MSG_ID		GENMASK(7, 0)
403*5c1def83SBjoern A. Zeeb 
404*5c1def83SBjoern A. Zeeb struct htt_ver_req_cmd {
405*5c1def83SBjoern A. Zeeb 	__le32 ver_reg_info;
406*5c1def83SBjoern A. Zeeb } __packed;
407*5c1def83SBjoern A. Zeeb 
408*5c1def83SBjoern A. Zeeb enum htt_srng_ring_type {
409*5c1def83SBjoern A. Zeeb 	HTT_HW_TO_SW_RING,
410*5c1def83SBjoern A. Zeeb 	HTT_SW_TO_HW_RING,
411*5c1def83SBjoern A. Zeeb 	HTT_SW_TO_SW_RING,
412*5c1def83SBjoern A. Zeeb };
413*5c1def83SBjoern A. Zeeb 
414*5c1def83SBjoern A. Zeeb enum htt_srng_ring_id {
415*5c1def83SBjoern A. Zeeb 	HTT_RXDMA_HOST_BUF_RING,
416*5c1def83SBjoern A. Zeeb 	HTT_RXDMA_MONITOR_STATUS_RING,
417*5c1def83SBjoern A. Zeeb 	HTT_RXDMA_MONITOR_BUF_RING,
418*5c1def83SBjoern A. Zeeb 	HTT_RXDMA_MONITOR_DESC_RING,
419*5c1def83SBjoern A. Zeeb 	HTT_RXDMA_MONITOR_DEST_RING,
420*5c1def83SBjoern A. Zeeb 	HTT_HOST1_TO_FW_RXBUF_RING,
421*5c1def83SBjoern A. Zeeb 	HTT_HOST2_TO_FW_RXBUF_RING,
422*5c1def83SBjoern A. Zeeb 	HTT_RXDMA_NON_MONITOR_DEST_RING,
423*5c1def83SBjoern A. Zeeb 	HTT_TX_MON_HOST2MON_BUF_RING,
424*5c1def83SBjoern A. Zeeb 	HTT_TX_MON_MON2HOST_DEST_RING,
425*5c1def83SBjoern A. Zeeb };
426*5c1def83SBjoern A. Zeeb 
427*5c1def83SBjoern A. Zeeb /* host -> target  HTT_SRING_SETUP message
428*5c1def83SBjoern A. Zeeb  *
429*5c1def83SBjoern A. Zeeb  * After target is booted up, Host can send SRING setup message for
430*5c1def83SBjoern A. Zeeb  * each host facing LMAC SRING. Target setups up HW registers based
431*5c1def83SBjoern A. Zeeb  * on setup message and confirms back to Host if response_required is set.
432*5c1def83SBjoern A. Zeeb  * Host should wait for confirmation message before sending new SRING
433*5c1def83SBjoern A. Zeeb  * setup message
434*5c1def83SBjoern A. Zeeb  *
435*5c1def83SBjoern A. Zeeb  * The message would appear as follows:
436*5c1def83SBjoern A. Zeeb  *
437*5c1def83SBjoern A. Zeeb  * |31            24|23    20|19|18 16|15|14          8|7                0|
438*5c1def83SBjoern A. Zeeb  * |--------------- +-----------------+----------------+------------------|
439*5c1def83SBjoern A. Zeeb  * |    ring_type   |      ring_id    |    pdev_id     |     msg_type     |
440*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
441*5c1def83SBjoern A. Zeeb  * |                          ring_base_addr_lo                           |
442*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
443*5c1def83SBjoern A. Zeeb  * |                         ring_base_addr_hi                            |
444*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
445*5c1def83SBjoern A. Zeeb  * |ring_misc_cfg_flag|ring_entry_size|            ring_size              |
446*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
447*5c1def83SBjoern A. Zeeb  * |                         ring_head_offset32_remote_addr_lo            |
448*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
449*5c1def83SBjoern A. Zeeb  * |                         ring_head_offset32_remote_addr_hi            |
450*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
451*5c1def83SBjoern A. Zeeb  * |                         ring_tail_offset32_remote_addr_lo            |
452*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
453*5c1def83SBjoern A. Zeeb  * |                         ring_tail_offset32_remote_addr_hi            |
454*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
455*5c1def83SBjoern A. Zeeb  * |                          ring_msi_addr_lo                            |
456*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
457*5c1def83SBjoern A. Zeeb  * |                          ring_msi_addr_hi                            |
458*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
459*5c1def83SBjoern A. Zeeb  * |                          ring_msi_data                               |
460*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
461*5c1def83SBjoern A. Zeeb  * |         intr_timer_th            |IM|      intr_batch_counter_th     |
462*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
463*5c1def83SBjoern A. Zeeb  * |          reserved        |RR|PTCF|        intr_low_threshold         |
464*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
465*5c1def83SBjoern A. Zeeb  * Where
466*5c1def83SBjoern A. Zeeb  *     IM = sw_intr_mode
467*5c1def83SBjoern A. Zeeb  *     RR = response_required
468*5c1def83SBjoern A. Zeeb  *     PTCF = prefetch_timer_cfg
469*5c1def83SBjoern A. Zeeb  *
470*5c1def83SBjoern A. Zeeb  * The message is interpreted as follows:
471*5c1def83SBjoern A. Zeeb  * dword0  - b'0:7   - msg_type: This will be set to
472*5c1def83SBjoern A. Zeeb  *                     HTT_H2T_MSG_TYPE_SRING_SETUP
473*5c1def83SBjoern A. Zeeb  *           b'8:15  - pdev_id:
474*5c1def83SBjoern A. Zeeb  *                     0 (for rings at SOC/UMAC level),
475*5c1def83SBjoern A. Zeeb  *                     1/2/3 mac id (for rings at LMAC level)
476*5c1def83SBjoern A. Zeeb  *           b'16:23 - ring_id: identify which ring is to setup,
477*5c1def83SBjoern A. Zeeb  *                     more details can be got from enum htt_srng_ring_id
478*5c1def83SBjoern A. Zeeb  *           b'24:31 - ring_type: identify type of host rings,
479*5c1def83SBjoern A. Zeeb  *                     more details can be got from enum htt_srng_ring_type
480*5c1def83SBjoern A. Zeeb  * dword1  - b'0:31  - ring_base_addr_lo: Lower 32bits of ring base address
481*5c1def83SBjoern A. Zeeb  * dword2  - b'0:31  - ring_base_addr_hi: Upper 32bits of ring base address
482*5c1def83SBjoern A. Zeeb  * dword3  - b'0:15  - ring_size: size of the ring in unit of 4-bytes words
483*5c1def83SBjoern A. Zeeb  *           b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
484*5c1def83SBjoern A. Zeeb  *           b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
485*5c1def83SBjoern A. Zeeb  *                     SW_TO_HW_RING.
486*5c1def83SBjoern A. Zeeb  *                     Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
487*5c1def83SBjoern A. Zeeb  * dword4  - b'0:31  - ring_head_off32_remote_addr_lo:
488*5c1def83SBjoern A. Zeeb  *                     Lower 32 bits of memory address of the remote variable
489*5c1def83SBjoern A. Zeeb  *                     storing the 4-byte word offset that identifies the head
490*5c1def83SBjoern A. Zeeb  *                     element within the ring.
491*5c1def83SBjoern A. Zeeb  *                     (The head offset variable has type u32.)
492*5c1def83SBjoern A. Zeeb  *                     Valid for HW_TO_SW and SW_TO_SW rings.
493*5c1def83SBjoern A. Zeeb  * dword5  - b'0:31  - ring_head_off32_remote_addr_hi:
494*5c1def83SBjoern A. Zeeb  *                     Upper 32 bits of memory address of the remote variable
495*5c1def83SBjoern A. Zeeb  *                     storing the 4-byte word offset that identifies the head
496*5c1def83SBjoern A. Zeeb  *                     element within the ring.
497*5c1def83SBjoern A. Zeeb  *                     (The head offset variable has type u32.)
498*5c1def83SBjoern A. Zeeb  *                     Valid for HW_TO_SW and SW_TO_SW rings.
499*5c1def83SBjoern A. Zeeb  * dword6  - b'0:31  - ring_tail_off32_remote_addr_lo:
500*5c1def83SBjoern A. Zeeb  *                     Lower 32 bits of memory address of the remote variable
501*5c1def83SBjoern A. Zeeb  *                     storing the 4-byte word offset that identifies the tail
502*5c1def83SBjoern A. Zeeb  *                     element within the ring.
503*5c1def83SBjoern A. Zeeb  *                     (The tail offset variable has type u32.)
504*5c1def83SBjoern A. Zeeb  *                     Valid for HW_TO_SW and SW_TO_SW rings.
505*5c1def83SBjoern A. Zeeb  * dword7  - b'0:31  - ring_tail_off32_remote_addr_hi:
506*5c1def83SBjoern A. Zeeb  *                     Upper 32 bits of memory address of the remote variable
507*5c1def83SBjoern A. Zeeb  *                     storing the 4-byte word offset that identifies the tail
508*5c1def83SBjoern A. Zeeb  *                     element within the ring.
509*5c1def83SBjoern A. Zeeb  *                     (The tail offset variable has type u32.)
510*5c1def83SBjoern A. Zeeb  *                     Valid for HW_TO_SW and SW_TO_SW rings.
511*5c1def83SBjoern A. Zeeb  * dword8  - b'0:31  - ring_msi_addr_lo: Lower 32bits of MSI cfg address
512*5c1def83SBjoern A. Zeeb  *                     valid only for HW_TO_SW_RING and SW_TO_HW_RING
513*5c1def83SBjoern A. Zeeb  * dword9  - b'0:31  - ring_msi_addr_hi: Upper 32bits of MSI cfg address
514*5c1def83SBjoern A. Zeeb  *                     valid only for HW_TO_SW_RING and SW_TO_HW_RING
515*5c1def83SBjoern A. Zeeb  * dword10 - b'0:31  - ring_msi_data: MSI data
516*5c1def83SBjoern A. Zeeb  *                     Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
517*5c1def83SBjoern A. Zeeb  *                     valid only for HW_TO_SW_RING and SW_TO_HW_RING
518*5c1def83SBjoern A. Zeeb  * dword11 - b'0:14  - intr_batch_counter_th:
519*5c1def83SBjoern A. Zeeb  *                     batch counter threshold is in units of 4-byte words.
520*5c1def83SBjoern A. Zeeb  *                     HW internally maintains and increments batch count.
521*5c1def83SBjoern A. Zeeb  *                     (see SRING spec for detail description).
522*5c1def83SBjoern A. Zeeb  *                     When batch count reaches threshold value, an interrupt
523*5c1def83SBjoern A. Zeeb  *                     is generated by HW.
524*5c1def83SBjoern A. Zeeb  *           b'15    - sw_intr_mode:
525*5c1def83SBjoern A. Zeeb  *                     This configuration shall be static.
526*5c1def83SBjoern A. Zeeb  *                     Only programmed at power up.
527*5c1def83SBjoern A. Zeeb  *                     0: generate pulse style sw interrupts
528*5c1def83SBjoern A. Zeeb  *                     1: generate level style sw interrupts
529*5c1def83SBjoern A. Zeeb  *           b'16:31 - intr_timer_th:
530*5c1def83SBjoern A. Zeeb  *                     The timer init value when timer is idle or is
531*5c1def83SBjoern A. Zeeb  *                     initialized to start downcounting.
532*5c1def83SBjoern A. Zeeb  *                     In 8us units (to cover a range of 0 to 524 ms)
533*5c1def83SBjoern A. Zeeb  * dword12 - b'0:15  - intr_low_threshold:
534*5c1def83SBjoern A. Zeeb  *                     Used only by Consumer ring to generate ring_sw_int_p.
535*5c1def83SBjoern A. Zeeb  *                     Ring entries low threshold water mark, that is used
536*5c1def83SBjoern A. Zeeb  *                     in combination with the interrupt timer as well as
537*5c1def83SBjoern A. Zeeb  *                     the clearing of the level interrupt.
538*5c1def83SBjoern A. Zeeb  *           b'16:18 - prefetch_timer_cfg:
539*5c1def83SBjoern A. Zeeb  *                     Used only by Consumer ring to set timer mode to
540*5c1def83SBjoern A. Zeeb  *                     support Application prefetch handling.
541*5c1def83SBjoern A. Zeeb  *                     The external tail offset/pointer will be updated
542*5c1def83SBjoern A. Zeeb  *                     at following intervals:
543*5c1def83SBjoern A. Zeeb  *                     3'b000: (Prefetch feature disabled; used only for debug)
544*5c1def83SBjoern A. Zeeb  *                     3'b001: 1 usec
545*5c1def83SBjoern A. Zeeb  *                     3'b010: 4 usec
546*5c1def83SBjoern A. Zeeb  *                     3'b011: 8 usec (default)
547*5c1def83SBjoern A. Zeeb  *                     3'b100: 16 usec
548*5c1def83SBjoern A. Zeeb  *                     Others: Reserved
549*5c1def83SBjoern A. Zeeb  *           b'19    - response_required:
550*5c1def83SBjoern A. Zeeb  *                     Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
551*5c1def83SBjoern A. Zeeb  *           b'20:31 - reserved:  reserved for future use
552*5c1def83SBjoern A. Zeeb  */
553*5c1def83SBjoern A. Zeeb 
554*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO0_MSG_TYPE	GENMASK(7, 0)
555*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO0_PDEV_ID	GENMASK(15, 8)
556*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO0_RING_ID	GENMASK(23, 16)
557*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO0_RING_TYPE	GENMASK(31, 24)
558*5c1def83SBjoern A. Zeeb 
559*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO1_RING_SIZE			GENMASK(15, 0)
560*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO1_RING_ENTRY_SIZE		GENMASK(23, 16)
561*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO1_RING_LOOP_CNT_DIS		BIT(25)
562*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_MSI_SWAP		BIT(27)
563*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_HOST_FW_SWAP	BIT(28)
564*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_TLV_SWAP		BIT(29)
565*5c1def83SBjoern A. Zeeb 
566*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INTR_INFO_BATCH_COUNTER_THRESH	GENMASK(14, 0)
567*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INTR_INFO_SW_INTR_MODE		BIT(15)
568*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INTR_INFO_INTR_TIMER_THRESH		GENMASK(31, 16)
569*5c1def83SBjoern A. Zeeb 
570*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO2_INTR_LOW_THRESH	GENMASK(15, 0)
571*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO2_PRE_FETCH_TIMER_CFG	GENMASK(18, 16)
572*5c1def83SBjoern A. Zeeb #define HTT_SRNG_SETUP_CMD_INFO2_RESPONSE_REQUIRED	BIT(19)
573*5c1def83SBjoern A. Zeeb 
574*5c1def83SBjoern A. Zeeb struct htt_srng_setup_cmd {
575*5c1def83SBjoern A. Zeeb 	__le32 info0;
576*5c1def83SBjoern A. Zeeb 	__le32 ring_base_addr_lo;
577*5c1def83SBjoern A. Zeeb 	__le32 ring_base_addr_hi;
578*5c1def83SBjoern A. Zeeb 	__le32 info1;
579*5c1def83SBjoern A. Zeeb 	__le32 ring_head_off32_remote_addr_lo;
580*5c1def83SBjoern A. Zeeb 	__le32 ring_head_off32_remote_addr_hi;
581*5c1def83SBjoern A. Zeeb 	__le32 ring_tail_off32_remote_addr_lo;
582*5c1def83SBjoern A. Zeeb 	__le32 ring_tail_off32_remote_addr_hi;
583*5c1def83SBjoern A. Zeeb 	__le32 ring_msi_addr_lo;
584*5c1def83SBjoern A. Zeeb 	__le32 ring_msi_addr_hi;
585*5c1def83SBjoern A. Zeeb 	__le32 msi_data;
586*5c1def83SBjoern A. Zeeb 	__le32 intr_info;
587*5c1def83SBjoern A. Zeeb 	__le32 info2;
588*5c1def83SBjoern A. Zeeb } __packed;
589*5c1def83SBjoern A. Zeeb 
590*5c1def83SBjoern A. Zeeb /* host -> target FW  PPDU_STATS config message
591*5c1def83SBjoern A. Zeeb  *
592*5c1def83SBjoern A. Zeeb  * @details
593*5c1def83SBjoern A. Zeeb  * The following field definitions describe the format of the HTT host
594*5c1def83SBjoern A. Zeeb  * to target FW for PPDU_STATS_CFG msg.
595*5c1def83SBjoern A. Zeeb  * The message allows the host to configure the PPDU_STATS_IND messages
596*5c1def83SBjoern A. Zeeb  * produced by the target.
597*5c1def83SBjoern A. Zeeb  *
598*5c1def83SBjoern A. Zeeb  * |31          24|23          16|15           8|7            0|
599*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
600*5c1def83SBjoern A. Zeeb  * |    REQ bit mask             |   pdev_mask  |   msg type   |
601*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
602*5c1def83SBjoern A. Zeeb  * Header fields:
603*5c1def83SBjoern A. Zeeb  *  - MSG_TYPE
604*5c1def83SBjoern A. Zeeb  *    Bits 7:0
605*5c1def83SBjoern A. Zeeb  *    Purpose: identifies this is a req to configure ppdu_stats_ind from target
606*5c1def83SBjoern A. Zeeb  *    Value: 0x11
607*5c1def83SBjoern A. Zeeb  *  - PDEV_MASK
608*5c1def83SBjoern A. Zeeb  *    Bits 8:15
609*5c1def83SBjoern A. Zeeb  *    Purpose: identifies which pdevs this PPDU stats configuration applies to
610*5c1def83SBjoern A. Zeeb  *    Value: This is a overloaded field, refer to usage and interpretation of
611*5c1def83SBjoern A. Zeeb  *           PDEV in interface document.
612*5c1def83SBjoern A. Zeeb  *           Bit   8    :  Reserved for SOC stats
613*5c1def83SBjoern A. Zeeb  *           Bit 9 - 15 :  Indicates PDEV_MASK in DBDC
614*5c1def83SBjoern A. Zeeb  *                         Indicates MACID_MASK in DBS
615*5c1def83SBjoern A. Zeeb  *  - REQ_TLV_BIT_MASK
616*5c1def83SBjoern A. Zeeb  *    Bits 16:31
617*5c1def83SBjoern A. Zeeb  *    Purpose: each set bit indicates the corresponding PPDU stats TLV type
618*5c1def83SBjoern A. Zeeb  *        needs to be included in the target's PPDU_STATS_IND messages.
619*5c1def83SBjoern A. Zeeb  *    Value: refer htt_ppdu_stats_tlv_tag_t <<<???
620*5c1def83SBjoern A. Zeeb  *
621*5c1def83SBjoern A. Zeeb  */
622*5c1def83SBjoern A. Zeeb 
623*5c1def83SBjoern A. Zeeb struct htt_ppdu_stats_cfg_cmd {
624*5c1def83SBjoern A. Zeeb 	__le32 msg;
625*5c1def83SBjoern A. Zeeb } __packed;
626*5c1def83SBjoern A. Zeeb 
627*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_CFG_MSG_TYPE		GENMASK(7, 0)
628*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_CFG_PDEV_ID		GENMASK(15, 8)
629*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_CFG_TLV_TYPE_BITMASK	GENMASK(31, 16)
630*5c1def83SBjoern A. Zeeb 
631*5c1def83SBjoern A. Zeeb enum htt_ppdu_stats_tag_type {
632*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_COMMON,
633*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_USR_COMMON,
634*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_USR_RATE,
635*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_64,
636*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_256,
637*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_SCH_CMD_STATUS,
638*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_USR_COMPLTN_COMMON,
639*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_64,
640*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_256,
641*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_USR_COMPLTN_ACK_BA_STATUS,
642*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_USR_COMPLTN_FLUSH,
643*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_USR_COMMON_ARRAY,
644*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_INFO,
645*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_TX_MGMTCTRL_PAYLOAD,
646*5c1def83SBjoern A. Zeeb 
647*5c1def83SBjoern A. Zeeb 	/* New TLV's are added above to this line */
648*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_TAG_MAX,
649*5c1def83SBjoern A. Zeeb };
650*5c1def83SBjoern A. Zeeb 
651*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_TAG_DEFAULT (BIT(HTT_PPDU_STATS_TAG_COMMON) \
652*5c1def83SBjoern A. Zeeb 				   | BIT(HTT_PPDU_STATS_TAG_USR_COMMON) \
653*5c1def83SBjoern A. Zeeb 				   | BIT(HTT_PPDU_STATS_TAG_USR_RATE) \
654*5c1def83SBjoern A. Zeeb 				   | BIT(HTT_PPDU_STATS_TAG_SCH_CMD_STATUS) \
655*5c1def83SBjoern A. Zeeb 				   | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_COMMON) \
656*5c1def83SBjoern A. Zeeb 				   | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_ACK_BA_STATUS) \
657*5c1def83SBjoern A. Zeeb 				   | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_FLUSH) \
658*5c1def83SBjoern A. Zeeb 				   | BIT(HTT_PPDU_STATS_TAG_USR_COMMON_ARRAY))
659*5c1def83SBjoern A. Zeeb 
660*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_TAG_PKTLOG  (BIT(HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_64) | \
661*5c1def83SBjoern A. Zeeb 				    BIT(HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_256) | \
662*5c1def83SBjoern A. Zeeb 				    BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_64) | \
663*5c1def83SBjoern A. Zeeb 				    BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_256) | \
664*5c1def83SBjoern A. Zeeb 				    BIT(HTT_PPDU_STATS_TAG_INFO) | \
665*5c1def83SBjoern A. Zeeb 				    BIT(HTT_PPDU_STATS_TAG_TX_MGMTCTRL_PAYLOAD) | \
666*5c1def83SBjoern A. Zeeb 				    HTT_PPDU_STATS_TAG_DEFAULT)
667*5c1def83SBjoern A. Zeeb 
668*5c1def83SBjoern A. Zeeb enum htt_stats_internal_ppdu_frametype {
669*5c1def83SBjoern A. Zeeb 	HTT_STATS_PPDU_FTYPE_CTRL,
670*5c1def83SBjoern A. Zeeb 	HTT_STATS_PPDU_FTYPE_DATA,
671*5c1def83SBjoern A. Zeeb 	HTT_STATS_PPDU_FTYPE_BAR,
672*5c1def83SBjoern A. Zeeb 	HTT_STATS_PPDU_FTYPE_MAX
673*5c1def83SBjoern A. Zeeb };
674*5c1def83SBjoern A. Zeeb 
675*5c1def83SBjoern A. Zeeb /* HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG Message
676*5c1def83SBjoern A. Zeeb  *
677*5c1def83SBjoern A. Zeeb  * details:
678*5c1def83SBjoern A. Zeeb  *    HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
679*5c1def83SBjoern A. Zeeb  *    configure RXDMA rings.
680*5c1def83SBjoern A. Zeeb  *    The configuration is per ring based and includes both packet subtypes
681*5c1def83SBjoern A. Zeeb  *    and PPDU/MPDU TLVs.
682*5c1def83SBjoern A. Zeeb  *
683*5c1def83SBjoern A. Zeeb  *    The message would appear as follows:
684*5c1def83SBjoern A. Zeeb  *
685*5c1def83SBjoern A. Zeeb  *    |31       26|25|24|23            16|15             8|7             0|
686*5c1def83SBjoern A. Zeeb  *    |-----------------+----------------+----------------+---------------|
687*5c1def83SBjoern A. Zeeb  *    |   rsvd1   |PS|SS|     ring_id    |     pdev_id    |    msg_type   |
688*5c1def83SBjoern A. Zeeb  *    |-------------------------------------------------------------------|
689*5c1def83SBjoern A. Zeeb  *    |              rsvd2               |           ring_buffer_size     |
690*5c1def83SBjoern A. Zeeb  *    |-------------------------------------------------------------------|
691*5c1def83SBjoern A. Zeeb  *    |                        packet_type_enable_flags_0                 |
692*5c1def83SBjoern A. Zeeb  *    |-------------------------------------------------------------------|
693*5c1def83SBjoern A. Zeeb  *    |                        packet_type_enable_flags_1                 |
694*5c1def83SBjoern A. Zeeb  *    |-------------------------------------------------------------------|
695*5c1def83SBjoern A. Zeeb  *    |                        packet_type_enable_flags_2                 |
696*5c1def83SBjoern A. Zeeb  *    |-------------------------------------------------------------------|
697*5c1def83SBjoern A. Zeeb  *    |                        packet_type_enable_flags_3                 |
698*5c1def83SBjoern A. Zeeb  *    |-------------------------------------------------------------------|
699*5c1def83SBjoern A. Zeeb  *    |                         tlv_filter_in_flags                       |
700*5c1def83SBjoern A. Zeeb  *    |-------------------------------------------------------------------|
701*5c1def83SBjoern A. Zeeb  * Where:
702*5c1def83SBjoern A. Zeeb  *     PS = pkt_swap
703*5c1def83SBjoern A. Zeeb  *     SS = status_swap
704*5c1def83SBjoern A. Zeeb  * The message is interpreted as follows:
705*5c1def83SBjoern A. Zeeb  * dword0 - b'0:7   - msg_type: This will be set to
706*5c1def83SBjoern A. Zeeb  *                    HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
707*5c1def83SBjoern A. Zeeb  *          b'8:15  - pdev_id:
708*5c1def83SBjoern A. Zeeb  *                    0 (for rings at SOC/UMAC level),
709*5c1def83SBjoern A. Zeeb  *                    1/2/3 mac id (for rings at LMAC level)
710*5c1def83SBjoern A. Zeeb  *          b'16:23 - ring_id : Identify the ring to configure.
711*5c1def83SBjoern A. Zeeb  *                    More details can be got from enum htt_srng_ring_id
712*5c1def83SBjoern A. Zeeb  *          b'24    - status_swap: 1 is to swap status TLV
713*5c1def83SBjoern A. Zeeb  *          b'25    - pkt_swap:  1 is to swap packet TLV
714*5c1def83SBjoern A. Zeeb  *          b'26:31 - rsvd1:  reserved for future use
715*5c1def83SBjoern A. Zeeb  * dword1 - b'0:16  - ring_buffer_size: size of bufferes referenced by rx ring,
716*5c1def83SBjoern A. Zeeb  *                    in byte units.
717*5c1def83SBjoern A. Zeeb  *                    Valid only for HW_TO_SW_RING and SW_TO_HW_RING
718*5c1def83SBjoern A. Zeeb  *        - b'16:31 - rsvd2: Reserved for future use
719*5c1def83SBjoern A. Zeeb  * dword2 - b'0:31  - packet_type_enable_flags_0:
720*5c1def83SBjoern A. Zeeb  *                    Enable MGMT packet from 0b0000 to 0b1001
721*5c1def83SBjoern A. Zeeb  *                    bits from low to high: FP, MD, MO - 3 bits
722*5c1def83SBjoern A. Zeeb  *                        FP: Filter_Pass
723*5c1def83SBjoern A. Zeeb  *                        MD: Monitor_Direct
724*5c1def83SBjoern A. Zeeb  *                        MO: Monitor_Other
725*5c1def83SBjoern A. Zeeb  *                    10 mgmt subtypes * 3 bits -> 30 bits
726*5c1def83SBjoern A. Zeeb  *                    Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
727*5c1def83SBjoern A. Zeeb  * dword3 - b'0:31  - packet_type_enable_flags_1:
728*5c1def83SBjoern A. Zeeb  *                    Enable MGMT packet from 0b1010 to 0b1111
729*5c1def83SBjoern A. Zeeb  *                    bits from low to high: FP, MD, MO - 3 bits
730*5c1def83SBjoern A. Zeeb  *                    Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
731*5c1def83SBjoern A. Zeeb  * dword4 - b'0:31 -  packet_type_enable_flags_2:
732*5c1def83SBjoern A. Zeeb  *                    Enable CTRL packet from 0b0000 to 0b1001
733*5c1def83SBjoern A. Zeeb  *                    bits from low to high: FP, MD, MO - 3 bits
734*5c1def83SBjoern A. Zeeb  *                    Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
735*5c1def83SBjoern A. Zeeb  * dword5 - b'0:31  - packet_type_enable_flags_3:
736*5c1def83SBjoern A. Zeeb  *                    Enable CTRL packet from 0b1010 to 0b1111,
737*5c1def83SBjoern A. Zeeb  *                    MCAST_DATA, UCAST_DATA, NULL_DATA
738*5c1def83SBjoern A. Zeeb  *                    bits from low to high: FP, MD, MO - 3 bits
739*5c1def83SBjoern A. Zeeb  *                    Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
740*5c1def83SBjoern A. Zeeb  * dword6 - b'0:31 -  tlv_filter_in_flags:
741*5c1def83SBjoern A. Zeeb  *                    Filter in Attention/MPDU/PPDU/Header/User tlvs
742*5c1def83SBjoern A. Zeeb  *                    Refer to CFG_TLV_FILTER_IN_FLAG defs
743*5c1def83SBjoern A. Zeeb  */
744*5c1def83SBjoern A. Zeeb 
745*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_MSG_TYPE	GENMASK(7, 0)
746*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_PDEV_ID	GENMASK(15, 8)
747*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_RING_ID	GENMASK(23, 16)
748*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_SS		BIT(24)
749*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_PS		BIT(25)
750*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_CMD_INFO1_BUF_SIZE	GENMASK(15, 0)
751*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_CMD_OFFSET_VALID      BIT(26)
752*5c1def83SBjoern A. Zeeb 
753*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET      GENMASK(15, 0)
754*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET      GENMASK(31, 16)
755*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET    GENMASK(15, 0)
756*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET  GENMASK(31, 16)
757*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET    GENMASK(15, 0)
758*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET  GENMASK(31, 16)
759*5c1def83SBjoern A. Zeeb #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET   GENMASK(15, 0)
760*5c1def83SBjoern A. Zeeb 
761*5c1def83SBjoern A. Zeeb enum htt_rx_filter_tlv_flags {
762*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_MPDU_START		= BIT(0),
763*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_MSDU_START		= BIT(1),
764*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_RX_PACKET		= BIT(2),
765*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_MSDU_END		= BIT(3),
766*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_MPDU_END		= BIT(4),
767*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_PACKET_HEADER		= BIT(5),
768*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_PER_MSDU_HEADER		= BIT(6),
769*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_ATTENTION		= BIT(7),
770*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_PPDU_START		= BIT(8),
771*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_PPDU_END		= BIT(9),
772*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS	= BIT(10),
773*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT	= BIT(11),
774*5c1def83SBjoern A. Zeeb 	HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE	= BIT(12),
775*5c1def83SBjoern A. Zeeb };
776*5c1def83SBjoern A. Zeeb 
777*5c1def83SBjoern A. Zeeb enum htt_rx_mgmt_pkt_filter_tlv_flags0 {
778*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ		= BIT(0),
779*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ		= BIT(1),
780*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ		= BIT(2),
781*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP		= BIT(3),
782*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP		= BIT(4),
783*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP		= BIT(5),
784*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ	= BIT(6),
785*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ	= BIT(7),
786*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ	= BIT(8),
787*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP	= BIT(9),
788*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP	= BIT(10),
789*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP	= BIT(11),
790*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ		= BIT(12),
791*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ		= BIT(13),
792*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ		= BIT(14),
793*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP		= BIT(15),
794*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP		= BIT(16),
795*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP		= BIT(17),
796*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV	= BIT(18),
797*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV	= BIT(19),
798*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV	= BIT(20),
799*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7		= BIT(21),
800*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7		= BIT(22),
801*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7		= BIT(23),
802*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON		= BIT(24),
803*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON		= BIT(25),
804*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON		= BIT(26),
805*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM		= BIT(27),
806*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM		= BIT(28),
807*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM		= BIT(29),
808*5c1def83SBjoern A. Zeeb };
809*5c1def83SBjoern A. Zeeb 
810*5c1def83SBjoern A. Zeeb enum htt_rx_mgmt_pkt_filter_tlv_flags1 {
811*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC		= BIT(0),
812*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC		= BIT(1),
813*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC		= BIT(2),
814*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH		= BIT(3),
815*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH		= BIT(4),
816*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH		= BIT(5),
817*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH		= BIT(6),
818*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH		= BIT(7),
819*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH		= BIT(8),
820*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION		= BIT(9),
821*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION		= BIT(10),
822*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION		= BIT(11),
823*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK	= BIT(12),
824*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK	= BIT(13),
825*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK	= BIT(14),
826*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15	= BIT(15),
827*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15	= BIT(16),
828*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15	= BIT(17),
829*5c1def83SBjoern A. Zeeb };
830*5c1def83SBjoern A. Zeeb 
831*5c1def83SBjoern A. Zeeb enum htt_rx_ctrl_pkt_filter_tlv_flags2 {
832*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1	= BIT(0),
833*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1	= BIT(1),
834*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1	= BIT(2),
835*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2	= BIT(3),
836*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2	= BIT(4),
837*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2	= BIT(5),
838*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER	= BIT(6),
839*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER	= BIT(7),
840*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER	= BIT(8),
841*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4	= BIT(9),
842*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4	= BIT(10),
843*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4	= BIT(11),
844*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL	= BIT(12),
845*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL	= BIT(13),
846*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL	= BIT(14),
847*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP	= BIT(15),
848*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP	= BIT(16),
849*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP	= BIT(17),
850*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT	= BIT(18),
851*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT	= BIT(19),
852*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT	= BIT(20),
853*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER	= BIT(21),
854*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER	= BIT(22),
855*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER	= BIT(23),
856*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BAR		= BIT(24),
857*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BAR		= BIT(25),
858*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BAR		= BIT(26),
859*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BA			= BIT(27),
860*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BA			= BIT(28),
861*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BA			= BIT(29),
862*5c1def83SBjoern A. Zeeb };
863*5c1def83SBjoern A. Zeeb 
864*5c1def83SBjoern A. Zeeb enum htt_rx_ctrl_pkt_filter_tlv_flags3 {
865*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL		= BIT(0),
866*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL		= BIT(1),
867*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL		= BIT(2),
868*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_RTS		= BIT(3),
869*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_RTS		= BIT(4),
870*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_RTS		= BIT(5),
871*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CTS		= BIT(6),
872*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CTS		= BIT(7),
873*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CTS		= BIT(8),
874*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_ACK		= BIT(9),
875*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_ACK		= BIT(10),
876*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_ACK		= BIT(11),
877*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND		= BIT(12),
878*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND		= BIT(13),
879*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND		= BIT(14),
880*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK		= BIT(15),
881*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK		= BIT(16),
882*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK		= BIT(17),
883*5c1def83SBjoern A. Zeeb };
884*5c1def83SBjoern A. Zeeb 
885*5c1def83SBjoern A. Zeeb enum htt_rx_data_pkt_filter_tlv_flasg3 {
886*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_MCAST	= BIT(18),
887*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_MCAST	= BIT(19),
888*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_MCAST	= BIT(20),
889*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_UCAST	= BIT(21),
890*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_UCAST	= BIT(22),
891*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_UCAST	= BIT(23),
892*5c1def83SBjoern A. Zeeb 	HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA	= BIT(24),
893*5c1def83SBjoern A. Zeeb 	HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA	= BIT(25),
894*5c1def83SBjoern A. Zeeb 	HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA	= BIT(26),
895*5c1def83SBjoern A. Zeeb };
896*5c1def83SBjoern A. Zeeb 
897*5c1def83SBjoern A. Zeeb #define HTT_RX_FP_MGMT_FILTER_FLAGS0 \
898*5c1def83SBjoern A. Zeeb 	(HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
899*5c1def83SBjoern A. Zeeb 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
900*5c1def83SBjoern A. Zeeb 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
901*5c1def83SBjoern A. Zeeb 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
902*5c1def83SBjoern A. Zeeb 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
903*5c1def83SBjoern A. Zeeb 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
904*5c1def83SBjoern A. Zeeb 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
905*5c1def83SBjoern A. Zeeb 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
906*5c1def83SBjoern A. Zeeb 	| HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
907*5c1def83SBjoern A. Zeeb 
908*5c1def83SBjoern A. Zeeb #define HTT_RX_MD_MGMT_FILTER_FLAGS0 \
909*5c1def83SBjoern A. Zeeb 	(HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
910*5c1def83SBjoern A. Zeeb 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
911*5c1def83SBjoern A. Zeeb 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
912*5c1def83SBjoern A. Zeeb 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
913*5c1def83SBjoern A. Zeeb 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
914*5c1def83SBjoern A. Zeeb 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
915*5c1def83SBjoern A. Zeeb 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
916*5c1def83SBjoern A. Zeeb 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
917*5c1def83SBjoern A. Zeeb 	| HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
918*5c1def83SBjoern A. Zeeb 
919*5c1def83SBjoern A. Zeeb #define HTT_RX_MO_MGMT_FILTER_FLAGS0 \
920*5c1def83SBjoern A. Zeeb 	(HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
921*5c1def83SBjoern A. Zeeb 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
922*5c1def83SBjoern A. Zeeb 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
923*5c1def83SBjoern A. Zeeb 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
924*5c1def83SBjoern A. Zeeb 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
925*5c1def83SBjoern A. Zeeb 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
926*5c1def83SBjoern A. Zeeb 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
927*5c1def83SBjoern A. Zeeb 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
928*5c1def83SBjoern A. Zeeb 	| HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
929*5c1def83SBjoern A. Zeeb 
930*5c1def83SBjoern A. Zeeb #define HTT_RX_FP_MGMT_FILTER_FLAGS1 (HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
931*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
932*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
933*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
934*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
935*5c1def83SBjoern A. Zeeb 
936*5c1def83SBjoern A. Zeeb #define HTT_RX_MD_MGMT_FILTER_FLAGS1 (HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
937*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
938*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
939*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
940*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
941*5c1def83SBjoern A. Zeeb 
942*5c1def83SBjoern A. Zeeb #define HTT_RX_MO_MGMT_FILTER_FLAGS1 (HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
943*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
944*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
945*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
946*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
947*5c1def83SBjoern A. Zeeb 
948*5c1def83SBjoern A. Zeeb #define HTT_RX_FP_CTRL_FILTER_FLASG2 (HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
949*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
950*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
951*5c1def83SBjoern A. Zeeb 
952*5c1def83SBjoern A. Zeeb #define HTT_RX_MD_CTRL_FILTER_FLASG2 (HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
953*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
954*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
955*5c1def83SBjoern A. Zeeb 
956*5c1def83SBjoern A. Zeeb #define HTT_RX_MO_CTRL_FILTER_FLASG2 (HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
957*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
958*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
959*5c1def83SBjoern A. Zeeb 
960*5c1def83SBjoern A. Zeeb #define HTT_RX_FP_CTRL_FILTER_FLASG3 (HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
961*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
962*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
963*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
964*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
965*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
966*5c1def83SBjoern A. Zeeb 
967*5c1def83SBjoern A. Zeeb #define HTT_RX_MD_CTRL_FILTER_FLASG3 (HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
968*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
969*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
970*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
971*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
972*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
973*5c1def83SBjoern A. Zeeb 
974*5c1def83SBjoern A. Zeeb #define HTT_RX_MO_CTRL_FILTER_FLASG3 (HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
975*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
976*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
977*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
978*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
979*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
980*5c1def83SBjoern A. Zeeb 
981*5c1def83SBjoern A. Zeeb #define HTT_RX_FP_DATA_FILTER_FLASG3 (HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
982*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
983*5c1def83SBjoern A. Zeeb 				     | HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
984*5c1def83SBjoern A. Zeeb 
985*5c1def83SBjoern A. Zeeb #define HTT_RX_MD_DATA_FILTER_FLASG3 (HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
986*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
987*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
988*5c1def83SBjoern A. Zeeb 
989*5c1def83SBjoern A. Zeeb #define HTT_RX_MO_DATA_FILTER_FLASG3 (HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
990*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
991*5c1def83SBjoern A. Zeeb 				     | HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
992*5c1def83SBjoern A. Zeeb 
993*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_FP_MGMT_FILTER_FLAGS0 \
994*5c1def83SBjoern A. Zeeb 		(HTT_RX_FP_MGMT_FILTER_FLAGS0 | \
995*5c1def83SBjoern A. Zeeb 		HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7)
996*5c1def83SBjoern A. Zeeb 
997*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_MO_MGMT_FILTER_FLAGS0 \
998*5c1def83SBjoern A. Zeeb 		(HTT_RX_MO_MGMT_FILTER_FLAGS0 | \
999*5c1def83SBjoern A. Zeeb 		HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7)
1000*5c1def83SBjoern A. Zeeb 
1001*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_FP_MGMT_FILTER_FLAGS1 \
1002*5c1def83SBjoern A. Zeeb 		(HTT_RX_FP_MGMT_FILTER_FLAGS1 | \
1003*5c1def83SBjoern A. Zeeb 		HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15)
1004*5c1def83SBjoern A. Zeeb 
1005*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_MO_MGMT_FILTER_FLAGS1 \
1006*5c1def83SBjoern A. Zeeb 		(HTT_RX_MO_MGMT_FILTER_FLAGS1 | \
1007*5c1def83SBjoern A. Zeeb 		HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15)
1008*5c1def83SBjoern A. Zeeb 
1009*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_FP_CTRL_FILTER_FLASG2 \
1010*5c1def83SBjoern A. Zeeb 		(HTT_RX_FP_CTRL_FILTER_FLASG2 | \
1011*5c1def83SBjoern A. Zeeb 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 | \
1012*5c1def83SBjoern A. Zeeb 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 | \
1013*5c1def83SBjoern A. Zeeb 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER | \
1014*5c1def83SBjoern A. Zeeb 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 | \
1015*5c1def83SBjoern A. Zeeb 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL | \
1016*5c1def83SBjoern A. Zeeb 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP | \
1017*5c1def83SBjoern A. Zeeb 		HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT)
1018*5c1def83SBjoern A. Zeeb 
1019*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_MO_CTRL_FILTER_FLASG2 \
1020*5c1def83SBjoern A. Zeeb 		(HTT_RX_MO_CTRL_FILTER_FLASG2 | \
1021*5c1def83SBjoern A. Zeeb 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 | \
1022*5c1def83SBjoern A. Zeeb 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 | \
1023*5c1def83SBjoern A. Zeeb 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER | \
1024*5c1def83SBjoern A. Zeeb 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 | \
1025*5c1def83SBjoern A. Zeeb 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL | \
1026*5c1def83SBjoern A. Zeeb 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP | \
1027*5c1def83SBjoern A. Zeeb 		HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT)
1028*5c1def83SBjoern A. Zeeb 
1029*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_FP_CTRL_FILTER_FLASG3 HTT_RX_FP_CTRL_FILTER_FLASG3
1030*5c1def83SBjoern A. Zeeb 
1031*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_MO_CTRL_FILTER_FLASG3 HTT_RX_MO_CTRL_FILTER_FLASG3
1032*5c1def83SBjoern A. Zeeb 
1033*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_FP_DATA_FILTER_FLASG3 HTT_RX_FP_DATA_FILTER_FLASG3
1034*5c1def83SBjoern A. Zeeb 
1035*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_MO_DATA_FILTER_FLASG3 HTT_RX_MO_DATA_FILTER_FLASG3
1036*5c1def83SBjoern A. Zeeb 
1037*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_FILTER_TLV_FLAGS \
1038*5c1def83SBjoern A. Zeeb 		(HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
1039*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PPDU_START | \
1040*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END | \
1041*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS | \
1042*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT | \
1043*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE)
1044*5c1def83SBjoern A. Zeeb 
1045*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_FILTER_TLV_FLAGS_MON_STATUS_RING \
1046*5c1def83SBjoern A. Zeeb 		(HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
1047*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PPDU_START | \
1048*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END | \
1049*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS | \
1050*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT | \
1051*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE)
1052*5c1def83SBjoern A. Zeeb 
1053*5c1def83SBjoern A. Zeeb #define HTT_RX_MON_FILTER_TLV_FLAGS_MON_BUF_RING \
1054*5c1def83SBjoern A. Zeeb 		(HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
1055*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_MSDU_START | \
1056*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_RX_PACKET | \
1057*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_MSDU_END | \
1058*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_MPDU_END | \
1059*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PACKET_HEADER | \
1060*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_PER_MSDU_HEADER | \
1061*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_ATTENTION)
1062*5c1def83SBjoern A. Zeeb 
1063*5c1def83SBjoern A. Zeeb /* msdu start. mpdu end, attention, rx hdr tlv's are not subscribed */
1064*5c1def83SBjoern A. Zeeb #define HTT_RX_TLV_FLAGS_RXDMA_RING \
1065*5c1def83SBjoern A. Zeeb 		(HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
1066*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_RX_PACKET | \
1067*5c1def83SBjoern A. Zeeb 		HTT_RX_FILTER_TLV_FLAGS_MSDU_END)
1068*5c1def83SBjoern A. Zeeb 
1069*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_MSG_TYPE	GENMASK(7, 0)
1070*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_PDEV_ID	GENMASK(15, 8)
1071*5c1def83SBjoern A. Zeeb 
1072*5c1def83SBjoern A. Zeeb struct htt_rx_ring_selection_cfg_cmd {
1073*5c1def83SBjoern A. Zeeb 	__le32 info0;
1074*5c1def83SBjoern A. Zeeb 	__le32 info1;
1075*5c1def83SBjoern A. Zeeb 	__le32 pkt_type_en_flags0;
1076*5c1def83SBjoern A. Zeeb 	__le32 pkt_type_en_flags1;
1077*5c1def83SBjoern A. Zeeb 	__le32 pkt_type_en_flags2;
1078*5c1def83SBjoern A. Zeeb 	__le32 pkt_type_en_flags3;
1079*5c1def83SBjoern A. Zeeb 	__le32 rx_filter_tlv;
1080*5c1def83SBjoern A. Zeeb 	__le32 rx_packet_offset;
1081*5c1def83SBjoern A. Zeeb 	__le32 rx_mpdu_offset;
1082*5c1def83SBjoern A. Zeeb 	__le32 rx_msdu_offset;
1083*5c1def83SBjoern A. Zeeb 	__le32 rx_attn_offset;
1084*5c1def83SBjoern A. Zeeb } __packed;
1085*5c1def83SBjoern A. Zeeb 
1086*5c1def83SBjoern A. Zeeb struct htt_rx_ring_tlv_filter {
1087*5c1def83SBjoern A. Zeeb 	u32 rx_filter; /* see htt_rx_filter_tlv_flags */
1088*5c1def83SBjoern A. Zeeb 	u32 pkt_filter_flags0; /* MGMT */
1089*5c1def83SBjoern A. Zeeb 	u32 pkt_filter_flags1; /* MGMT */
1090*5c1def83SBjoern A. Zeeb 	u32 pkt_filter_flags2; /* CTRL */
1091*5c1def83SBjoern A. Zeeb 	u32 pkt_filter_flags3; /* DATA */
1092*5c1def83SBjoern A. Zeeb 	bool offset_valid;
1093*5c1def83SBjoern A. Zeeb 	u16 rx_packet_offset;
1094*5c1def83SBjoern A. Zeeb 	u16 rx_header_offset;
1095*5c1def83SBjoern A. Zeeb 	u16 rx_mpdu_end_offset;
1096*5c1def83SBjoern A. Zeeb 	u16 rx_mpdu_start_offset;
1097*5c1def83SBjoern A. Zeeb 	u16 rx_msdu_end_offset;
1098*5c1def83SBjoern A. Zeeb 	u16 rx_msdu_start_offset;
1099*5c1def83SBjoern A. Zeeb 	u16 rx_attn_offset;
1100*5c1def83SBjoern A. Zeeb };
1101*5c1def83SBjoern A. Zeeb 
1102*5c1def83SBjoern A. Zeeb #define HTT_STATS_FRAME_CTRL_TYPE_MGMT  0x0
1103*5c1def83SBjoern A. Zeeb #define HTT_STATS_FRAME_CTRL_TYPE_CTRL  0x1
1104*5c1def83SBjoern A. Zeeb #define HTT_STATS_FRAME_CTRL_TYPE_DATA  0x2
1105*5c1def83SBjoern A. Zeeb #define HTT_STATS_FRAME_CTRL_TYPE_RESV  0x3
1106*5c1def83SBjoern A. Zeeb 
1107*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_MSG_TYPE	GENMASK(7, 0)
1108*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_PDEV_ID	GENMASK(15, 8)
1109*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_RING_ID	GENMASK(23, 16)
1110*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_SS		BIT(24)
1111*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO0_PS		BIT(25)
1112*5c1def83SBjoern A. Zeeb 
1113*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO1_RING_BUFF_SIZE	GENMASK(15, 0)
1114*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO1_PKT_TYPE		GENMASK(18, 16)
1115*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO1_CONF_LEN_MGMT	GENMASK(21, 19)
1116*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO1_CONF_LEN_CTRL	GENMASK(24, 22)
1117*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO1_CONF_LEN_DATA	GENMASK(27, 25)
1118*5c1def83SBjoern A. Zeeb 
1119*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_SELECTION_CFG_CMD_INFO2_PKT_TYPE_EN_FLAG	GENMASK(2, 0)
1120*5c1def83SBjoern A. Zeeb 
1121*5c1def83SBjoern A. Zeeb struct htt_tx_ring_selection_cfg_cmd {
1122*5c1def83SBjoern A. Zeeb 	__le32 info0;
1123*5c1def83SBjoern A. Zeeb 	__le32 info1;
1124*5c1def83SBjoern A. Zeeb 	__le32 info2;
1125*5c1def83SBjoern A. Zeeb 	__le32 tlv_filter_mask_in0;
1126*5c1def83SBjoern A. Zeeb 	__le32 tlv_filter_mask_in1;
1127*5c1def83SBjoern A. Zeeb 	__le32 tlv_filter_mask_in2;
1128*5c1def83SBjoern A. Zeeb 	__le32 tlv_filter_mask_in3;
1129*5c1def83SBjoern A. Zeeb 	__le32 reserved[3];
1130*5c1def83SBjoern A. Zeeb } __packed;
1131*5c1def83SBjoern A. Zeeb 
1132*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_TLV_FILTER_MGMT_DMA_LEN	GENMASK(3, 0)
1133*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_TLV_FILTER_CTRL_DMA_LEN	GENMASK(7, 4)
1134*5c1def83SBjoern A. Zeeb #define HTT_TX_RING_TLV_FILTER_DATA_DMA_LEN	GENMASK(11, 8)
1135*5c1def83SBjoern A. Zeeb 
1136*5c1def83SBjoern A. Zeeb #define HTT_TX_MON_FILTER_HYBRID_MODE \
1137*5c1def83SBjoern A. Zeeb 		(HTT_TX_FILTER_TLV_FLAGS0_RESPONSE_START_STATUS | \
1138*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_RESPONSE_END_STATUS | \
1139*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START | \
1140*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_END | \
1141*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START_PPDU | \
1142*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_USER_PPDU | \
1143*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_ACK_OR_BA | \
1144*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_1K_BA | \
1145*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START_PROT | \
1146*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_PROT | \
1147*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_USER_RESPONSE | \
1148*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_RECEIVED_RESPONSE_INFO | \
1149*5c1def83SBjoern A. Zeeb 		HTT_TX_FILTER_TLV_FLAGS0_RECEIVED_RESPONSE_INFO_PART2)
1150*5c1def83SBjoern A. Zeeb 
1151*5c1def83SBjoern A. Zeeb struct htt_tx_ring_tlv_filter {
1152*5c1def83SBjoern A. Zeeb 	u32 tx_mon_downstream_tlv_flags;
1153*5c1def83SBjoern A. Zeeb 	u32 tx_mon_upstream_tlv_flags0;
1154*5c1def83SBjoern A. Zeeb 	u32 tx_mon_upstream_tlv_flags1;
1155*5c1def83SBjoern A. Zeeb 	u32 tx_mon_upstream_tlv_flags2;
1156*5c1def83SBjoern A. Zeeb 	bool tx_mon_mgmt_filter;
1157*5c1def83SBjoern A. Zeeb 	bool tx_mon_data_filter;
1158*5c1def83SBjoern A. Zeeb 	bool tx_mon_ctrl_filter;
1159*5c1def83SBjoern A. Zeeb 	u16 tx_mon_pkt_dma_len;
1160*5c1def83SBjoern A. Zeeb } __packed;
1161*5c1def83SBjoern A. Zeeb 
1162*5c1def83SBjoern A. Zeeb enum htt_tx_mon_upstream_tlv_flags0 {
1163*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_RESPONSE_START_STATUS		= BIT(1),
1164*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_RESPONSE_END_STATUS		= BIT(2),
1165*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START		= BIT(3),
1166*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_END		= BIT(4),
1167*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START_PPDU	= BIT(5),
1168*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_USER_PPDU	= BIT(6),
1169*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_ACK_OR_BA	= BIT(7),
1170*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_1K_BA		= BIT(8),
1171*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_START_PROT	= BIT(9),
1172*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_PROT		= BIT(10),
1173*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_TX_FES_STATUS_USER_RESPONSE	= BIT(11),
1174*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_RX_FRAME_BITMAP_ACK		= BIT(12),
1175*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_RX_FRAME_1K_BITMAP_ACK		= BIT(13),
1176*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_COEX_TX_STATUS			= BIT(14),
1177*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_RECEIVED_RESPONSE_INFO		= BIT(15),
1178*5c1def83SBjoern A. Zeeb 	HTT_TX_FILTER_TLV_FLAGS0_RECEIVED_RESPONSE_INFO_PART2	= BIT(16),
1179*5c1def83SBjoern A. Zeeb };
1180*5c1def83SBjoern A. Zeeb 
1181*5c1def83SBjoern A. Zeeb #define HTT_TX_FILTER_TLV_FLAGS2_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32	BIT(11)
1182*5c1def83SBjoern A. Zeeb 
1183*5c1def83SBjoern A. Zeeb /* HTT message target->host */
1184*5c1def83SBjoern A. Zeeb 
1185*5c1def83SBjoern A. Zeeb enum htt_t2h_msg_type {
1186*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_VERSION_CONF,
1187*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_PEER_MAP	= 0x3,
1188*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_PEER_UNMAP	= 0x4,
1189*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_RX_ADDBA	= 0x5,
1190*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_PKTLOG		= 0x8,
1191*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_SEC_IND	= 0xb,
1192*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_PEER_MAP2	= 0x1e,
1193*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_PEER_UNMAP2	= 0x1f,
1194*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
1195*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
1196*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
1197*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
1198*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_PEER_MAP3	= 0x2b,
1199*5c1def83SBjoern A. Zeeb 	HTT_T2H_MSG_TYPE_VDEV_TXRX_STATS_PERIODIC_IND = 0x2c,
1200*5c1def83SBjoern A. Zeeb };
1201*5c1def83SBjoern A. Zeeb 
1202*5c1def83SBjoern A. Zeeb #define HTT_TARGET_VERSION_MAJOR 3
1203*5c1def83SBjoern A. Zeeb 
1204*5c1def83SBjoern A. Zeeb #define HTT_T2H_MSG_TYPE		GENMASK(7, 0)
1205*5c1def83SBjoern A. Zeeb #define HTT_T2H_VERSION_CONF_MINOR	GENMASK(15, 8)
1206*5c1def83SBjoern A. Zeeb #define HTT_T2H_VERSION_CONF_MAJOR	GENMASK(23, 16)
1207*5c1def83SBjoern A. Zeeb 
1208*5c1def83SBjoern A. Zeeb struct htt_t2h_version_conf_msg {
1209*5c1def83SBjoern A. Zeeb 	__le32 version;
1210*5c1def83SBjoern A. Zeeb } __packed;
1211*5c1def83SBjoern A. Zeeb 
1212*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_MAP_INFO_VDEV_ID	GENMASK(15, 8)
1213*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_MAP_INFO_PEER_ID	GENMASK(31, 16)
1214*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_MAP_INFO1_MAC_ADDR_H16	GENMASK(15, 0)
1215*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_MAP_INFO1_HW_PEER_ID	GENMASK(31, 16)
1216*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_MAP_INFO2_AST_HASH_VAL	GENMASK(15, 0)
1217*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_M	BIT(16)
1218*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_S	16
1219*5c1def83SBjoern A. Zeeb 
1220*5c1def83SBjoern A. Zeeb struct htt_t2h_peer_map_event {
1221*5c1def83SBjoern A. Zeeb 	__le32 info;
1222*5c1def83SBjoern A. Zeeb 	__le32 mac_addr_l32;
1223*5c1def83SBjoern A. Zeeb 	__le32 info1;
1224*5c1def83SBjoern A. Zeeb 	__le32 info2;
1225*5c1def83SBjoern A. Zeeb } __packed;
1226*5c1def83SBjoern A. Zeeb 
1227*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_UNMAP_INFO_VDEV_ID	HTT_T2H_PEER_MAP_INFO_VDEV_ID
1228*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_UNMAP_INFO_PEER_ID	HTT_T2H_PEER_MAP_INFO_PEER_ID
1229*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_UNMAP_INFO1_MAC_ADDR_H16 \
1230*5c1def83SBjoern A. Zeeb 					HTT_T2H_PEER_MAP_INFO1_MAC_ADDR_H16
1231*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_MAP_INFO1_NEXT_HOP_M HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_M
1232*5c1def83SBjoern A. Zeeb #define HTT_T2H_PEER_MAP_INFO1_NEXT_HOP_S HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_S
1233*5c1def83SBjoern A. Zeeb 
1234*5c1def83SBjoern A. Zeeb struct htt_t2h_peer_unmap_event {
1235*5c1def83SBjoern A. Zeeb 	__le32 info;
1236*5c1def83SBjoern A. Zeeb 	__le32 mac_addr_l32;
1237*5c1def83SBjoern A. Zeeb 	__le32 info1;
1238*5c1def83SBjoern A. Zeeb } __packed;
1239*5c1def83SBjoern A. Zeeb 
1240*5c1def83SBjoern A. Zeeb struct htt_resp_msg {
1241*5c1def83SBjoern A. Zeeb 	union {
1242*5c1def83SBjoern A. Zeeb 		struct htt_t2h_version_conf_msg version_msg;
1243*5c1def83SBjoern A. Zeeb 		struct htt_t2h_peer_map_event peer_map_ev;
1244*5c1def83SBjoern A. Zeeb 		struct htt_t2h_peer_unmap_event peer_unmap_ev;
1245*5c1def83SBjoern A. Zeeb 	};
1246*5c1def83SBjoern A. Zeeb } __packed;
1247*5c1def83SBjoern A. Zeeb 
1248*5c1def83SBjoern A. Zeeb #define HTT_VDEV_GET_STATS_U64(msg_l32, msg_u32)\
1249*5c1def83SBjoern A. Zeeb 	(((u64)__le32_to_cpu(msg_u32) << 32) | (__le32_to_cpu(msg_l32)))
1250*5c1def83SBjoern A. Zeeb #define HTT_T2H_VDEV_STATS_PERIODIC_MSG_TYPE		GENMASK(7, 0)
1251*5c1def83SBjoern A. Zeeb #define HTT_T2H_VDEV_STATS_PERIODIC_PDEV_ID		GENMASK(15, 8)
1252*5c1def83SBjoern A. Zeeb #define HTT_T2H_VDEV_STATS_PERIODIC_NUM_VDEV		GENMASK(23, 16)
1253*5c1def83SBjoern A. Zeeb #define HTT_T2H_VDEV_STATS_PERIODIC_PAYLOAD_BYTES	GENMASK(15, 0)
1254*5c1def83SBjoern A. Zeeb #define HTT_VDEV_TXRX_STATS_COMMON_TLV		0
1255*5c1def83SBjoern A. Zeeb #define HTT_VDEV_TXRX_STATS_HW_STATS_TLV	1
1256*5c1def83SBjoern A. Zeeb 
1257*5c1def83SBjoern A. Zeeb struct htt_t2h_vdev_txrx_stats_ind {
1258*5c1def83SBjoern A. Zeeb 	__le32 vdev_id;
1259*5c1def83SBjoern A. Zeeb 	__le32 rx_msdu_byte_cnt_lo;
1260*5c1def83SBjoern A. Zeeb 	__le32 rx_msdu_byte_cnt_hi;
1261*5c1def83SBjoern A. Zeeb 	__le32 rx_msdu_cnt_lo;
1262*5c1def83SBjoern A. Zeeb 	__le32 rx_msdu_cnt_hi;
1263*5c1def83SBjoern A. Zeeb 	__le32 tx_msdu_byte_cnt_lo;
1264*5c1def83SBjoern A. Zeeb 	__le32 tx_msdu_byte_cnt_hi;
1265*5c1def83SBjoern A. Zeeb 	__le32 tx_msdu_cnt_lo;
1266*5c1def83SBjoern A. Zeeb 	__le32 tx_msdu_cnt_hi;
1267*5c1def83SBjoern A. Zeeb 	__le32 tx_retry_cnt_lo;
1268*5c1def83SBjoern A. Zeeb 	__le32 tx_retry_cnt_hi;
1269*5c1def83SBjoern A. Zeeb 	__le32 tx_retry_byte_cnt_lo;
1270*5c1def83SBjoern A. Zeeb 	__le32 tx_retry_byte_cnt_hi;
1271*5c1def83SBjoern A. Zeeb 	__le32 tx_drop_cnt_lo;
1272*5c1def83SBjoern A. Zeeb 	__le32 tx_drop_cnt_hi;
1273*5c1def83SBjoern A. Zeeb 	__le32 tx_drop_byte_cnt_lo;
1274*5c1def83SBjoern A. Zeeb 	__le32 tx_drop_byte_cnt_hi;
1275*5c1def83SBjoern A. Zeeb 	__le32 msdu_ttl_cnt_lo;
1276*5c1def83SBjoern A. Zeeb 	__le32 msdu_ttl_cnt_hi;
1277*5c1def83SBjoern A. Zeeb 	__le32 msdu_ttl_byte_cnt_lo;
1278*5c1def83SBjoern A. Zeeb 	__le32 msdu_ttl_byte_cnt_hi;
1279*5c1def83SBjoern A. Zeeb } __packed;
1280*5c1def83SBjoern A. Zeeb 
1281*5c1def83SBjoern A. Zeeb struct htt_t2h_vdev_common_stats_tlv {
1282*5c1def83SBjoern A. Zeeb 	__le32 soc_drop_count_lo;
1283*5c1def83SBjoern A. Zeeb 	__le32 soc_drop_count_hi;
1284*5c1def83SBjoern A. Zeeb } __packed;
1285*5c1def83SBjoern A. Zeeb 
1286*5c1def83SBjoern A. Zeeb /* ppdu stats
1287*5c1def83SBjoern A. Zeeb  *
1288*5c1def83SBjoern A. Zeeb  * @details
1289*5c1def83SBjoern A. Zeeb  * The following field definitions describe the format of the HTT target
1290*5c1def83SBjoern A. Zeeb  * to host ppdu stats indication message.
1291*5c1def83SBjoern A. Zeeb  *
1292*5c1def83SBjoern A. Zeeb  *
1293*5c1def83SBjoern A. Zeeb  * |31                         16|15   12|11   10|9      8|7            0 |
1294*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
1295*5c1def83SBjoern A. Zeeb  * |    payload_size             | rsvd  |pdev_id|mac_id  |    msg type   |
1296*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
1297*5c1def83SBjoern A. Zeeb  * |                          ppdu_id                                     |
1298*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
1299*5c1def83SBjoern A. Zeeb  * |                        Timestamp in us                               |
1300*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
1301*5c1def83SBjoern A. Zeeb  * |                          reserved                                    |
1302*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
1303*5c1def83SBjoern A. Zeeb  * |                    type-specific stats info                          |
1304*5c1def83SBjoern A. Zeeb  * |                     (see htt_ppdu_stats.h)                           |
1305*5c1def83SBjoern A. Zeeb  * |----------------------------------------------------------------------|
1306*5c1def83SBjoern A. Zeeb  * Header fields:
1307*5c1def83SBjoern A. Zeeb  *  - MSG_TYPE
1308*5c1def83SBjoern A. Zeeb  *    Bits 7:0
1309*5c1def83SBjoern A. Zeeb  *    Purpose: Identifies this is a PPDU STATS indication
1310*5c1def83SBjoern A. Zeeb  *             message.
1311*5c1def83SBjoern A. Zeeb  *    Value: 0x1d
1312*5c1def83SBjoern A. Zeeb  *  - mac_id
1313*5c1def83SBjoern A. Zeeb  *    Bits 9:8
1314*5c1def83SBjoern A. Zeeb  *    Purpose: mac_id of this ppdu_id
1315*5c1def83SBjoern A. Zeeb  *    Value: 0-3
1316*5c1def83SBjoern A. Zeeb  *  - pdev_id
1317*5c1def83SBjoern A. Zeeb  *    Bits 11:10
1318*5c1def83SBjoern A. Zeeb  *    Purpose: pdev_id of this ppdu_id
1319*5c1def83SBjoern A. Zeeb  *    Value: 0-3
1320*5c1def83SBjoern A. Zeeb  *     0 (for rings at SOC level),
1321*5c1def83SBjoern A. Zeeb  *     1/2/3 PDEV -> 0/1/2
1322*5c1def83SBjoern A. Zeeb  *  - payload_size
1323*5c1def83SBjoern A. Zeeb  *    Bits 31:16
1324*5c1def83SBjoern A. Zeeb  *    Purpose: total tlv size
1325*5c1def83SBjoern A. Zeeb  *    Value: payload_size in bytes
1326*5c1def83SBjoern A. Zeeb  */
1327*5c1def83SBjoern A. Zeeb 
1328*5c1def83SBjoern A. Zeeb #define HTT_T2H_PPDU_STATS_INFO_PDEV_ID GENMASK(11, 10)
1329*5c1def83SBjoern A. Zeeb #define HTT_T2H_PPDU_STATS_INFO_PAYLOAD_SIZE GENMASK(31, 16)
1330*5c1def83SBjoern A. Zeeb 
1331*5c1def83SBjoern A. Zeeb struct ath12k_htt_ppdu_stats_msg {
1332*5c1def83SBjoern A. Zeeb 	__le32 info;
1333*5c1def83SBjoern A. Zeeb 	__le32 ppdu_id;
1334*5c1def83SBjoern A. Zeeb 	__le32 timestamp;
1335*5c1def83SBjoern A. Zeeb 	__le32 rsvd;
1336*5c1def83SBjoern A. Zeeb 	u8 data[];
1337*5c1def83SBjoern A. Zeeb } __packed;
1338*5c1def83SBjoern A. Zeeb 
1339*5c1def83SBjoern A. Zeeb struct htt_tlv {
1340*5c1def83SBjoern A. Zeeb 	__le32 header;
1341*5c1def83SBjoern A. Zeeb #if defined(__linux__)
1342*5c1def83SBjoern A. Zeeb 	u8 value[];
1343*5c1def83SBjoern A. Zeeb #elif defined(__FreeBSD__)
1344*5c1def83SBjoern A. Zeeb 	u8 value[0];
1345*5c1def83SBjoern A. Zeeb #endif
1346*5c1def83SBjoern A. Zeeb } __packed;
1347*5c1def83SBjoern A. Zeeb 
1348*5c1def83SBjoern A. Zeeb #define HTT_TLV_TAG			GENMASK(11, 0)
1349*5c1def83SBjoern A. Zeeb #define HTT_TLV_LEN			GENMASK(23, 12)
1350*5c1def83SBjoern A. Zeeb 
1351*5c1def83SBjoern A. Zeeb enum HTT_PPDU_STATS_BW {
1352*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_BANDWIDTH_5MHZ   = 0,
1353*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_BANDWIDTH_10MHZ  = 1,
1354*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_BANDWIDTH_20MHZ  = 2,
1355*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_BANDWIDTH_40MHZ  = 3,
1356*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_BANDWIDTH_80MHZ  = 4,
1357*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_BANDWIDTH_160MHZ = 5, /* includes 80+80 */
1358*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_BANDWIDTH_DYN    = 6,
1359*5c1def83SBjoern A. Zeeb };
1360*5c1def83SBjoern A. Zeeb 
1361*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_CMN_FLAGS_FRAME_TYPE_M	GENMASK(7, 0)
1362*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_CMN_FLAGS_QUEUE_TYPE_M	GENMASK(15, 8)
1363*5c1def83SBjoern A. Zeeb /* bw - HTT_PPDU_STATS_BW */
1364*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_CMN_FLAGS_BW_M		GENMASK(19, 16)
1365*5c1def83SBjoern A. Zeeb 
1366*5c1def83SBjoern A. Zeeb struct htt_ppdu_stats_common {
1367*5c1def83SBjoern A. Zeeb 	__le32 ppdu_id;
1368*5c1def83SBjoern A. Zeeb 	__le16 sched_cmdid;
1369*5c1def83SBjoern A. Zeeb 	u8 ring_id;
1370*5c1def83SBjoern A. Zeeb 	u8 num_users;
1371*5c1def83SBjoern A. Zeeb 	__le32 flags; /* %HTT_PPDU_STATS_COMMON_FLAGS_*/
1372*5c1def83SBjoern A. Zeeb 	__le32 chain_mask;
1373*5c1def83SBjoern A. Zeeb 	__le32 fes_duration_us; /* frame exchange sequence */
1374*5c1def83SBjoern A. Zeeb 	__le32 ppdu_sch_eval_start_tstmp_us;
1375*5c1def83SBjoern A. Zeeb 	__le32 ppdu_sch_end_tstmp_us;
1376*5c1def83SBjoern A. Zeeb 	__le32 ppdu_start_tstmp_us;
1377*5c1def83SBjoern A. Zeeb 	/* BIT [15 :  0] - phy mode (WLAN_PHY_MODE) with which ppdu was transmitted
1378*5c1def83SBjoern A. Zeeb 	 * BIT [31 : 16] - bandwidth (in MHz) with which ppdu was transmitted
1379*5c1def83SBjoern A. Zeeb 	 */
1380*5c1def83SBjoern A. Zeeb 	__le16 phy_mode;
1381*5c1def83SBjoern A. Zeeb 	__le16 bw_mhz;
1382*5c1def83SBjoern A. Zeeb } __packed;
1383*5c1def83SBjoern A. Zeeb 
1384*5c1def83SBjoern A. Zeeb enum htt_ppdu_stats_gi {
1385*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_SGI_0_8_US,
1386*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_SGI_0_4_US,
1387*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_SGI_1_6_US,
1388*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_SGI_3_2_US,
1389*5c1def83SBjoern A. Zeeb };
1390*5c1def83SBjoern A. Zeeb 
1391*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_INFO0_USER_POS_M	GENMASK(3, 0)
1392*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_INFO0_MU_GROUP_ID_M	GENMASK(11, 4)
1393*5c1def83SBjoern A. Zeeb 
1394*5c1def83SBjoern A. Zeeb enum HTT_PPDU_STATS_PPDU_TYPE {
1395*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_PPDU_TYPE_SU,
1396*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_PPDU_TYPE_MU_MIMO,
1397*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_PPDU_TYPE_MU_OFDMA,
1398*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_PPDU_TYPE_MU_MIMO_OFDMA,
1399*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_PPDU_TYPE_UL_TRIG,
1400*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_PPDU_TYPE_BURST_BCN,
1401*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_PPDU_TYPE_UL_BSR_RESP,
1402*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_PPDU_TYPE_UL_BSR_TRIG,
1403*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_PPDU_TYPE_UL_RESP,
1404*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_PPDU_TYPE_MAX
1405*5c1def83SBjoern A. Zeeb };
1406*5c1def83SBjoern A. Zeeb 
1407*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_INFO1_RESP_TYPE_VALD_M	BIT(0)
1408*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_INFO1_PPDU_TYPE_M	GENMASK(5, 1)
1409*5c1def83SBjoern A. Zeeb 
1410*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_LTF_SIZE_M	GENMASK(1, 0)
1411*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_STBC_M		BIT(2)
1412*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_HE_RE_M		BIT(3)
1413*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_TXBF_M		GENMASK(7, 4)
1414*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_BW_M		GENMASK(11, 8)
1415*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_NSS_M		GENMASK(15, 12)
1416*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_MCS_M		GENMASK(19, 16)
1417*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_PREAMBLE_M	GENMASK(23, 20)
1418*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_GI_M		GENMASK(27, 24)
1419*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_DCM_M		BIT(28)
1420*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_FLAGS_LDPC_M		BIT(29)
1421*5c1def83SBjoern A. Zeeb 
1422*5c1def83SBjoern A. Zeeb #define HTT_USR_RATE_PREAMBLE(_val) \
1423*5c1def83SBjoern A. Zeeb 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_PREAMBLE_M)
1424*5c1def83SBjoern A. Zeeb #define HTT_USR_RATE_BW(_val) \
1425*5c1def83SBjoern A. Zeeb 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_BW_M)
1426*5c1def83SBjoern A. Zeeb #define HTT_USR_RATE_NSS(_val) \
1427*5c1def83SBjoern A. Zeeb 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_NSS_M)
1428*5c1def83SBjoern A. Zeeb #define HTT_USR_RATE_MCS(_val) \
1429*5c1def83SBjoern A. Zeeb 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_MCS_M)
1430*5c1def83SBjoern A. Zeeb #define HTT_USR_RATE_GI(_val) \
1431*5c1def83SBjoern A. Zeeb 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_GI_M)
1432*5c1def83SBjoern A. Zeeb #define HTT_USR_RATE_DCM(_val) \
1433*5c1def83SBjoern A. Zeeb 		le32_get_bits(_val, HTT_PPDU_STATS_USER_RATE_FLAGS_DCM_M)
1434*5c1def83SBjoern A. Zeeb 
1435*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_LTF_SIZE_M		GENMASK(1, 0)
1436*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_STBC_M		BIT(2)
1437*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_HE_RE_M		BIT(3)
1438*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_TXBF_M		GENMASK(7, 4)
1439*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_BW_M		GENMASK(11, 8)
1440*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_NSS_M		GENMASK(15, 12)
1441*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_MCS_M		GENMASK(19, 16)
1442*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_PREAMBLE_M		GENMASK(23, 20)
1443*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_GI_M		GENMASK(27, 24)
1444*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_DCM_M		BIT(28)
1445*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_LDPC_M		BIT(29)
1446*5c1def83SBjoern A. Zeeb 
1447*5c1def83SBjoern A. Zeeb struct htt_ppdu_stats_user_rate {
1448*5c1def83SBjoern A. Zeeb 	u8 tid_num;
1449*5c1def83SBjoern A. Zeeb 	u8 reserved0;
1450*5c1def83SBjoern A. Zeeb 	__le16 sw_peer_id;
1451*5c1def83SBjoern A. Zeeb 	__le32 info0; /* %HTT_PPDU_STATS_USER_RATE_INFO0_*/
1452*5c1def83SBjoern A. Zeeb 	__le16 ru_end;
1453*5c1def83SBjoern A. Zeeb 	__le16 ru_start;
1454*5c1def83SBjoern A. Zeeb 	__le16 resp_ru_end;
1455*5c1def83SBjoern A. Zeeb 	__le16 resp_ru_start;
1456*5c1def83SBjoern A. Zeeb 	__le32 info1; /* %HTT_PPDU_STATS_USER_RATE_INFO1_ */
1457*5c1def83SBjoern A. Zeeb 	__le32 rate_flags; /* %HTT_PPDU_STATS_USER_RATE_FLAGS_ */
1458*5c1def83SBjoern A. Zeeb 	/* Note: resp_rate_info is only valid for if resp_type is UL */
1459*5c1def83SBjoern A. Zeeb 	__le32 resp_rate_flags; /* %HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_ */
1460*5c1def83SBjoern A. Zeeb } __packed;
1461*5c1def83SBjoern A. Zeeb 
1462*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_TX_INFO_FLAGS_RATECODE_M		GENMASK(7, 0)
1463*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_TX_INFO_FLAGS_IS_AMPDU_M		BIT(8)
1464*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_TX_INFO_FLAGS_BA_ACK_FAILED_M	GENMASK(10, 9)
1465*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_TX_INFO_FLAGS_BW_M		GENMASK(13, 11)
1466*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_TX_INFO_FLAGS_SGI_M		BIT(14)
1467*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_TX_INFO_FLAGS_PEERID_M		GENMASK(31, 16)
1468*5c1def83SBjoern A. Zeeb 
1469*5c1def83SBjoern A. Zeeb #define HTT_TX_INFO_IS_AMSDU(_flags) \
1470*5c1def83SBjoern A. Zeeb 			u32_get_bits(_flags, HTT_PPDU_STATS_TX_INFO_FLAGS_IS_AMPDU_M)
1471*5c1def83SBjoern A. Zeeb #define HTT_TX_INFO_BA_ACK_FAILED(_flags) \
1472*5c1def83SBjoern A. Zeeb 			u32_get_bits(_flags, HTT_PPDU_STATS_TX_INFO_FLAGS_BA_ACK_FAILED_M)
1473*5c1def83SBjoern A. Zeeb #define HTT_TX_INFO_RATECODE(_flags) \
1474*5c1def83SBjoern A. Zeeb 			u32_get_bits(_flags, HTT_PPDU_STATS_TX_INFO_FLAGS_RATECODE_M)
1475*5c1def83SBjoern A. Zeeb #define HTT_TX_INFO_PEERID(_flags) \
1476*5c1def83SBjoern A. Zeeb 			u32_get_bits(_flags, HTT_PPDU_STATS_TX_INFO_FLAGS_PEERID_M)
1477*5c1def83SBjoern A. Zeeb 
1478*5c1def83SBjoern A. Zeeb struct htt_tx_ppdu_stats_info {
1479*5c1def83SBjoern A. Zeeb 	struct htt_tlv tlv_hdr;
1480*5c1def83SBjoern A. Zeeb 	__le32 tx_success_bytes;
1481*5c1def83SBjoern A. Zeeb 	__le32 tx_retry_bytes;
1482*5c1def83SBjoern A. Zeeb 	__le32 tx_failed_bytes;
1483*5c1def83SBjoern A. Zeeb 	__le32 flags; /* %HTT_PPDU_STATS_TX_INFO_FLAGS_ */
1484*5c1def83SBjoern A. Zeeb 	__le16 tx_success_msdus;
1485*5c1def83SBjoern A. Zeeb 	__le16 tx_retry_msdus;
1486*5c1def83SBjoern A. Zeeb 	__le16 tx_failed_msdus;
1487*5c1def83SBjoern A. Zeeb 	__le16 tx_duration; /* united in us */
1488*5c1def83SBjoern A. Zeeb } __packed;
1489*5c1def83SBjoern A. Zeeb 
1490*5c1def83SBjoern A. Zeeb enum  htt_ppdu_stats_usr_compln_status {
1491*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_USER_STATUS_OK,
1492*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_USER_STATUS_FILTERED,
1493*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_USER_STATUS_RESP_TIMEOUT,
1494*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_USER_STATUS_RESP_MISMATCH,
1495*5c1def83SBjoern A. Zeeb 	HTT_PPDU_STATS_USER_STATUS_ABORT,
1496*5c1def83SBjoern A. Zeeb };
1497*5c1def83SBjoern A. Zeeb 
1498*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRY_M	GENMASK(3, 0)
1499*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_SHORT_RETRY_M	GENMASK(7, 4)
1500*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_IS_AMPDU_M		BIT(8)
1501*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_RESP_TYPE_M		GENMASK(12, 9)
1502*5c1def83SBjoern A. Zeeb 
1503*5c1def83SBjoern A. Zeeb #define HTT_USR_CMPLTN_IS_AMPDU(_val) \
1504*5c1def83SBjoern A. Zeeb 	    le32_get_bits(_val, HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_IS_AMPDU_M)
1505*5c1def83SBjoern A. Zeeb #define HTT_USR_CMPLTN_LONG_RETRY(_val) \
1506*5c1def83SBjoern A. Zeeb 	    le32_get_bits(_val, HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRY_M)
1507*5c1def83SBjoern A. Zeeb #define HTT_USR_CMPLTN_SHORT_RETRY(_val) \
1508*5c1def83SBjoern A. Zeeb 	    le32_get_bits(_val, HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_SHORT_RETRY_M)
1509*5c1def83SBjoern A. Zeeb 
1510*5c1def83SBjoern A. Zeeb struct htt_ppdu_stats_usr_cmpltn_cmn {
1511*5c1def83SBjoern A. Zeeb 	u8 status;
1512*5c1def83SBjoern A. Zeeb 	u8 tid_num;
1513*5c1def83SBjoern A. Zeeb 	__le16 sw_peer_id;
1514*5c1def83SBjoern A. Zeeb 	/* RSSI value of last ack packet (units = dB above noise floor) */
1515*5c1def83SBjoern A. Zeeb 	__le32 ack_rssi;
1516*5c1def83SBjoern A. Zeeb 	__le16 mpdu_tried;
1517*5c1def83SBjoern A. Zeeb 	__le16 mpdu_success;
1518*5c1def83SBjoern A. Zeeb 	__le32 flags; /* %HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRIES*/
1519*5c1def83SBjoern A. Zeeb } __packed;
1520*5c1def83SBjoern A. Zeeb 
1521*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_ACK_BA_INFO_NUM_MPDU_M	GENMASK(8, 0)
1522*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_ACK_BA_INFO_NUM_MSDU_M	GENMASK(24, 9)
1523*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_ACK_BA_INFO_TID_NUM	GENMASK(31, 25)
1524*5c1def83SBjoern A. Zeeb 
1525*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_NON_QOS_TID	16
1526*5c1def83SBjoern A. Zeeb 
1527*5c1def83SBjoern A. Zeeb struct htt_ppdu_stats_usr_cmpltn_ack_ba_status {
1528*5c1def83SBjoern A. Zeeb 	__le32 ppdu_id;
1529*5c1def83SBjoern A. Zeeb 	__le16 sw_peer_id;
1530*5c1def83SBjoern A. Zeeb 	__le16 reserved0;
1531*5c1def83SBjoern A. Zeeb 	__le32 info; /* %HTT_PPDU_STATS_USR_CMPLTN_CMN_INFO_ */
1532*5c1def83SBjoern A. Zeeb 	__le16 current_seq;
1533*5c1def83SBjoern A. Zeeb 	__le16 start_seq;
1534*5c1def83SBjoern A. Zeeb 	__le32 success_bytes;
1535*5c1def83SBjoern A. Zeeb } __packed;
1536*5c1def83SBjoern A. Zeeb 
1537*5c1def83SBjoern A. Zeeb struct htt_ppdu_user_stats {
1538*5c1def83SBjoern A. Zeeb 	u16 peer_id;
1539*5c1def83SBjoern A. Zeeb 	u16 delay_ba;
1540*5c1def83SBjoern A. Zeeb 	u32 tlv_flags;
1541*5c1def83SBjoern A. Zeeb 	bool is_valid_peer_id;
1542*5c1def83SBjoern A. Zeeb 	struct htt_ppdu_stats_user_rate rate;
1543*5c1def83SBjoern A. Zeeb 	struct htt_ppdu_stats_usr_cmpltn_cmn cmpltn_cmn;
1544*5c1def83SBjoern A. Zeeb 	struct htt_ppdu_stats_usr_cmpltn_ack_ba_status ack_ba;
1545*5c1def83SBjoern A. Zeeb };
1546*5c1def83SBjoern A. Zeeb 
1547*5c1def83SBjoern A. Zeeb #define HTT_PPDU_STATS_MAX_USERS	8
1548*5c1def83SBjoern A. Zeeb #define HTT_PPDU_DESC_MAX_DEPTH	16
1549*5c1def83SBjoern A. Zeeb 
1550*5c1def83SBjoern A. Zeeb struct htt_ppdu_stats {
1551*5c1def83SBjoern A. Zeeb 	struct htt_ppdu_stats_common common;
1552*5c1def83SBjoern A. Zeeb 	struct htt_ppdu_user_stats user_stats[HTT_PPDU_STATS_MAX_USERS];
1553*5c1def83SBjoern A. Zeeb };
1554*5c1def83SBjoern A. Zeeb 
1555*5c1def83SBjoern A. Zeeb struct htt_ppdu_stats_info {
1556*5c1def83SBjoern A. Zeeb 	u32 tlv_bitmap;
1557*5c1def83SBjoern A. Zeeb 	u32 ppdu_id;
1558*5c1def83SBjoern A. Zeeb 	u32 frame_type;
1559*5c1def83SBjoern A. Zeeb 	u32 frame_ctrl;
1560*5c1def83SBjoern A. Zeeb 	u32 delay_ba;
1561*5c1def83SBjoern A. Zeeb 	u32 bar_num_users;
1562*5c1def83SBjoern A. Zeeb 	struct htt_ppdu_stats ppdu_stats;
1563*5c1def83SBjoern A. Zeeb 	struct list_head list;
1564*5c1def83SBjoern A. Zeeb };
1565*5c1def83SBjoern A. Zeeb 
1566*5c1def83SBjoern A. Zeeb /* @brief target -> host MLO offset indiciation message
1567*5c1def83SBjoern A. Zeeb  *
1568*5c1def83SBjoern A. Zeeb  * @details
1569*5c1def83SBjoern A. Zeeb  * The following field definitions describe the format of the HTT target
1570*5c1def83SBjoern A. Zeeb  * to host mlo offset indication message.
1571*5c1def83SBjoern A. Zeeb  *
1572*5c1def83SBjoern A. Zeeb  *
1573*5c1def83SBjoern A. Zeeb  * |31        29|28    |26|25  22|21 16|15  13|12     10 |9     8|7     0|
1574*5c1def83SBjoern A. Zeeb  * |---------------------------------------------------------------------|
1575*5c1def83SBjoern A. Zeeb  * |   rsvd1    | mac_freq                    |chip_id   |pdev_id|msgtype|
1576*5c1def83SBjoern A. Zeeb  * |---------------------------------------------------------------------|
1577*5c1def83SBjoern A. Zeeb  * |                           sync_timestamp_lo_us                      |
1578*5c1def83SBjoern A. Zeeb  * |---------------------------------------------------------------------|
1579*5c1def83SBjoern A. Zeeb  * |                           sync_timestamp_hi_us                      |
1580*5c1def83SBjoern A. Zeeb  * |---------------------------------------------------------------------|
1581*5c1def83SBjoern A. Zeeb  * |                           mlo_offset_lo                             |
1582*5c1def83SBjoern A. Zeeb  * |---------------------------------------------------------------------|
1583*5c1def83SBjoern A. Zeeb  * |                           mlo_offset_hi                             |
1584*5c1def83SBjoern A. Zeeb  * |---------------------------------------------------------------------|
1585*5c1def83SBjoern A. Zeeb  * |                           mlo_offset_clcks                          |
1586*5c1def83SBjoern A. Zeeb  * |---------------------------------------------------------------------|
1587*5c1def83SBjoern A. Zeeb  * |   rsvd2           | mlo_comp_clks |mlo_comp_us                      |
1588*5c1def83SBjoern A. Zeeb  * |---------------------------------------------------------------------|
1589*5c1def83SBjoern A. Zeeb  * |   rsvd3                   |mlo_comp_timer                           |
1590*5c1def83SBjoern A. Zeeb  * |---------------------------------------------------------------------|
1591*5c1def83SBjoern A. Zeeb  * Header fields
1592*5c1def83SBjoern A. Zeeb  *  - MSG_TYPE
1593*5c1def83SBjoern A. Zeeb  *    Bits 7:0
1594*5c1def83SBjoern A. Zeeb  *    Purpose: Identifies this is a MLO offset indication msg
1595*5c1def83SBjoern A. Zeeb  *  - PDEV_ID
1596*5c1def83SBjoern A. Zeeb  *    Bits 9:8
1597*5c1def83SBjoern A. Zeeb  *    Purpose: Pdev of this MLO offset
1598*5c1def83SBjoern A. Zeeb  *  - CHIP_ID
1599*5c1def83SBjoern A. Zeeb  *    Bits 12:10
1600*5c1def83SBjoern A. Zeeb  *    Purpose: chip_id of this MLO offset
1601*5c1def83SBjoern A. Zeeb  *  - MAC_FREQ
1602*5c1def83SBjoern A. Zeeb  *    Bits 28:13
1603*5c1def83SBjoern A. Zeeb  *  - SYNC_TIMESTAMP_LO_US
1604*5c1def83SBjoern A. Zeeb  *    Purpose: clock frequency of the mac HW block in MHz
1605*5c1def83SBjoern A. Zeeb  *    Bits: 31:0
1606*5c1def83SBjoern A. Zeeb  *    Purpose: lower 32 bits of the WLAN global time stamp at which
1607*5c1def83SBjoern A. Zeeb  *             last sync interrupt was received
1608*5c1def83SBjoern A. Zeeb  *  - SYNC_TIMESTAMP_HI_US
1609*5c1def83SBjoern A. Zeeb  *    Bits: 31:0
1610*5c1def83SBjoern A. Zeeb  *    Purpose: upper 32 bits of WLAN global time stamp at which
1611*5c1def83SBjoern A. Zeeb  *             last sync interrupt was received
1612*5c1def83SBjoern A. Zeeb  *  - MLO_OFFSET_LO
1613*5c1def83SBjoern A. Zeeb  *    Bits: 31:0
1614*5c1def83SBjoern A. Zeeb  *    Purpose: lower 32 bits of the MLO offset in us
1615*5c1def83SBjoern A. Zeeb  *  - MLO_OFFSET_HI
1616*5c1def83SBjoern A. Zeeb  *    Bits: 31:0
1617*5c1def83SBjoern A. Zeeb  *    Purpose: upper 32 bits of the MLO offset in us
1618*5c1def83SBjoern A. Zeeb  *  - MLO_COMP_US
1619*5c1def83SBjoern A. Zeeb  *    Bits: 15:0
1620*5c1def83SBjoern A. Zeeb  *    Purpose: MLO time stamp compensation applied in us
1621*5c1def83SBjoern A. Zeeb  *  - MLO_COMP_CLCKS
1622*5c1def83SBjoern A. Zeeb  *    Bits: 25:16
1623*5c1def83SBjoern A. Zeeb  *    Purpose: MLO time stamp compensation applied in clock ticks
1624*5c1def83SBjoern A. Zeeb  *  - MLO_COMP_TIMER
1625*5c1def83SBjoern A. Zeeb  *    Bits: 21:0
1626*5c1def83SBjoern A. Zeeb  *    Purpose: Periodic timer at which compensation is applied
1627*5c1def83SBjoern A. Zeeb  */
1628*5c1def83SBjoern A. Zeeb 
1629*5c1def83SBjoern A. Zeeb #define HTT_T2H_MLO_OFFSET_INFO_MSG_TYPE        GENMASK(7, 0)
1630*5c1def83SBjoern A. Zeeb #define HTT_T2H_MLO_OFFSET_INFO_PDEV_ID         GENMASK(9, 8)
1631*5c1def83SBjoern A. Zeeb 
1632*5c1def83SBjoern A. Zeeb struct ath12k_htt_mlo_offset_msg {
1633*5c1def83SBjoern A. Zeeb 	__le32 info;
1634*5c1def83SBjoern A. Zeeb 	__le32 sync_timestamp_lo_us;
1635*5c1def83SBjoern A. Zeeb 	__le32 sync_timestamp_hi_us;
1636*5c1def83SBjoern A. Zeeb 	__le32 mlo_offset_hi;
1637*5c1def83SBjoern A. Zeeb 	__le32 mlo_offset_lo;
1638*5c1def83SBjoern A. Zeeb 	__le32 mlo_offset_clks;
1639*5c1def83SBjoern A. Zeeb 	__le32 mlo_comp_clks;
1640*5c1def83SBjoern A. Zeeb 	__le32 mlo_comp_timer;
1641*5c1def83SBjoern A. Zeeb } __packed;
1642*5c1def83SBjoern A. Zeeb 
1643*5c1def83SBjoern A. Zeeb /* @brief host -> target FW extended statistics retrieve
1644*5c1def83SBjoern A. Zeeb  *
1645*5c1def83SBjoern A. Zeeb  * @details
1646*5c1def83SBjoern A. Zeeb  * The following field definitions describe the format of the HTT host
1647*5c1def83SBjoern A. Zeeb  * to target FW extended stats retrieve message.
1648*5c1def83SBjoern A. Zeeb  * The message specifies the type of stats the host wants to retrieve.
1649*5c1def83SBjoern A. Zeeb  *
1650*5c1def83SBjoern A. Zeeb  * |31          24|23          16|15           8|7            0|
1651*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
1652*5c1def83SBjoern A. Zeeb  * |   reserved   | stats type   |   pdev_mask  |   msg type   |
1653*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
1654*5c1def83SBjoern A. Zeeb  * |                   config param [0]                        |
1655*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
1656*5c1def83SBjoern A. Zeeb  * |                   config param [1]                        |
1657*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
1658*5c1def83SBjoern A. Zeeb  * |                   config param [2]                        |
1659*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
1660*5c1def83SBjoern A. Zeeb  * |                   config param [3]                        |
1661*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
1662*5c1def83SBjoern A. Zeeb  * |                         reserved                          |
1663*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
1664*5c1def83SBjoern A. Zeeb  * |                        cookie LSBs                        |
1665*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
1666*5c1def83SBjoern A. Zeeb  * |                        cookie MSBs                        |
1667*5c1def83SBjoern A. Zeeb  * |-----------------------------------------------------------|
1668*5c1def83SBjoern A. Zeeb  * Header fields:
1669*5c1def83SBjoern A. Zeeb  *  - MSG_TYPE
1670*5c1def83SBjoern A. Zeeb  *    Bits 7:0
1671*5c1def83SBjoern A. Zeeb  *    Purpose: identifies this is a extended stats upload request message
1672*5c1def83SBjoern A. Zeeb  *    Value: 0x10
1673*5c1def83SBjoern A. Zeeb  *  - PDEV_MASK
1674*5c1def83SBjoern A. Zeeb  *    Bits 8:15
1675*5c1def83SBjoern A. Zeeb  *    Purpose: identifies the mask of PDEVs to retrieve stats from
1676*5c1def83SBjoern A. Zeeb  *    Value: This is a overloaded field, refer to usage and interpretation of
1677*5c1def83SBjoern A. Zeeb  *           PDEV in interface document.
1678*5c1def83SBjoern A. Zeeb  *           Bit   8    :  Reserved for SOC stats
1679*5c1def83SBjoern A. Zeeb  *           Bit 9 - 15 :  Indicates PDEV_MASK in DBDC
1680*5c1def83SBjoern A. Zeeb  *                         Indicates MACID_MASK in DBS
1681*5c1def83SBjoern A. Zeeb  *  - STATS_TYPE
1682*5c1def83SBjoern A. Zeeb  *    Bits 23:16
1683*5c1def83SBjoern A. Zeeb  *    Purpose: identifies which FW statistics to upload
1684*5c1def83SBjoern A. Zeeb  *    Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
1685*5c1def83SBjoern A. Zeeb  *  - Reserved
1686*5c1def83SBjoern A. Zeeb  *    Bits 31:24
1687*5c1def83SBjoern A. Zeeb  *  - CONFIG_PARAM [0]
1688*5c1def83SBjoern A. Zeeb  *    Bits 31:0
1689*5c1def83SBjoern A. Zeeb  *    Purpose: give an opaque configuration value to the specified stats type
1690*5c1def83SBjoern A. Zeeb  *    Value: stats-type specific configuration value
1691*5c1def83SBjoern A. Zeeb  *           Refer to htt_stats.h for interpretation for each stats sub_type
1692*5c1def83SBjoern A. Zeeb  *  - CONFIG_PARAM [1]
1693*5c1def83SBjoern A. Zeeb  *    Bits 31:0
1694*5c1def83SBjoern A. Zeeb  *    Purpose: give an opaque configuration value to the specified stats type
1695*5c1def83SBjoern A. Zeeb  *    Value: stats-type specific configuration value
1696*5c1def83SBjoern A. Zeeb  *           Refer to htt_stats.h for interpretation for each stats sub_type
1697*5c1def83SBjoern A. Zeeb  *  - CONFIG_PARAM [2]
1698*5c1def83SBjoern A. Zeeb  *    Bits 31:0
1699*5c1def83SBjoern A. Zeeb  *    Purpose: give an opaque configuration value to the specified stats type
1700*5c1def83SBjoern A. Zeeb  *    Value: stats-type specific configuration value
1701*5c1def83SBjoern A. Zeeb  *           Refer to htt_stats.h for interpretation for each stats sub_type
1702*5c1def83SBjoern A. Zeeb  *  - CONFIG_PARAM [3]
1703*5c1def83SBjoern A. Zeeb  *    Bits 31:0
1704*5c1def83SBjoern A. Zeeb  *    Purpose: give an opaque configuration value to the specified stats type
1705*5c1def83SBjoern A. Zeeb  *    Value: stats-type specific configuration value
1706*5c1def83SBjoern A. Zeeb  *           Refer to htt_stats.h for interpretation for each stats sub_type
1707*5c1def83SBjoern A. Zeeb  *  - Reserved [31:0] for future use.
1708*5c1def83SBjoern A. Zeeb  *  - COOKIE_LSBS
1709*5c1def83SBjoern A. Zeeb  *    Bits 31:0
1710*5c1def83SBjoern A. Zeeb  *    Purpose: Provide a mechanism to match a target->host stats confirmation
1711*5c1def83SBjoern A. Zeeb  *        message with its preceding host->target stats request message.
1712*5c1def83SBjoern A. Zeeb  *    Value: LSBs of the opaque cookie specified by the host-side requestor
1713*5c1def83SBjoern A. Zeeb  *  - COOKIE_MSBS
1714*5c1def83SBjoern A. Zeeb  *    Bits 31:0
1715*5c1def83SBjoern A. Zeeb  *    Purpose: Provide a mechanism to match a target->host stats confirmation
1716*5c1def83SBjoern A. Zeeb  *        message with its preceding host->target stats request message.
1717*5c1def83SBjoern A. Zeeb  *    Value: MSBs of the opaque cookie specified by the host-side requestor
1718*5c1def83SBjoern A. Zeeb  */
1719*5c1def83SBjoern A. Zeeb 
1720*5c1def83SBjoern A. Zeeb struct htt_ext_stats_cfg_hdr {
1721*5c1def83SBjoern A. Zeeb 	u8 msg_type;
1722*5c1def83SBjoern A. Zeeb 	u8 pdev_mask;
1723*5c1def83SBjoern A. Zeeb 	u8 stats_type;
1724*5c1def83SBjoern A. Zeeb 	u8 reserved;
1725*5c1def83SBjoern A. Zeeb } __packed;
1726*5c1def83SBjoern A. Zeeb 
1727*5c1def83SBjoern A. Zeeb struct htt_ext_stats_cfg_cmd {
1728*5c1def83SBjoern A. Zeeb 	struct htt_ext_stats_cfg_hdr hdr;
1729*5c1def83SBjoern A. Zeeb 	__le32 cfg_param0;
1730*5c1def83SBjoern A. Zeeb 	__le32 cfg_param1;
1731*5c1def83SBjoern A. Zeeb 	__le32 cfg_param2;
1732*5c1def83SBjoern A. Zeeb 	__le32 cfg_param3;
1733*5c1def83SBjoern A. Zeeb 	__le32 reserved;
1734*5c1def83SBjoern A. Zeeb 	__le32 cookie_lsb;
1735*5c1def83SBjoern A. Zeeb 	__le32 cookie_msb;
1736*5c1def83SBjoern A. Zeeb } __packed;
1737*5c1def83SBjoern A. Zeeb 
1738*5c1def83SBjoern A. Zeeb /* htt stats config default params */
1739*5c1def83SBjoern A. Zeeb #define HTT_STAT_DEFAULT_RESET_START_OFFSET 0
1740*5c1def83SBjoern A. Zeeb #define HTT_STAT_DEFAULT_CFG0_ALL_HWQS 0xffffffff
1741*5c1def83SBjoern A. Zeeb #define HTT_STAT_DEFAULT_CFG0_ALL_TXQS 0xffffffff
1742*5c1def83SBjoern A. Zeeb #define HTT_STAT_DEFAULT_CFG0_ALL_CMDQS 0xffff
1743*5c1def83SBjoern A. Zeeb #define HTT_STAT_DEFAULT_CFG0_ALL_RINGS 0xffff
1744*5c1def83SBjoern A. Zeeb #define HTT_STAT_DEFAULT_CFG0_ACTIVE_PEERS 0xff
1745*5c1def83SBjoern A. Zeeb #define HTT_STAT_DEFAULT_CFG0_CCA_CUMULATIVE 0x00
1746*5c1def83SBjoern A. Zeeb #define HTT_STAT_DEFAULT_CFG0_ACTIVE_VDEVS 0x00
1747*5c1def83SBjoern A. Zeeb 
1748*5c1def83SBjoern A. Zeeb /* HTT_DBG_EXT_STATS_PEER_INFO
1749*5c1def83SBjoern A. Zeeb  * PARAMS:
1750*5c1def83SBjoern A. Zeeb  * @config_param0:
1751*5c1def83SBjoern A. Zeeb  *  [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
1752*5c1def83SBjoern A. Zeeb  *  [Bit15 : Bit 1] htt_peer_stats_req_mode_t
1753*5c1def83SBjoern A. Zeeb  *  [Bit31 : Bit16] sw_peer_id
1754*5c1def83SBjoern A. Zeeb  * @config_param1:
1755*5c1def83SBjoern A. Zeeb  *  peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
1756*5c1def83SBjoern A. Zeeb  *   0 bit htt_peer_stats_cmn_tlv
1757*5c1def83SBjoern A. Zeeb  *   1 bit htt_peer_details_tlv
1758*5c1def83SBjoern A. Zeeb  *   2 bit htt_tx_peer_rate_stats_tlv
1759*5c1def83SBjoern A. Zeeb  *   3 bit htt_rx_peer_rate_stats_tlv
1760*5c1def83SBjoern A. Zeeb  *   4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
1761*5c1def83SBjoern A. Zeeb  *   5 bit htt_rx_tid_stats_tlv
1762*5c1def83SBjoern A. Zeeb  *   6 bit htt_msdu_flow_stats_tlv
1763*5c1def83SBjoern A. Zeeb  * @config_param2: [Bit31 : Bit0] mac_addr31to0
1764*5c1def83SBjoern A. Zeeb  * @config_param3: [Bit15 : Bit0] mac_addr47to32
1765*5c1def83SBjoern A. Zeeb  *                [Bit31 : Bit16] reserved
1766*5c1def83SBjoern A. Zeeb  */
1767*5c1def83SBjoern A. Zeeb #define HTT_STAT_PEER_INFO_MAC_ADDR BIT(0)
1768*5c1def83SBjoern A. Zeeb #define HTT_STAT_DEFAULT_PEER_REQ_TYPE 0x7f
1769*5c1def83SBjoern A. Zeeb 
1770*5c1def83SBjoern A. Zeeb /* Used to set different configs to the specified stats type.*/
1771*5c1def83SBjoern A. Zeeb struct htt_ext_stats_cfg_params {
1772*5c1def83SBjoern A. Zeeb 	u32 cfg0;
1773*5c1def83SBjoern A. Zeeb 	u32 cfg1;
1774*5c1def83SBjoern A. Zeeb 	u32 cfg2;
1775*5c1def83SBjoern A. Zeeb 	u32 cfg3;
1776*5c1def83SBjoern A. Zeeb };
1777*5c1def83SBjoern A. Zeeb 
1778*5c1def83SBjoern A. Zeeb enum vdev_stats_offload_timer_duration {
1779*5c1def83SBjoern A. Zeeb 	ATH12K_STATS_TIMER_DUR_500MS = 1,
1780*5c1def83SBjoern A. Zeeb 	ATH12K_STATS_TIMER_DUR_1SEC = 2,
1781*5c1def83SBjoern A. Zeeb 	ATH12K_STATS_TIMER_DUR_2SEC = 3,
1782*5c1def83SBjoern A. Zeeb };
1783*5c1def83SBjoern A. Zeeb 
ath12k_dp_get_mac_addr(u32 addr_l32,u16 addr_h16,u8 * addr)1784*5c1def83SBjoern A. Zeeb static inline void ath12k_dp_get_mac_addr(u32 addr_l32, u16 addr_h16, u8 *addr)
1785*5c1def83SBjoern A. Zeeb {
1786*5c1def83SBjoern A. Zeeb 	memcpy(addr, &addr_l32, 4);
1787*5c1def83SBjoern A. Zeeb 	memcpy(addr + 4, &addr_h16, ETH_ALEN - 4);
1788*5c1def83SBjoern A. Zeeb }
1789*5c1def83SBjoern A. Zeeb 
1790*5c1def83SBjoern A. Zeeb int ath12k_dp_service_srng(struct ath12k_base *ab,
1791*5c1def83SBjoern A. Zeeb 			   struct ath12k_ext_irq_grp *irq_grp,
1792*5c1def83SBjoern A. Zeeb 			   int budget);
1793*5c1def83SBjoern A. Zeeb int ath12k_dp_htt_connect(struct ath12k_dp *dp);
1794*5c1def83SBjoern A. Zeeb void ath12k_dp_vdev_tx_attach(struct ath12k *ar, struct ath12k_vif *arvif);
1795*5c1def83SBjoern A. Zeeb void ath12k_dp_free(struct ath12k_base *ab);
1796*5c1def83SBjoern A. Zeeb int ath12k_dp_alloc(struct ath12k_base *ab);
1797*5c1def83SBjoern A. Zeeb void ath12k_dp_cc_config(struct ath12k_base *ab);
1798*5c1def83SBjoern A. Zeeb int ath12k_dp_pdev_alloc(struct ath12k_base *ab);
1799*5c1def83SBjoern A. Zeeb void ath12k_dp_pdev_pre_alloc(struct ath12k_base *ab);
1800*5c1def83SBjoern A. Zeeb void ath12k_dp_pdev_free(struct ath12k_base *ab);
1801*5c1def83SBjoern A. Zeeb int ath12k_dp_tx_htt_srng_setup(struct ath12k_base *ab, u32 ring_id,
1802*5c1def83SBjoern A. Zeeb 				int mac_id, enum hal_ring_type ring_type);
1803*5c1def83SBjoern A. Zeeb int ath12k_dp_peer_setup(struct ath12k *ar, int vdev_id, const u8 *addr);
1804*5c1def83SBjoern A. Zeeb void ath12k_dp_peer_cleanup(struct ath12k *ar, int vdev_id, const u8 *addr);
1805*5c1def83SBjoern A. Zeeb void ath12k_dp_srng_cleanup(struct ath12k_base *ab, struct dp_srng *ring);
1806*5c1def83SBjoern A. Zeeb int ath12k_dp_srng_setup(struct ath12k_base *ab, struct dp_srng *ring,
1807*5c1def83SBjoern A. Zeeb 			 enum hal_ring_type type, int ring_num,
1808*5c1def83SBjoern A. Zeeb 			 int mac_id, int num_entries);
1809*5c1def83SBjoern A. Zeeb void ath12k_dp_link_desc_cleanup(struct ath12k_base *ab,
1810*5c1def83SBjoern A. Zeeb 				 struct dp_link_desc_bank *desc_bank,
1811*5c1def83SBjoern A. Zeeb 				 u32 ring_type, struct dp_srng *ring);
1812*5c1def83SBjoern A. Zeeb int ath12k_dp_link_desc_setup(struct ath12k_base *ab,
1813*5c1def83SBjoern A. Zeeb 			      struct dp_link_desc_bank *link_desc_banks,
1814*5c1def83SBjoern A. Zeeb 			      u32 ring_type, struct hal_srng *srng,
1815*5c1def83SBjoern A. Zeeb 			      u32 n_link_desc);
1816*5c1def83SBjoern A. Zeeb struct ath12k_rx_desc_info *ath12k_dp_get_rx_desc(struct ath12k_base *ab,
1817*5c1def83SBjoern A. Zeeb 						  u32 cookie);
1818*5c1def83SBjoern A. Zeeb struct ath12k_tx_desc_info *ath12k_dp_get_tx_desc(struct ath12k_base *ab,
1819*5c1def83SBjoern A. Zeeb 						  u32 desc_id);
1820*5c1def83SBjoern A. Zeeb #endif
1821