1*5c1def83SBjoern A. Zeeb /* SPDX-License-Identifier: BSD-3-Clause-Clear */ 2*5c1def83SBjoern A. Zeeb /* 3*5c1def83SBjoern A. Zeeb * Copyright (c) 2018-2021 The Linux Foundation. All rights reserved. 4*5c1def83SBjoern A. Zeeb * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved. 5*5c1def83SBjoern A. Zeeb */ 6*5c1def83SBjoern A. Zeeb 7*5c1def83SBjoern A. Zeeb #ifndef ATH12K_CE_H 8*5c1def83SBjoern A. Zeeb #define ATH12K_CE_H 9*5c1def83SBjoern A. Zeeb 10*5c1def83SBjoern A. Zeeb #define CE_COUNT_MAX 16 11*5c1def83SBjoern A. Zeeb 12*5c1def83SBjoern A. Zeeb /* Byte swap data words */ 13*5c1def83SBjoern A. Zeeb #define CE_ATTR_BYTE_SWAP_DATA 2 14*5c1def83SBjoern A. Zeeb 15*5c1def83SBjoern A. Zeeb /* no interrupt on copy completion */ 16*5c1def83SBjoern A. Zeeb #define CE_ATTR_DIS_INTR 8 17*5c1def83SBjoern A. Zeeb 18*5c1def83SBjoern A. Zeeb /* Host software's Copy Engine configuration. */ 19*5c1def83SBjoern A. Zeeb #define CE_ATTR_FLAGS 0 20*5c1def83SBjoern A. Zeeb 21*5c1def83SBjoern A. Zeeb /* Threshold to poll for tx completion in case of Interrupt disabled CE's */ 22*5c1def83SBjoern A. Zeeb #define ATH12K_CE_USAGE_THRESHOLD 32 23*5c1def83SBjoern A. Zeeb 24*5c1def83SBjoern A. Zeeb /* Directions for interconnect pipe configuration. 25*5c1def83SBjoern A. Zeeb * These definitions may be used during configuration and are shared 26*5c1def83SBjoern A. Zeeb * between Host and Target. 27*5c1def83SBjoern A. Zeeb * 28*5c1def83SBjoern A. Zeeb * Pipe Directions are relative to the Host, so PIPEDIR_IN means 29*5c1def83SBjoern A. Zeeb * "coming IN over air through Target to Host" as with a WiFi Rx operation. 30*5c1def83SBjoern A. Zeeb * Conversely, PIPEDIR_OUT means "going OUT from Host through Target over air" 31*5c1def83SBjoern A. Zeeb * as with a WiFi Tx operation. This is somewhat awkward for the "middle-man" 32*5c1def83SBjoern A. Zeeb * Target since things that are "PIPEDIR_OUT" are coming IN to the Target 33*5c1def83SBjoern A. Zeeb * over the interconnect. 34*5c1def83SBjoern A. Zeeb */ 35*5c1def83SBjoern A. Zeeb #define PIPEDIR_NONE 0 36*5c1def83SBjoern A. Zeeb #define PIPEDIR_IN 1 /* Target-->Host, WiFi Rx direction */ 37*5c1def83SBjoern A. Zeeb #define PIPEDIR_OUT 2 /* Host->Target, WiFi Tx direction */ 38*5c1def83SBjoern A. Zeeb #define PIPEDIR_INOUT 3 /* bidirectional */ 39*5c1def83SBjoern A. Zeeb #define PIPEDIR_INOUT_H2H 4 /* bidirectional, host to host */ 40*5c1def83SBjoern A. Zeeb 41*5c1def83SBjoern A. Zeeb /* CE address/mask */ 42*5c1def83SBjoern A. Zeeb #define CE_HOST_IE_ADDRESS 0x00A1803C 43*5c1def83SBjoern A. Zeeb #define CE_HOST_IE_2_ADDRESS 0x00A18040 44*5c1def83SBjoern A. Zeeb #define CE_HOST_IE_3_ADDRESS CE_HOST_IE_ADDRESS 45*5c1def83SBjoern A. Zeeb 46*5c1def83SBjoern A. Zeeb #define CE_HOST_IE_3_SHIFT 0xC 47*5c1def83SBjoern A. Zeeb 48*5c1def83SBjoern A. Zeeb #define CE_RING_IDX_INCR(nentries_mask, idx) (((idx) + 1) & (nentries_mask)) 49*5c1def83SBjoern A. Zeeb 50*5c1def83SBjoern A. Zeeb #define ATH12K_CE_RX_POST_RETRY_JIFFIES 50 51*5c1def83SBjoern A. Zeeb 52*5c1def83SBjoern A. Zeeb struct ath12k_base; 53*5c1def83SBjoern A. Zeeb 54*5c1def83SBjoern A. Zeeb /* Establish a mapping between a service/direction and a pipe. 55*5c1def83SBjoern A. Zeeb * Configuration information for a Copy Engine pipe and services. 56*5c1def83SBjoern A. Zeeb * Passed from Host to Target through QMI message and must be in 57*5c1def83SBjoern A. Zeeb * little endian format. 58*5c1def83SBjoern A. Zeeb */ 59*5c1def83SBjoern A. Zeeb struct service_to_pipe { 60*5c1def83SBjoern A. Zeeb __le32 service_id; 61*5c1def83SBjoern A. Zeeb __le32 pipedir; 62*5c1def83SBjoern A. Zeeb __le32 pipenum; 63*5c1def83SBjoern A. Zeeb }; 64*5c1def83SBjoern A. Zeeb 65*5c1def83SBjoern A. Zeeb /* Configuration information for a Copy Engine pipe. 66*5c1def83SBjoern A. Zeeb * Passed from Host to Target through QMI message during startup (one per CE). 67*5c1def83SBjoern A. Zeeb * 68*5c1def83SBjoern A. Zeeb * NOTE: Structure is shared between Host software and Target firmware! 69*5c1def83SBjoern A. Zeeb */ 70*5c1def83SBjoern A. Zeeb struct ce_pipe_config { 71*5c1def83SBjoern A. Zeeb __le32 pipenum; 72*5c1def83SBjoern A. Zeeb __le32 pipedir; 73*5c1def83SBjoern A. Zeeb __le32 nentries; 74*5c1def83SBjoern A. Zeeb __le32 nbytes_max; 75*5c1def83SBjoern A. Zeeb __le32 flags; 76*5c1def83SBjoern A. Zeeb __le32 reserved; 77*5c1def83SBjoern A. Zeeb }; 78*5c1def83SBjoern A. Zeeb 79*5c1def83SBjoern A. Zeeb struct ce_attr { 80*5c1def83SBjoern A. Zeeb /* CE_ATTR_* values */ 81*5c1def83SBjoern A. Zeeb unsigned int flags; 82*5c1def83SBjoern A. Zeeb 83*5c1def83SBjoern A. Zeeb /* #entries in source ring - Must be a power of 2 */ 84*5c1def83SBjoern A. Zeeb unsigned int src_nentries; 85*5c1def83SBjoern A. Zeeb 86*5c1def83SBjoern A. Zeeb /* Max source send size for this CE. 87*5c1def83SBjoern A. Zeeb * This is also the minimum size of a destination buffer. 88*5c1def83SBjoern A. Zeeb */ 89*5c1def83SBjoern A. Zeeb unsigned int src_sz_max; 90*5c1def83SBjoern A. Zeeb 91*5c1def83SBjoern A. Zeeb /* #entries in destination ring - Must be a power of 2 */ 92*5c1def83SBjoern A. Zeeb unsigned int dest_nentries; 93*5c1def83SBjoern A. Zeeb 94*5c1def83SBjoern A. Zeeb void (*recv_cb)(struct ath12k_base *ab, struct sk_buff *skb); 95*5c1def83SBjoern A. Zeeb }; 96*5c1def83SBjoern A. Zeeb 97*5c1def83SBjoern A. Zeeb #define CE_DESC_RING_ALIGN 8 98*5c1def83SBjoern A. Zeeb 99*5c1def83SBjoern A. Zeeb struct ath12k_ce_ring { 100*5c1def83SBjoern A. Zeeb /* Number of entries in this ring; must be power of 2 */ 101*5c1def83SBjoern A. Zeeb unsigned int nentries; 102*5c1def83SBjoern A. Zeeb unsigned int nentries_mask; 103*5c1def83SBjoern A. Zeeb 104*5c1def83SBjoern A. Zeeb /* For dest ring, this is the next index to be processed 105*5c1def83SBjoern A. Zeeb * by software after it was/is received into. 106*5c1def83SBjoern A. Zeeb * 107*5c1def83SBjoern A. Zeeb * For src ring, this is the last descriptor that was sent 108*5c1def83SBjoern A. Zeeb * and completion processed by software. 109*5c1def83SBjoern A. Zeeb * 110*5c1def83SBjoern A. Zeeb * Regardless of src or dest ring, this is an invariant 111*5c1def83SBjoern A. Zeeb * (modulo ring size): 112*5c1def83SBjoern A. Zeeb * write index >= read index >= sw_index 113*5c1def83SBjoern A. Zeeb */ 114*5c1def83SBjoern A. Zeeb unsigned int sw_index; 115*5c1def83SBjoern A. Zeeb /* cached copy */ 116*5c1def83SBjoern A. Zeeb unsigned int write_index; 117*5c1def83SBjoern A. Zeeb 118*5c1def83SBjoern A. Zeeb /* Start of DMA-coherent area reserved for descriptors */ 119*5c1def83SBjoern A. Zeeb /* Host address space */ 120*5c1def83SBjoern A. Zeeb void *base_addr_owner_space_unaligned; 121*5c1def83SBjoern A. Zeeb /* CE address space */ 122*5c1def83SBjoern A. Zeeb u32 base_addr_ce_space_unaligned; 123*5c1def83SBjoern A. Zeeb 124*5c1def83SBjoern A. Zeeb /* Actual start of descriptors. 125*5c1def83SBjoern A. Zeeb * Aligned to descriptor-size boundary. 126*5c1def83SBjoern A. Zeeb * Points into reserved DMA-coherent area, above. 127*5c1def83SBjoern A. Zeeb */ 128*5c1def83SBjoern A. Zeeb /* Host address space */ 129*5c1def83SBjoern A. Zeeb void *base_addr_owner_space; 130*5c1def83SBjoern A. Zeeb 131*5c1def83SBjoern A. Zeeb /* CE address space */ 132*5c1def83SBjoern A. Zeeb u32 base_addr_ce_space; 133*5c1def83SBjoern A. Zeeb 134*5c1def83SBjoern A. Zeeb /* HAL ring id */ 135*5c1def83SBjoern A. Zeeb u32 hal_ring_id; 136*5c1def83SBjoern A. Zeeb 137*5c1def83SBjoern A. Zeeb /* keep last */ 138*5c1def83SBjoern A. Zeeb struct sk_buff *skb[]; 139*5c1def83SBjoern A. Zeeb }; 140*5c1def83SBjoern A. Zeeb 141*5c1def83SBjoern A. Zeeb struct ath12k_ce_pipe { 142*5c1def83SBjoern A. Zeeb struct ath12k_base *ab; 143*5c1def83SBjoern A. Zeeb u16 pipe_num; 144*5c1def83SBjoern A. Zeeb unsigned int attr_flags; 145*5c1def83SBjoern A. Zeeb unsigned int buf_sz; 146*5c1def83SBjoern A. Zeeb unsigned int rx_buf_needed; 147*5c1def83SBjoern A. Zeeb 148*5c1def83SBjoern A. Zeeb void (*send_cb)(struct ath12k_ce_pipe *pipe); 149*5c1def83SBjoern A. Zeeb void (*recv_cb)(struct ath12k_base *ab, struct sk_buff *skb); 150*5c1def83SBjoern A. Zeeb 151*5c1def83SBjoern A. Zeeb struct tasklet_struct intr_tq; 152*5c1def83SBjoern A. Zeeb struct ath12k_ce_ring *src_ring; 153*5c1def83SBjoern A. Zeeb struct ath12k_ce_ring *dest_ring; 154*5c1def83SBjoern A. Zeeb struct ath12k_ce_ring *status_ring; 155*5c1def83SBjoern A. Zeeb u64 timestamp; 156*5c1def83SBjoern A. Zeeb }; 157*5c1def83SBjoern A. Zeeb 158*5c1def83SBjoern A. Zeeb struct ath12k_ce { 159*5c1def83SBjoern A. Zeeb struct ath12k_ce_pipe ce_pipe[CE_COUNT_MAX]; 160*5c1def83SBjoern A. Zeeb /* Protects rings of all ce pipes */ 161*5c1def83SBjoern A. Zeeb spinlock_t ce_lock; 162*5c1def83SBjoern A. Zeeb struct ath12k_hp_update_timer hp_timer[CE_COUNT_MAX]; 163*5c1def83SBjoern A. Zeeb }; 164*5c1def83SBjoern A. Zeeb 165*5c1def83SBjoern A. Zeeb extern const struct ce_attr ath12k_host_ce_config_qcn9274[]; 166*5c1def83SBjoern A. Zeeb extern const struct ce_attr ath12k_host_ce_config_wcn7850[]; 167*5c1def83SBjoern A. Zeeb 168*5c1def83SBjoern A. Zeeb void ath12k_ce_cleanup_pipes(struct ath12k_base *ab); 169*5c1def83SBjoern A. Zeeb void ath12k_ce_rx_replenish_retry(struct timer_list *t); 170*5c1def83SBjoern A. Zeeb void ath12k_ce_per_engine_service(struct ath12k_base *ab, u16 ce_id); 171*5c1def83SBjoern A. Zeeb int ath12k_ce_send(struct ath12k_base *ab, struct sk_buff *skb, u8 pipe_id, 172*5c1def83SBjoern A. Zeeb u16 transfer_id); 173*5c1def83SBjoern A. Zeeb void ath12k_ce_rx_post_buf(struct ath12k_base *ab); 174*5c1def83SBjoern A. Zeeb int ath12k_ce_init_pipes(struct ath12k_base *ab); 175*5c1def83SBjoern A. Zeeb int ath12k_ce_alloc_pipes(struct ath12k_base *ab); 176*5c1def83SBjoern A. Zeeb void ath12k_ce_free_pipes(struct ath12k_base *ab); 177*5c1def83SBjoern A. Zeeb int ath12k_ce_get_attr_flags(struct ath12k_base *ab, int ce_id); 178*5c1def83SBjoern A. Zeeb void ath12k_ce_poll_send_completed(struct ath12k_base *ab, u8 pipe_id); 179*5c1def83SBjoern A. Zeeb int ath12k_ce_map_service_to_pipe(struct ath12k_base *ab, u16 service_id, 180*5c1def83SBjoern A. Zeeb u8 *ul_pipe, u8 *dl_pipe); 181*5c1def83SBjoern A. Zeeb int ath12k_ce_attr_attach(struct ath12k_base *ab); 182*5c1def83SBjoern A. Zeeb void ath12k_ce_get_shadow_config(struct ath12k_base *ab, 183*5c1def83SBjoern A. Zeeb u32 **shadow_cfg, u32 *shadow_cfg_len); 184*5c1def83SBjoern A. Zeeb #endif 185