xref: /freebsd/sys/contrib/dev/athk/ath11k/pci.h (revision dd4f32ae62426a10a84b4322756d82c06c202c4e)
1*dd4f32aeSBjoern A. Zeeb /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2*dd4f32aeSBjoern A. Zeeb /*
3*dd4f32aeSBjoern A. Zeeb  * Copyright (c) 2019-2020 The Linux Foundation. All rights reserved.
4*dd4f32aeSBjoern A. Zeeb  */
5*dd4f32aeSBjoern A. Zeeb #ifndef _ATH11K_PCI_H
6*dd4f32aeSBjoern A. Zeeb #define _ATH11K_PCI_H
7*dd4f32aeSBjoern A. Zeeb 
8*dd4f32aeSBjoern A. Zeeb #include <linux/mhi.h>
9*dd4f32aeSBjoern A. Zeeb 
10*dd4f32aeSBjoern A. Zeeb #include "core.h"
11*dd4f32aeSBjoern A. Zeeb 
12*dd4f32aeSBjoern A. Zeeb #define PCIE_SOC_GLOBAL_RESET			0x3008
13*dd4f32aeSBjoern A. Zeeb #define PCIE_SOC_GLOBAL_RESET_V			1
14*dd4f32aeSBjoern A. Zeeb 
15*dd4f32aeSBjoern A. Zeeb #define WLAON_WARM_SW_ENTRY			0x1f80504
16*dd4f32aeSBjoern A. Zeeb #define WLAON_SOC_RESET_CAUSE_REG		0x01f8060c
17*dd4f32aeSBjoern A. Zeeb 
18*dd4f32aeSBjoern A. Zeeb #define PCIE_Q6_COOKIE_ADDR			0x01f80500
19*dd4f32aeSBjoern A. Zeeb #define PCIE_Q6_COOKIE_DATA			0xc0000000
20*dd4f32aeSBjoern A. Zeeb 
21*dd4f32aeSBjoern A. Zeeb /* register to wake the UMAC from power collapse */
22*dd4f32aeSBjoern A. Zeeb #define PCIE_SCRATCH_0_SOC_PCIE_REG		0x4040
23*dd4f32aeSBjoern A. Zeeb 
24*dd4f32aeSBjoern A. Zeeb /* register used for handshake mechanism to validate UMAC is awake */
25*dd4f32aeSBjoern A. Zeeb #define PCIE_SOC_WAKE_PCIE_LOCAL_REG		0x3004
26*dd4f32aeSBjoern A. Zeeb 
27*dd4f32aeSBjoern A. Zeeb #define PCIE_PCIE_PARF_LTSSM			0x1e081b0
28*dd4f32aeSBjoern A. Zeeb #define PARM_LTSSM_VALUE			0x111
29*dd4f32aeSBjoern A. Zeeb 
30*dd4f32aeSBjoern A. Zeeb #define GCC_GCC_PCIE_HOT_RST			0x1e402bc
31*dd4f32aeSBjoern A. Zeeb #define GCC_GCC_PCIE_HOT_RST_VAL		0x10
32*dd4f32aeSBjoern A. Zeeb 
33*dd4f32aeSBjoern A. Zeeb #define PCIE_PCIE_INT_ALL_CLEAR			0x1e08228
34*dd4f32aeSBjoern A. Zeeb #define PCIE_SMLH_REQ_RST_LINK_DOWN		0x2
35*dd4f32aeSBjoern A. Zeeb #define PCIE_INT_CLEAR_ALL			0xffffffff
36*dd4f32aeSBjoern A. Zeeb 
37*dd4f32aeSBjoern A. Zeeb #define PCIE_QSERDES_COM_SYSCLK_EN_SEL_REG(x) \
38*dd4f32aeSBjoern A. Zeeb 		(ab->hw_params.regs->pcie_qserdes_sysclk_en_sel)
39*dd4f32aeSBjoern A. Zeeb #define PCIE_QSERDES_COM_SYSCLK_EN_SEL_VAL	0x10
40*dd4f32aeSBjoern A. Zeeb #define PCIE_QSERDES_COM_SYSCLK_EN_SEL_MSK	0xffffffff
41*dd4f32aeSBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG1_REG(x) \
42*dd4f32aeSBjoern A. Zeeb 		(ab->hw_params.regs->pcie_pcs_osc_dtct_config_base)
43*dd4f32aeSBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG1_VAL		0x02
44*dd4f32aeSBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG2_REG(x) \
45*dd4f32aeSBjoern A. Zeeb 		(ab->hw_params.regs->pcie_pcs_osc_dtct_config_base + 0x4)
46*dd4f32aeSBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG2_VAL		0x52
47*dd4f32aeSBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG4_REG(x) \
48*dd4f32aeSBjoern A. Zeeb 		(ab->hw_params.regs->pcie_pcs_osc_dtct_config_base + 0xc)
49*dd4f32aeSBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG4_VAL		0xff
50*dd4f32aeSBjoern A. Zeeb #define PCIE_PCS_OSC_DTCT_CONFIG_MSK		0x000000ff
51*dd4f32aeSBjoern A. Zeeb 
52*dd4f32aeSBjoern A. Zeeb #define WLAON_QFPROM_PWR_CTRL_REG		0x01f8031c
53*dd4f32aeSBjoern A. Zeeb #define QFPROM_PWR_CTRL_VDD4BLOW_MASK		0x4
54*dd4f32aeSBjoern A. Zeeb 
55*dd4f32aeSBjoern A. Zeeb struct ath11k_msi_user {
56*dd4f32aeSBjoern A. Zeeb 	char *name;
57*dd4f32aeSBjoern A. Zeeb 	int num_vectors;
58*dd4f32aeSBjoern A. Zeeb 	u32 base_vector;
59*dd4f32aeSBjoern A. Zeeb };
60*dd4f32aeSBjoern A. Zeeb 
61*dd4f32aeSBjoern A. Zeeb struct ath11k_msi_config {
62*dd4f32aeSBjoern A. Zeeb 	int total_vectors;
63*dd4f32aeSBjoern A. Zeeb 	int total_users;
64*dd4f32aeSBjoern A. Zeeb 	struct ath11k_msi_user *users;
65*dd4f32aeSBjoern A. Zeeb };
66*dd4f32aeSBjoern A. Zeeb 
67*dd4f32aeSBjoern A. Zeeb enum ath11k_pci_flags {
68*dd4f32aeSBjoern A. Zeeb 	ATH11K_PCI_FLAG_INIT_DONE,
69*dd4f32aeSBjoern A. Zeeb 	ATH11K_PCI_FLAG_IS_MSI_64,
70*dd4f32aeSBjoern A. Zeeb 	ATH11K_PCI_ASPM_RESTORE,
71*dd4f32aeSBjoern A. Zeeb 	ATH11K_PCI_FLAG_MULTI_MSI_VECTORS,
72*dd4f32aeSBjoern A. Zeeb };
73*dd4f32aeSBjoern A. Zeeb 
74*dd4f32aeSBjoern A. Zeeb struct ath11k_pci {
75*dd4f32aeSBjoern A. Zeeb 	struct pci_dev *pdev;
76*dd4f32aeSBjoern A. Zeeb 	struct ath11k_base *ab;
77*dd4f32aeSBjoern A. Zeeb 	u16 dev_id;
78*dd4f32aeSBjoern A. Zeeb 	char amss_path[100];
79*dd4f32aeSBjoern A. Zeeb 	u32 msi_ep_base_data;
80*dd4f32aeSBjoern A. Zeeb 	struct mhi_controller *mhi_ctrl;
81*dd4f32aeSBjoern A. Zeeb 	const struct ath11k_msi_config *msi_config;
82*dd4f32aeSBjoern A. Zeeb 	unsigned long mhi_state;
83*dd4f32aeSBjoern A. Zeeb 	u32 register_window;
84*dd4f32aeSBjoern A. Zeeb 
85*dd4f32aeSBjoern A. Zeeb 	/* protects register_window above */
86*dd4f32aeSBjoern A. Zeeb 	spinlock_t window_lock;
87*dd4f32aeSBjoern A. Zeeb 
88*dd4f32aeSBjoern A. Zeeb 	/* enum ath11k_pci_flags */
89*dd4f32aeSBjoern A. Zeeb 	unsigned long flags;
90*dd4f32aeSBjoern A. Zeeb 	u16 link_ctl;
91*dd4f32aeSBjoern A. Zeeb 
92*dd4f32aeSBjoern A. Zeeb 	unsigned long irq_flags;
93*dd4f32aeSBjoern A. Zeeb };
94*dd4f32aeSBjoern A. Zeeb 
95*dd4f32aeSBjoern A. Zeeb static inline struct ath11k_pci *ath11k_pci_priv(struct ath11k_base *ab)
96*dd4f32aeSBjoern A. Zeeb {
97*dd4f32aeSBjoern A. Zeeb 	return (struct ath11k_pci *)ab->drv_priv;
98*dd4f32aeSBjoern A. Zeeb }
99*dd4f32aeSBjoern A. Zeeb 
100*dd4f32aeSBjoern A. Zeeb int ath11k_pci_get_user_msi_assignment(struct ath11k_pci *ar_pci, char *user_name,
101*dd4f32aeSBjoern A. Zeeb 				       int *num_vectors, u32 *user_base_data,
102*dd4f32aeSBjoern A. Zeeb 				       u32 *base_vector);
103*dd4f32aeSBjoern A. Zeeb int ath11k_pci_get_msi_irq(struct device *dev, unsigned int vector);
104*dd4f32aeSBjoern A. Zeeb void ath11k_pci_write32(struct ath11k_base *ab, u32 offset, u32 value);
105*dd4f32aeSBjoern A. Zeeb u32 ath11k_pci_read32(struct ath11k_base *ab, u32 offset);
106*dd4f32aeSBjoern A. Zeeb 
107*dd4f32aeSBjoern A. Zeeb #endif
108