xref: /freebsd/sys/contrib/dev/athk/ath11k/hal_rx.h (revision dd4f32ae62426a10a84b4322756d82c06c202c4e)
1*dd4f32aeSBjoern A. Zeeb /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2*dd4f32aeSBjoern A. Zeeb /*
3*dd4f32aeSBjoern A. Zeeb  * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4*dd4f32aeSBjoern A. Zeeb  */
5*dd4f32aeSBjoern A. Zeeb 
6*dd4f32aeSBjoern A. Zeeb #ifndef ATH11K_HAL_RX_H
7*dd4f32aeSBjoern A. Zeeb #define ATH11K_HAL_RX_H
8*dd4f32aeSBjoern A. Zeeb 
9*dd4f32aeSBjoern A. Zeeb struct hal_rx_wbm_rel_info {
10*dd4f32aeSBjoern A. Zeeb 	u32 cookie;
11*dd4f32aeSBjoern A. Zeeb 	enum hal_wbm_rel_src_module err_rel_src;
12*dd4f32aeSBjoern A. Zeeb 	enum hal_reo_dest_ring_push_reason push_reason;
13*dd4f32aeSBjoern A. Zeeb 	u32 err_code;
14*dd4f32aeSBjoern A. Zeeb 	bool first_msdu;
15*dd4f32aeSBjoern A. Zeeb 	bool last_msdu;
16*dd4f32aeSBjoern A. Zeeb };
17*dd4f32aeSBjoern A. Zeeb 
18*dd4f32aeSBjoern A. Zeeb #define HAL_INVALID_PEERID 0xffff
19*dd4f32aeSBjoern A. Zeeb #define VHT_SIG_SU_NSS_MASK 0x7
20*dd4f32aeSBjoern A. Zeeb 
21*dd4f32aeSBjoern A. Zeeb #define HAL_RX_MAX_MCS 12
22*dd4f32aeSBjoern A. Zeeb #define HAL_RX_MAX_NSS 8
23*dd4f32aeSBjoern A. Zeeb 
24*dd4f32aeSBjoern A. Zeeb struct hal_rx_mon_status_tlv_hdr {
25*dd4f32aeSBjoern A. Zeeb 	u32 hdr;
26*dd4f32aeSBjoern A. Zeeb 	u8 value[];
27*dd4f32aeSBjoern A. Zeeb };
28*dd4f32aeSBjoern A. Zeeb 
29*dd4f32aeSBjoern A. Zeeb enum hal_rx_su_mu_coding {
30*dd4f32aeSBjoern A. Zeeb 	HAL_RX_SU_MU_CODING_BCC,
31*dd4f32aeSBjoern A. Zeeb 	HAL_RX_SU_MU_CODING_LDPC,
32*dd4f32aeSBjoern A. Zeeb 	HAL_RX_SU_MU_CODING_MAX,
33*dd4f32aeSBjoern A. Zeeb };
34*dd4f32aeSBjoern A. Zeeb 
35*dd4f32aeSBjoern A. Zeeb enum hal_rx_gi {
36*dd4f32aeSBjoern A. Zeeb 	HAL_RX_GI_0_8_US,
37*dd4f32aeSBjoern A. Zeeb 	HAL_RX_GI_0_4_US,
38*dd4f32aeSBjoern A. Zeeb 	HAL_RX_GI_1_6_US,
39*dd4f32aeSBjoern A. Zeeb 	HAL_RX_GI_3_2_US,
40*dd4f32aeSBjoern A. Zeeb 	HAL_RX_GI_MAX,
41*dd4f32aeSBjoern A. Zeeb };
42*dd4f32aeSBjoern A. Zeeb 
43*dd4f32aeSBjoern A. Zeeb enum hal_rx_bw {
44*dd4f32aeSBjoern A. Zeeb 	HAL_RX_BW_20MHZ,
45*dd4f32aeSBjoern A. Zeeb 	HAL_RX_BW_40MHZ,
46*dd4f32aeSBjoern A. Zeeb 	HAL_RX_BW_80MHZ,
47*dd4f32aeSBjoern A. Zeeb 	HAL_RX_BW_160MHZ,
48*dd4f32aeSBjoern A. Zeeb 	HAL_RX_BW_MAX,
49*dd4f32aeSBjoern A. Zeeb };
50*dd4f32aeSBjoern A. Zeeb 
51*dd4f32aeSBjoern A. Zeeb enum hal_rx_preamble {
52*dd4f32aeSBjoern A. Zeeb 	HAL_RX_PREAMBLE_11A,
53*dd4f32aeSBjoern A. Zeeb 	HAL_RX_PREAMBLE_11B,
54*dd4f32aeSBjoern A. Zeeb 	HAL_RX_PREAMBLE_11N,
55*dd4f32aeSBjoern A. Zeeb 	HAL_RX_PREAMBLE_11AC,
56*dd4f32aeSBjoern A. Zeeb 	HAL_RX_PREAMBLE_11AX,
57*dd4f32aeSBjoern A. Zeeb 	HAL_RX_PREAMBLE_MAX,
58*dd4f32aeSBjoern A. Zeeb };
59*dd4f32aeSBjoern A. Zeeb 
60*dd4f32aeSBjoern A. Zeeb enum hal_rx_reception_type {
61*dd4f32aeSBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_SU,
62*dd4f32aeSBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MU_MIMO,
63*dd4f32aeSBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MU_OFDMA,
64*dd4f32aeSBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MU_OFDMA_MIMO,
65*dd4f32aeSBjoern A. Zeeb 	HAL_RX_RECEPTION_TYPE_MAX,
66*dd4f32aeSBjoern A. Zeeb };
67*dd4f32aeSBjoern A. Zeeb 
68*dd4f32aeSBjoern A. Zeeb #define HAL_RX_FCS_LEN                          4
69*dd4f32aeSBjoern A. Zeeb 
70*dd4f32aeSBjoern A. Zeeb enum hal_rx_mon_status {
71*dd4f32aeSBjoern A. Zeeb 	HAL_RX_MON_STATUS_PPDU_NOT_DONE,
72*dd4f32aeSBjoern A. Zeeb 	HAL_RX_MON_STATUS_PPDU_DONE,
73*dd4f32aeSBjoern A. Zeeb 	HAL_RX_MON_STATUS_BUF_DONE,
74*dd4f32aeSBjoern A. Zeeb };
75*dd4f32aeSBjoern A. Zeeb 
76*dd4f32aeSBjoern A. Zeeb #define HAL_TLV_STATUS_PPDU_NOT_DONE    HAL_RX_MON_STATUS_PPDU_NOT_DONE
77*dd4f32aeSBjoern A. Zeeb #define HAL_TLV_STATUS_PPDU_DONE        HAL_RX_MON_STATUS_PPDU_DONE
78*dd4f32aeSBjoern A. Zeeb #define HAL_TLV_STATUS_BUF_DONE         HAL_RX_MON_STATUS_BUF_DONE
79*dd4f32aeSBjoern A. Zeeb 
80*dd4f32aeSBjoern A. Zeeb struct hal_sw_mon_ring_entries {
81*dd4f32aeSBjoern A. Zeeb 	dma_addr_t mon_dst_paddr;
82*dd4f32aeSBjoern A. Zeeb 	dma_addr_t mon_status_paddr;
83*dd4f32aeSBjoern A. Zeeb 	u32 mon_dst_sw_cookie;
84*dd4f32aeSBjoern A. Zeeb 	u32 mon_status_sw_cookie;
85*dd4f32aeSBjoern A. Zeeb 	void *dst_buf_addr_info;
86*dd4f32aeSBjoern A. Zeeb 	void *status_buf_addr_info;
87*dd4f32aeSBjoern A. Zeeb 	u16 ppdu_id;
88*dd4f32aeSBjoern A. Zeeb 	u8 status_buf_count;
89*dd4f32aeSBjoern A. Zeeb 	u8 msdu_cnt;
90*dd4f32aeSBjoern A. Zeeb 	bool end_of_ppdu;
91*dd4f32aeSBjoern A. Zeeb 	bool drop_ppdu;
92*dd4f32aeSBjoern A. Zeeb };
93*dd4f32aeSBjoern A. Zeeb 
94*dd4f32aeSBjoern A. Zeeb struct hal_rx_mon_ppdu_info {
95*dd4f32aeSBjoern A. Zeeb 	u32 ppdu_id;
96*dd4f32aeSBjoern A. Zeeb 	u32 ppdu_ts;
97*dd4f32aeSBjoern A. Zeeb 	u32 num_mpdu_fcs_ok;
98*dd4f32aeSBjoern A. Zeeb 	u32 num_mpdu_fcs_err;
99*dd4f32aeSBjoern A. Zeeb 	u32 preamble_type;
100*dd4f32aeSBjoern A. Zeeb 	u16 chan_num;
101*dd4f32aeSBjoern A. Zeeb 	u16 tcp_msdu_count;
102*dd4f32aeSBjoern A. Zeeb 	u16 tcp_ack_msdu_count;
103*dd4f32aeSBjoern A. Zeeb 	u16 udp_msdu_count;
104*dd4f32aeSBjoern A. Zeeb 	u16 other_msdu_count;
105*dd4f32aeSBjoern A. Zeeb 	u16 peer_id;
106*dd4f32aeSBjoern A. Zeeb 	u8 rate;
107*dd4f32aeSBjoern A. Zeeb 	u8 mcs;
108*dd4f32aeSBjoern A. Zeeb 	u8 nss;
109*dd4f32aeSBjoern A. Zeeb 	u8 bw;
110*dd4f32aeSBjoern A. Zeeb 	u8 is_stbc;
111*dd4f32aeSBjoern A. Zeeb 	u8 gi;
112*dd4f32aeSBjoern A. Zeeb 	u8 ldpc;
113*dd4f32aeSBjoern A. Zeeb 	u8 beamformed;
114*dd4f32aeSBjoern A. Zeeb 	u8 rssi_comb;
115*dd4f32aeSBjoern A. Zeeb 	u8 rssi_chain_pri20[HAL_RX_MAX_NSS];
116*dd4f32aeSBjoern A. Zeeb 	u8 tid;
117*dd4f32aeSBjoern A. Zeeb 	u8 dcm;
118*dd4f32aeSBjoern A. Zeeb 	u8 ru_alloc;
119*dd4f32aeSBjoern A. Zeeb 	u8 reception_type;
120*dd4f32aeSBjoern A. Zeeb 	u64 rx_duration;
121*dd4f32aeSBjoern A. Zeeb };
122*dd4f32aeSBjoern A. Zeeb 
123*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_START_INFO0_PPDU_ID		GENMASK(15, 0)
124*dd4f32aeSBjoern A. Zeeb 
125*dd4f32aeSBjoern A. Zeeb struct hal_rx_ppdu_start {
126*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
127*dd4f32aeSBjoern A. Zeeb 	__le32 chan_num;
128*dd4f32aeSBjoern A. Zeeb 	__le32 ppdu_start_ts;
129*dd4f32aeSBjoern A. Zeeb } __packed;
130*dd4f32aeSBjoern A. Zeeb 
131*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO0_MPDU_CNT_FCS_ERR	GENMASK(25, 16)
132*dd4f32aeSBjoern A. Zeeb 
133*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_MPDU_CNT_FCS_OK	GENMASK(8, 0)
134*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_FC_VALID		BIT(9)
135*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_QOS_CTRL_VALID		BIT(10)
136*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_HT_CTRL_VALID		BIT(11)
137*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO1_PKT_TYPE		GENMASK(23, 20)
138*dd4f32aeSBjoern A. Zeeb 
139*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO2_AST_INDEX		GENMASK(15, 0)
140*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO2_FRAME_CTRL		GENMASK(31, 16)
141*dd4f32aeSBjoern A. Zeeb 
142*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO3_QOS_CTRL		GENMASK(31, 16)
143*dd4f32aeSBjoern A. Zeeb 
144*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO4_UDP_MSDU_CNT		GENMASK(15, 0)
145*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO4_TCP_MSDU_CNT		GENMASK(31, 16)
146*dd4f32aeSBjoern A. Zeeb 
147*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO5_OTHER_MSDU_CNT		GENMASK(15, 0)
148*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO5_TCP_ACK_MSDU_CNT	GENMASK(31, 16)
149*dd4f32aeSBjoern A. Zeeb 
150*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO6_TID_BITMAP		GENMASK(15, 0)
151*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_USER_STATS_INFO6_TID_EOSP_BITMAP	GENMASK(31, 16)
152*dd4f32aeSBjoern A. Zeeb 
153*dd4f32aeSBjoern A. Zeeb struct hal_rx_ppdu_end_user_stats {
154*dd4f32aeSBjoern A. Zeeb 	__le32 rsvd0[2];
155*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
156*dd4f32aeSBjoern A. Zeeb 	__le32 info1;
157*dd4f32aeSBjoern A. Zeeb 	__le32 info2;
158*dd4f32aeSBjoern A. Zeeb 	__le32 info3;
159*dd4f32aeSBjoern A. Zeeb 	__le32 ht_ctrl;
160*dd4f32aeSBjoern A. Zeeb 	__le32 rsvd1[2];
161*dd4f32aeSBjoern A. Zeeb 	__le32 info4;
162*dd4f32aeSBjoern A. Zeeb 	__le32 info5;
163*dd4f32aeSBjoern A. Zeeb 	__le32 info6;
164*dd4f32aeSBjoern A. Zeeb 	__le32 rsvd2[11];
165*dd4f32aeSBjoern A. Zeeb } __packed;
166*dd4f32aeSBjoern A. Zeeb 
167*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO0_MCS		GENMASK(6, 0)
168*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO0_BW		BIT(7)
169*dd4f32aeSBjoern A. Zeeb 
170*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO1_STBC		GENMASK(5, 4)
171*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO1_FEC_CODING	BIT(6)
172*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HT_SIG_INFO_INFO1_GI		BIT(7)
173*dd4f32aeSBjoern A. Zeeb 
174*dd4f32aeSBjoern A. Zeeb struct hal_rx_ht_sig_info {
175*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
176*dd4f32aeSBjoern A. Zeeb 	__le32 info1;
177*dd4f32aeSBjoern A. Zeeb } __packed;
178*dd4f32aeSBjoern A. Zeeb 
179*dd4f32aeSBjoern A. Zeeb #define HAL_RX_LSIG_B_INFO_INFO0_RATE	GENMASK(3, 0)
180*dd4f32aeSBjoern A. Zeeb #define HAL_RX_LSIG_B_INFO_INFO0_LEN	GENMASK(15, 4)
181*dd4f32aeSBjoern A. Zeeb 
182*dd4f32aeSBjoern A. Zeeb struct hal_rx_lsig_b_info {
183*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
184*dd4f32aeSBjoern A. Zeeb } __packed;
185*dd4f32aeSBjoern A. Zeeb 
186*dd4f32aeSBjoern A. Zeeb #define HAL_RX_LSIG_A_INFO_INFO0_RATE		GENMASK(3, 0)
187*dd4f32aeSBjoern A. Zeeb #define HAL_RX_LSIG_A_INFO_INFO0_LEN		GENMASK(16, 5)
188*dd4f32aeSBjoern A. Zeeb #define HAL_RX_LSIG_A_INFO_INFO0_PKT_TYPE	GENMASK(27, 24)
189*dd4f32aeSBjoern A. Zeeb 
190*dd4f32aeSBjoern A. Zeeb struct hal_rx_lsig_a_info {
191*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
192*dd4f32aeSBjoern A. Zeeb } __packed;
193*dd4f32aeSBjoern A. Zeeb 
194*dd4f32aeSBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_BW		GENMASK(1, 0)
195*dd4f32aeSBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_STBC	BIT(3)
196*dd4f32aeSBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_GROUP_ID	GENMASK(9, 4)
197*dd4f32aeSBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO0_NSTS	GENMASK(21, 10)
198*dd4f32aeSBjoern A. Zeeb 
199*dd4f32aeSBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_GI_SETTING		GENMASK(1, 0)
200*dd4f32aeSBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_SU_MU_CODING	BIT(2)
201*dd4f32aeSBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_MCS			GENMASK(7, 4)
202*dd4f32aeSBjoern A. Zeeb #define HAL_RX_VHT_SIG_A_INFO_INFO1_BEAMFORMED		BIT(8)
203*dd4f32aeSBjoern A. Zeeb 
204*dd4f32aeSBjoern A. Zeeb struct hal_rx_vht_sig_a_info {
205*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
206*dd4f32aeSBjoern A. Zeeb 	__le32 info1;
207*dd4f32aeSBjoern A. Zeeb } __packed;
208*dd4f32aeSBjoern A. Zeeb 
209*dd4f32aeSBjoern A. Zeeb enum hal_rx_vht_sig_a_gi_setting {
210*dd4f32aeSBjoern A. Zeeb 	HAL_RX_VHT_SIG_A_NORMAL_GI = 0,
211*dd4f32aeSBjoern A. Zeeb 	HAL_RX_VHT_SIG_A_SHORT_GI = 1,
212*dd4f32aeSBjoern A. Zeeb 	HAL_RX_VHT_SIG_A_SHORT_GI_AMBIGUITY = 3,
213*dd4f32aeSBjoern A. Zeeb };
214*dd4f32aeSBjoern A. Zeeb 
215*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_TRANSMIT_MCS	GENMASK(6, 3)
216*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_DCM		BIT(7)
217*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_TRANSMIT_BW	GENMASK(20, 19)
218*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_CP_LTF_SIZE	GENMASK(22, 21)
219*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO0_NSTS		GENMASK(25, 23)
220*dd4f32aeSBjoern A. Zeeb 
221*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_CODING		BIT(7)
222*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_STBC		BIT(9)
223*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_SU_INFO_INFO1_TXBF		BIT(10)
224*dd4f32aeSBjoern A. Zeeb 
225*dd4f32aeSBjoern A. Zeeb struct hal_rx_he_sig_a_su_info {
226*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
227*dd4f32aeSBjoern A. Zeeb 	__le32 info1;
228*dd4f32aeSBjoern A. Zeeb } __packed;
229*dd4f32aeSBjoern A. Zeeb 
230*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO_INFO0_TRANSMIT_BW	GENMASK(17, 15)
231*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO_INFO0_CP_LTF_SIZE	GENMASK(24, 23)
232*dd4f32aeSBjoern A. Zeeb 
233*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_A_MU_DL_INFO_INFO1_STBC		BIT(12)
234*dd4f32aeSBjoern A. Zeeb 
235*dd4f32aeSBjoern A. Zeeb struct hal_rx_he_sig_a_mu_dl_info {
236*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
237*dd4f32aeSBjoern A. Zeeb 	__le32 info1;
238*dd4f32aeSBjoern A. Zeeb } __packed;
239*dd4f32aeSBjoern A. Zeeb 
240*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_B1_MU_INFO_INFO0_RU_ALLOCATION	GENMASK(7, 0)
241*dd4f32aeSBjoern A. Zeeb 
242*dd4f32aeSBjoern A. Zeeb struct hal_rx_he_sig_b1_mu_info {
243*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
244*dd4f32aeSBjoern A. Zeeb } __packed;
245*dd4f32aeSBjoern A. Zeeb 
246*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_MCS		GENMASK(18, 15)
247*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_CODING	BIT(20)
248*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_MU_INFO_INFO0_STA_NSTS		GENMASK(31, 29)
249*dd4f32aeSBjoern A. Zeeb 
250*dd4f32aeSBjoern A. Zeeb struct hal_rx_he_sig_b2_mu_info {
251*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
252*dd4f32aeSBjoern A. Zeeb } __packed;
253*dd4f32aeSBjoern A. Zeeb 
254*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_NSTS	GENMASK(13, 11)
255*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_TXBF	BIT(19)
256*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_MCS	GENMASK(18, 15)
257*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_DCM	BIT(19)
258*dd4f32aeSBjoern A. Zeeb #define HAL_RX_HE_SIG_B2_OFDMA_INFO_INFO0_STA_CODING	BIT(20)
259*dd4f32aeSBjoern A. Zeeb 
260*dd4f32aeSBjoern A. Zeeb struct hal_rx_he_sig_b2_ofdma_info {
261*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
262*dd4f32aeSBjoern A. Zeeb } __packed;
263*dd4f32aeSBjoern A. Zeeb 
264*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PHYRX_RSSI_LEGACY_INFO_INFO1_RSSI_COMB	GENMASK(15, 8)
265*dd4f32aeSBjoern A. Zeeb 
266*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PHYRX_RSSI_PREAMBLE_PRI20	GENMASK(7, 0)
267*dd4f32aeSBjoern A. Zeeb 
268*dd4f32aeSBjoern A. Zeeb struct hal_rx_phyrx_chain_rssi {
269*dd4f32aeSBjoern A. Zeeb 	__le32 rssi_2040;
270*dd4f32aeSBjoern A. Zeeb 	__le32 rssi_80;
271*dd4f32aeSBjoern A. Zeeb } __packed;
272*dd4f32aeSBjoern A. Zeeb 
273*dd4f32aeSBjoern A. Zeeb struct hal_rx_phyrx_rssi_legacy_info {
274*dd4f32aeSBjoern A. Zeeb 	__le32 rsvd[3];
275*dd4f32aeSBjoern A. Zeeb 	struct hal_rx_phyrx_chain_rssi pre_rssi[HAL_RX_MAX_NSS];
276*dd4f32aeSBjoern A. Zeeb 	struct hal_rx_phyrx_chain_rssi preamble[HAL_RX_MAX_NSS];
277*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
278*dd4f32aeSBjoern A. Zeeb } __packed;
279*dd4f32aeSBjoern A. Zeeb 
280*dd4f32aeSBjoern A. Zeeb #define HAL_RX_MPDU_INFO_INFO0_PEERID	GENMASK(31, 16)
281*dd4f32aeSBjoern A. Zeeb #define HAL_RX_MPDU_INFO_INFO0_PEERID_WCN6855	GENMASK(15, 0)
282*dd4f32aeSBjoern A. Zeeb 
283*dd4f32aeSBjoern A. Zeeb struct hal_rx_mpdu_info {
284*dd4f32aeSBjoern A. Zeeb 	__le32 rsvd0;
285*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
286*dd4f32aeSBjoern A. Zeeb 	__le32 rsvd1[21];
287*dd4f32aeSBjoern A. Zeeb } __packed;
288*dd4f32aeSBjoern A. Zeeb 
289*dd4f32aeSBjoern A. Zeeb struct hal_rx_mpdu_info_wcn6855 {
290*dd4f32aeSBjoern A. Zeeb 	__le32 rsvd0[8];
291*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
292*dd4f32aeSBjoern A. Zeeb 	__le32 rsvd1[14];
293*dd4f32aeSBjoern A. Zeeb } __packed;
294*dd4f32aeSBjoern A. Zeeb 
295*dd4f32aeSBjoern A. Zeeb #define HAL_RX_PPDU_END_DURATION	GENMASK(23, 0)
296*dd4f32aeSBjoern A. Zeeb struct hal_rx_ppdu_end_duration {
297*dd4f32aeSBjoern A. Zeeb 	__le32 rsvd0[9];
298*dd4f32aeSBjoern A. Zeeb 	__le32 info0;
299*dd4f32aeSBjoern A. Zeeb 	__le32 rsvd1[4];
300*dd4f32aeSBjoern A. Zeeb } __packed;
301*dd4f32aeSBjoern A. Zeeb 
302*dd4f32aeSBjoern A. Zeeb struct hal_rx_rxpcu_classification_overview {
303*dd4f32aeSBjoern A. Zeeb 	u32 rsvd0;
304*dd4f32aeSBjoern A. Zeeb } __packed;
305*dd4f32aeSBjoern A. Zeeb 
306*dd4f32aeSBjoern A. Zeeb struct hal_rx_msdu_desc_info {
307*dd4f32aeSBjoern A. Zeeb 	u32 msdu_flags;
308*dd4f32aeSBjoern A. Zeeb 	u16 msdu_len; /* 14 bits for length */
309*dd4f32aeSBjoern A. Zeeb };
310*dd4f32aeSBjoern A. Zeeb 
311*dd4f32aeSBjoern A. Zeeb #define HAL_RX_NUM_MSDU_DESC 6
312*dd4f32aeSBjoern A. Zeeb struct hal_rx_msdu_list {
313*dd4f32aeSBjoern A. Zeeb 	struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
314*dd4f32aeSBjoern A. Zeeb 	u32 sw_cookie[HAL_RX_NUM_MSDU_DESC];
315*dd4f32aeSBjoern A. Zeeb 	u8 rbm[HAL_RX_NUM_MSDU_DESC];
316*dd4f32aeSBjoern A. Zeeb };
317*dd4f32aeSBjoern A. Zeeb 
318*dd4f32aeSBjoern A. Zeeb void ath11k_hal_reo_status_queue_stats(struct ath11k_base *ab, u32 *reo_desc,
319*dd4f32aeSBjoern A. Zeeb 				       struct hal_reo_status *status);
320*dd4f32aeSBjoern A. Zeeb void ath11k_hal_reo_flush_queue_status(struct ath11k_base *ab, u32 *reo_desc,
321*dd4f32aeSBjoern A. Zeeb 				       struct hal_reo_status *status);
322*dd4f32aeSBjoern A. Zeeb void ath11k_hal_reo_flush_cache_status(struct ath11k_base *ab, u32 *reo_desc,
323*dd4f32aeSBjoern A. Zeeb 				       struct hal_reo_status *status);
324*dd4f32aeSBjoern A. Zeeb void ath11k_hal_reo_flush_cache_status(struct ath11k_base *ab, u32 *reo_desc,
325*dd4f32aeSBjoern A. Zeeb 				       struct hal_reo_status *status);
326*dd4f32aeSBjoern A. Zeeb void ath11k_hal_reo_unblk_cache_status(struct ath11k_base *ab, u32 *reo_desc,
327*dd4f32aeSBjoern A. Zeeb 				       struct hal_reo_status *status);
328*dd4f32aeSBjoern A. Zeeb void ath11k_hal_reo_flush_timeout_list_status(struct ath11k_base *ab,
329*dd4f32aeSBjoern A. Zeeb 					      u32 *reo_desc,
330*dd4f32aeSBjoern A. Zeeb 					      struct hal_reo_status *status);
331*dd4f32aeSBjoern A. Zeeb void ath11k_hal_reo_desc_thresh_reached_status(struct ath11k_base *ab,
332*dd4f32aeSBjoern A. Zeeb 					       u32 *reo_desc,
333*dd4f32aeSBjoern A. Zeeb 					       struct hal_reo_status *status);
334*dd4f32aeSBjoern A. Zeeb void ath11k_hal_reo_update_rx_reo_queue_status(struct ath11k_base *ab,
335*dd4f32aeSBjoern A. Zeeb 					       u32 *reo_desc,
336*dd4f32aeSBjoern A. Zeeb 					       struct hal_reo_status *status);
337*dd4f32aeSBjoern A. Zeeb int ath11k_hal_reo_process_status(u8 *reo_desc, u8 *status);
338*dd4f32aeSBjoern A. Zeeb void ath11k_hal_rx_msdu_link_info_get(void *link_desc, u32 *num_msdus,
339*dd4f32aeSBjoern A. Zeeb 				      u32 *msdu_cookies,
340*dd4f32aeSBjoern A. Zeeb 				      enum hal_rx_buf_return_buf_manager *rbm);
341*dd4f32aeSBjoern A. Zeeb void ath11k_hal_rx_msdu_link_desc_set(struct ath11k_base *ab, void *desc,
342*dd4f32aeSBjoern A. Zeeb 				      void *link_desc,
343*dd4f32aeSBjoern A. Zeeb 				      enum hal_wbm_rel_bm_act action);
344*dd4f32aeSBjoern A. Zeeb void ath11k_hal_rx_buf_addr_info_set(void *desc, dma_addr_t paddr,
345*dd4f32aeSBjoern A. Zeeb 				     u32 cookie, u8 manager);
346*dd4f32aeSBjoern A. Zeeb void ath11k_hal_rx_buf_addr_info_get(void *desc, dma_addr_t *paddr,
347*dd4f32aeSBjoern A. Zeeb 				     u32 *cookie, u8 *rbm);
348*dd4f32aeSBjoern A. Zeeb int ath11k_hal_desc_reo_parse_err(struct ath11k_base *ab, u32 *rx_desc,
349*dd4f32aeSBjoern A. Zeeb 				  dma_addr_t *paddr, u32 *desc_bank);
350*dd4f32aeSBjoern A. Zeeb int ath11k_hal_wbm_desc_parse_err(struct ath11k_base *ab, void *desc,
351*dd4f32aeSBjoern A. Zeeb 				  struct hal_rx_wbm_rel_info *rel_info);
352*dd4f32aeSBjoern A. Zeeb void ath11k_hal_rx_reo_ent_paddr_get(struct ath11k_base *ab, void *desc,
353*dd4f32aeSBjoern A. Zeeb 				     dma_addr_t *paddr, u32 *desc_bank);
354*dd4f32aeSBjoern A. Zeeb void ath11k_hal_rx_reo_ent_buf_paddr_get(void *rx_desc,
355*dd4f32aeSBjoern A. Zeeb 					 dma_addr_t *paddr, u32 *sw_cookie,
356*dd4f32aeSBjoern A. Zeeb 					 void **pp_buf_addr_info, u8 *rbm,
357*dd4f32aeSBjoern A. Zeeb 					 u32 *msdu_cnt);
358*dd4f32aeSBjoern A. Zeeb void
359*dd4f32aeSBjoern A. Zeeb ath11k_hal_rx_sw_mon_ring_buf_paddr_get(void *rx_desc,
360*dd4f32aeSBjoern A. Zeeb 					struct hal_sw_mon_ring_entries *sw_mon_ent);
361*dd4f32aeSBjoern A. Zeeb enum hal_rx_mon_status
362*dd4f32aeSBjoern A. Zeeb ath11k_hal_rx_parse_mon_status(struct ath11k_base *ab,
363*dd4f32aeSBjoern A. Zeeb 			       struct hal_rx_mon_ppdu_info *ppdu_info,
364*dd4f32aeSBjoern A. Zeeb 			       struct sk_buff *skb);
365*dd4f32aeSBjoern A. Zeeb 
366*dd4f32aeSBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_0 0xDDBEEF
367*dd4f32aeSBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_1 0xADBEEF
368*dd4f32aeSBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_2 0xBDBEEF
369*dd4f32aeSBjoern A. Zeeb #define REO_QUEUE_DESC_MAGIC_DEBUG_PATTERN_3 0xCDBEEF
370*dd4f32aeSBjoern A. Zeeb #endif
371