xref: /freebsd/sys/contrib/dev/athk/ath11k/hal_desc.h (revision 28348caeee6ee98251b0aaa026e8d52b5032e92c)
1dd4f32aeSBjoern A. Zeeb /* SPDX-License-Identifier: BSD-3-Clause-Clear */
2dd4f32aeSBjoern A. Zeeb /*
3dd4f32aeSBjoern A. Zeeb  * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4dd4f32aeSBjoern A. Zeeb  */
5dd4f32aeSBjoern A. Zeeb #include "core.h"
6dd4f32aeSBjoern A. Zeeb 
7dd4f32aeSBjoern A. Zeeb #ifndef ATH11K_HAL_DESC_H
8dd4f32aeSBjoern A. Zeeb #define ATH11K_HAL_DESC_H
9dd4f32aeSBjoern A. Zeeb 
10dd4f32aeSBjoern A. Zeeb #define BUFFER_ADDR_INFO0_ADDR         GENMASK(31, 0)
11dd4f32aeSBjoern A. Zeeb 
12dd4f32aeSBjoern A. Zeeb #define BUFFER_ADDR_INFO1_ADDR         GENMASK(7, 0)
13dd4f32aeSBjoern A. Zeeb #define BUFFER_ADDR_INFO1_RET_BUF_MGR  GENMASK(10, 8)
14dd4f32aeSBjoern A. Zeeb #define BUFFER_ADDR_INFO1_SW_COOKIE    GENMASK(31, 11)
15dd4f32aeSBjoern A. Zeeb 
16dd4f32aeSBjoern A. Zeeb struct ath11k_buffer_addr {
17dd4f32aeSBjoern A. Zeeb 	u32 info0;
18dd4f32aeSBjoern A. Zeeb 	u32 info1;
19dd4f32aeSBjoern A. Zeeb } __packed;
20dd4f32aeSBjoern A. Zeeb 
21dd4f32aeSBjoern A. Zeeb /* ath11k_buffer_addr
22dd4f32aeSBjoern A. Zeeb  *
23dd4f32aeSBjoern A. Zeeb  * info0
24dd4f32aeSBjoern A. Zeeb  *		Address (lower 32 bits) of the msdu buffer or msdu extension
25dd4f32aeSBjoern A. Zeeb  *		descriptor or Link descriptor
26dd4f32aeSBjoern A. Zeeb  *
27dd4f32aeSBjoern A. Zeeb  * addr
28dd4f32aeSBjoern A. Zeeb  *		Address (upper 8 bits) of the msdu buffer or msdu extension
29dd4f32aeSBjoern A. Zeeb  *		descriptor or Link descriptor
30dd4f32aeSBjoern A. Zeeb  *
31dd4f32aeSBjoern A. Zeeb  * return_buffer_manager (RBM)
32dd4f32aeSBjoern A. Zeeb  *		Consumer: WBM
33dd4f32aeSBjoern A. Zeeb  *		Producer: SW/FW
34dd4f32aeSBjoern A. Zeeb  *		Indicates to which buffer manager the buffer or MSDU_EXTENSION
35dd4f32aeSBjoern A. Zeeb  *		descriptor or link descriptor that is being pointed to shall be
36dd4f32aeSBjoern A. Zeeb  *		returned after the frame has been processed. It is used by WBM
37dd4f32aeSBjoern A. Zeeb  *		for routing purposes.
38dd4f32aeSBjoern A. Zeeb  *
39dd4f32aeSBjoern A. Zeeb  *		Values are defined in enum %HAL_RX_BUF_RBM_
40dd4f32aeSBjoern A. Zeeb  *
41dd4f32aeSBjoern A. Zeeb  * sw_buffer_cookie
42dd4f32aeSBjoern A. Zeeb  *		Cookie field exclusively used by SW. HW ignores the contents,
43dd4f32aeSBjoern A. Zeeb  *		accept that it passes the programmed value on to other
44dd4f32aeSBjoern A. Zeeb  *		descriptors together with the physical address.
45dd4f32aeSBjoern A. Zeeb  *
46dd4f32aeSBjoern A. Zeeb  *		Field can be used by SW to for example associate the buffers
47dd4f32aeSBjoern A. Zeeb  *		physical address with the virtual address.
48dd4f32aeSBjoern A. Zeeb  */
49dd4f32aeSBjoern A. Zeeb 
50dd4f32aeSBjoern A. Zeeb enum hal_tlv_tag {
51dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_CBF_START                    =   0 /* 0x0 */,
52dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_DATA                         =   1 /* 0x1 */,
53dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_CBF_DATA_RESP                =   2 /* 0x2 */,
54dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_ABORT_REQUEST                =   3 /* 0x3 */,
55dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_USER_ABORT_NOTIFICATION      =   4 /* 0x4 */,
56dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_DATA_RESP                    =   5 /* 0x5 */,
57dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_CBF_DATA                     =   6 /* 0x6 */,
58dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_CBF_DONE                     =   7 /* 0x7 */,
59dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_CBF_READ_REQUEST             =   8 /* 0x8 */,
60dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_CBF_DATA_REQUEST             =   9 /* 0x9 */,
61dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_EXPECT_NDP_RECEPTION         =  10 /* 0xa */,
62dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_FREEZE_CAPTURE_CHANNEL       =  11 /* 0xb */,
63dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_NDP_TIMEOUT                  =  12 /* 0xc */,
64dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_ABORT_ACK                    =  13 /* 0xd */,
65dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_REQ_IMPLICIT_FB              =  14 /* 0xe */,
66dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_CHAIN_MASK                   =  15 /* 0xf */,
67dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_NAP_USER                     =  16 /* 0x10 */,
68dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_ABORT_REQUEST                =  17 /* 0x11 */,
69dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_OTHER_TRANSMIT_INFO16        =  18 /* 0x12 */,
70dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_ABORT_ACK                    =  19 /* 0x13 */,
71dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_ABORT_REQUEST                =  20 /* 0x14 */,
72dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_PKT_END                      =  21 /* 0x15 */,
73dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_PPDU_HEADER_INFO_REQUEST     =  22 /* 0x16 */,
74dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_REQUEST_CTRL_INFO            =  23 /* 0x17 */,
75dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_DATA_REQUEST                 =  24 /* 0x18 */,
76dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_BF_CV_LOADING_DONE           =  25 /* 0x19 */,
77dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_NAP_ACK                      =  26 /* 0x1a */,
78dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_NAP_DONE                     =  27 /* 0x1b */,
79dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_OFF_ACK                      =  28 /* 0x1c */,
80dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_ON_ACK                       =  29 /* 0x1d */,
81dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_SYNTH_OFF_ACK                =  30 /* 0x1e */,
82dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_DEBUG16                      =  31 /* 0x1f */,
83dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_ABORT_REQUEST                =  32 /* 0x20 */,
84dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_ABORT_ACK                    =  33 /* 0x21 */,
85dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_PKT_END                      =  34 /* 0x22 */,
86dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_PRE_PHY_DESC                 =  35 /* 0x23 */,
87dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_BF_PARAMS_COMMON             =  36 /* 0x24 */,
88dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_BF_PARAMS_PER_USER           =  37 /* 0x25 */,
89dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_PREFETCH_CV                  =  38 /* 0x26 */,
90dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_USER_DESC_COMMON             =  39 /* 0x27 */,
91dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_USER_DESC_PER_USER           =  40 /* 0x28 */,
92dd4f32aeSBjoern A. Zeeb 	HAL_EXAMPLE_USER_TLV_16                =  41 /* 0x29 */,
93dd4f32aeSBjoern A. Zeeb 	HAL_EXAMPLE_TLV_16                     =  42 /* 0x2a */,
94dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_PHY_OFF                      =  43 /* 0x2b */,
95dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_PHY_ON                       =  44 /* 0x2c */,
96dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_SYNTH_OFF                    =  45 /* 0x2d */,
97dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_EXPECT_CBF_COMMON            =  46 /* 0x2e */,
98dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_EXPECT_CBF_PER_USER          =  47 /* 0x2f */,
99dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_PHY_DESC                     =  48 /* 0x30 */,
100dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_L_SIG_A                      =  49 /* 0x31 */,
101dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_L_SIG_B                      =  50 /* 0x32 */,
102dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_HT_SIG                       =  51 /* 0x33 */,
103dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_VHT_SIG_A                    =  52 /* 0x34 */,
104dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_VHT_SIG_B_SU20               =  53 /* 0x35 */,
105dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_VHT_SIG_B_SU40               =  54 /* 0x36 */,
106dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_VHT_SIG_B_SU80               =  55 /* 0x37 */,
107dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_VHT_SIG_B_SU160              =  56 /* 0x38 */,
108dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_VHT_SIG_B_MU20               =  57 /* 0x39 */,
109dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_VHT_SIG_B_MU40               =  58 /* 0x3a */,
110dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_VHT_SIG_B_MU80               =  59 /* 0x3b */,
111dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_VHT_SIG_B_MU160              =  60 /* 0x3c */,
112dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_SERVICE                      =  61 /* 0x3d */,
113dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_HE_SIG_A_SU                  =  62 /* 0x3e */,
114dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_HE_SIG_A_MU_DL               =  63 /* 0x3f */,
115dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_HE_SIG_A_MU_UL               =  64 /* 0x40 */,
116dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_HE_SIG_B1_MU                 =  65 /* 0x41 */,
117dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_HE_SIG_B2_MU                 =  66 /* 0x42 */,
118dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_HE_SIG_B2_OFDMA              =  67 /* 0x43 */,
119dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_DELETE_CV                    =  68 /* 0x44 */,
120dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_MU_UPLINK_COMMON             =  69 /* 0x45 */,
121dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_MU_UPLINK_USER_SETUP         =  70 /* 0x46 */,
122dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_OTHER_TRANSMIT_INFO          =  71 /* 0x47 */,
123dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_PHY_NAP                      =  72 /* 0x48 */,
124dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_DEBUG                        =  73 /* 0x49 */,
125dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_ABORT_ACK                    =  74 /* 0x4a */,
126dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_GENERATED_CBF_DETAILS        =  75 /* 0x4b */,
127dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_RSSI_LEGACY                  =  76 /* 0x4c */,
128dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_RSSI_HT                      =  77 /* 0x4d */,
129dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_USER_INFO                    =  78 /* 0x4e */,
130dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_PKT_END                      =  79 /* 0x4f */,
131dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_DEBUG                        =  80 /* 0x50 */,
132dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_CBF_TRANSFER_DONE            =  81 /* 0x51 */,
133dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_CBF_TRANSFER_ABORT           =  82 /* 0x52 */,
134dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_L_SIG_A                      =  83 /* 0x53 */,
135dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_L_SIG_B                      =  84 /* 0x54 */,
136dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_HT_SIG                       =  85 /* 0x55 */,
137dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_VHT_SIG_A                    =  86 /* 0x56 */,
138dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_VHT_SIG_B_SU20               =  87 /* 0x57 */,
139dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_VHT_SIG_B_SU40               =  88 /* 0x58 */,
140dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_VHT_SIG_B_SU80               =  89 /* 0x59 */,
141dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_VHT_SIG_B_SU160              =  90 /* 0x5a */,
142dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_VHT_SIG_B_MU20               =  91 /* 0x5b */,
143dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_VHT_SIG_B_MU40               =  92 /* 0x5c */,
144dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_VHT_SIG_B_MU80               =  93 /* 0x5d */,
145dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_VHT_SIG_B_MU160              =  94 /* 0x5e */,
146dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_HE_SIG_A_SU                  =  95 /* 0x5f */,
147dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_HE_SIG_A_MU_DL               =  96 /* 0x60 */,
148dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_HE_SIG_A_MU_UL               =  97 /* 0x61 */,
149dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_HE_SIG_B1_MU                 =  98 /* 0x62 */,
150dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_HE_SIG_B2_MU                 =  99 /* 0x63 */,
151dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_HE_SIG_B2_OFDMA              = 100 /* 0x64 */,
152dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_OTHER_RECEIVE_INFO           = 101 /* 0x65 */,
153dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_COMMON_USER_INFO             = 102 /* 0x66 */,
154dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_DATA_DONE                    = 103 /* 0x67 */,
155dd4f32aeSBjoern A. Zeeb 	HAL_RECEIVE_RSSI_INFO                  = 104 /* 0x68 */,
156dd4f32aeSBjoern A. Zeeb 	HAL_RECEIVE_USER_INFO                  = 105 /* 0x69 */,
157dd4f32aeSBjoern A. Zeeb 	HAL_MIMO_CONTROL_INFO                  = 106 /* 0x6a */,
158dd4f32aeSBjoern A. Zeeb 	HAL_RX_LOCATION_INFO                   = 107 /* 0x6b */,
159dd4f32aeSBjoern A. Zeeb 	HAL_COEX_TX_REQ                        = 108 /* 0x6c */,
160dd4f32aeSBjoern A. Zeeb 	HAL_DUMMY                              = 109 /* 0x6d */,
161dd4f32aeSBjoern A. Zeeb 	HAL_RX_TIMING_OFFSET_INFO              = 110 /* 0x6e */,
162dd4f32aeSBjoern A. Zeeb 	HAL_EXAMPLE_TLV_32_NAME                = 111 /* 0x6f */,
163dd4f32aeSBjoern A. Zeeb 	HAL_MPDU_LIMIT                         = 112 /* 0x70 */,
164dd4f32aeSBjoern A. Zeeb 	HAL_NA_LENGTH_END                      = 113 /* 0x71 */,
165dd4f32aeSBjoern A. Zeeb 	HAL_OLE_BUF_STATUS                     = 114 /* 0x72 */,
166dd4f32aeSBjoern A. Zeeb 	HAL_PCU_PPDU_SETUP_DONE                = 115 /* 0x73 */,
167dd4f32aeSBjoern A. Zeeb 	HAL_PCU_PPDU_SETUP_END                 = 116 /* 0x74 */,
168dd4f32aeSBjoern A. Zeeb 	HAL_PCU_PPDU_SETUP_INIT                = 117 /* 0x75 */,
169dd4f32aeSBjoern A. Zeeb 	HAL_PCU_PPDU_SETUP_START               = 118 /* 0x76 */,
170dd4f32aeSBjoern A. Zeeb 	HAL_PDG_FES_SETUP                      = 119 /* 0x77 */,
171dd4f32aeSBjoern A. Zeeb 	HAL_PDG_RESPONSE                       = 120 /* 0x78 */,
172dd4f32aeSBjoern A. Zeeb 	HAL_PDG_TX_REQ                         = 121 /* 0x79 */,
173dd4f32aeSBjoern A. Zeeb 	HAL_SCH_WAIT_INSTR                     = 122 /* 0x7a */,
174dd4f32aeSBjoern A. Zeeb 	HAL_SCHEDULER_TLV                      = 123 /* 0x7b */,
175dd4f32aeSBjoern A. Zeeb 	HAL_TQM_FLOW_EMPTY_STATUS              = 124 /* 0x7c */,
176dd4f32aeSBjoern A. Zeeb 	HAL_TQM_FLOW_NOT_EMPTY_STATUS          = 125 /* 0x7d */,
177dd4f32aeSBjoern A. Zeeb 	HAL_TQM_GEN_MPDU_LENGTH_LIST           = 126 /* 0x7e */,
178dd4f32aeSBjoern A. Zeeb 	HAL_TQM_GEN_MPDU_LENGTH_LIST_STATUS    = 127 /* 0x7f */,
179dd4f32aeSBjoern A. Zeeb 	HAL_TQM_GEN_MPDUS                      = 128 /* 0x80 */,
180dd4f32aeSBjoern A. Zeeb 	HAL_TQM_GEN_MPDUS_STATUS               = 129 /* 0x81 */,
181dd4f32aeSBjoern A. Zeeb 	HAL_TQM_REMOVE_MPDU                    = 130 /* 0x82 */,
182dd4f32aeSBjoern A. Zeeb 	HAL_TQM_REMOVE_MPDU_STATUS             = 131 /* 0x83 */,
183dd4f32aeSBjoern A. Zeeb 	HAL_TQM_REMOVE_MSDU                    = 132 /* 0x84 */,
184dd4f32aeSBjoern A. Zeeb 	HAL_TQM_REMOVE_MSDU_STATUS             = 133 /* 0x85 */,
185dd4f32aeSBjoern A. Zeeb 	HAL_TQM_UPDATE_TX_MPDU_COUNT           = 134 /* 0x86 */,
186dd4f32aeSBjoern A. Zeeb 	HAL_TQM_WRITE_CMD                      = 135 /* 0x87 */,
187dd4f32aeSBjoern A. Zeeb 	HAL_OFDMA_TRIGGER_DETAILS              = 136 /* 0x88 */,
188dd4f32aeSBjoern A. Zeeb 	HAL_TX_DATA                            = 137 /* 0x89 */,
189dd4f32aeSBjoern A. Zeeb 	HAL_TX_FES_SETUP                       = 138 /* 0x8a */,
190dd4f32aeSBjoern A. Zeeb 	HAL_RX_PACKET                          = 139 /* 0x8b */,
191dd4f32aeSBjoern A. Zeeb 	HAL_EXPECTED_RESPONSE                  = 140 /* 0x8c */,
192dd4f32aeSBjoern A. Zeeb 	HAL_TX_MPDU_END                        = 141 /* 0x8d */,
193dd4f32aeSBjoern A. Zeeb 	HAL_TX_MPDU_START                      = 142 /* 0x8e */,
194dd4f32aeSBjoern A. Zeeb 	HAL_TX_MSDU_END                        = 143 /* 0x8f */,
195dd4f32aeSBjoern A. Zeeb 	HAL_TX_MSDU_START                      = 144 /* 0x90 */,
196dd4f32aeSBjoern A. Zeeb 	HAL_TX_SW_MODE_SETUP                   = 145 /* 0x91 */,
197dd4f32aeSBjoern A. Zeeb 	HAL_TXPCU_BUFFER_STATUS                = 146 /* 0x92 */,
198dd4f32aeSBjoern A. Zeeb 	HAL_TXPCU_USER_BUFFER_STATUS           = 147 /* 0x93 */,
199dd4f32aeSBjoern A. Zeeb 	HAL_DATA_TO_TIME_CONFIG                = 148 /* 0x94 */,
200dd4f32aeSBjoern A. Zeeb 	HAL_EXAMPLE_USER_TLV_32                = 149 /* 0x95 */,
201dd4f32aeSBjoern A. Zeeb 	HAL_MPDU_INFO                          = 150 /* 0x96 */,
202dd4f32aeSBjoern A. Zeeb 	HAL_PDG_USER_SETUP                     = 151 /* 0x97 */,
203dd4f32aeSBjoern A. Zeeb 	HAL_TX_11AH_SETUP                      = 152 /* 0x98 */,
204dd4f32aeSBjoern A. Zeeb 	HAL_REO_UPDATE_RX_REO_QUEUE_STATUS     = 153 /* 0x99 */,
205dd4f32aeSBjoern A. Zeeb 	HAL_TX_PEER_ENTRY                      = 154 /* 0x9a */,
206dd4f32aeSBjoern A. Zeeb 	HAL_TX_RAW_OR_NATIVE_FRAME_SETUP       = 155 /* 0x9b */,
207dd4f32aeSBjoern A. Zeeb 	HAL_EXAMPLE_STRUCT_NAME                = 156 /* 0x9c */,
208dd4f32aeSBjoern A. Zeeb 	HAL_PCU_PPDU_SETUP_END_INFO            = 157 /* 0x9d */,
209dd4f32aeSBjoern A. Zeeb 	HAL_PPDU_RATE_SETTING                  = 158 /* 0x9e */,
210dd4f32aeSBjoern A. Zeeb 	HAL_PROT_RATE_SETTING                  = 159 /* 0x9f */,
211dd4f32aeSBjoern A. Zeeb 	HAL_RX_MPDU_DETAILS                    = 160 /* 0xa0 */,
212dd4f32aeSBjoern A. Zeeb 	HAL_EXAMPLE_USER_TLV_42                = 161 /* 0xa1 */,
213dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_LINK                       = 162 /* 0xa2 */,
214dd4f32aeSBjoern A. Zeeb 	HAL_RX_REO_QUEUE                       = 163 /* 0xa3 */,
215dd4f32aeSBjoern A. Zeeb 	HAL_ADDR_SEARCH_ENTRY                  = 164 /* 0xa4 */,
216dd4f32aeSBjoern A. Zeeb 	HAL_SCHEDULER_CMD                      = 165 /* 0xa5 */,
217dd4f32aeSBjoern A. Zeeb 	HAL_TX_FLUSH                           = 166 /* 0xa6 */,
218dd4f32aeSBjoern A. Zeeb 	HAL_TQM_ENTRANCE_RING                  = 167 /* 0xa7 */,
219dd4f32aeSBjoern A. Zeeb 	HAL_TX_DATA_WORD                       = 168 /* 0xa8 */,
220dd4f32aeSBjoern A. Zeeb 	HAL_TX_MPDU_DETAILS                    = 169 /* 0xa9 */,
221dd4f32aeSBjoern A. Zeeb 	HAL_TX_MPDU_LINK                       = 170 /* 0xaa */,
222dd4f32aeSBjoern A. Zeeb 	HAL_TX_MPDU_LINK_PTR                   = 171 /* 0xab */,
223dd4f32aeSBjoern A. Zeeb 	HAL_TX_MPDU_QUEUE_HEAD                 = 172 /* 0xac */,
224dd4f32aeSBjoern A. Zeeb 	HAL_TX_MPDU_QUEUE_EXT                  = 173 /* 0xad */,
225dd4f32aeSBjoern A. Zeeb 	HAL_TX_MPDU_QUEUE_EXT_PTR              = 174 /* 0xae */,
226dd4f32aeSBjoern A. Zeeb 	HAL_TX_MSDU_DETAILS                    = 175 /* 0xaf */,
227dd4f32aeSBjoern A. Zeeb 	HAL_TX_MSDU_EXTENSION                  = 176 /* 0xb0 */,
228dd4f32aeSBjoern A. Zeeb 	HAL_TX_MSDU_FLOW                       = 177 /* 0xb1 */,
229dd4f32aeSBjoern A. Zeeb 	HAL_TX_MSDU_LINK                       = 178 /* 0xb2 */,
230dd4f32aeSBjoern A. Zeeb 	HAL_TX_MSDU_LINK_ENTRY_PTR             = 179 /* 0xb3 */,
231dd4f32aeSBjoern A. Zeeb 	HAL_RESPONSE_RATE_SETTING              = 180 /* 0xb4 */,
232dd4f32aeSBjoern A. Zeeb 	HAL_TXPCU_BUFFER_BASICS                = 181 /* 0xb5 */,
233dd4f32aeSBjoern A. Zeeb 	HAL_UNIFORM_DESCRIPTOR_HEADER          = 182 /* 0xb6 */,
234dd4f32aeSBjoern A. Zeeb 	HAL_UNIFORM_TQM_CMD_HEADER             = 183 /* 0xb7 */,
235dd4f32aeSBjoern A. Zeeb 	HAL_UNIFORM_TQM_STATUS_HEADER          = 184 /* 0xb8 */,
236dd4f32aeSBjoern A. Zeeb 	HAL_USER_RATE_SETTING                  = 185 /* 0xb9 */,
237dd4f32aeSBjoern A. Zeeb 	HAL_WBM_BUFFER_RING                    = 186 /* 0xba */,
238dd4f32aeSBjoern A. Zeeb 	HAL_WBM_LINK_DESCRIPTOR_RING           = 187 /* 0xbb */,
239dd4f32aeSBjoern A. Zeeb 	HAL_WBM_RELEASE_RING                   = 188 /* 0xbc */,
240dd4f32aeSBjoern A. Zeeb 	HAL_TX_FLUSH_REQ                       = 189 /* 0xbd */,
241dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_DETAILS                    = 190 /* 0xbe */,
242dd4f32aeSBjoern A. Zeeb 	HAL_TQM_WRITE_CMD_STATUS               = 191 /* 0xbf */,
243dd4f32aeSBjoern A. Zeeb 	HAL_TQM_GET_MPDU_QUEUE_STATS           = 192 /* 0xc0 */,
244dd4f32aeSBjoern A. Zeeb 	HAL_TQM_GET_MSDU_FLOW_STATS            = 193 /* 0xc1 */,
245dd4f32aeSBjoern A. Zeeb 	HAL_EXAMPLE_USER_CTLV_32               = 194 /* 0xc2 */,
246dd4f32aeSBjoern A. Zeeb 	HAL_TX_FES_STATUS_START                = 195 /* 0xc3 */,
247dd4f32aeSBjoern A. Zeeb 	HAL_TX_FES_STATUS_USER_PPDU            = 196 /* 0xc4 */,
248dd4f32aeSBjoern A. Zeeb 	HAL_TX_FES_STATUS_USER_RESPONSE        = 197 /* 0xc5 */,
249dd4f32aeSBjoern A. Zeeb 	HAL_TX_FES_STATUS_END                  = 198 /* 0xc6 */,
250dd4f32aeSBjoern A. Zeeb 	HAL_RX_TRIG_INFO                       = 199 /* 0xc7 */,
251dd4f32aeSBjoern A. Zeeb 	HAL_RXPCU_TX_SETUP_CLEAR               = 200 /* 0xc8 */,
252dd4f32aeSBjoern A. Zeeb 	HAL_RX_FRAME_BITMAP_REQ                = 201 /* 0xc9 */,
253dd4f32aeSBjoern A. Zeeb 	HAL_RX_FRAME_BITMAP_ACK                = 202 /* 0xca */,
254dd4f32aeSBjoern A. Zeeb 	HAL_COEX_RX_STATUS                     = 203 /* 0xcb */,
255dd4f32aeSBjoern A. Zeeb 	HAL_RX_START_PARAM                     = 204 /* 0xcc */,
256dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_START                      = 205 /* 0xcd */,
257dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_END                        = 206 /* 0xce */,
258dd4f32aeSBjoern A. Zeeb 	HAL_RX_MPDU_START                      = 207 /* 0xcf */,
259dd4f32aeSBjoern A. Zeeb 	HAL_RX_MPDU_END                        = 208 /* 0xd0 */,
260dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_START                      = 209 /* 0xd1 */,
261dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_END                        = 210 /* 0xd2 */,
262dd4f32aeSBjoern A. Zeeb 	HAL_RX_ATTENTION                       = 211 /* 0xd3 */,
263dd4f32aeSBjoern A. Zeeb 	HAL_RECEIVED_RESPONSE_INFO             = 212 /* 0xd4 */,
264dd4f32aeSBjoern A. Zeeb 	HAL_RX_PHY_SLEEP                       = 213 /* 0xd5 */,
265dd4f32aeSBjoern A. Zeeb 	HAL_RX_HEADER                          = 214 /* 0xd6 */,
266dd4f32aeSBjoern A. Zeeb 	HAL_RX_PEER_ENTRY                      = 215 /* 0xd7 */,
267dd4f32aeSBjoern A. Zeeb 	HAL_RX_FLUSH                           = 216 /* 0xd8 */,
268dd4f32aeSBjoern A. Zeeb 	HAL_RX_RESPONSE_REQUIRED_INFO          = 217 /* 0xd9 */,
269dd4f32aeSBjoern A. Zeeb 	HAL_RX_FRAMELESS_BAR_DETAILS           = 218 /* 0xda */,
270dd4f32aeSBjoern A. Zeeb 	HAL_TQM_GET_MPDU_QUEUE_STATS_STATUS    = 219 /* 0xdb */,
271dd4f32aeSBjoern A. Zeeb 	HAL_TQM_GET_MSDU_FLOW_STATS_STATUS     = 220 /* 0xdc */,
272dd4f32aeSBjoern A. Zeeb 	HAL_TX_CBF_INFO                        = 221 /* 0xdd */,
273dd4f32aeSBjoern A. Zeeb 	HAL_PCU_PPDU_SETUP_USER                = 222 /* 0xde */,
274dd4f32aeSBjoern A. Zeeb 	HAL_RX_MPDU_PCU_START                  = 223 /* 0xdf */,
275dd4f32aeSBjoern A. Zeeb 	HAL_RX_PM_INFO                         = 224 /* 0xe0 */,
276dd4f32aeSBjoern A. Zeeb 	HAL_RX_USER_PPDU_END                   = 225 /* 0xe1 */,
277dd4f32aeSBjoern A. Zeeb 	HAL_RX_PRE_PPDU_START                  = 226 /* 0xe2 */,
278dd4f32aeSBjoern A. Zeeb 	HAL_RX_PREAMBLE                        = 227 /* 0xe3 */,
279dd4f32aeSBjoern A. Zeeb 	HAL_TX_FES_SETUP_COMPLETE              = 228 /* 0xe4 */,
280dd4f32aeSBjoern A. Zeeb 	HAL_TX_LAST_MPDU_FETCHED               = 229 /* 0xe5 */,
281dd4f32aeSBjoern A. Zeeb 	HAL_TXDMA_STOP_REQUEST                 = 230 /* 0xe6 */,
282dd4f32aeSBjoern A. Zeeb 	HAL_RXPCU_SETUP                        = 231 /* 0xe7 */,
283dd4f32aeSBjoern A. Zeeb 	HAL_RXPCU_USER_SETUP                   = 232 /* 0xe8 */,
284dd4f32aeSBjoern A. Zeeb 	HAL_TX_FES_STATUS_ACK_OR_BA            = 233 /* 0xe9 */,
285dd4f32aeSBjoern A. Zeeb 	HAL_TQM_ACKED_MPDU                     = 234 /* 0xea */,
286dd4f32aeSBjoern A. Zeeb 	HAL_COEX_TX_RESP                       = 235 /* 0xeb */,
287dd4f32aeSBjoern A. Zeeb 	HAL_COEX_TX_STATUS                     = 236 /* 0xec */,
288dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_COEX_PHY_CTRL                = 237 /* 0xed */,
289dd4f32aeSBjoern A. Zeeb 	HAL_COEX_STATUS_BROADCAST              = 238 /* 0xee */,
290dd4f32aeSBjoern A. Zeeb 	HAL_RESPONSE_START_STATUS              = 239 /* 0xef */,
291dd4f32aeSBjoern A. Zeeb 	HAL_RESPONSE_END_STATUS                = 240 /* 0xf0 */,
292dd4f32aeSBjoern A. Zeeb 	HAL_CRYPTO_STATUS                      = 241 /* 0xf1 */,
293dd4f32aeSBjoern A. Zeeb 	HAL_RECEIVED_TRIGGER_INFO              = 242 /* 0xf2 */,
294dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTRANCE_RING                  = 243 /* 0xf3 */,
295dd4f32aeSBjoern A. Zeeb 	HAL_RX_MPDU_LINK                       = 244 /* 0xf4 */,
296dd4f32aeSBjoern A. Zeeb 	HAL_COEX_TX_STOP_CTRL                  = 245 /* 0xf5 */,
297dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_ACK_REPORT                 = 246 /* 0xf6 */,
298dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_NO_ACK_REPORT              = 247 /* 0xf7 */,
299dd4f32aeSBjoern A. Zeeb 	HAL_SCH_COEX_STATUS                    = 248 /* 0xf8 */,
300dd4f32aeSBjoern A. Zeeb 	HAL_SCHEDULER_COMMAND_STATUS           = 249 /* 0xf9 */,
301dd4f32aeSBjoern A. Zeeb 	HAL_SCHEDULER_RX_PPDU_NO_RESPONSE_STATUS = 250 /* 0xfa */,
302dd4f32aeSBjoern A. Zeeb 	HAL_TX_FES_STATUS_PROT                 = 251 /* 0xfb */,
303dd4f32aeSBjoern A. Zeeb 	HAL_TX_FES_STATUS_START_PPDU           = 252 /* 0xfc */,
304dd4f32aeSBjoern A. Zeeb 	HAL_TX_FES_STATUS_START_PROT           = 253 /* 0xfd */,
305dd4f32aeSBjoern A. Zeeb 	HAL_TXPCU_PHYTX_DEBUG32                = 254 /* 0xfe */,
306dd4f32aeSBjoern A. Zeeb 	HAL_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32  = 255 /* 0xff */,
307dd4f32aeSBjoern A. Zeeb 	HAL_TX_MPDU_COUNT_TRANSFER_END         = 256 /* 0x100 */,
308dd4f32aeSBjoern A. Zeeb 	HAL_WHO_ANCHOR_OFFSET                  = 257 /* 0x101 */,
309dd4f32aeSBjoern A. Zeeb 	HAL_WHO_ANCHOR_VALUE                   = 258 /* 0x102 */,
310dd4f32aeSBjoern A. Zeeb 	HAL_WHO_CCE_INFO                       = 259 /* 0x103 */,
311dd4f32aeSBjoern A. Zeeb 	HAL_WHO_COMMIT                         = 260 /* 0x104 */,
312dd4f32aeSBjoern A. Zeeb 	HAL_WHO_COMMIT_DONE                    = 261 /* 0x105 */,
313dd4f32aeSBjoern A. Zeeb 	HAL_WHO_FLUSH                          = 262 /* 0x106 */,
314dd4f32aeSBjoern A. Zeeb 	HAL_WHO_L2_LLC                         = 263 /* 0x107 */,
315dd4f32aeSBjoern A. Zeeb 	HAL_WHO_L2_PAYLOAD                     = 264 /* 0x108 */,
316dd4f32aeSBjoern A. Zeeb 	HAL_WHO_L3_CHECKSUM                    = 265 /* 0x109 */,
317dd4f32aeSBjoern A. Zeeb 	HAL_WHO_L3_INFO                        = 266 /* 0x10a */,
318dd4f32aeSBjoern A. Zeeb 	HAL_WHO_L4_CHECKSUM                    = 267 /* 0x10b */,
319dd4f32aeSBjoern A. Zeeb 	HAL_WHO_L4_INFO                        = 268 /* 0x10c */,
320dd4f32aeSBjoern A. Zeeb 	HAL_WHO_MSDU                           = 269 /* 0x10d */,
321dd4f32aeSBjoern A. Zeeb 	HAL_WHO_MSDU_MISC                      = 270 /* 0x10e */,
322dd4f32aeSBjoern A. Zeeb 	HAL_WHO_PACKET_DATA                    = 271 /* 0x10f */,
323dd4f32aeSBjoern A. Zeeb 	HAL_WHO_PACKET_HDR                     = 272 /* 0x110 */,
324dd4f32aeSBjoern A. Zeeb 	HAL_WHO_PPDU_END                       = 273 /* 0x111 */,
325dd4f32aeSBjoern A. Zeeb 	HAL_WHO_PPDU_START                     = 274 /* 0x112 */,
326dd4f32aeSBjoern A. Zeeb 	HAL_WHO_TSO                            = 275 /* 0x113 */,
327dd4f32aeSBjoern A. Zeeb 	HAL_WHO_WMAC_HEADER_PV0                = 276 /* 0x114 */,
328dd4f32aeSBjoern A. Zeeb 	HAL_WHO_WMAC_HEADER_PV1                = 277 /* 0x115 */,
329dd4f32aeSBjoern A. Zeeb 	HAL_WHO_WMAC_IV                        = 278 /* 0x116 */,
330dd4f32aeSBjoern A. Zeeb 	HAL_MPDU_INFO_END                      = 279 /* 0x117 */,
331dd4f32aeSBjoern A. Zeeb 	HAL_MPDU_INFO_BITMAP                   = 280 /* 0x118 */,
332dd4f32aeSBjoern A. Zeeb 	HAL_TX_QUEUE_EXTENSION                 = 281 /* 0x119 */,
333dd4f32aeSBjoern A. Zeeb 	HAL_RX_PEER_ENTRY_DETAILS              = 282 /* 0x11a */,
334dd4f32aeSBjoern A. Zeeb 	HAL_RX_REO_QUEUE_REFERENCE             = 283 /* 0x11b */,
335dd4f32aeSBjoern A. Zeeb 	HAL_RX_REO_QUEUE_EXT                   = 284 /* 0x11c */,
336dd4f32aeSBjoern A. Zeeb 	HAL_SCHEDULER_SELFGEN_RESPONSE_STATUS  = 285 /* 0x11d */,
337dd4f32aeSBjoern A. Zeeb 	HAL_TQM_UPDATE_TX_MPDU_COUNT_STATUS    = 286 /* 0x11e */,
338dd4f32aeSBjoern A. Zeeb 	HAL_TQM_ACKED_MPDU_STATUS              = 287 /* 0x11f */,
339dd4f32aeSBjoern A. Zeeb 	HAL_TQM_ADD_MSDU_STATUS                = 288 /* 0x120 */,
340dd4f32aeSBjoern A. Zeeb 	HAL_RX_MPDU_LINK_PTR                   = 289 /* 0x121 */,
341dd4f32aeSBjoern A. Zeeb 	HAL_REO_DESTINATION_RING               = 290 /* 0x122 */,
342dd4f32aeSBjoern A. Zeeb 	HAL_TQM_LIST_GEN_DONE                  = 291 /* 0x123 */,
343dd4f32aeSBjoern A. Zeeb 	HAL_WHO_TERMINATE                      = 292 /* 0x124 */,
344dd4f32aeSBjoern A. Zeeb 	HAL_TX_LAST_MPDU_END                   = 293 /* 0x125 */,
345dd4f32aeSBjoern A. Zeeb 	HAL_TX_CV_DATA                         = 294 /* 0x126 */,
346dd4f32aeSBjoern A. Zeeb 	HAL_TCL_ENTRANCE_FROM_PPE_RING         = 295 /* 0x127 */,
347dd4f32aeSBjoern A. Zeeb 	HAL_PPDU_TX_END                        = 296 /* 0x128 */,
348dd4f32aeSBjoern A. Zeeb 	HAL_PROT_TX_END                        = 297 /* 0x129 */,
349dd4f32aeSBjoern A. Zeeb 	HAL_PDG_RESPONSE_RATE_SETTING          = 298 /* 0x12a */,
350dd4f32aeSBjoern A. Zeeb 	HAL_MPDU_INFO_GLOBAL_END               = 299 /* 0x12b */,
351dd4f32aeSBjoern A. Zeeb 	HAL_TQM_SCH_INSTR_GLOBAL_END           = 300 /* 0x12c */,
352dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_END_USER_STATS             = 301 /* 0x12d */,
353dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_END_USER_STATS_EXT         = 302 /* 0x12e */,
354dd4f32aeSBjoern A. Zeeb 	HAL_NO_ACK_REPORT                      = 303 /* 0x12f */,
355dd4f32aeSBjoern A. Zeeb 	HAL_ACK_REPORT                         = 304 /* 0x130 */,
356dd4f32aeSBjoern A. Zeeb 	HAL_UNIFORM_REO_CMD_HEADER             = 305 /* 0x131 */,
357dd4f32aeSBjoern A. Zeeb 	HAL_REO_GET_QUEUE_STATS                = 306 /* 0x132 */,
358dd4f32aeSBjoern A. Zeeb 	HAL_REO_FLUSH_QUEUE                    = 307 /* 0x133 */,
359dd4f32aeSBjoern A. Zeeb 	HAL_REO_FLUSH_CACHE                    = 308 /* 0x134 */,
360dd4f32aeSBjoern A. Zeeb 	HAL_REO_UNBLOCK_CACHE                  = 309 /* 0x135 */,
361dd4f32aeSBjoern A. Zeeb 	HAL_UNIFORM_REO_STATUS_HEADER          = 310 /* 0x136 */,
362dd4f32aeSBjoern A. Zeeb 	HAL_REO_GET_QUEUE_STATS_STATUS         = 311 /* 0x137 */,
363dd4f32aeSBjoern A. Zeeb 	HAL_REO_FLUSH_QUEUE_STATUS             = 312 /* 0x138 */,
364dd4f32aeSBjoern A. Zeeb 	HAL_REO_FLUSH_CACHE_STATUS             = 313 /* 0x139 */,
365dd4f32aeSBjoern A. Zeeb 	HAL_REO_UNBLOCK_CACHE_STATUS           = 314 /* 0x13a */,
366dd4f32aeSBjoern A. Zeeb 	HAL_TQM_FLUSH_CACHE                    = 315 /* 0x13b */,
367dd4f32aeSBjoern A. Zeeb 	HAL_TQM_UNBLOCK_CACHE                  = 316 /* 0x13c */,
368dd4f32aeSBjoern A. Zeeb 	HAL_TQM_FLUSH_CACHE_STATUS             = 317 /* 0x13d */,
369dd4f32aeSBjoern A. Zeeb 	HAL_TQM_UNBLOCK_CACHE_STATUS           = 318 /* 0x13e */,
370dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_END_STATUS_DONE            = 319 /* 0x13f */,
371dd4f32aeSBjoern A. Zeeb 	HAL_RX_STATUS_BUFFER_DONE              = 320 /* 0x140 */,
372dd4f32aeSBjoern A. Zeeb 	HAL_BUFFER_ADDR_INFO                   = 321 /* 0x141 */,
373dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_DESC_INFO                  = 322 /* 0x142 */,
374dd4f32aeSBjoern A. Zeeb 	HAL_RX_MPDU_DESC_INFO                  = 323 /* 0x143 */,
375dd4f32aeSBjoern A. Zeeb 	HAL_TCL_DATA_CMD                       = 324 /* 0x144 */,
376dd4f32aeSBjoern A. Zeeb 	HAL_TCL_GSE_CMD                        = 325 /* 0x145 */,
377dd4f32aeSBjoern A. Zeeb 	HAL_TCL_EXIT_BASE                      = 326 /* 0x146 */,
378dd4f32aeSBjoern A. Zeeb 	HAL_TCL_COMPACT_EXIT_RING              = 327 /* 0x147 */,
379dd4f32aeSBjoern A. Zeeb 	HAL_TCL_REGULAR_EXIT_RING              = 328 /* 0x148 */,
380dd4f32aeSBjoern A. Zeeb 	HAL_TCL_EXTENDED_EXIT_RING             = 329 /* 0x149 */,
381dd4f32aeSBjoern A. Zeeb 	HAL_UPLINK_COMMON_INFO                 = 330 /* 0x14a */,
382dd4f32aeSBjoern A. Zeeb 	HAL_UPLINK_USER_SETUP_INFO             = 331 /* 0x14b */,
383dd4f32aeSBjoern A. Zeeb 	HAL_TX_DATA_SYNC                       = 332 /* 0x14c */,
384dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_CBF_READ_REQUEST_ACK         = 333 /* 0x14d */,
385dd4f32aeSBjoern A. Zeeb 	HAL_TCL_STATUS_RING                    = 334 /* 0x14e */,
386dd4f32aeSBjoern A. Zeeb 	HAL_TQM_GET_MPDU_HEAD_INFO             = 335 /* 0x14f */,
387dd4f32aeSBjoern A. Zeeb 	HAL_TQM_SYNC_CMD                       = 336 /* 0x150 */,
388dd4f32aeSBjoern A. Zeeb 	HAL_TQM_GET_MPDU_HEAD_INFO_STATUS      = 337 /* 0x151 */,
389dd4f32aeSBjoern A. Zeeb 	HAL_TQM_SYNC_CMD_STATUS                = 338 /* 0x152 */,
390dd4f32aeSBjoern A. Zeeb 	HAL_TQM_THRESHOLD_DROP_NOTIFICATION_STATUS = 339 /* 0x153 */,
391dd4f32aeSBjoern A. Zeeb 	HAL_TQM_DESCRIPTOR_THRESHOLD_REACHED_STATUS = 340 /* 0x154 */,
392dd4f32aeSBjoern A. Zeeb 	HAL_REO_FLUSH_TIMEOUT_LIST             = 341 /* 0x155 */,
393dd4f32aeSBjoern A. Zeeb 	HAL_REO_FLUSH_TIMEOUT_LIST_STATUS      = 342 /* 0x156 */,
394dd4f32aeSBjoern A. Zeeb 	HAL_REO_TO_PPE_RING                    = 343 /* 0x157 */,
395dd4f32aeSBjoern A. Zeeb 	HAL_RX_MPDU_INFO                       = 344 /* 0x158 */,
396dd4f32aeSBjoern A. Zeeb 	HAL_REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS = 345 /* 0x159 */,
397dd4f32aeSBjoern A. Zeeb 	HAL_SCHEDULER_RX_SIFS_RESPONSE_TRIGGER_STATUS = 346 /* 0x15a */,
398dd4f32aeSBjoern A. Zeeb 	HAL_EXAMPLE_USER_TLV_32_NAME           = 347 /* 0x15b */,
399dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_START_USER_INFO            = 348 /* 0x15c */,
400dd4f32aeSBjoern A. Zeeb 	HAL_RX_RXPCU_CLASSIFICATION_OVERVIEW   = 349 /* 0x15d */,
401dd4f32aeSBjoern A. Zeeb 	HAL_RX_RING_MASK                       = 350 /* 0x15e */,
402dd4f32aeSBjoern A. Zeeb 	HAL_WHO_CLASSIFY_INFO                  = 351 /* 0x15f */,
403dd4f32aeSBjoern A. Zeeb 	HAL_TXPT_CLASSIFY_INFO                 = 352 /* 0x160 */,
404dd4f32aeSBjoern A. Zeeb 	HAL_RXPT_CLASSIFY_INFO                 = 353 /* 0x161 */,
405dd4f32aeSBjoern A. Zeeb 	HAL_TX_FLOW_SEARCH_ENTRY               = 354 /* 0x162 */,
406dd4f32aeSBjoern A. Zeeb 	HAL_RX_FLOW_SEARCH_ENTRY               = 355 /* 0x163 */,
407dd4f32aeSBjoern A. Zeeb 	HAL_RECEIVED_TRIGGER_INFO_DETAILS      = 356 /* 0x164 */,
408dd4f32aeSBjoern A. Zeeb 	HAL_COEX_MAC_NAP                       = 357 /* 0x165 */,
409dd4f32aeSBjoern A. Zeeb 	HAL_MACRX_ABORT_REQUEST_INFO           = 358 /* 0x166 */,
410dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_ABORT_REQUEST_INFO           = 359 /* 0x167 */,
411dd4f32aeSBjoern A. Zeeb 	HAL_PHYRX_ABORT_REQUEST_INFO           = 360 /* 0x168 */,
412dd4f32aeSBjoern A. Zeeb 	HAL_PHYTX_ABORT_REQUEST_INFO           = 361 /* 0x169 */,
413dd4f32aeSBjoern A. Zeeb 	HAL_RXPCU_PPDU_END_INFO                = 362 /* 0x16a */,
414dd4f32aeSBjoern A. Zeeb 	HAL_WHO_MESH_CONTROL                   = 363 /* 0x16b */,
415dd4f32aeSBjoern A. Zeeb 	HAL_L_SIG_A_INFO                       = 364 /* 0x16c */,
416dd4f32aeSBjoern A. Zeeb 	HAL_L_SIG_B_INFO                       = 365 /* 0x16d */,
417dd4f32aeSBjoern A. Zeeb 	HAL_HT_SIG_INFO                        = 366 /* 0x16e */,
418dd4f32aeSBjoern A. Zeeb 	HAL_VHT_SIG_A_INFO                     = 367 /* 0x16f */,
419dd4f32aeSBjoern A. Zeeb 	HAL_VHT_SIG_B_SU20_INFO                = 368 /* 0x170 */,
420dd4f32aeSBjoern A. Zeeb 	HAL_VHT_SIG_B_SU40_INFO                = 369 /* 0x171 */,
421dd4f32aeSBjoern A. Zeeb 	HAL_VHT_SIG_B_SU80_INFO                = 370 /* 0x172 */,
422dd4f32aeSBjoern A. Zeeb 	HAL_VHT_SIG_B_SU160_INFO               = 371 /* 0x173 */,
423dd4f32aeSBjoern A. Zeeb 	HAL_VHT_SIG_B_MU20_INFO                = 372 /* 0x174 */,
424dd4f32aeSBjoern A. Zeeb 	HAL_VHT_SIG_B_MU40_INFO                = 373 /* 0x175 */,
425dd4f32aeSBjoern A. Zeeb 	HAL_VHT_SIG_B_MU80_INFO                = 374 /* 0x176 */,
426dd4f32aeSBjoern A. Zeeb 	HAL_VHT_SIG_B_MU160_INFO               = 375 /* 0x177 */,
427dd4f32aeSBjoern A. Zeeb 	HAL_SERVICE_INFO                       = 376 /* 0x178 */,
428dd4f32aeSBjoern A. Zeeb 	HAL_HE_SIG_A_SU_INFO                   = 377 /* 0x179 */,
429dd4f32aeSBjoern A. Zeeb 	HAL_HE_SIG_A_MU_DL_INFO                = 378 /* 0x17a */,
430dd4f32aeSBjoern A. Zeeb 	HAL_HE_SIG_A_MU_UL_INFO                = 379 /* 0x17b */,
431dd4f32aeSBjoern A. Zeeb 	HAL_HE_SIG_B1_MU_INFO                  = 380 /* 0x17c */,
432dd4f32aeSBjoern A. Zeeb 	HAL_HE_SIG_B2_MU_INFO                  = 381 /* 0x17d */,
433dd4f32aeSBjoern A. Zeeb 	HAL_HE_SIG_B2_OFDMA_INFO               = 382 /* 0x17e */,
434dd4f32aeSBjoern A. Zeeb 	HAL_PDG_SW_MODE_BW_START               = 383 /* 0x17f */,
435dd4f32aeSBjoern A. Zeeb 	HAL_PDG_SW_MODE_BW_END                 = 384 /* 0x180 */,
436dd4f32aeSBjoern A. Zeeb 	HAL_PDG_WAIT_FOR_MAC_REQUEST           = 385 /* 0x181 */,
437dd4f32aeSBjoern A. Zeeb 	HAL_PDG_WAIT_FOR_PHY_REQUEST           = 386 /* 0x182 */,
438dd4f32aeSBjoern A. Zeeb 	HAL_SCHEDULER_END                      = 387 /* 0x183 */,
439dd4f32aeSBjoern A. Zeeb 	HAL_PEER_TABLE_ENTRY                   = 388 /* 0x184 */,
440dd4f32aeSBjoern A. Zeeb 	HAL_SW_PEER_INFO                       = 389 /* 0x185 */,
441dd4f32aeSBjoern A. Zeeb 	HAL_RXOLE_CCE_CLASSIFY_INFO            = 390 /* 0x186 */,
442dd4f32aeSBjoern A. Zeeb 	HAL_TCL_CCE_CLASSIFY_INFO              = 391 /* 0x187 */,
443dd4f32aeSBjoern A. Zeeb 	HAL_RXOLE_CCE_INFO                     = 392 /* 0x188 */,
444dd4f32aeSBjoern A. Zeeb 	HAL_TCL_CCE_INFO                       = 393 /* 0x189 */,
445dd4f32aeSBjoern A. Zeeb 	HAL_TCL_CCE_SUPERRULE                  = 394 /* 0x18a */,
446dd4f32aeSBjoern A. Zeeb 	HAL_CCE_RULE                           = 395 /* 0x18b */,
447dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_START_DROPPED              = 396 /* 0x18c */,
448dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_END_DROPPED                = 397 /* 0x18d */,
449dd4f32aeSBjoern A. Zeeb 	HAL_RX_PPDU_END_STATUS_DONE_DROPPED    = 398 /* 0x18e */,
450dd4f32aeSBjoern A. Zeeb 	HAL_RX_MPDU_START_DROPPED              = 399 /* 0x18f */,
451dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_START_DROPPED              = 400 /* 0x190 */,
452dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_END_DROPPED                = 401 /* 0x191 */,
453dd4f32aeSBjoern A. Zeeb 	HAL_RX_MPDU_END_DROPPED                = 402 /* 0x192 */,
454dd4f32aeSBjoern A. Zeeb 	HAL_RX_ATTENTION_DROPPED               = 403 /* 0x193 */,
455dd4f32aeSBjoern A. Zeeb 	HAL_TXPCU_USER_SETUP                   = 404 /* 0x194 */,
456dd4f32aeSBjoern A. Zeeb 	HAL_RXPCU_USER_SETUP_EXT               = 405 /* 0x195 */,
457dd4f32aeSBjoern A. Zeeb 	HAL_CE_SRC_DESC                        = 406 /* 0x196 */,
458dd4f32aeSBjoern A. Zeeb 	HAL_CE_STAT_DESC                       = 407 /* 0x197 */,
459dd4f32aeSBjoern A. Zeeb 	HAL_RXOLE_CCE_SUPERRULE                = 408 /* 0x198 */,
460dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_INFO                 = 409 /* 0x199 */,
461dd4f32aeSBjoern A. Zeeb 	HAL_CMD_PART_0_END                     = 410 /* 0x19a */,
462dd4f32aeSBjoern A. Zeeb 	HAL_MACTX_SYNTH_ON                     = 411 /* 0x19b */,
463dd4f32aeSBjoern A. Zeeb 	HAL_SCH_CRITICAL_TLV_REFERENCE         = 412 /* 0x19c */,
464dd4f32aeSBjoern A. Zeeb 	HAL_TQM_MPDU_GLOBAL_START              = 413 /* 0x19d */,
465dd4f32aeSBjoern A. Zeeb 	HAL_EXAMPLE_TLV_32                     = 414 /* 0x19e */,
466dd4f32aeSBjoern A. Zeeb 	HAL_TQM_UPDATE_TX_MSDU_FLOW            = 415 /* 0x19f */,
467dd4f32aeSBjoern A. Zeeb 	HAL_TQM_UPDATE_TX_MPDU_QUEUE_HEAD      = 416 /* 0x1a0 */,
468dd4f32aeSBjoern A. Zeeb 	HAL_TQM_UPDATE_TX_MSDU_FLOW_STATUS     = 417 /* 0x1a1 */,
469dd4f32aeSBjoern A. Zeeb 	HAL_TQM_UPDATE_TX_MPDU_QUEUE_HEAD_STATUS = 418 /* 0x1a2 */,
470dd4f32aeSBjoern A. Zeeb 	HAL_REO_UPDATE_RX_REO_QUEUE            = 419 /* 0x1a3 */,
471dd4f32aeSBjoern A. Zeeb 	HAL_CE_DST_DESC			       = 420 /* 0x1a4 */,
472dd4f32aeSBjoern A. Zeeb 	HAL_TLV_BASE                           = 511 /* 0x1ff */,
473dd4f32aeSBjoern A. Zeeb };
474dd4f32aeSBjoern A. Zeeb 
475dd4f32aeSBjoern A. Zeeb #define HAL_TLV_HDR_TAG		GENMASK(9, 1)
476dd4f32aeSBjoern A. Zeeb #define HAL_TLV_HDR_LEN		GENMASK(25, 10)
477*28348caeSBjoern A. Zeeb #define HAL_TLV_USR_ID		GENMASK(31, 26)
478dd4f32aeSBjoern A. Zeeb 
479dd4f32aeSBjoern A. Zeeb #define HAL_TLV_ALIGN	4
480dd4f32aeSBjoern A. Zeeb 
481dd4f32aeSBjoern A. Zeeb struct hal_tlv_hdr {
482dd4f32aeSBjoern A. Zeeb 	u32 tl;
483dd4f32aeSBjoern A. Zeeb 	u8 value[];
484dd4f32aeSBjoern A. Zeeb } __packed;
485dd4f32aeSBjoern A. Zeeb 
486dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_MSDU_COUNT		GENMASK(7, 0)
487dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_SEQ_NUM		GENMASK(19, 8)
488dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_FRAG_FLAG		BIT(20)
489dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_MPDU_RETRY		BIT(21)
490dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_AMPDU_FLAG		BIT(22)
491dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_BAR_FRAME		BIT(23)
492dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_VALID_PN		BIT(24)
493dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_VALID_SA		BIT(25)
494dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_SA_IDX_TIMEOUT	BIT(26)
495dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_VALID_DA		BIT(27)
496dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_DA_MCBC		BIT(28)
497dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_DA_IDX_TIMEOUT	BIT(29)
498dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_INFO0_RAW_MPDU		BIT(30)
499dd4f32aeSBjoern A. Zeeb 
500dd4f32aeSBjoern A. Zeeb #define RX_MPDU_DESC_META_DATA_PEER_ID		GENMASK(15, 0)
501dd4f32aeSBjoern A. Zeeb 
502dd4f32aeSBjoern A. Zeeb struct rx_mpdu_desc {
503dd4f32aeSBjoern A. Zeeb 	u32 info0; /* %RX_MPDU_DESC_INFO */
504dd4f32aeSBjoern A. Zeeb 	u32 meta_data;
505dd4f32aeSBjoern A. Zeeb } __packed;
506dd4f32aeSBjoern A. Zeeb 
507dd4f32aeSBjoern A. Zeeb /* rx_mpdu_desc
508dd4f32aeSBjoern A. Zeeb  *		Producer: RXDMA
509dd4f32aeSBjoern A. Zeeb  *		Consumer: REO/SW/FW
510dd4f32aeSBjoern A. Zeeb  *
511dd4f32aeSBjoern A. Zeeb  * msdu_count
512dd4f32aeSBjoern A. Zeeb  *		The number of MSDUs within the MPDU
513dd4f32aeSBjoern A. Zeeb  *
514dd4f32aeSBjoern A. Zeeb  * mpdu_sequence_number
515dd4f32aeSBjoern A. Zeeb  *		The field can have two different meanings based on the setting
516dd4f32aeSBjoern A. Zeeb  *		of field 'bar_frame'. If 'bar_frame' is set, it means the MPDU
517dd4f32aeSBjoern A. Zeeb  *		start sequence number from the BAR frame otherwise it means
518dd4f32aeSBjoern A. Zeeb  *		the MPDU sequence number of the received frame.
519dd4f32aeSBjoern A. Zeeb  *
520dd4f32aeSBjoern A. Zeeb  * fragment_flag
521dd4f32aeSBjoern A. Zeeb  *		When set, this MPDU is a fragment and REO should forward this
522dd4f32aeSBjoern A. Zeeb  *		fragment MPDU to the REO destination ring without any reorder
523dd4f32aeSBjoern A. Zeeb  *		checks, pn checks or bitmap update. This implies that REO is
524dd4f32aeSBjoern A. Zeeb  *		forwarding the pointer to the MSDU link descriptor.
525dd4f32aeSBjoern A. Zeeb  *
526dd4f32aeSBjoern A. Zeeb  * mpdu_retry_bit
527dd4f32aeSBjoern A. Zeeb  *		The retry bit setting from the MPDU header of the received frame
528dd4f32aeSBjoern A. Zeeb  *
529dd4f32aeSBjoern A. Zeeb  * ampdu_flag
530dd4f32aeSBjoern A. Zeeb  *		Indicates the MPDU was received as part of an A-MPDU.
531dd4f32aeSBjoern A. Zeeb  *
532dd4f32aeSBjoern A. Zeeb  * bar_frame
533dd4f32aeSBjoern A. Zeeb  *		Indicates the received frame is a BAR frame. After processing,
534dd4f32aeSBjoern A. Zeeb  *		this frame shall be pushed to SW or deleted.
535dd4f32aeSBjoern A. Zeeb  *
536dd4f32aeSBjoern A. Zeeb  * valid_pn
537dd4f32aeSBjoern A. Zeeb  *		When not set, REO will not perform a PN sequence number check.
538dd4f32aeSBjoern A. Zeeb  *
539dd4f32aeSBjoern A. Zeeb  * valid_sa
540dd4f32aeSBjoern A. Zeeb  *		Indicates OLE found a valid SA entry for all MSDUs in this MPDU.
541dd4f32aeSBjoern A. Zeeb  *
542dd4f32aeSBjoern A. Zeeb  * sa_idx_timeout
543dd4f32aeSBjoern A. Zeeb  *		Indicates, at least 1 MSDU within the MPDU has an unsuccessful
544dd4f32aeSBjoern A. Zeeb  *		MAC source address search due to the expiration of search timer.
545dd4f32aeSBjoern A. Zeeb  *
546dd4f32aeSBjoern A. Zeeb  * valid_da
547dd4f32aeSBjoern A. Zeeb  *		When set, OLE found a valid DA entry for all MSDUs in this MPDU.
548dd4f32aeSBjoern A. Zeeb  *
549dd4f32aeSBjoern A. Zeeb  * da_mcbc
550dd4f32aeSBjoern A. Zeeb  *		Field Only valid if valid_da is set. Indicates at least one of
551dd4f32aeSBjoern A. Zeeb  *		the DA addresses is a Multicast or Broadcast address.
552dd4f32aeSBjoern A. Zeeb  *
553dd4f32aeSBjoern A. Zeeb  * da_idx_timeout
554dd4f32aeSBjoern A. Zeeb  *		Indicates, at least 1 MSDU within the MPDU has an unsuccessful
555dd4f32aeSBjoern A. Zeeb  *		MAC destination address search due to the expiration of search
556dd4f32aeSBjoern A. Zeeb  *		timer.
557dd4f32aeSBjoern A. Zeeb  *
558dd4f32aeSBjoern A. Zeeb  * raw_mpdu
559dd4f32aeSBjoern A. Zeeb  *		Field only valid when first_msdu_in_mpdu_flag is set. Indicates
560dd4f32aeSBjoern A. Zeeb  *		the contents in the MSDU buffer contains a 'RAW' MPDU.
561dd4f32aeSBjoern A. Zeeb  */
562dd4f32aeSBjoern A. Zeeb 
563dd4f32aeSBjoern A. Zeeb enum hal_rx_msdu_desc_reo_dest_ind {
564dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_DESC_REO_DEST_IND_TCL,
565dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_DESC_REO_DEST_IND_SW1,
566dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_DESC_REO_DEST_IND_SW2,
567dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_DESC_REO_DEST_IND_SW3,
568dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_DESC_REO_DEST_IND_SW4,
569dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_DESC_REO_DEST_IND_RELEASE,
570dd4f32aeSBjoern A. Zeeb 	HAL_RX_MSDU_DESC_REO_DEST_IND_FW,
571dd4f32aeSBjoern A. Zeeb };
572dd4f32aeSBjoern A. Zeeb 
573dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_FIRST_MSDU_IN_MPDU	BIT(0)
574dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_LAST_MSDU_IN_MPDU	BIT(1)
575dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_MSDU_CONTINUATION	BIT(2)
576dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_MSDU_LENGTH		GENMASK(16, 3)
577dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_REO_DEST_IND		GENMASK(21, 17)
578dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_MSDU_DROP		BIT(22)
579dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_VALID_SA		BIT(23)
580dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_SA_IDX_TIMEOUT	BIT(24)
581dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_VALID_DA		BIT(25)
582dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_DA_MCBC		BIT(26)
583dd4f32aeSBjoern A. Zeeb #define RX_MSDU_DESC_INFO0_DA_IDX_TIMEOUT	BIT(27)
584dd4f32aeSBjoern A. Zeeb 
585dd4f32aeSBjoern A. Zeeb #define HAL_RX_MSDU_PKT_LENGTH_GET(val)		\
586dd4f32aeSBjoern A. Zeeb 	(FIELD_GET(RX_MSDU_DESC_INFO0_MSDU_LENGTH, (val)))
587dd4f32aeSBjoern A. Zeeb 
588dd4f32aeSBjoern A. Zeeb struct rx_msdu_desc {
589dd4f32aeSBjoern A. Zeeb 	u32 info0;
590dd4f32aeSBjoern A. Zeeb 	u32 rsvd0;
591dd4f32aeSBjoern A. Zeeb } __packed;
592dd4f32aeSBjoern A. Zeeb 
593dd4f32aeSBjoern A. Zeeb /* rx_msdu_desc
594dd4f32aeSBjoern A. Zeeb  *
595dd4f32aeSBjoern A. Zeeb  * first_msdu_in_mpdu
596dd4f32aeSBjoern A. Zeeb  *		Indicates first msdu in mpdu.
597dd4f32aeSBjoern A. Zeeb  *
598dd4f32aeSBjoern A. Zeeb  * last_msdu_in_mpdu
599dd4f32aeSBjoern A. Zeeb  *		Indicates last msdu in mpdu. This flag can be true only when
600dd4f32aeSBjoern A. Zeeb  *		'Msdu_continuation' set to 0. This implies that when an msdu
601dd4f32aeSBjoern A. Zeeb  *		is spread out over multiple buffers and thus msdu_continuation
602dd4f32aeSBjoern A. Zeeb  *		is set, only for the very last buffer of the msdu, can the
603dd4f32aeSBjoern A. Zeeb  *		'last_msdu_in_mpdu' be set.
604dd4f32aeSBjoern A. Zeeb  *
605dd4f32aeSBjoern A. Zeeb  *		When both first_msdu_in_mpdu and last_msdu_in_mpdu are set,
606dd4f32aeSBjoern A. Zeeb  *		the MPDU that this MSDU belongs to only contains a single MSDU.
607dd4f32aeSBjoern A. Zeeb  *
608dd4f32aeSBjoern A. Zeeb  * msdu_continuation
609dd4f32aeSBjoern A. Zeeb  *		When set, this MSDU buffer was not able to hold the entire MSDU.
610*28348caeSBjoern A. Zeeb  *		The next buffer will therefore contain additional information
611dd4f32aeSBjoern A. Zeeb  *		related to this MSDU.
612dd4f32aeSBjoern A. Zeeb  *
613dd4f32aeSBjoern A. Zeeb  * msdu_length
614dd4f32aeSBjoern A. Zeeb  *		Field is only valid in combination with the 'first_msdu_in_mpdu'
615dd4f32aeSBjoern A. Zeeb  *		being set. Full MSDU length in bytes after decapsulation. This
616dd4f32aeSBjoern A. Zeeb  *		field is still valid for MPDU frames without A-MSDU. It still
617dd4f32aeSBjoern A. Zeeb  *		represents MSDU length after decapsulation Or in case of RAW
618dd4f32aeSBjoern A. Zeeb  *		MPDUs, it indicates the length of the entire MPDU (without FCS
619dd4f32aeSBjoern A. Zeeb  *		field).
620dd4f32aeSBjoern A. Zeeb  *
621dd4f32aeSBjoern A. Zeeb  * reo_destination_indication
622dd4f32aeSBjoern A. Zeeb  *		The id of the reo exit ring where the msdu frame shall push
623dd4f32aeSBjoern A. Zeeb  *		after (MPDU level) reordering has finished. Values are defined
624dd4f32aeSBjoern A. Zeeb  *		in enum %HAL_RX_MSDU_DESC_REO_DEST_IND_.
625dd4f32aeSBjoern A. Zeeb  *
626dd4f32aeSBjoern A. Zeeb  * msdu_drop
627dd4f32aeSBjoern A. Zeeb  *		Indicates that REO shall drop this MSDU and not forward it to
628dd4f32aeSBjoern A. Zeeb  *		any other ring.
629dd4f32aeSBjoern A. Zeeb  *
630dd4f32aeSBjoern A. Zeeb  * valid_sa
631dd4f32aeSBjoern A. Zeeb  *		Indicates OLE found a valid SA entry for this MSDU.
632dd4f32aeSBjoern A. Zeeb  *
633dd4f32aeSBjoern A. Zeeb  * sa_idx_timeout
634dd4f32aeSBjoern A. Zeeb  *		Indicates, an unsuccessful MAC source address search due to
635dd4f32aeSBjoern A. Zeeb  *		the expiration of search timer for this MSDU.
636dd4f32aeSBjoern A. Zeeb  *
637dd4f32aeSBjoern A. Zeeb  * valid_da
638dd4f32aeSBjoern A. Zeeb  *		When set, OLE found a valid DA entry for this MSDU.
639dd4f32aeSBjoern A. Zeeb  *
640dd4f32aeSBjoern A. Zeeb  * da_mcbc
641dd4f32aeSBjoern A. Zeeb  *		Field Only valid if valid_da is set. Indicates the DA address
642dd4f32aeSBjoern A. Zeeb  *		is a Multicast or Broadcast address for this MSDU.
643dd4f32aeSBjoern A. Zeeb  *
644dd4f32aeSBjoern A. Zeeb  * da_idx_timeout
645dd4f32aeSBjoern A. Zeeb  *		Indicates, an unsuccessful MAC destination address search due
646*28348caeSBjoern A. Zeeb  *		to the expiration of search timer for this MSDU.
647dd4f32aeSBjoern A. Zeeb  */
648dd4f32aeSBjoern A. Zeeb 
649dd4f32aeSBjoern A. Zeeb enum hal_reo_dest_ring_buffer_type {
650dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_BUFFER_TYPE_MSDU,
651dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_BUFFER_TYPE_LINK_DESC,
652dd4f32aeSBjoern A. Zeeb };
653dd4f32aeSBjoern A. Zeeb 
654dd4f32aeSBjoern A. Zeeb enum hal_reo_dest_ring_push_reason {
655dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_PUSH_REASON_ERR_DETECTED,
656dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_PUSH_REASON_ROUTING_INSTRUCTION,
657dd4f32aeSBjoern A. Zeeb };
658dd4f32aeSBjoern A. Zeeb 
659dd4f32aeSBjoern A. Zeeb enum hal_reo_dest_ring_error_code {
660dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_DESC_ADDR_ZERO,
661dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_DESC_INVALID,
662dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_AMPDU_IN_NON_BA,
663dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_NON_BA_DUPLICATE,
664dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_BA_DUPLICATE,
665dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_FRAME_2K_JUMP,
666dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_BAR_2K_JUMP,
667dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_FRAME_OOR,
668dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_BAR_OOR,
669dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_NO_BA_SESSION,
670dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_FRAME_SN_EQUALS_SSN,
671dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_PN_CHECK_FAILED,
672dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_2K_ERR_FLAG_SET,
673dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_PN_ERR_FLAG_SET,
674dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_DESC_BLOCKED,
675dd4f32aeSBjoern A. Zeeb 	HAL_REO_DEST_RING_ERROR_CODE_MAX,
676dd4f32aeSBjoern A. Zeeb };
677dd4f32aeSBjoern A. Zeeb 
678dd4f32aeSBjoern A. Zeeb #define HAL_REO_DEST_RING_INFO0_QUEUE_ADDR_HI		GENMASK(7, 0)
679dd4f32aeSBjoern A. Zeeb #define HAL_REO_DEST_RING_INFO0_BUFFER_TYPE		BIT(8)
680dd4f32aeSBjoern A. Zeeb #define HAL_REO_DEST_RING_INFO0_PUSH_REASON		GENMASK(10, 9)
681dd4f32aeSBjoern A. Zeeb #define HAL_REO_DEST_RING_INFO0_ERROR_CODE		GENMASK(15, 11)
682dd4f32aeSBjoern A. Zeeb #define HAL_REO_DEST_RING_INFO0_RX_QUEUE_NUM		GENMASK(31, 16)
683dd4f32aeSBjoern A. Zeeb 
684dd4f32aeSBjoern A. Zeeb #define HAL_REO_DEST_RING_INFO1_REORDER_INFO_VALID	BIT(0)
685dd4f32aeSBjoern A. Zeeb #define HAL_REO_DEST_RING_INFO1_REORDER_OPCODE		GENMASK(4, 1)
686dd4f32aeSBjoern A. Zeeb #define HAL_REO_DEST_RING_INFO1_REORDER_SLOT_IDX	GENMASK(12, 5)
687dd4f32aeSBjoern A. Zeeb 
688dd4f32aeSBjoern A. Zeeb #define HAL_REO_DEST_RING_INFO2_RING_ID			GENMASK(27, 20)
689dd4f32aeSBjoern A. Zeeb #define HAL_REO_DEST_RING_INFO2_LOOPING_COUNT		GENMASK(31, 28)
690dd4f32aeSBjoern A. Zeeb 
691dd4f32aeSBjoern A. Zeeb struct hal_reo_dest_ring {
692dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr buf_addr_info;
693dd4f32aeSBjoern A. Zeeb 	struct rx_mpdu_desc rx_mpdu_info;
694dd4f32aeSBjoern A. Zeeb 	struct rx_msdu_desc rx_msdu_info;
695dd4f32aeSBjoern A. Zeeb 	u32 queue_addr_lo;
696dd4f32aeSBjoern A. Zeeb 	u32 info0; /* %HAL_REO_DEST_RING_INFO0_ */
697dd4f32aeSBjoern A. Zeeb 	u32 info1; /* %HAL_REO_DEST_RING_INFO1_ */
698dd4f32aeSBjoern A. Zeeb 	u32 rsvd0;
699dd4f32aeSBjoern A. Zeeb 	u32 rsvd1;
700dd4f32aeSBjoern A. Zeeb 	u32 rsvd2;
701dd4f32aeSBjoern A. Zeeb 	u32 rsvd3;
702dd4f32aeSBjoern A. Zeeb 	u32 rsvd4;
703dd4f32aeSBjoern A. Zeeb 	u32 rsvd5;
704dd4f32aeSBjoern A. Zeeb 	u32 info2; /* %HAL_REO_DEST_RING_INFO2_ */
705dd4f32aeSBjoern A. Zeeb } __packed;
706dd4f32aeSBjoern A. Zeeb 
707dd4f32aeSBjoern A. Zeeb /* hal_reo_dest_ring
708dd4f32aeSBjoern A. Zeeb  *
709dd4f32aeSBjoern A. Zeeb  *		Producer: RXDMA
710dd4f32aeSBjoern A. Zeeb  *		Consumer: REO/SW/FW
711dd4f32aeSBjoern A. Zeeb  *
712dd4f32aeSBjoern A. Zeeb  * buf_addr_info
713dd4f32aeSBjoern A. Zeeb  *		Details of the physical address of a buffer or MSDU
714dd4f32aeSBjoern A. Zeeb  *		link descriptor.
715dd4f32aeSBjoern A. Zeeb  *
716dd4f32aeSBjoern A. Zeeb  * rx_mpdu_info
717dd4f32aeSBjoern A. Zeeb  *		General information related to the MPDU that is passed
718dd4f32aeSBjoern A. Zeeb  *		on from REO entrance ring to the REO destination ring.
719dd4f32aeSBjoern A. Zeeb  *
720dd4f32aeSBjoern A. Zeeb  * rx_msdu_info
721dd4f32aeSBjoern A. Zeeb  *		General information related to the MSDU that is passed
722dd4f32aeSBjoern A. Zeeb  *		on from RXDMA all the way to the REO destination ring.
723dd4f32aeSBjoern A. Zeeb  *
724dd4f32aeSBjoern A. Zeeb  * queue_addr_lo
725dd4f32aeSBjoern A. Zeeb  *		Address (lower 32 bits) of the REO queue descriptor.
726dd4f32aeSBjoern A. Zeeb  *
727dd4f32aeSBjoern A. Zeeb  * queue_addr_hi
728dd4f32aeSBjoern A. Zeeb  *		Address (upper 8 bits) of the REO queue descriptor.
729dd4f32aeSBjoern A. Zeeb  *
730dd4f32aeSBjoern A. Zeeb  * buffer_type
731dd4f32aeSBjoern A. Zeeb  *		Indicates the type of address provided in the buf_addr_info.
732dd4f32aeSBjoern A. Zeeb  *		Values are defined in enum %HAL_REO_DEST_RING_BUFFER_TYPE_.
733dd4f32aeSBjoern A. Zeeb  *
734dd4f32aeSBjoern A. Zeeb  * push_reason
735dd4f32aeSBjoern A. Zeeb  *		Reason for pushing this frame to this exit ring. Values are
736dd4f32aeSBjoern A. Zeeb  *		defined in enum %HAL_REO_DEST_RING_PUSH_REASON_.
737dd4f32aeSBjoern A. Zeeb  *
738dd4f32aeSBjoern A. Zeeb  * error_code
739dd4f32aeSBjoern A. Zeeb  *		Valid only when 'push_reason' is set. All error codes are
740dd4f32aeSBjoern A. Zeeb  *		defined in enum %HAL_REO_DEST_RING_ERROR_CODE_.
741dd4f32aeSBjoern A. Zeeb  *
742dd4f32aeSBjoern A. Zeeb  * rx_queue_num
743dd4f32aeSBjoern A. Zeeb  *		Indicates the REO MPDU reorder queue id from which this frame
744dd4f32aeSBjoern A. Zeeb  *		originated.
745dd4f32aeSBjoern A. Zeeb  *
746dd4f32aeSBjoern A. Zeeb  * reorder_info_valid
747dd4f32aeSBjoern A. Zeeb  *		When set, REO has been instructed to not perform the actual
748dd4f32aeSBjoern A. Zeeb  *		re-ordering of frames for this queue, but just to insert
749dd4f32aeSBjoern A. Zeeb  *		the reorder opcodes.
750dd4f32aeSBjoern A. Zeeb  *
751dd4f32aeSBjoern A. Zeeb  * reorder_opcode
752dd4f32aeSBjoern A. Zeeb  *		Field is valid when 'reorder_info_valid' is set. This field is
753dd4f32aeSBjoern A. Zeeb  *		always valid for debug purpose as well.
754dd4f32aeSBjoern A. Zeeb  *
755dd4f32aeSBjoern A. Zeeb  * reorder_slot_idx
756dd4f32aeSBjoern A. Zeeb  *		Valid only when 'reorder_info_valid' is set.
757dd4f32aeSBjoern A. Zeeb  *
758dd4f32aeSBjoern A. Zeeb  * ring_id
759dd4f32aeSBjoern A. Zeeb  *		The buffer pointer ring id.
760dd4f32aeSBjoern A. Zeeb  *		0 - Idle ring
761dd4f32aeSBjoern A. Zeeb  *		1 - N refers to other rings.
762dd4f32aeSBjoern A. Zeeb  *
763dd4f32aeSBjoern A. Zeeb  * looping_count
764dd4f32aeSBjoern A. Zeeb  *		Indicates the number of times the producer of entries into
765dd4f32aeSBjoern A. Zeeb  *		this ring has looped around the ring.
766dd4f32aeSBjoern A. Zeeb  */
767dd4f32aeSBjoern A. Zeeb 
768dd4f32aeSBjoern A. Zeeb enum hal_reo_entr_rxdma_ecode {
769dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_OVERFLOW_ERR,
770dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_MPDU_LEN_ERR,
771dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_FCS_ERR,
772dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_DECRYPT_ERR,
773dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_TKIP_MIC_ERR,
774dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_UNECRYPTED_ERR,
775dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_MSDU_LEN_ERR,
776dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_MSDU_LIMIT_ERR,
777dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_WIFI_PARSE_ERR,
778dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_AMSDU_PARSE_ERR,
779dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_SA_TIMEOUT_ERR,
780dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_DA_TIMEOUT_ERR,
781dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_FLOW_TIMEOUT_ERR,
782dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_FLUSH_REQUEST_ERR,
783dd4f32aeSBjoern A. Zeeb 	HAL_REO_ENTR_RING_RXDMA_ECODE_MAX,
784dd4f32aeSBjoern A. Zeeb };
785dd4f32aeSBjoern A. Zeeb 
786dd4f32aeSBjoern A. Zeeb #define HAL_REO_ENTR_RING_INFO0_QUEUE_ADDR_HI		GENMASK(7, 0)
787dd4f32aeSBjoern A. Zeeb #define HAL_REO_ENTR_RING_INFO0_MPDU_BYTE_COUNT		GENMASK(21, 8)
788dd4f32aeSBjoern A. Zeeb #define HAL_REO_ENTR_RING_INFO0_DEST_IND		GENMASK(26, 22)
789dd4f32aeSBjoern A. Zeeb #define HAL_REO_ENTR_RING_INFO0_FRAMELESS_BAR		BIT(27)
790dd4f32aeSBjoern A. Zeeb 
791dd4f32aeSBjoern A. Zeeb #define HAL_REO_ENTR_RING_INFO1_RXDMA_PUSH_REASON	GENMASK(1, 0)
792dd4f32aeSBjoern A. Zeeb #define HAL_REO_ENTR_RING_INFO1_RXDMA_ERROR_CODE	GENMASK(6, 2)
793dd4f32aeSBjoern A. Zeeb 
794dd4f32aeSBjoern A. Zeeb struct hal_reo_entrance_ring {
795dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr buf_addr_info;
796dd4f32aeSBjoern A. Zeeb 	struct rx_mpdu_desc rx_mpdu_info;
797dd4f32aeSBjoern A. Zeeb 	u32 queue_addr_lo;
798dd4f32aeSBjoern A. Zeeb 	u32 info0; /* %HAL_REO_ENTR_RING_INFO0_ */
799dd4f32aeSBjoern A. Zeeb 	u32 info1; /* %HAL_REO_ENTR_RING_INFO1_ */
800dd4f32aeSBjoern A. Zeeb 	u32 info2; /* %HAL_REO_DEST_RING_INFO2_ */
801dd4f32aeSBjoern A. Zeeb 
802dd4f32aeSBjoern A. Zeeb } __packed;
803dd4f32aeSBjoern A. Zeeb 
804dd4f32aeSBjoern A. Zeeb /* hal_reo_entrance_ring
805dd4f32aeSBjoern A. Zeeb  *
806dd4f32aeSBjoern A. Zeeb  *		Producer: RXDMA
807dd4f32aeSBjoern A. Zeeb  *		Consumer: REO
808dd4f32aeSBjoern A. Zeeb  *
809dd4f32aeSBjoern A. Zeeb  * buf_addr_info
810dd4f32aeSBjoern A. Zeeb  *		Details of the physical address of a buffer or MSDU
811dd4f32aeSBjoern A. Zeeb  *		link descriptor.
812dd4f32aeSBjoern A. Zeeb  *
813dd4f32aeSBjoern A. Zeeb  * rx_mpdu_info
814dd4f32aeSBjoern A. Zeeb  *		General information related to the MPDU that is passed
815dd4f32aeSBjoern A. Zeeb  *		on from REO entrance ring to the REO destination ring.
816dd4f32aeSBjoern A. Zeeb  *
817dd4f32aeSBjoern A. Zeeb  * queue_addr_lo
818dd4f32aeSBjoern A. Zeeb  *		Address (lower 32 bits) of the REO queue descriptor.
819dd4f32aeSBjoern A. Zeeb  *
820dd4f32aeSBjoern A. Zeeb  * queue_addr_hi
821dd4f32aeSBjoern A. Zeeb  *		Address (upper 8 bits) of the REO queue descriptor.
822dd4f32aeSBjoern A. Zeeb  *
823dd4f32aeSBjoern A. Zeeb  * mpdu_byte_count
824dd4f32aeSBjoern A. Zeeb  *		An approximation of the number of bytes received in this MPDU.
825dd4f32aeSBjoern A. Zeeb  *		Used to keeps stats on the amount of data flowing
826dd4f32aeSBjoern A. Zeeb  *		through a queue.
827dd4f32aeSBjoern A. Zeeb  *
828dd4f32aeSBjoern A. Zeeb  * reo_destination_indication
829dd4f32aeSBjoern A. Zeeb  *		The id of the reo exit ring where the msdu frame shall push
830dd4f32aeSBjoern A. Zeeb  *		after (MPDU level) reordering has finished. Values are defined
831dd4f32aeSBjoern A. Zeeb  *		in enum %HAL_RX_MSDU_DESC_REO_DEST_IND_.
832dd4f32aeSBjoern A. Zeeb  *
833dd4f32aeSBjoern A. Zeeb  * frameless_bar
834dd4f32aeSBjoern A. Zeeb  *		Indicates that this REO entrance ring struct contains BAR info
835dd4f32aeSBjoern A. Zeeb  *		from a multi TID BAR frame. The original multi TID BAR frame
836dd4f32aeSBjoern A. Zeeb  *		itself contained all the REO info for the first TID, but all
837dd4f32aeSBjoern A. Zeeb  *		the subsequent TID info and their linkage to the REO descriptors
838dd4f32aeSBjoern A. Zeeb  *		is passed down as 'frameless' BAR info.
839dd4f32aeSBjoern A. Zeeb  *
840dd4f32aeSBjoern A. Zeeb  *		The only fields valid in this descriptor when this bit is set
841dd4f32aeSBjoern A. Zeeb  *		are queue_addr_lo, queue_addr_hi, mpdu_sequence_number,
842dd4f32aeSBjoern A. Zeeb  *		bar_frame and peer_meta_data.
843dd4f32aeSBjoern A. Zeeb  *
844dd4f32aeSBjoern A. Zeeb  * rxdma_push_reason
845dd4f32aeSBjoern A. Zeeb  *		Reason for pushing this frame to this exit ring. Values are
846dd4f32aeSBjoern A. Zeeb  *		defined in enum %HAL_REO_DEST_RING_PUSH_REASON_.
847dd4f32aeSBjoern A. Zeeb  *
848dd4f32aeSBjoern A. Zeeb  * rxdma_error_code
849dd4f32aeSBjoern A. Zeeb  *		Valid only when 'push_reason' is set. All error codes are
850dd4f32aeSBjoern A. Zeeb  *		defined in enum %HAL_REO_ENTR_RING_RXDMA_ECODE_.
851dd4f32aeSBjoern A. Zeeb  *
852dd4f32aeSBjoern A. Zeeb  * ring_id
853dd4f32aeSBjoern A. Zeeb  *		The buffer pointer ring id.
854dd4f32aeSBjoern A. Zeeb  *		0 - Idle ring
855dd4f32aeSBjoern A. Zeeb  *		1 - N refers to other rings.
856dd4f32aeSBjoern A. Zeeb  *
857dd4f32aeSBjoern A. Zeeb  * looping_count
858dd4f32aeSBjoern A. Zeeb  *		Indicates the number of times the producer of entries into
859dd4f32aeSBjoern A. Zeeb  *		this ring has looped around the ring.
860dd4f32aeSBjoern A. Zeeb  */
861dd4f32aeSBjoern A. Zeeb 
862dd4f32aeSBjoern A. Zeeb #define HAL_SW_MON_RING_INFO0_RXDMA_PUSH_REASON	GENMASK(1, 0)
863dd4f32aeSBjoern A. Zeeb #define HAL_SW_MON_RING_INFO0_RXDMA_ERROR_CODE	GENMASK(6, 2)
864dd4f32aeSBjoern A. Zeeb #define HAL_SW_MON_RING_INFO0_MPDU_FRAG_NUMBER	GENMASK(10, 7)
865dd4f32aeSBjoern A. Zeeb #define HAL_SW_MON_RING_INFO0_FRAMELESS_BAR	BIT(11)
866dd4f32aeSBjoern A. Zeeb #define HAL_SW_MON_RING_INFO0_STATUS_BUF_CNT	GENMASK(15, 12)
867dd4f32aeSBjoern A. Zeeb #define HAL_SW_MON_RING_INFO0_END_OF_PPDU	BIT(16)
868dd4f32aeSBjoern A. Zeeb 
869dd4f32aeSBjoern A. Zeeb #define HAL_SW_MON_RING_INFO1_PHY_PPDU_ID	GENMASK(15, 0)
870dd4f32aeSBjoern A. Zeeb #define HAL_SW_MON_RING_INFO1_RING_ID		GENMASK(27, 20)
871dd4f32aeSBjoern A. Zeeb #define HAL_SW_MON_RING_INFO1_LOOPING_COUNT	GENMASK(31, 28)
872dd4f32aeSBjoern A. Zeeb 
873dd4f32aeSBjoern A. Zeeb struct hal_sw_monitor_ring {
874dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr buf_addr_info;
875dd4f32aeSBjoern A. Zeeb 	struct rx_mpdu_desc rx_mpdu_info;
876dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr status_buf_addr_info;
877dd4f32aeSBjoern A. Zeeb 	u32 info0;
878dd4f32aeSBjoern A. Zeeb 	u32 info1;
879dd4f32aeSBjoern A. Zeeb } __packed;
880dd4f32aeSBjoern A. Zeeb 
881dd4f32aeSBjoern A. Zeeb #define HAL_REO_CMD_HDR_INFO0_CMD_NUMBER	GENMASK(15, 0)
882dd4f32aeSBjoern A. Zeeb #define HAL_REO_CMD_HDR_INFO0_STATUS_REQUIRED	BIT(16)
883dd4f32aeSBjoern A. Zeeb 
884dd4f32aeSBjoern A. Zeeb struct hal_reo_cmd_hdr {
885dd4f32aeSBjoern A. Zeeb 	u32 info0;
886dd4f32aeSBjoern A. Zeeb } __packed;
887dd4f32aeSBjoern A. Zeeb 
888dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_INFO0_QUEUE_ADDR_HI	GENMASK(7, 0)
889dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_INFO0_CLEAR_STATS	BIT(8)
890dd4f32aeSBjoern A. Zeeb 
891dd4f32aeSBjoern A. Zeeb struct hal_reo_get_queue_stats {
892dd4f32aeSBjoern A. Zeeb 	struct hal_reo_cmd_hdr cmd;
893dd4f32aeSBjoern A. Zeeb 	u32 queue_addr_lo;
894dd4f32aeSBjoern A. Zeeb 	u32 info0;
895dd4f32aeSBjoern A. Zeeb 	u32 rsvd0[6];
896dd4f32aeSBjoern A. Zeeb } __packed;
897dd4f32aeSBjoern A. Zeeb 
898dd4f32aeSBjoern A. Zeeb /* hal_reo_get_queue_stats
899dd4f32aeSBjoern A. Zeeb  *		Producer: SW
900dd4f32aeSBjoern A. Zeeb  *		Consumer: REO
901dd4f32aeSBjoern A. Zeeb  *
902dd4f32aeSBjoern A. Zeeb  * cmd
903dd4f32aeSBjoern A. Zeeb  *		Details for command execution tracking purposes.
904dd4f32aeSBjoern A. Zeeb  *
905dd4f32aeSBjoern A. Zeeb  * queue_addr_lo
906dd4f32aeSBjoern A. Zeeb  *		Address (lower 32 bits) of the REO queue descriptor.
907dd4f32aeSBjoern A. Zeeb  *
908dd4f32aeSBjoern A. Zeeb  * queue_addr_hi
909dd4f32aeSBjoern A. Zeeb  *		Address (upper 8 bits) of the REO queue descriptor.
910dd4f32aeSBjoern A. Zeeb  *
911dd4f32aeSBjoern A. Zeeb  * clear_stats
912dd4f32aeSBjoern A. Zeeb  *		Clear stats settings. When set, Clear the stats after
913dd4f32aeSBjoern A. Zeeb  *		generating the status.
914dd4f32aeSBjoern A. Zeeb  *
915dd4f32aeSBjoern A. Zeeb  *		Following stats will be cleared.
916dd4f32aeSBjoern A. Zeeb  *		Timeout_count
917dd4f32aeSBjoern A. Zeeb  *		Forward_due_to_bar_count
918dd4f32aeSBjoern A. Zeeb  *		Duplicate_count
919dd4f32aeSBjoern A. Zeeb  *		Frames_in_order_count
920dd4f32aeSBjoern A. Zeeb  *		BAR_received_count
921dd4f32aeSBjoern A. Zeeb  *		MPDU_Frames_processed_count
922dd4f32aeSBjoern A. Zeeb  *		MSDU_Frames_processed_count
923dd4f32aeSBjoern A. Zeeb  *		Total_processed_byte_count
924dd4f32aeSBjoern A. Zeeb  *		Late_receive_MPDU_count
925dd4f32aeSBjoern A. Zeeb  *		window_jump_2k
926dd4f32aeSBjoern A. Zeeb  *		Hole_count
927dd4f32aeSBjoern A. Zeeb  */
928dd4f32aeSBjoern A. Zeeb 
929dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_QUEUE_INFO0_DESC_ADDR_HI		GENMASK(7, 0)
930dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_QUEUE_INFO0_BLOCK_DESC_ADDR	BIT(8)
931dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_QUEUE_INFO0_BLOCK_RESRC_IDX	GENMASK(10, 9)
932dd4f32aeSBjoern A. Zeeb 
933dd4f32aeSBjoern A. Zeeb struct hal_reo_flush_queue {
934dd4f32aeSBjoern A. Zeeb 	struct hal_reo_cmd_hdr cmd;
935dd4f32aeSBjoern A. Zeeb 	u32 desc_addr_lo;
936dd4f32aeSBjoern A. Zeeb 	u32 info0;
937dd4f32aeSBjoern A. Zeeb 	u32 rsvd0[6];
938dd4f32aeSBjoern A. Zeeb } __packed;
939dd4f32aeSBjoern A. Zeeb 
940dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_INFO0_CACHE_ADDR_HI		GENMASK(7, 0)
941dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_INFO0_FWD_ALL_MPDUS		BIT(8)
942dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_INFO0_RELEASE_BLOCK_IDX	BIT(9)
943dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_INFO0_BLOCK_RESRC_IDX	GENMASK(11, 10)
944dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_INFO0_FLUSH_WO_INVALIDATE	BIT(12)
945dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_INFO0_BLOCK_CACHE_USAGE	BIT(13)
946dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_INFO0_FLUSH_ALL		BIT(14)
947dd4f32aeSBjoern A. Zeeb 
948dd4f32aeSBjoern A. Zeeb struct hal_reo_flush_cache {
949dd4f32aeSBjoern A. Zeeb 	struct hal_reo_cmd_hdr cmd;
950dd4f32aeSBjoern A. Zeeb 	u32 cache_addr_lo;
951dd4f32aeSBjoern A. Zeeb 	u32 info0;
952dd4f32aeSBjoern A. Zeeb 	u32 rsvd0[6];
953dd4f32aeSBjoern A. Zeeb } __packed;
954dd4f32aeSBjoern A. Zeeb 
955dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO0_DESC_TYPE	BIT(0)
956dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO0_EPD		BIT(1)
957dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO0_ENCAP_TYPE	GENMASK(3, 2)
958dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO0_ENCRYPT_TYPE	GENMASK(7, 4)
959dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO0_SRC_BUF_SWAP	BIT(8)
960dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO0_LNK_META_SWAP	BIT(9)
961dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO0_SEARCH_TYPE	GENMASK(13, 12)
962dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO0_ADDR_EN		GENMASK(15, 14)
963dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO0_CMD_NUM		GENMASK(31, 16)
964dd4f32aeSBjoern A. Zeeb 
965dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO1_DATA_LEN		GENMASK(15, 0)
966dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO1_IP4_CKSUM_EN	BIT(16)
967dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO1_UDP4_CKSUM_EN	BIT(17)
968dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO1_UDP6_CKSUM_EN	BIT(18)
969dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO1_TCP4_CKSUM_EN	BIT(19)
970dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO1_TCP6_CKSUM_EN	BIT(20)
971dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO1_TO_FW		BIT(21)
972dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO1_PKT_OFFSET	GENMASK(31, 23)
973dd4f32aeSBjoern A. Zeeb 
974dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO2_BUF_TIMESTAMP		GENMASK(18, 0)
975dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO2_BUF_T_VALID		BIT(19)
976dd4f32aeSBjoern A. Zeeb #define HAL_IPQ8074_TCL_DATA_CMD_INFO2_MESH_ENABLE	BIT(20)
977dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO2_TID_OVERWRITE		BIT(21)
978dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO2_TID			GENMASK(25, 22)
979dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO2_LMAC_ID			GENMASK(27, 26)
980dd4f32aeSBjoern A. Zeeb 
981dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO3_DSCP_TID_TABLE_IDX	GENMASK(5, 0)
982dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO3_SEARCH_INDEX		GENMASK(25, 6)
983dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO3_CACHE_SET_NUM		GENMASK(29, 26)
984dd4f32aeSBjoern A. Zeeb #define HAL_QCN9074_TCL_DATA_CMD_INFO3_MESH_ENABLE	GENMASK(31, 30)
985dd4f32aeSBjoern A. Zeeb 
986dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO4_RING_ID			GENMASK(27, 20)
987dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DATA_CMD_INFO4_LOOPING_COUNT		GENMASK(31, 28)
988dd4f32aeSBjoern A. Zeeb 
989dd4f32aeSBjoern A. Zeeb enum hal_encrypt_type {
990dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_WEP_40,
991dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_WEP_104,
992dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_TKIP_NO_MIC,
993dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_WEP_128,
994dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_TKIP_MIC,
995dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_WAPI,
996dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_CCMP_128,
997dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_OPEN,
998dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_CCMP_256,
999dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_GCMP_128,
1000dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_AES_GCMP_256,
1001dd4f32aeSBjoern A. Zeeb 	HAL_ENCRYPT_TYPE_WAPI_GCM_SM4,
1002dd4f32aeSBjoern A. Zeeb };
1003dd4f32aeSBjoern A. Zeeb 
1004dd4f32aeSBjoern A. Zeeb enum hal_tcl_encap_type {
1005dd4f32aeSBjoern A. Zeeb 	HAL_TCL_ENCAP_TYPE_RAW,
1006dd4f32aeSBjoern A. Zeeb 	HAL_TCL_ENCAP_TYPE_NATIVE_WIFI,
1007dd4f32aeSBjoern A. Zeeb 	HAL_TCL_ENCAP_TYPE_ETHERNET,
1008dd4f32aeSBjoern A. Zeeb 	HAL_TCL_ENCAP_TYPE_802_3 = 3,
1009dd4f32aeSBjoern A. Zeeb };
1010dd4f32aeSBjoern A. Zeeb 
1011dd4f32aeSBjoern A. Zeeb enum hal_tcl_desc_type {
1012dd4f32aeSBjoern A. Zeeb 	HAL_TCL_DESC_TYPE_BUFFER,
1013dd4f32aeSBjoern A. Zeeb 	HAL_TCL_DESC_TYPE_EXT_DESC,
1014dd4f32aeSBjoern A. Zeeb };
1015dd4f32aeSBjoern A. Zeeb 
1016dd4f32aeSBjoern A. Zeeb enum hal_wbm_htt_tx_comp_status {
1017dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_HTT_TX_COMP_STATUS_OK,
1018dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_HTT_TX_COMP_STATUS_DROP,
1019dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_HTT_TX_COMP_STATUS_TTL,
1020dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_HTT_TX_COMP_STATUS_REINJ,
1021dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_HTT_TX_COMP_STATUS_INSPECT,
1022dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_HTT_TX_COMP_STATUS_MEC_NOTIFY,
1023dd4f32aeSBjoern A. Zeeb };
1024dd4f32aeSBjoern A. Zeeb 
1025dd4f32aeSBjoern A. Zeeb struct hal_tcl_data_cmd {
1026dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr buf_addr_info;
1027dd4f32aeSBjoern A. Zeeb 	u32 info0;
1028dd4f32aeSBjoern A. Zeeb 	u32 info1;
1029dd4f32aeSBjoern A. Zeeb 	u32 info2;
1030dd4f32aeSBjoern A. Zeeb 	u32 info3;
1031dd4f32aeSBjoern A. Zeeb 	u32 info4;
1032dd4f32aeSBjoern A. Zeeb } __packed;
1033dd4f32aeSBjoern A. Zeeb 
1034dd4f32aeSBjoern A. Zeeb /* hal_tcl_data_cmd
1035dd4f32aeSBjoern A. Zeeb  *
1036dd4f32aeSBjoern A. Zeeb  * buf_addr_info
1037dd4f32aeSBjoern A. Zeeb  *		Details of the physical address of a buffer or MSDU
1038dd4f32aeSBjoern A. Zeeb  *		link descriptor.
1039dd4f32aeSBjoern A. Zeeb  *
1040dd4f32aeSBjoern A. Zeeb  * desc_type
1041dd4f32aeSBjoern A. Zeeb  *		Indicates the type of address provided in the buf_addr_info.
1042dd4f32aeSBjoern A. Zeeb  *		Values are defined in enum %HAL_REO_DEST_RING_BUFFER_TYPE_.
1043dd4f32aeSBjoern A. Zeeb  *
1044dd4f32aeSBjoern A. Zeeb  * epd
1045dd4f32aeSBjoern A. Zeeb  *		When this bit is set then input packet is an EPD type.
1046dd4f32aeSBjoern A. Zeeb  *
1047dd4f32aeSBjoern A. Zeeb  * encap_type
1048dd4f32aeSBjoern A. Zeeb  *		Indicates the encapsulation that HW will perform. Values are
1049dd4f32aeSBjoern A. Zeeb  *		defined in enum %HAL_TCL_ENCAP_TYPE_.
1050dd4f32aeSBjoern A. Zeeb  *
1051dd4f32aeSBjoern A. Zeeb  * encrypt_type
1052dd4f32aeSBjoern A. Zeeb  *		Field only valid for encap_type: RAW
1053dd4f32aeSBjoern A. Zeeb  *		Values are defined in enum %HAL_ENCRYPT_TYPE_.
1054dd4f32aeSBjoern A. Zeeb  *
1055dd4f32aeSBjoern A. Zeeb  * src_buffer_swap
1056dd4f32aeSBjoern A. Zeeb  *		Treats source memory (packet buffer) organization as big-endian.
1057dd4f32aeSBjoern A. Zeeb  *		1'b0: Source memory is little endian
1058dd4f32aeSBjoern A. Zeeb  *		1'b1: Source memory is big endian
1059dd4f32aeSBjoern A. Zeeb  *
1060dd4f32aeSBjoern A. Zeeb  * link_meta_swap
1061dd4f32aeSBjoern A. Zeeb  *		Treats link descriptor and Metadata as big-endian.
1062dd4f32aeSBjoern A. Zeeb  *		1'b0: memory is little endian
1063dd4f32aeSBjoern A. Zeeb  *		1'b1: memory is big endian
1064dd4f32aeSBjoern A. Zeeb  *
1065dd4f32aeSBjoern A. Zeeb  * search_type
1066dd4f32aeSBjoern A. Zeeb  *		Search type select
1067dd4f32aeSBjoern A. Zeeb  *		0 - Normal search, 1 - Index based address search,
1068dd4f32aeSBjoern A. Zeeb  *		2 - Index based flow search
1069dd4f32aeSBjoern A. Zeeb  *
1070dd4f32aeSBjoern A. Zeeb  * addrx_en
1071dd4f32aeSBjoern A. Zeeb  * addry_en
1072dd4f32aeSBjoern A. Zeeb  *		Address X/Y search enable in ASE correspondingly.
1073dd4f32aeSBjoern A. Zeeb  *		1'b0: Search disable
1074dd4f32aeSBjoern A. Zeeb  *		1'b1: Search Enable
1075dd4f32aeSBjoern A. Zeeb  *
1076dd4f32aeSBjoern A. Zeeb  * cmd_num
1077dd4f32aeSBjoern A. Zeeb  *		This number can be used to match against status.
1078dd4f32aeSBjoern A. Zeeb  *
1079dd4f32aeSBjoern A. Zeeb  * data_length
1080dd4f32aeSBjoern A. Zeeb  *		MSDU length in case of direct descriptor. Length of link
1081dd4f32aeSBjoern A. Zeeb  *		extension descriptor in case of Link extension descriptor.
1082dd4f32aeSBjoern A. Zeeb  *
1083dd4f32aeSBjoern A. Zeeb  * *_checksum_en
1084dd4f32aeSBjoern A. Zeeb  *		Enable checksum replacement for ipv4, udp_over_ipv4, ipv6,
1085dd4f32aeSBjoern A. Zeeb  *		udp_over_ipv6, tcp_over_ipv4 and tcp_over_ipv6.
1086dd4f32aeSBjoern A. Zeeb  *
1087dd4f32aeSBjoern A. Zeeb  * to_fw
1088dd4f32aeSBjoern A. Zeeb  *		Forward packet to FW along with classification result. The
1089dd4f32aeSBjoern A. Zeeb  *		packet will not be forward to TQM when this bit is set.
1090dd4f32aeSBjoern A. Zeeb  *		1'b0: Use classification result to forward the packet.
1091dd4f32aeSBjoern A. Zeeb  *		1'b1: Override classification result & forward packet only to fw
1092dd4f32aeSBjoern A. Zeeb  *
1093dd4f32aeSBjoern A. Zeeb  * packet_offset
1094dd4f32aeSBjoern A. Zeeb  *		Packet offset from Metadata in case of direct buffer descriptor.
1095dd4f32aeSBjoern A. Zeeb  *
1096dd4f32aeSBjoern A. Zeeb  * buffer_timestamp
1097dd4f32aeSBjoern A. Zeeb  * buffer_timestamp_valid
1098dd4f32aeSBjoern A. Zeeb  *		Frame system entrance timestamp. It shall be filled by first
1099dd4f32aeSBjoern A. Zeeb  *		module (SW, TCL or TQM) that sees the frames first.
1100dd4f32aeSBjoern A. Zeeb  *
1101dd4f32aeSBjoern A. Zeeb  * mesh_enable
1102dd4f32aeSBjoern A. Zeeb  *		For raw WiFi frames, this indicates transmission to a mesh STA,
1103dd4f32aeSBjoern A. Zeeb  *		enabling the interpretation of the 'Mesh Control Present' bit
1104dd4f32aeSBjoern A. Zeeb  *		(bit 8) of QoS Control.
1105dd4f32aeSBjoern A. Zeeb  *		For native WiFi frames, this indicates that a 'Mesh Control'
1106dd4f32aeSBjoern A. Zeeb  *		field is present between the header and the LLC.
1107dd4f32aeSBjoern A. Zeeb  *
1108dd4f32aeSBjoern A. Zeeb  * hlos_tid_overwrite
1109dd4f32aeSBjoern A. Zeeb  *
1110dd4f32aeSBjoern A. Zeeb  *		When set, TCL shall ignore the IP DSCP and VLAN PCP
1111dd4f32aeSBjoern A. Zeeb  *		fields and use HLOS_TID as the final TID. Otherwise TCL
1112dd4f32aeSBjoern A. Zeeb  *		shall consider the DSCP and PCP fields as well as HLOS_TID
1113dd4f32aeSBjoern A. Zeeb  *		and choose a final TID based on the configured priority
1114dd4f32aeSBjoern A. Zeeb  *
1115dd4f32aeSBjoern A. Zeeb  * hlos_tid
1116dd4f32aeSBjoern A. Zeeb  *		HLOS MSDU priority
1117dd4f32aeSBjoern A. Zeeb  *		Field is used when HLOS_TID_overwrite is set.
1118dd4f32aeSBjoern A. Zeeb  *
1119dd4f32aeSBjoern A. Zeeb  * lmac_id
1120dd4f32aeSBjoern A. Zeeb  *		TCL uses this LMAC_ID in address search, i.e, while
1121dd4f32aeSBjoern A. Zeeb  *		finding matching entry for the packet in AST corresponding
1122dd4f32aeSBjoern A. Zeeb  *		to given LMAC_ID
1123dd4f32aeSBjoern A. Zeeb  *
1124dd4f32aeSBjoern A. Zeeb  *		If LMAC ID is all 1s (=> value 3), it indicates wildcard
1125dd4f32aeSBjoern A. Zeeb  *		match for any MAC
1126dd4f32aeSBjoern A. Zeeb  *
1127dd4f32aeSBjoern A. Zeeb  * dscp_tid_table_num
1128dd4f32aeSBjoern A. Zeeb  *		DSCP to TID mapping table number that need to be used
1129dd4f32aeSBjoern A. Zeeb  *		for the MSDU.
1130dd4f32aeSBjoern A. Zeeb  *
1131dd4f32aeSBjoern A. Zeeb  * search_index
1132dd4f32aeSBjoern A. Zeeb  *		The index that will be used for index based address or
1133dd4f32aeSBjoern A. Zeeb  *		flow search. The field is valid when 'search_type' is  1 or 2.
1134dd4f32aeSBjoern A. Zeeb  *
1135dd4f32aeSBjoern A. Zeeb  * cache_set_num
1136dd4f32aeSBjoern A. Zeeb  *
1137dd4f32aeSBjoern A. Zeeb  *		Cache set number that should be used to cache the index
1138dd4f32aeSBjoern A. Zeeb  *		based search results, for address and flow search. This
1139dd4f32aeSBjoern A. Zeeb  *		value should be equal to LSB four bits of the hash value of
1140dd4f32aeSBjoern A. Zeeb  *		match data, in case of search index points to an entry which
1141dd4f32aeSBjoern A. Zeeb  *		may be used in content based search also. The value can be
1142dd4f32aeSBjoern A. Zeeb  *		anything when the entry pointed by search index will not be
1143dd4f32aeSBjoern A. Zeeb  *		used for content based search.
1144dd4f32aeSBjoern A. Zeeb  *
1145dd4f32aeSBjoern A. Zeeb  * ring_id
1146dd4f32aeSBjoern A. Zeeb  *		The buffer pointer ring ID.
1147dd4f32aeSBjoern A. Zeeb  *		0 refers to the IDLE ring
1148dd4f32aeSBjoern A. Zeeb  *		1 - N refers to other rings
1149dd4f32aeSBjoern A. Zeeb  *
1150dd4f32aeSBjoern A. Zeeb  * looping_count
1151dd4f32aeSBjoern A. Zeeb  *
1152dd4f32aeSBjoern A. Zeeb  *		A count value that indicates the number of times the
1153dd4f32aeSBjoern A. Zeeb  *		producer of entries into the Ring has looped around the
1154dd4f32aeSBjoern A. Zeeb  *		ring.
1155dd4f32aeSBjoern A. Zeeb  *
1156dd4f32aeSBjoern A. Zeeb  *		At initialization time, this value is set to 0. On the
1157dd4f32aeSBjoern A. Zeeb  *		first loop, this value is set to 1. After the max value is
1158dd4f32aeSBjoern A. Zeeb  *		reached allowed by the number of bits for this field, the
1159dd4f32aeSBjoern A. Zeeb  *		count value continues with 0 again.
1160dd4f32aeSBjoern A. Zeeb  *
1161dd4f32aeSBjoern A. Zeeb  *		In case SW is the consumer of the ring entries, it can
1162dd4f32aeSBjoern A. Zeeb  *		use this field to figure out up to where the producer of
1163dd4f32aeSBjoern A. Zeeb  *		entries has created new entries. This eliminates the need to
1164dd4f32aeSBjoern A. Zeeb  *		check where the head pointer' of the ring is located once
1165dd4f32aeSBjoern A. Zeeb  *		the SW starts processing an interrupt indicating that new
1166dd4f32aeSBjoern A. Zeeb  *		entries have been put into this ring...
1167dd4f32aeSBjoern A. Zeeb  *
1168dd4f32aeSBjoern A. Zeeb  *		Also note that SW if it wants only needs to look at the
1169dd4f32aeSBjoern A. Zeeb  *		LSB bit of this count value.
1170dd4f32aeSBjoern A. Zeeb  */
1171dd4f32aeSBjoern A. Zeeb 
1172dd4f32aeSBjoern A. Zeeb #define HAL_TCL_DESC_LEN sizeof(struct hal_tcl_data_cmd)
1173dd4f32aeSBjoern A. Zeeb 
1174dd4f32aeSBjoern A. Zeeb enum hal_tcl_gse_ctrl {
1175dd4f32aeSBjoern A. Zeeb 	HAL_TCL_GSE_CTRL_RD_STAT,
1176dd4f32aeSBjoern A. Zeeb 	HAL_TCL_GSE_CTRL_SRCH_DIS,
1177dd4f32aeSBjoern A. Zeeb 	HAL_TCL_GSE_CTRL_WR_BK_SINGLE,
1178dd4f32aeSBjoern A. Zeeb 	HAL_TCL_GSE_CTRL_WR_BK_ALL,
1179dd4f32aeSBjoern A. Zeeb 	HAL_TCL_GSE_CTRL_INVAL_SINGLE,
1180dd4f32aeSBjoern A. Zeeb 	HAL_TCL_GSE_CTRL_INVAL_ALL,
1181dd4f32aeSBjoern A. Zeeb 	HAL_TCL_GSE_CTRL_WR_BK_INVAL_SINGLE,
1182dd4f32aeSBjoern A. Zeeb 	HAL_TCL_GSE_CTRL_WR_BK_INVAL_ALL,
1183dd4f32aeSBjoern A. Zeeb 	HAL_TCL_GSE_CTRL_CLR_STAT_SINGLE,
1184dd4f32aeSBjoern A. Zeeb };
1185dd4f32aeSBjoern A. Zeeb 
1186dd4f32aeSBjoern A. Zeeb /* hal_tcl_gse_ctrl
1187dd4f32aeSBjoern A. Zeeb  *
1188dd4f32aeSBjoern A. Zeeb  * rd_stat
1189dd4f32aeSBjoern A. Zeeb  *		Report or Read statistics
1190dd4f32aeSBjoern A. Zeeb  * srch_dis
1191dd4f32aeSBjoern A. Zeeb  *		Search disable. Report only Hash.
1192dd4f32aeSBjoern A. Zeeb  * wr_bk_single
1193dd4f32aeSBjoern A. Zeeb  *		Write Back single entry
1194dd4f32aeSBjoern A. Zeeb  * wr_bk_all
1195dd4f32aeSBjoern A. Zeeb  *		Write Back entire cache entry
1196dd4f32aeSBjoern A. Zeeb  * inval_single
1197dd4f32aeSBjoern A. Zeeb  *		Invalidate single cache entry
1198dd4f32aeSBjoern A. Zeeb  * inval_all
1199dd4f32aeSBjoern A. Zeeb  *		Invalidate entire cache
1200dd4f32aeSBjoern A. Zeeb  * wr_bk_inval_single
1201dd4f32aeSBjoern A. Zeeb  *		Write back and invalidate single entry in cache
1202dd4f32aeSBjoern A. Zeeb  * wr_bk_inval_all
1203dd4f32aeSBjoern A. Zeeb  *		Write back and invalidate entire cache
1204dd4f32aeSBjoern A. Zeeb  * clr_stat_single
1205dd4f32aeSBjoern A. Zeeb  *		Clear statistics for single entry
1206dd4f32aeSBjoern A. Zeeb  */
1207dd4f32aeSBjoern A. Zeeb 
1208dd4f32aeSBjoern A. Zeeb #define HAL_TCL_GSE_CMD_INFO0_CTRL_BUF_ADDR_HI		GENMASK(7, 0)
1209dd4f32aeSBjoern A. Zeeb #define HAL_TCL_GSE_CMD_INFO0_GSE_CTRL			GENMASK(11, 8)
1210dd4f32aeSBjoern A. Zeeb #define HAL_TCL_GSE_CMD_INFO0_GSE_SEL			BIT(12)
1211dd4f32aeSBjoern A. Zeeb #define HAL_TCL_GSE_CMD_INFO0_STATUS_DEST_RING_ID	BIT(13)
1212dd4f32aeSBjoern A. Zeeb #define HAL_TCL_GSE_CMD_INFO0_SWAP			BIT(14)
1213dd4f32aeSBjoern A. Zeeb 
1214dd4f32aeSBjoern A. Zeeb #define HAL_TCL_GSE_CMD_INFO1_RING_ID			GENMASK(27, 20)
1215dd4f32aeSBjoern A. Zeeb #define HAL_TCL_GSE_CMD_INFO1_LOOPING_COUNT		GENMASK(31, 28)
1216dd4f32aeSBjoern A. Zeeb 
1217dd4f32aeSBjoern A. Zeeb struct hal_tcl_gse_cmd {
1218dd4f32aeSBjoern A. Zeeb 	u32 ctrl_buf_addr_lo;
1219dd4f32aeSBjoern A. Zeeb 	u32 info0;
1220dd4f32aeSBjoern A. Zeeb 	u32 meta_data[2];
1221dd4f32aeSBjoern A. Zeeb 	u32 rsvd0[2];
1222dd4f32aeSBjoern A. Zeeb 	u32 info1;
1223dd4f32aeSBjoern A. Zeeb } __packed;
1224dd4f32aeSBjoern A. Zeeb 
1225dd4f32aeSBjoern A. Zeeb /* hal_tcl_gse_cmd
1226dd4f32aeSBjoern A. Zeeb  *
1227dd4f32aeSBjoern A. Zeeb  * ctrl_buf_addr_lo, ctrl_buf_addr_hi
1228dd4f32aeSBjoern A. Zeeb  *		Address of a control buffer containing additional info needed
1229dd4f32aeSBjoern A. Zeeb  *		for this command execution.
1230dd4f32aeSBjoern A. Zeeb  *
1231dd4f32aeSBjoern A. Zeeb  * gse_ctrl
1232dd4f32aeSBjoern A. Zeeb  *		GSE control operations. This includes cache operations and table
1233dd4f32aeSBjoern A. Zeeb  *		entry statistics read/clear operation. Values are defined in
1234dd4f32aeSBjoern A. Zeeb  *		enum %HAL_TCL_GSE_CTRL.
1235dd4f32aeSBjoern A. Zeeb  *
1236dd4f32aeSBjoern A. Zeeb  * gse_sel
1237dd4f32aeSBjoern A. Zeeb  *		To select the ASE/FSE to do the operation mention by GSE_ctrl.
1238dd4f32aeSBjoern A. Zeeb  *		0: FSE select 1: ASE select
1239dd4f32aeSBjoern A. Zeeb  *
1240dd4f32aeSBjoern A. Zeeb  * status_destination_ring_id
1241dd4f32aeSBjoern A. Zeeb  *		TCL status ring to which the GSE status needs to be send.
1242dd4f32aeSBjoern A. Zeeb  *
1243dd4f32aeSBjoern A. Zeeb  * swap
1244dd4f32aeSBjoern A. Zeeb  *		Bit to enable byte swapping of contents of buffer.
1245dd4f32aeSBjoern A. Zeeb  *
1246dd4f32aeSBjoern A. Zeeb  * meta_data
1247dd4f32aeSBjoern A. Zeeb  *		Meta data to be returned in the status descriptor
1248dd4f32aeSBjoern A. Zeeb  */
1249dd4f32aeSBjoern A. Zeeb 
1250dd4f32aeSBjoern A. Zeeb enum hal_tcl_cache_op_res {
1251dd4f32aeSBjoern A. Zeeb 	HAL_TCL_CACHE_OP_RES_DONE,
1252dd4f32aeSBjoern A. Zeeb 	HAL_TCL_CACHE_OP_RES_NOT_FOUND,
1253dd4f32aeSBjoern A. Zeeb 	HAL_TCL_CACHE_OP_RES_TIMEOUT,
1254dd4f32aeSBjoern A. Zeeb };
1255dd4f32aeSBjoern A. Zeeb 
1256dd4f32aeSBjoern A. Zeeb #define HAL_TCL_STATUS_RING_INFO0_GSE_CTRL		GENMASK(3, 0)
1257dd4f32aeSBjoern A. Zeeb #define HAL_TCL_STATUS_RING_INFO0_GSE_SEL		BIT(4)
1258dd4f32aeSBjoern A. Zeeb #define HAL_TCL_STATUS_RING_INFO0_CACHE_OP_RES		GENMASK(6, 5)
1259dd4f32aeSBjoern A. Zeeb #define HAL_TCL_STATUS_RING_INFO0_MSDU_CNT		GENMASK(31, 8)
1260dd4f32aeSBjoern A. Zeeb 
1261dd4f32aeSBjoern A. Zeeb #define HAL_TCL_STATUS_RING_INFO1_HASH_IDX		GENMASK(19, 0)
1262dd4f32aeSBjoern A. Zeeb 
1263dd4f32aeSBjoern A. Zeeb #define HAL_TCL_STATUS_RING_INFO2_RING_ID		GENMASK(27, 20)
1264dd4f32aeSBjoern A. Zeeb #define HAL_TCL_STATUS_RING_INFO2_LOOPING_COUNT		GENMASK(31, 28)
1265dd4f32aeSBjoern A. Zeeb 
1266dd4f32aeSBjoern A. Zeeb struct hal_tcl_status_ring {
1267dd4f32aeSBjoern A. Zeeb 	u32 info0;
1268dd4f32aeSBjoern A. Zeeb 	u32 msdu_byte_count;
1269dd4f32aeSBjoern A. Zeeb 	u32 msdu_timestamp;
1270dd4f32aeSBjoern A. Zeeb 	u32 meta_data[2];
1271dd4f32aeSBjoern A. Zeeb 	u32 info1;
1272dd4f32aeSBjoern A. Zeeb 	u32 rsvd0;
1273dd4f32aeSBjoern A. Zeeb 	u32 info2;
1274dd4f32aeSBjoern A. Zeeb } __packed;
1275dd4f32aeSBjoern A. Zeeb 
1276dd4f32aeSBjoern A. Zeeb /* hal_tcl_status_ring
1277dd4f32aeSBjoern A. Zeeb  *
1278dd4f32aeSBjoern A. Zeeb  * gse_ctrl
1279dd4f32aeSBjoern A. Zeeb  *		GSE control operations. This includes cache operations and table
1280dd4f32aeSBjoern A. Zeeb  *		entry statistics read/clear operation. Values are defined in
1281dd4f32aeSBjoern A. Zeeb  *		enum %HAL_TCL_GSE_CTRL.
1282dd4f32aeSBjoern A. Zeeb  *
1283dd4f32aeSBjoern A. Zeeb  * gse_sel
1284dd4f32aeSBjoern A. Zeeb  *		To select the ASE/FSE to do the operation mention by GSE_ctrl.
1285dd4f32aeSBjoern A. Zeeb  *		0: FSE select 1: ASE select
1286dd4f32aeSBjoern A. Zeeb  *
1287dd4f32aeSBjoern A. Zeeb  * cache_op_res
1288dd4f32aeSBjoern A. Zeeb  *		Cache operation result. Values are defined in enum
1289dd4f32aeSBjoern A. Zeeb  *		%HAL_TCL_CACHE_OP_RES_.
1290dd4f32aeSBjoern A. Zeeb  *
1291dd4f32aeSBjoern A. Zeeb  * msdu_cnt
1292dd4f32aeSBjoern A. Zeeb  * msdu_byte_count
1293dd4f32aeSBjoern A. Zeeb  *		MSDU count of Entry and MSDU byte count for entry 1.
1294dd4f32aeSBjoern A. Zeeb  *
1295dd4f32aeSBjoern A. Zeeb  * hash_indx
1296dd4f32aeSBjoern A. Zeeb  *		Hash value of the entry in case of search failed or disabled.
1297dd4f32aeSBjoern A. Zeeb  */
1298dd4f32aeSBjoern A. Zeeb 
1299dd4f32aeSBjoern A. Zeeb #define HAL_CE_SRC_DESC_ADDR_INFO_ADDR_HI	GENMASK(7, 0)
1300dd4f32aeSBjoern A. Zeeb #define HAL_CE_SRC_DESC_ADDR_INFO_HASH_EN	BIT(8)
1301dd4f32aeSBjoern A. Zeeb #define HAL_CE_SRC_DESC_ADDR_INFO_BYTE_SWAP	BIT(9)
1302dd4f32aeSBjoern A. Zeeb #define HAL_CE_SRC_DESC_ADDR_INFO_DEST_SWAP	BIT(10)
1303dd4f32aeSBjoern A. Zeeb #define HAL_CE_SRC_DESC_ADDR_INFO_GATHER	BIT(11)
1304dd4f32aeSBjoern A. Zeeb #define HAL_CE_SRC_DESC_ADDR_INFO_LEN		GENMASK(31, 16)
1305dd4f32aeSBjoern A. Zeeb 
1306dd4f32aeSBjoern A. Zeeb #define HAL_CE_SRC_DESC_META_INFO_DATA		GENMASK(15, 0)
1307dd4f32aeSBjoern A. Zeeb 
1308dd4f32aeSBjoern A. Zeeb #define HAL_CE_SRC_DESC_FLAGS_RING_ID		GENMASK(27, 20)
1309dd4f32aeSBjoern A. Zeeb #define HAL_CE_SRC_DESC_FLAGS_LOOP_CNT		HAL_SRNG_DESC_LOOP_CNT
1310dd4f32aeSBjoern A. Zeeb 
1311dd4f32aeSBjoern A. Zeeb struct hal_ce_srng_src_desc {
1312dd4f32aeSBjoern A. Zeeb 	u32 buffer_addr_low;
1313dd4f32aeSBjoern A. Zeeb 	u32 buffer_addr_info; /* %HAL_CE_SRC_DESC_ADDR_INFO_ */
1314dd4f32aeSBjoern A. Zeeb 	u32 meta_info; /* %HAL_CE_SRC_DESC_META_INFO_ */
1315dd4f32aeSBjoern A. Zeeb 	u32 flags; /* %HAL_CE_SRC_DESC_FLAGS_ */
1316dd4f32aeSBjoern A. Zeeb } __packed;
1317dd4f32aeSBjoern A. Zeeb 
1318dd4f32aeSBjoern A. Zeeb /*
1319dd4f32aeSBjoern A. Zeeb  * hal_ce_srng_src_desc
1320dd4f32aeSBjoern A. Zeeb  *
1321dd4f32aeSBjoern A. Zeeb  * buffer_addr_lo
1322dd4f32aeSBjoern A. Zeeb  *		LSB 32 bits of the 40 Bit Pointer to the source buffer
1323dd4f32aeSBjoern A. Zeeb  *
1324dd4f32aeSBjoern A. Zeeb  * buffer_addr_hi
1325dd4f32aeSBjoern A. Zeeb  *		MSB 8 bits of the 40 Bit Pointer to the source buffer
1326dd4f32aeSBjoern A. Zeeb  *
1327dd4f32aeSBjoern A. Zeeb  * toeplitz_en
1328dd4f32aeSBjoern A. Zeeb  *		Enable generation of 32-bit Toeplitz-LFSR hash for
1329dd4f32aeSBjoern A. Zeeb  *		data transfer. In case of gather field in first source
1330dd4f32aeSBjoern A. Zeeb  *		ring entry of the gather copy cycle in taken into account.
1331dd4f32aeSBjoern A. Zeeb  *
1332dd4f32aeSBjoern A. Zeeb  * src_swap
1333dd4f32aeSBjoern A. Zeeb  *		Treats source memory organization as big-endian. For
1334dd4f32aeSBjoern A. Zeeb  *		each dword read (4 bytes), the byte 0 is swapped with byte 3
1335dd4f32aeSBjoern A. Zeeb  *		and byte 1 is swapped with byte 2.
1336dd4f32aeSBjoern A. Zeeb  *		In case of gather field in first source ring entry of
1337dd4f32aeSBjoern A. Zeeb  *		the gather copy cycle in taken into account.
1338dd4f32aeSBjoern A. Zeeb  *
1339dd4f32aeSBjoern A. Zeeb  * dest_swap
1340dd4f32aeSBjoern A. Zeeb  *		Treats destination memory organization as big-endian.
1341dd4f32aeSBjoern A. Zeeb  *		For each dword write (4 bytes), the byte 0 is swapped with
1342dd4f32aeSBjoern A. Zeeb  *		byte 3 and byte 1 is swapped with byte 2.
1343dd4f32aeSBjoern A. Zeeb  *		In case of gather field in first source ring entry of
1344dd4f32aeSBjoern A. Zeeb  *		the gather copy cycle in taken into account.
1345dd4f32aeSBjoern A. Zeeb  *
1346dd4f32aeSBjoern A. Zeeb  * gather
1347dd4f32aeSBjoern A. Zeeb  *		Enables gather of multiple copy engine source
1348dd4f32aeSBjoern A. Zeeb  *		descriptors to one destination.
1349dd4f32aeSBjoern A. Zeeb  *
1350dd4f32aeSBjoern A. Zeeb  * ce_res_0
1351dd4f32aeSBjoern A. Zeeb  *		Reserved
1352dd4f32aeSBjoern A. Zeeb  *
1353dd4f32aeSBjoern A. Zeeb  *
1354dd4f32aeSBjoern A. Zeeb  * length
1355dd4f32aeSBjoern A. Zeeb  *		Length of the buffer in units of octets of the current
1356dd4f32aeSBjoern A. Zeeb  *		descriptor
1357dd4f32aeSBjoern A. Zeeb  *
1358dd4f32aeSBjoern A. Zeeb  * fw_metadata
1359dd4f32aeSBjoern A. Zeeb  *		Meta data used by FW.
1360dd4f32aeSBjoern A. Zeeb  *		In case of gather field in first source ring entry of
1361dd4f32aeSBjoern A. Zeeb  *		the gather copy cycle in taken into account.
1362dd4f32aeSBjoern A. Zeeb  *
1363dd4f32aeSBjoern A. Zeeb  * ce_res_1
1364dd4f32aeSBjoern A. Zeeb  *		Reserved
1365dd4f32aeSBjoern A. Zeeb  *
1366dd4f32aeSBjoern A. Zeeb  * ce_res_2
1367dd4f32aeSBjoern A. Zeeb  *		Reserved
1368dd4f32aeSBjoern A. Zeeb  *
1369dd4f32aeSBjoern A. Zeeb  * ring_id
1370dd4f32aeSBjoern A. Zeeb  *		The buffer pointer ring ID.
1371dd4f32aeSBjoern A. Zeeb  *		0 refers to the IDLE ring
1372dd4f32aeSBjoern A. Zeeb  *		1 - N refers to other rings
1373dd4f32aeSBjoern A. Zeeb  *		Helps with debugging when dumping ring contents.
1374dd4f32aeSBjoern A. Zeeb  *
1375dd4f32aeSBjoern A. Zeeb  * looping_count
1376dd4f32aeSBjoern A. Zeeb  *		A count value that indicates the number of times the
1377dd4f32aeSBjoern A. Zeeb  *		producer of entries into the Ring has looped around the
1378dd4f32aeSBjoern A. Zeeb  *		ring.
1379dd4f32aeSBjoern A. Zeeb  *
1380dd4f32aeSBjoern A. Zeeb  *		At initialization time, this value is set to 0. On the
1381dd4f32aeSBjoern A. Zeeb  *		first loop, this value is set to 1. After the max value is
1382dd4f32aeSBjoern A. Zeeb  *		reached allowed by the number of bits for this field, the
1383dd4f32aeSBjoern A. Zeeb  *		count value continues with 0 again.
1384dd4f32aeSBjoern A. Zeeb  *
1385dd4f32aeSBjoern A. Zeeb  *		In case SW is the consumer of the ring entries, it can
1386dd4f32aeSBjoern A. Zeeb  *		use this field to figure out up to where the producer of
1387dd4f32aeSBjoern A. Zeeb  *		entries has created new entries. This eliminates the need to
1388dd4f32aeSBjoern A. Zeeb  *		check where the head pointer' of the ring is located once
1389dd4f32aeSBjoern A. Zeeb  *		the SW starts processing an interrupt indicating that new
1390dd4f32aeSBjoern A. Zeeb  *		entries have been put into this ring...
1391dd4f32aeSBjoern A. Zeeb  *
1392dd4f32aeSBjoern A. Zeeb  *		Also note that SW if it wants only needs to look at the
1393dd4f32aeSBjoern A. Zeeb  *		LSB bit of this count value.
1394dd4f32aeSBjoern A. Zeeb  */
1395dd4f32aeSBjoern A. Zeeb 
1396dd4f32aeSBjoern A. Zeeb #define HAL_CE_DEST_DESC_ADDR_INFO_ADDR_HI		GENMASK(7, 0)
1397dd4f32aeSBjoern A. Zeeb #define HAL_CE_DEST_DESC_ADDR_INFO_RING_ID		GENMASK(27, 20)
1398dd4f32aeSBjoern A. Zeeb #define HAL_CE_DEST_DESC_ADDR_INFO_LOOP_CNT		HAL_SRNG_DESC_LOOP_CNT
1399dd4f32aeSBjoern A. Zeeb 
1400dd4f32aeSBjoern A. Zeeb struct hal_ce_srng_dest_desc {
1401dd4f32aeSBjoern A. Zeeb 	u32 buffer_addr_low;
1402dd4f32aeSBjoern A. Zeeb 	u32 buffer_addr_info; /* %HAL_CE_DEST_DESC_ADDR_INFO_ */
1403dd4f32aeSBjoern A. Zeeb } __packed;
1404dd4f32aeSBjoern A. Zeeb 
1405dd4f32aeSBjoern A. Zeeb /* hal_ce_srng_dest_desc
1406dd4f32aeSBjoern A. Zeeb  *
1407dd4f32aeSBjoern A. Zeeb  * dst_buffer_low
1408dd4f32aeSBjoern A. Zeeb  *		LSB 32 bits of the 40 Bit Pointer to the Destination
1409dd4f32aeSBjoern A. Zeeb  *		buffer
1410dd4f32aeSBjoern A. Zeeb  *
1411dd4f32aeSBjoern A. Zeeb  * dst_buffer_high
1412dd4f32aeSBjoern A. Zeeb  *		MSB 8 bits of the 40 Bit Pointer to the Destination
1413dd4f32aeSBjoern A. Zeeb  *		buffer
1414dd4f32aeSBjoern A. Zeeb  *
1415dd4f32aeSBjoern A. Zeeb  * ce_res_4
1416dd4f32aeSBjoern A. Zeeb  *		Reserved
1417dd4f32aeSBjoern A. Zeeb  *
1418dd4f32aeSBjoern A. Zeeb  * ring_id
1419dd4f32aeSBjoern A. Zeeb  *		The buffer pointer ring ID.
1420dd4f32aeSBjoern A. Zeeb  *		0 refers to the IDLE ring
1421dd4f32aeSBjoern A. Zeeb  *		1 - N refers to other rings
1422dd4f32aeSBjoern A. Zeeb  *		Helps with debugging when dumping ring contents.
1423dd4f32aeSBjoern A. Zeeb  *
1424dd4f32aeSBjoern A. Zeeb  * looping_count
1425dd4f32aeSBjoern A. Zeeb  *		A count value that indicates the number of times the
1426dd4f32aeSBjoern A. Zeeb  *		producer of entries into the Ring has looped around the
1427dd4f32aeSBjoern A. Zeeb  *		ring.
1428dd4f32aeSBjoern A. Zeeb  *
1429dd4f32aeSBjoern A. Zeeb  *		At initialization time, this value is set to 0. On the
1430dd4f32aeSBjoern A. Zeeb  *		first loop, this value is set to 1. After the max value is
1431dd4f32aeSBjoern A. Zeeb  *		reached allowed by the number of bits for this field, the
1432dd4f32aeSBjoern A. Zeeb  *		count value continues with 0 again.
1433dd4f32aeSBjoern A. Zeeb  *
1434dd4f32aeSBjoern A. Zeeb  *		In case SW is the consumer of the ring entries, it can
1435dd4f32aeSBjoern A. Zeeb  *		use this field to figure out up to where the producer of
1436dd4f32aeSBjoern A. Zeeb  *		entries has created new entries. This eliminates the need to
1437dd4f32aeSBjoern A. Zeeb  *		check where the head pointer' of the ring is located once
1438dd4f32aeSBjoern A. Zeeb  *		the SW starts processing an interrupt indicating that new
1439dd4f32aeSBjoern A. Zeeb  *		entries have been put into this ring...
1440dd4f32aeSBjoern A. Zeeb  *
1441dd4f32aeSBjoern A. Zeeb  *		Also note that SW if it wants only needs to look at the
1442dd4f32aeSBjoern A. Zeeb  *		LSB bit of this count value.
1443dd4f32aeSBjoern A. Zeeb  */
1444dd4f32aeSBjoern A. Zeeb 
1445dd4f32aeSBjoern A. Zeeb #define HAL_CE_DST_STATUS_DESC_FLAGS_HASH_EN		BIT(8)
1446dd4f32aeSBjoern A. Zeeb #define HAL_CE_DST_STATUS_DESC_FLAGS_BYTE_SWAP		BIT(9)
1447dd4f32aeSBjoern A. Zeeb #define HAL_CE_DST_STATUS_DESC_FLAGS_DEST_SWAP		BIT(10)
1448dd4f32aeSBjoern A. Zeeb #define HAL_CE_DST_STATUS_DESC_FLAGS_GATHER		BIT(11)
1449dd4f32aeSBjoern A. Zeeb #define HAL_CE_DST_STATUS_DESC_FLAGS_LEN		GENMASK(31, 16)
1450dd4f32aeSBjoern A. Zeeb 
1451dd4f32aeSBjoern A. Zeeb #define HAL_CE_DST_STATUS_DESC_META_INFO_DATA		GENMASK(15, 0)
1452dd4f32aeSBjoern A. Zeeb #define HAL_CE_DST_STATUS_DESC_META_INFO_RING_ID	GENMASK(27, 20)
1453dd4f32aeSBjoern A. Zeeb #define HAL_CE_DST_STATUS_DESC_META_INFO_LOOP_CNT	HAL_SRNG_DESC_LOOP_CNT
1454dd4f32aeSBjoern A. Zeeb 
1455dd4f32aeSBjoern A. Zeeb struct hal_ce_srng_dst_status_desc {
1456dd4f32aeSBjoern A. Zeeb 	u32 flags; /* %HAL_CE_DST_STATUS_DESC_FLAGS_ */
1457dd4f32aeSBjoern A. Zeeb 	u32 toeplitz_hash0;
1458dd4f32aeSBjoern A. Zeeb 	u32 toeplitz_hash1;
1459dd4f32aeSBjoern A. Zeeb 	u32 meta_info; /* HAL_CE_DST_STATUS_DESC_META_INFO_ */
1460dd4f32aeSBjoern A. Zeeb } __packed;
1461dd4f32aeSBjoern A. Zeeb 
1462dd4f32aeSBjoern A. Zeeb /* hal_ce_srng_dst_status_desc
1463dd4f32aeSBjoern A. Zeeb  *
1464dd4f32aeSBjoern A. Zeeb  * ce_res_5
1465dd4f32aeSBjoern A. Zeeb  *		Reserved
1466dd4f32aeSBjoern A. Zeeb  *
1467dd4f32aeSBjoern A. Zeeb  * toeplitz_en
1468dd4f32aeSBjoern A. Zeeb  *
1469dd4f32aeSBjoern A. Zeeb  * src_swap
1470dd4f32aeSBjoern A. Zeeb  *		Source memory buffer swapped
1471dd4f32aeSBjoern A. Zeeb  *
1472dd4f32aeSBjoern A. Zeeb  * dest_swap
1473dd4f32aeSBjoern A. Zeeb  *		Destination  memory buffer swapped
1474dd4f32aeSBjoern A. Zeeb  *
1475dd4f32aeSBjoern A. Zeeb  * gather
1476dd4f32aeSBjoern A. Zeeb  *		Gather of multiple copy engine source descriptors to one
1477dd4f32aeSBjoern A. Zeeb  *		destination enabled
1478dd4f32aeSBjoern A. Zeeb  *
1479dd4f32aeSBjoern A. Zeeb  * ce_res_6
1480dd4f32aeSBjoern A. Zeeb  *		Reserved
1481dd4f32aeSBjoern A. Zeeb  *
1482dd4f32aeSBjoern A. Zeeb  * length
1483dd4f32aeSBjoern A. Zeeb  *		Sum of all the Lengths of the source descriptor in the
1484dd4f32aeSBjoern A. Zeeb  *		gather chain
1485dd4f32aeSBjoern A. Zeeb  *
1486dd4f32aeSBjoern A. Zeeb  * toeplitz_hash_0
1487dd4f32aeSBjoern A. Zeeb  *		32 LS bits of 64 bit Toeplitz LFSR hash result
1488dd4f32aeSBjoern A. Zeeb  *
1489dd4f32aeSBjoern A. Zeeb  * toeplitz_hash_1
1490dd4f32aeSBjoern A. Zeeb  *		32 MS bits of 64 bit Toeplitz LFSR hash result
1491dd4f32aeSBjoern A. Zeeb  *
1492dd4f32aeSBjoern A. Zeeb  * fw_metadata
1493dd4f32aeSBjoern A. Zeeb  *		Meta data used by FW
1494dd4f32aeSBjoern A. Zeeb  *		In case of gather field in first source ring entry of
1495dd4f32aeSBjoern A. Zeeb  *		the gather copy cycle in taken into account.
1496dd4f32aeSBjoern A. Zeeb  *
1497dd4f32aeSBjoern A. Zeeb  * ce_res_7
1498dd4f32aeSBjoern A. Zeeb  *		Reserved
1499dd4f32aeSBjoern A. Zeeb  *
1500dd4f32aeSBjoern A. Zeeb  * ring_id
1501dd4f32aeSBjoern A. Zeeb  *		The buffer pointer ring ID.
1502dd4f32aeSBjoern A. Zeeb  *		0 refers to the IDLE ring
1503dd4f32aeSBjoern A. Zeeb  *		1 - N refers to other rings
1504dd4f32aeSBjoern A. Zeeb  *		Helps with debugging when dumping ring contents.
1505dd4f32aeSBjoern A. Zeeb  *
1506dd4f32aeSBjoern A. Zeeb  * looping_count
1507dd4f32aeSBjoern A. Zeeb  *		A count value that indicates the number of times the
1508dd4f32aeSBjoern A. Zeeb  *		producer of entries into the Ring has looped around the
1509dd4f32aeSBjoern A. Zeeb  *		ring.
1510dd4f32aeSBjoern A. Zeeb  *
1511dd4f32aeSBjoern A. Zeeb  *		At initialization time, this value is set to 0. On the
1512dd4f32aeSBjoern A. Zeeb  *		first loop, this value is set to 1. After the max value is
1513dd4f32aeSBjoern A. Zeeb  *		reached allowed by the number of bits for this field, the
1514dd4f32aeSBjoern A. Zeeb  *		count value continues with 0 again.
1515dd4f32aeSBjoern A. Zeeb  *
1516dd4f32aeSBjoern A. Zeeb  *		In case SW is the consumer of the ring entries, it can
1517dd4f32aeSBjoern A. Zeeb  *		use this field to figure out up to where the producer of
1518dd4f32aeSBjoern A. Zeeb  *		entries has created new entries. This eliminates the need to
1519dd4f32aeSBjoern A. Zeeb  *		check where the head pointer' of the ring is located once
1520dd4f32aeSBjoern A. Zeeb  *		the SW starts processing an interrupt indicating that new
1521dd4f32aeSBjoern A. Zeeb  *		entries have been put into this ring...
1522dd4f32aeSBjoern A. Zeeb  *
1523dd4f32aeSBjoern A. Zeeb  *		Also note that SW if it wants only needs to look at the
1524dd4f32aeSBjoern A. Zeeb  *			LSB bit of this count value.
1525dd4f32aeSBjoern A. Zeeb  */
1526dd4f32aeSBjoern A. Zeeb 
1527dd4f32aeSBjoern A. Zeeb #define HAL_TX_RATE_STATS_INFO0_VALID		BIT(0)
1528dd4f32aeSBjoern A. Zeeb #define HAL_TX_RATE_STATS_INFO0_BW		GENMASK(2, 1)
1529dd4f32aeSBjoern A. Zeeb #define HAL_TX_RATE_STATS_INFO0_PKT_TYPE	GENMASK(6, 3)
1530dd4f32aeSBjoern A. Zeeb #define HAL_TX_RATE_STATS_INFO0_STBC		BIT(7)
1531dd4f32aeSBjoern A. Zeeb #define HAL_TX_RATE_STATS_INFO0_LDPC		BIT(8)
1532dd4f32aeSBjoern A. Zeeb #define HAL_TX_RATE_STATS_INFO0_SGI		GENMASK(10, 9)
1533dd4f32aeSBjoern A. Zeeb #define HAL_TX_RATE_STATS_INFO0_MCS		GENMASK(14, 11)
1534dd4f32aeSBjoern A. Zeeb #define HAL_TX_RATE_STATS_INFO0_OFDMA_TX	BIT(15)
1535dd4f32aeSBjoern A. Zeeb #define HAL_TX_RATE_STATS_INFO0_TONES_IN_RU	GENMASK(27, 16)
1536dd4f32aeSBjoern A. Zeeb 
1537dd4f32aeSBjoern A. Zeeb enum hal_tx_rate_stats_bw {
1538dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_BW_20,
1539dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_BW_40,
1540dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_BW_80,
1541dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_BW_160,
1542dd4f32aeSBjoern A. Zeeb };
1543dd4f32aeSBjoern A. Zeeb 
1544dd4f32aeSBjoern A. Zeeb enum hal_tx_rate_stats_pkt_type {
1545dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_PKT_TYPE_11A,
1546dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_PKT_TYPE_11B,
1547dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_PKT_TYPE_11N,
1548dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_PKT_TYPE_11AC,
1549dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_PKT_TYPE_11AX,
1550dd4f32aeSBjoern A. Zeeb };
1551dd4f32aeSBjoern A. Zeeb 
1552dd4f32aeSBjoern A. Zeeb enum hal_tx_rate_stats_sgi {
1553dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_SGI_08US,
1554dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_SGI_04US,
1555dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_SGI_16US,
1556dd4f32aeSBjoern A. Zeeb 	HAL_TX_RATE_STATS_SGI_32US,
1557dd4f32aeSBjoern A. Zeeb };
1558dd4f32aeSBjoern A. Zeeb 
1559dd4f32aeSBjoern A. Zeeb struct hal_tx_rate_stats {
1560dd4f32aeSBjoern A. Zeeb 	u32 info0;
1561dd4f32aeSBjoern A. Zeeb 	u32 tsf;
1562dd4f32aeSBjoern A. Zeeb } __packed;
1563dd4f32aeSBjoern A. Zeeb 
1564dd4f32aeSBjoern A. Zeeb struct hal_wbm_link_desc {
1565dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr buf_addr_info;
1566dd4f32aeSBjoern A. Zeeb } __packed;
1567dd4f32aeSBjoern A. Zeeb 
1568dd4f32aeSBjoern A. Zeeb /* hal_wbm_link_desc
1569dd4f32aeSBjoern A. Zeeb  *
1570dd4f32aeSBjoern A. Zeeb  *	Producer: WBM
1571dd4f32aeSBjoern A. Zeeb  *	Consumer: WBM
1572dd4f32aeSBjoern A. Zeeb  *
1573dd4f32aeSBjoern A. Zeeb  * buf_addr_info
1574dd4f32aeSBjoern A. Zeeb  *		Details of the physical address of a buffer or MSDU
1575dd4f32aeSBjoern A. Zeeb  *		link descriptor.
1576dd4f32aeSBjoern A. Zeeb  */
1577dd4f32aeSBjoern A. Zeeb 
1578dd4f32aeSBjoern A. Zeeb enum hal_wbm_rel_src_module {
1579dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_SRC_MODULE_TQM,
1580dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_SRC_MODULE_RXDMA,
1581dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_SRC_MODULE_REO,
1582dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_SRC_MODULE_FW,
1583dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_SRC_MODULE_SW,
1584dd4f32aeSBjoern A. Zeeb };
1585dd4f32aeSBjoern A. Zeeb 
1586dd4f32aeSBjoern A. Zeeb enum hal_wbm_rel_desc_type {
1587dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_DESC_TYPE_REL_MSDU,
1588dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_DESC_TYPE_MSDU_LINK,
1589dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_DESC_TYPE_MPDU_LINK,
1590dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_DESC_TYPE_MSDU_EXT,
1591dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_DESC_TYPE_QUEUE_EXT,
1592dd4f32aeSBjoern A. Zeeb };
1593dd4f32aeSBjoern A. Zeeb 
1594dd4f32aeSBjoern A. Zeeb /* hal_wbm_rel_desc_type
1595dd4f32aeSBjoern A. Zeeb  *
1596dd4f32aeSBjoern A. Zeeb  * msdu_buffer
1597dd4f32aeSBjoern A. Zeeb  *	The address points to an MSDU buffer
1598dd4f32aeSBjoern A. Zeeb  *
1599dd4f32aeSBjoern A. Zeeb  * msdu_link_descriptor
1600dd4f32aeSBjoern A. Zeeb  *	The address points to an Tx MSDU link descriptor
1601dd4f32aeSBjoern A. Zeeb  *
1602dd4f32aeSBjoern A. Zeeb  * mpdu_link_descriptor
1603dd4f32aeSBjoern A. Zeeb  *	The address points to an MPDU link descriptor
1604dd4f32aeSBjoern A. Zeeb  *
1605dd4f32aeSBjoern A. Zeeb  * msdu_ext_descriptor
1606dd4f32aeSBjoern A. Zeeb  *	The address points to an MSDU extension descriptor
1607dd4f32aeSBjoern A. Zeeb  *
1608dd4f32aeSBjoern A. Zeeb  * queue_ext_descriptor
1609dd4f32aeSBjoern A. Zeeb  *	The address points to an TQM queue extension descriptor. WBM should
1610dd4f32aeSBjoern A. Zeeb  *	treat this is the same way as a link descriptor.
1611dd4f32aeSBjoern A. Zeeb  */
1612dd4f32aeSBjoern A. Zeeb 
1613dd4f32aeSBjoern A. Zeeb enum hal_wbm_rel_bm_act {
1614dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_BM_ACT_PUT_IN_IDLE,
1615dd4f32aeSBjoern A. Zeeb 	HAL_WBM_REL_BM_ACT_REL_MSDU,
1616dd4f32aeSBjoern A. Zeeb };
1617dd4f32aeSBjoern A. Zeeb 
1618dd4f32aeSBjoern A. Zeeb /* hal_wbm_rel_bm_act
1619dd4f32aeSBjoern A. Zeeb  *
1620dd4f32aeSBjoern A. Zeeb  * put_in_idle_list
1621dd4f32aeSBjoern A. Zeeb  *	Put the buffer or descriptor back in the idle list. In case of MSDU or
1622dd4f32aeSBjoern A. Zeeb  *	MDPU link descriptor, BM does not need to check to release any
1623dd4f32aeSBjoern A. Zeeb  *	individual MSDU buffers.
1624dd4f32aeSBjoern A. Zeeb  *
1625dd4f32aeSBjoern A. Zeeb  * release_msdu_list
1626dd4f32aeSBjoern A. Zeeb  *	This BM action can only be used in combination with desc_type being
1627dd4f32aeSBjoern A. Zeeb  *	msdu_link_descriptor. Field first_msdu_index points out which MSDU
1628dd4f32aeSBjoern A. Zeeb  *	pointer in the MSDU link descriptor is the first of an MPDU that is
1629dd4f32aeSBjoern A. Zeeb  *	released. BM shall release all the MSDU buffers linked to this first
1630dd4f32aeSBjoern A. Zeeb  *	MSDU buffer pointer. All related MSDU buffer pointer entries shall be
1631dd4f32aeSBjoern A. Zeeb  *	set to value 0, which represents the 'NULL' pointer. When all MSDU
1632dd4f32aeSBjoern A. Zeeb  *	buffer pointers in the MSDU link descriptor are 'NULL', the MSDU link
1633dd4f32aeSBjoern A. Zeeb  *	descriptor itself shall also be released.
1634dd4f32aeSBjoern A. Zeeb  */
1635dd4f32aeSBjoern A. Zeeb 
1636dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO0_REL_SRC_MODULE		GENMASK(2, 0)
1637dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO0_BM_ACTION			GENMASK(5, 3)
1638dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO0_DESC_TYPE			GENMASK(8, 6)
1639dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO0_FIRST_MSDU_IDX		GENMASK(12, 9)
1640dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO0_TQM_RELEASE_REASON	GENMASK(16, 13)
1641dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO0_RXDMA_PUSH_REASON		GENMASK(18, 17)
1642dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO0_RXDMA_ERROR_CODE		GENMASK(23, 19)
1643dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO0_REO_PUSH_REASON		GENMASK(25, 24)
1644dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO0_REO_ERROR_CODE		GENMASK(30, 26)
1645dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO0_WBM_INTERNAL_ERROR	BIT(31)
1646dd4f32aeSBjoern A. Zeeb 
1647dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO1_TQM_STATUS_NUMBER		GENMASK(23, 0)
1648dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO1_TRANSMIT_COUNT		GENMASK(30, 24)
1649dd4f32aeSBjoern A. Zeeb 
1650dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO2_ACK_FRAME_RSSI		GENMASK(7, 0)
1651dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO2_SW_REL_DETAILS_VALID	BIT(8)
1652dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO2_FIRST_MSDU		BIT(9)
1653dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO2_LAST_MSDU			BIT(10)
1654dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO2_MSDU_IN_AMSDU		BIT(11)
1655dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO2_FW_TX_NOTIF_FRAME		BIT(12)
1656dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO2_BUFFER_TIMESTAMP		GENMASK(31, 13)
1657dd4f32aeSBjoern A. Zeeb 
1658dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO3_PEER_ID			GENMASK(15, 0)
1659dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO3_TID			GENMASK(19, 16)
1660dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO3_RING_ID			GENMASK(27, 20)
1661dd4f32aeSBjoern A. Zeeb #define HAL_WBM_RELEASE_INFO3_LOOPING_COUNT		GENMASK(31, 28)
1662dd4f32aeSBjoern A. Zeeb 
1663dd4f32aeSBjoern A. Zeeb #define HAL_WBM_REL_HTT_TX_COMP_INFO0_STATUS		GENMASK(12, 9)
1664dd4f32aeSBjoern A. Zeeb #define HAL_WBM_REL_HTT_TX_COMP_INFO0_REINJ_REASON	GENMASK(16, 13)
1665dd4f32aeSBjoern A. Zeeb #define HAL_WBM_REL_HTT_TX_COMP_INFO0_EXP_FRAME		BIT(17)
1666dd4f32aeSBjoern A. Zeeb 
1667dd4f32aeSBjoern A. Zeeb struct hal_wbm_release_ring {
1668dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr buf_addr_info;
1669dd4f32aeSBjoern A. Zeeb 	u32 info0;
1670dd4f32aeSBjoern A. Zeeb 	u32 info1;
1671dd4f32aeSBjoern A. Zeeb 	u32 info2;
1672dd4f32aeSBjoern A. Zeeb 	struct hal_tx_rate_stats rate_stats;
1673dd4f32aeSBjoern A. Zeeb 	u32 info3;
1674dd4f32aeSBjoern A. Zeeb } __packed;
1675dd4f32aeSBjoern A. Zeeb 
1676dd4f32aeSBjoern A. Zeeb /* hal_wbm_release_ring
1677dd4f32aeSBjoern A. Zeeb  *
1678dd4f32aeSBjoern A. Zeeb  *	Producer: SW/TQM/RXDMA/REO/SWITCH
1679dd4f32aeSBjoern A. Zeeb  *	Consumer: WBM/SW/FW
1680dd4f32aeSBjoern A. Zeeb  *
1681*28348caeSBjoern A. Zeeb  * HTT tx status is overlaid on wbm_release ring on 4-byte words 2, 3, 4 and 5
1682dd4f32aeSBjoern A. Zeeb  * for software based completions.
1683dd4f32aeSBjoern A. Zeeb  *
1684dd4f32aeSBjoern A. Zeeb  * buf_addr_info
1685dd4f32aeSBjoern A. Zeeb  *	Details of the physical address of the buffer or link descriptor.
1686dd4f32aeSBjoern A. Zeeb  *
1687dd4f32aeSBjoern A. Zeeb  * release_source_module
1688dd4f32aeSBjoern A. Zeeb  *	Indicates which module initiated the release of this buffer/descriptor.
1689dd4f32aeSBjoern A. Zeeb  *	Values are defined in enum %HAL_WBM_REL_SRC_MODULE_.
1690dd4f32aeSBjoern A. Zeeb  *
1691dd4f32aeSBjoern A. Zeeb  * bm_action
1692dd4f32aeSBjoern A. Zeeb  *	Field only valid when the field return_buffer_manager in
1693dd4f32aeSBjoern A. Zeeb  *	Released_buff_or_desc_addr_info indicates:
1694dd4f32aeSBjoern A. Zeeb  *		WBM_IDLE_BUF_LIST / WBM_IDLE_DESC_LIST
1695dd4f32aeSBjoern A. Zeeb  *	Values are defined in enum %HAL_WBM_REL_BM_ACT_.
1696dd4f32aeSBjoern A. Zeeb  *
1697dd4f32aeSBjoern A. Zeeb  * buffer_or_desc_type
1698dd4f32aeSBjoern A. Zeeb  *	Field only valid when WBM is marked as the return_buffer_manager in
1699dd4f32aeSBjoern A. Zeeb  *	the Released_Buffer_address_info. Indicates that type of buffer or
1700dd4f32aeSBjoern A. Zeeb  *	descriptor is being released. Values are in enum %HAL_WBM_REL_DESC_TYPE.
1701dd4f32aeSBjoern A. Zeeb  *
1702dd4f32aeSBjoern A. Zeeb  * first_msdu_index
1703dd4f32aeSBjoern A. Zeeb  *	Field only valid for the bm_action release_msdu_list. The index of the
1704dd4f32aeSBjoern A. Zeeb  *	first MSDU in an MSDU link descriptor all belonging to the same MPDU.
1705dd4f32aeSBjoern A. Zeeb  *
1706dd4f32aeSBjoern A. Zeeb  * tqm_release_reason
1707dd4f32aeSBjoern A. Zeeb  *	Field only valid when Release_source_module is set to release_source_TQM
1708dd4f32aeSBjoern A. Zeeb  *	Release reasons are defined in enum %HAL_WBM_TQM_REL_REASON_.
1709dd4f32aeSBjoern A. Zeeb  *
1710dd4f32aeSBjoern A. Zeeb  * rxdma_push_reason
1711dd4f32aeSBjoern A. Zeeb  * reo_push_reason
1712dd4f32aeSBjoern A. Zeeb  *	Indicates why rxdma/reo pushed the frame to this ring and values are
1713dd4f32aeSBjoern A. Zeeb  *	defined in enum %HAL_REO_DEST_RING_PUSH_REASON_.
1714dd4f32aeSBjoern A. Zeeb  *
1715dd4f32aeSBjoern A. Zeeb  * rxdma_error_code
1716dd4f32aeSBjoern A. Zeeb  *	Field only valid when 'rxdma_push_reason' set to 'error_detected'.
1717dd4f32aeSBjoern A. Zeeb  *	Values are defined in enum %HAL_REO_ENTR_RING_RXDMA_ECODE_.
1718dd4f32aeSBjoern A. Zeeb  *
1719dd4f32aeSBjoern A. Zeeb  * reo_error_code
1720dd4f32aeSBjoern A. Zeeb  *	Field only valid when 'reo_push_reason' set to 'error_detected'. Values
1721dd4f32aeSBjoern A. Zeeb  *	are defined in enum %HAL_REO_DEST_RING_ERROR_CODE_.
1722dd4f32aeSBjoern A. Zeeb  *
1723dd4f32aeSBjoern A. Zeeb  * wbm_internal_error
1724dd4f32aeSBjoern A. Zeeb  *	Is set when WBM got a buffer pointer but the action was to push it to
1725dd4f32aeSBjoern A. Zeeb  *	the idle link descriptor ring or do link related activity OR
1726dd4f32aeSBjoern A. Zeeb  *	Is set when WBM got a link buffer pointer but the action was to push it
1727dd4f32aeSBjoern A. Zeeb  *	to the buffer descriptor ring.
1728dd4f32aeSBjoern A. Zeeb  *
1729dd4f32aeSBjoern A. Zeeb  * tqm_status_number
1730dd4f32aeSBjoern A. Zeeb  *	The value in this field is equal to tqm_cmd_number in TQM command. It is
1731dd4f32aeSBjoern A. Zeeb  *	used to correlate the statu with TQM commands. Only valid when
1732dd4f32aeSBjoern A. Zeeb  *	release_source_module is TQM.
1733dd4f32aeSBjoern A. Zeeb  *
1734dd4f32aeSBjoern A. Zeeb  * transmit_count
1735dd4f32aeSBjoern A. Zeeb  *	The number of times the frame has been transmitted, valid only when
1736dd4f32aeSBjoern A. Zeeb  *	release source in TQM.
1737dd4f32aeSBjoern A. Zeeb  *
1738dd4f32aeSBjoern A. Zeeb  * ack_frame_rssi
1739dd4f32aeSBjoern A. Zeeb  *	This field is only valid when the source is TQM. If this frame is
1740dd4f32aeSBjoern A. Zeeb  *	removed as the result of the reception of an ACK or BA, this field
1741dd4f32aeSBjoern A. Zeeb  *	indicates the RSSI of the received ACK or BA frame.
1742dd4f32aeSBjoern A. Zeeb  *
1743dd4f32aeSBjoern A. Zeeb  * sw_release_details_valid
1744dd4f32aeSBjoern A. Zeeb  *	This is set when WMB got a 'release_msdu_list' command from TQM and
1745dd4f32aeSBjoern A. Zeeb  *	return buffer manager is not WMB. WBM will then de-aggregate all MSDUs
1746dd4f32aeSBjoern A. Zeeb  *	and pass them one at a time on to the 'buffer owner'.
1747dd4f32aeSBjoern A. Zeeb  *
1748dd4f32aeSBjoern A. Zeeb  * first_msdu
1749dd4f32aeSBjoern A. Zeeb  *	Field only valid when SW_release_details_valid is set.
1750dd4f32aeSBjoern A. Zeeb  *	When set, this MSDU is the first MSDU pointed to in the
1751dd4f32aeSBjoern A. Zeeb  *	'release_msdu_list' command.
1752dd4f32aeSBjoern A. Zeeb  *
1753dd4f32aeSBjoern A. Zeeb  * last_msdu
1754dd4f32aeSBjoern A. Zeeb  *	Field only valid when SW_release_details_valid is set.
1755dd4f32aeSBjoern A. Zeeb  *	When set, this MSDU is the last MSDU pointed to in the
1756dd4f32aeSBjoern A. Zeeb  *	'release_msdu_list' command.
1757dd4f32aeSBjoern A. Zeeb  *
1758dd4f32aeSBjoern A. Zeeb  * msdu_part_of_amsdu
1759dd4f32aeSBjoern A. Zeeb  *	Field only valid when SW_release_details_valid is set.
1760dd4f32aeSBjoern A. Zeeb  *	When set, this MSDU was part of an A-MSDU in MPDU
1761dd4f32aeSBjoern A. Zeeb  *
1762dd4f32aeSBjoern A. Zeeb  * fw_tx_notify_frame
1763dd4f32aeSBjoern A. Zeeb  *	Field only valid when SW_release_details_valid is set.
1764dd4f32aeSBjoern A. Zeeb  *
1765dd4f32aeSBjoern A. Zeeb  * buffer_timestamp
1766dd4f32aeSBjoern A. Zeeb  *	Field only valid when SW_release_details_valid is set.
1767dd4f32aeSBjoern A. Zeeb  *	This is the Buffer_timestamp field from the
1768dd4f32aeSBjoern A. Zeeb  *	Timestamp in units of 1024 us
1769dd4f32aeSBjoern A. Zeeb  *
1770dd4f32aeSBjoern A. Zeeb  * struct hal_tx_rate_stats rate_stats
1771dd4f32aeSBjoern A. Zeeb  *	Details for command execution tracking purposes.
1772dd4f32aeSBjoern A. Zeeb  *
1773dd4f32aeSBjoern A. Zeeb  * sw_peer_id
1774dd4f32aeSBjoern A. Zeeb  * tid
1775dd4f32aeSBjoern A. Zeeb  *	Field only valid when Release_source_module is set to
1776dd4f32aeSBjoern A. Zeeb  *	release_source_TQM
1777dd4f32aeSBjoern A. Zeeb  *
1778dd4f32aeSBjoern A. Zeeb  *	1) Release of msdu buffer due to drop_frame = 1. Flow is
1779dd4f32aeSBjoern A. Zeeb  *	not fetched and hence sw_peer_id and tid = 0
1780dd4f32aeSBjoern A. Zeeb  *
1781dd4f32aeSBjoern A. Zeeb  *	buffer_or_desc_type = e_num 0
1782dd4f32aeSBjoern A. Zeeb  *	MSDU_rel_buffertqm_release_reason = e_num 1
1783dd4f32aeSBjoern A. Zeeb  *	tqm_rr_rem_cmd_rem
1784dd4f32aeSBjoern A. Zeeb  *
1785dd4f32aeSBjoern A. Zeeb  *	2) Release of msdu buffer due to Flow is not fetched and
1786dd4f32aeSBjoern A. Zeeb  *	hence sw_peer_id and tid = 0
1787dd4f32aeSBjoern A. Zeeb  *
1788dd4f32aeSBjoern A. Zeeb  *	buffer_or_desc_type = e_num 0
1789dd4f32aeSBjoern A. Zeeb  *	MSDU_rel_buffertqm_release_reason = e_num 1
1790dd4f32aeSBjoern A. Zeeb  *	tqm_rr_rem_cmd_rem
1791dd4f32aeSBjoern A. Zeeb  *
1792dd4f32aeSBjoern A. Zeeb  *	3) Release of msdu link due to remove_mpdu or acked_mpdu
1793dd4f32aeSBjoern A. Zeeb  *	command.
1794dd4f32aeSBjoern A. Zeeb  *
1795dd4f32aeSBjoern A. Zeeb  *	buffer_or_desc_type = e_num1
1796dd4f32aeSBjoern A. Zeeb  *	msdu_link_descriptortqm_release_reason can be:e_num 1
1797dd4f32aeSBjoern A. Zeeb  *	tqm_rr_rem_cmd_reme_num 2 tqm_rr_rem_cmd_tx
1798dd4f32aeSBjoern A. Zeeb  *	e_num 3 tqm_rr_rem_cmd_notxe_num 4 tqm_rr_rem_cmd_aged
1799dd4f32aeSBjoern A. Zeeb  *
1800dd4f32aeSBjoern A. Zeeb  *	This field represents the TID from the TX_MSDU_FLOW
1801dd4f32aeSBjoern A. Zeeb  *	descriptor or TX_MPDU_QUEUE descriptor
1802dd4f32aeSBjoern A. Zeeb  *
1803dd4f32aeSBjoern A. Zeeb  * rind_id
1804dd4f32aeSBjoern A. Zeeb  *	For debugging.
1805dd4f32aeSBjoern A. Zeeb  *	This field is filled in by the SRNG module.
1806dd4f32aeSBjoern A. Zeeb  *	It help to identify the ring that is being looked
1807dd4f32aeSBjoern A. Zeeb  *
1808dd4f32aeSBjoern A. Zeeb  * looping_count
1809dd4f32aeSBjoern A. Zeeb  *	A count value that indicates the number of times the
1810dd4f32aeSBjoern A. Zeeb  *	producer of entries into the Buffer Manager Ring has looped
1811dd4f32aeSBjoern A. Zeeb  *	around the ring.
1812dd4f32aeSBjoern A. Zeeb  *
1813dd4f32aeSBjoern A. Zeeb  *	At initialization time, this value is set to 0. On the
1814dd4f32aeSBjoern A. Zeeb  *	first loop, this value is set to 1. After the max value is
1815dd4f32aeSBjoern A. Zeeb  *	reached allowed by the number of bits for this field, the
1816dd4f32aeSBjoern A. Zeeb  *	count value continues with 0 again.
1817dd4f32aeSBjoern A. Zeeb  *
1818dd4f32aeSBjoern A. Zeeb  *	In case SW is the consumer of the ring entries, it can
1819dd4f32aeSBjoern A. Zeeb  *	use this field to figure out up to where the producer of
1820dd4f32aeSBjoern A. Zeeb  *	entries has created new entries. This eliminates the need to
1821dd4f32aeSBjoern A. Zeeb  *	check where the head pointer' of the ring is located once
1822dd4f32aeSBjoern A. Zeeb  *	the SW starts processing an interrupt indicating that new
1823dd4f32aeSBjoern A. Zeeb  *	entries have been put into this ring...
1824dd4f32aeSBjoern A. Zeeb  *
1825dd4f32aeSBjoern A. Zeeb  *	Also note that SW if it wants only needs to look at the
1826dd4f32aeSBjoern A. Zeeb  *	LSB bit of this count value.
1827dd4f32aeSBjoern A. Zeeb  */
1828dd4f32aeSBjoern A. Zeeb 
1829dd4f32aeSBjoern A. Zeeb /**
1830dd4f32aeSBjoern A. Zeeb  * enum hal_wbm_tqm_rel_reason - TQM release reason code
1831dd4f32aeSBjoern A. Zeeb  * @HAL_WBM_TQM_REL_REASON_FRAME_ACKED: ACK or BACK received for the frame
1832dd4f32aeSBjoern A. Zeeb  * @HAL_WBM_TQM_REL_REASON_CMD_REMOVE_MPDU: Command remove_mpdus initiated by SW
1833dd4f32aeSBjoern A. Zeeb  * @HAL_WBM_TQM_REL_REASON_CMD_REMOVE_TX: Command remove transmitted_mpdus
1834dd4f32aeSBjoern A. Zeeb  *	initiated by sw.
1835dd4f32aeSBjoern A. Zeeb  * @HAL_WBM_TQM_REL_REASON_CMD_REMOVE_NOTX: Command remove untransmitted_mpdus
1836dd4f32aeSBjoern A. Zeeb  *	initiated by sw.
1837dd4f32aeSBjoern A. Zeeb  * @HAL_WBM_TQM_REL_REASON_CMD_REMOVE_AGED_FRAMES: Command remove aged msdus or
1838dd4f32aeSBjoern A. Zeeb  *	mpdus.
1839dd4f32aeSBjoern A. Zeeb  * @HAL_WBM_TQM_REL_REASON_CMD_REMOVE_RESEAON1: Remove command initiated by
1840dd4f32aeSBjoern A. Zeeb  *	fw with fw_reason1.
1841dd4f32aeSBjoern A. Zeeb  * @HAL_WBM_TQM_REL_REASON_CMD_REMOVE_RESEAON2: Remove command initiated by
1842dd4f32aeSBjoern A. Zeeb  *	fw with fw_reason2.
1843dd4f32aeSBjoern A. Zeeb  * @HAL_WBM_TQM_REL_REASON_CMD_REMOVE_RESEAON3: Remove command initiated by
1844dd4f32aeSBjoern A. Zeeb  *	fw with fw_reason3.
1845dd4f32aeSBjoern A. Zeeb  */
1846dd4f32aeSBjoern A. Zeeb enum hal_wbm_tqm_rel_reason {
1847dd4f32aeSBjoern A. Zeeb 	HAL_WBM_TQM_REL_REASON_FRAME_ACKED,
1848dd4f32aeSBjoern A. Zeeb 	HAL_WBM_TQM_REL_REASON_CMD_REMOVE_MPDU,
1849dd4f32aeSBjoern A. Zeeb 	HAL_WBM_TQM_REL_REASON_CMD_REMOVE_TX,
1850dd4f32aeSBjoern A. Zeeb 	HAL_WBM_TQM_REL_REASON_CMD_REMOVE_NOTX,
1851dd4f32aeSBjoern A. Zeeb 	HAL_WBM_TQM_REL_REASON_CMD_REMOVE_AGED_FRAMES,
1852dd4f32aeSBjoern A. Zeeb 	HAL_WBM_TQM_REL_REASON_CMD_REMOVE_RESEAON1,
1853dd4f32aeSBjoern A. Zeeb 	HAL_WBM_TQM_REL_REASON_CMD_REMOVE_RESEAON2,
1854dd4f32aeSBjoern A. Zeeb 	HAL_WBM_TQM_REL_REASON_CMD_REMOVE_RESEAON3,
1855dd4f32aeSBjoern A. Zeeb };
1856dd4f32aeSBjoern A. Zeeb 
1857dd4f32aeSBjoern A. Zeeb struct hal_wbm_buffer_ring {
1858dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr buf_addr_info;
1859dd4f32aeSBjoern A. Zeeb };
1860dd4f32aeSBjoern A. Zeeb 
1861dd4f32aeSBjoern A. Zeeb enum hal_desc_owner {
1862dd4f32aeSBjoern A. Zeeb 	HAL_DESC_OWNER_WBM,
1863dd4f32aeSBjoern A. Zeeb 	HAL_DESC_OWNER_SW,
1864dd4f32aeSBjoern A. Zeeb 	HAL_DESC_OWNER_TQM,
1865dd4f32aeSBjoern A. Zeeb 	HAL_DESC_OWNER_RXDMA,
1866dd4f32aeSBjoern A. Zeeb 	HAL_DESC_OWNER_REO,
1867dd4f32aeSBjoern A. Zeeb 	HAL_DESC_OWNER_SWITCH,
1868dd4f32aeSBjoern A. Zeeb };
1869dd4f32aeSBjoern A. Zeeb 
1870dd4f32aeSBjoern A. Zeeb enum hal_desc_buf_type {
1871dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_TX_MSDU_LINK,
1872dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_TX_MPDU_LINK,
1873dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_TX_MPDU_QUEUE_HEAD,
1874dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_TX_MPDU_QUEUE_EXT,
1875dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_TX_FLOW,
1876dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_TX_BUFFER,
1877dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_RX_MSDU_LINK,
1878dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_RX_MPDU_LINK,
1879dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_RX_REO_QUEUE,
1880dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_RX_REO_QUEUE_EXT,
1881dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_RX_BUFFER,
1882dd4f32aeSBjoern A. Zeeb 	HAL_DESC_BUF_TYPE_IDLE_LINK,
1883dd4f32aeSBjoern A. Zeeb };
1884dd4f32aeSBjoern A. Zeeb 
1885dd4f32aeSBjoern A. Zeeb #define HAL_DESC_REO_OWNED		4
1886dd4f32aeSBjoern A. Zeeb #define HAL_DESC_REO_QUEUE_DESC		8
1887dd4f32aeSBjoern A. Zeeb #define HAL_DESC_REO_QUEUE_EXT_DESC	9
1888dd4f32aeSBjoern A. Zeeb #define HAL_DESC_REO_NON_QOS_TID	16
1889dd4f32aeSBjoern A. Zeeb 
1890dd4f32aeSBjoern A. Zeeb #define HAL_DESC_HDR_INFO0_OWNER	GENMASK(3, 0)
1891dd4f32aeSBjoern A. Zeeb #define HAL_DESC_HDR_INFO0_BUF_TYPE	GENMASK(7, 4)
1892dd4f32aeSBjoern A. Zeeb #define HAL_DESC_HDR_INFO0_DBG_RESERVED	GENMASK(31, 8)
1893dd4f32aeSBjoern A. Zeeb 
1894dd4f32aeSBjoern A. Zeeb struct hal_desc_header {
1895dd4f32aeSBjoern A. Zeeb 	u32 info0;
1896dd4f32aeSBjoern A. Zeeb } __packed;
1897dd4f32aeSBjoern A. Zeeb 
1898dd4f32aeSBjoern A. Zeeb struct hal_rx_mpdu_link_ptr {
1899dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr addr_info;
1900dd4f32aeSBjoern A. Zeeb } __packed;
1901dd4f32aeSBjoern A. Zeeb 
1902dd4f32aeSBjoern A. Zeeb struct hal_rx_msdu_details {
1903dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr buf_addr_info;
1904dd4f32aeSBjoern A. Zeeb 	struct rx_msdu_desc rx_msdu_info;
1905dd4f32aeSBjoern A. Zeeb } __packed;
1906dd4f32aeSBjoern A. Zeeb 
1907dd4f32aeSBjoern A. Zeeb #define HAL_RX_MSDU_LNK_INFO0_RX_QUEUE_NUMBER		GENMASK(15, 0)
1908dd4f32aeSBjoern A. Zeeb #define HAL_RX_MSDU_LNK_INFO0_FIRST_MSDU_LNK		BIT(16)
1909dd4f32aeSBjoern A. Zeeb 
1910dd4f32aeSBjoern A. Zeeb struct hal_rx_msdu_link {
1911dd4f32aeSBjoern A. Zeeb 	struct hal_desc_header desc_hdr;
1912dd4f32aeSBjoern A. Zeeb 	struct ath11k_buffer_addr buf_addr_info;
1913dd4f32aeSBjoern A. Zeeb 	u32 info0;
1914dd4f32aeSBjoern A. Zeeb 	u32 pn[4];
1915dd4f32aeSBjoern A. Zeeb 	struct hal_rx_msdu_details msdu_link[6];
1916dd4f32aeSBjoern A. Zeeb } __packed;
1917dd4f32aeSBjoern A. Zeeb 
1918dd4f32aeSBjoern A. Zeeb struct hal_rx_reo_queue_ext {
1919dd4f32aeSBjoern A. Zeeb 	struct hal_desc_header desc_hdr;
1920dd4f32aeSBjoern A. Zeeb 	u32 rsvd;
1921dd4f32aeSBjoern A. Zeeb 	struct hal_rx_mpdu_link_ptr mpdu_link[15];
1922dd4f32aeSBjoern A. Zeeb } __packed;
1923dd4f32aeSBjoern A. Zeeb 
1924dd4f32aeSBjoern A. Zeeb /* hal_rx_reo_queue_ext
1925dd4f32aeSBjoern A. Zeeb  *	Consumer: REO
1926dd4f32aeSBjoern A. Zeeb  *	Producer: REO
1927dd4f32aeSBjoern A. Zeeb  *
1928dd4f32aeSBjoern A. Zeeb  * descriptor_header
1929dd4f32aeSBjoern A. Zeeb  *	Details about which module owns this struct.
1930dd4f32aeSBjoern A. Zeeb  *
1931dd4f32aeSBjoern A. Zeeb  * mpdu_link
1932dd4f32aeSBjoern A. Zeeb  *	Pointer to the next MPDU_link descriptor in the MPDU queue.
1933dd4f32aeSBjoern A. Zeeb  */
1934dd4f32aeSBjoern A. Zeeb 
1935dd4f32aeSBjoern A. Zeeb enum hal_rx_reo_queue_pn_size {
1936dd4f32aeSBjoern A. Zeeb 	HAL_RX_REO_QUEUE_PN_SIZE_24,
1937dd4f32aeSBjoern A. Zeeb 	HAL_RX_REO_QUEUE_PN_SIZE_48,
1938dd4f32aeSBjoern A. Zeeb 	HAL_RX_REO_QUEUE_PN_SIZE_128,
1939dd4f32aeSBjoern A. Zeeb };
1940dd4f32aeSBjoern A. Zeeb 
1941dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_RX_QUEUE_NUMBER		GENMASK(15, 0)
1942dd4f32aeSBjoern A. Zeeb 
1943dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_VLD			BIT(0)
1944dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_ASSOC_LNK_DESC_COUNTER	GENMASK(2, 1)
1945dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_DIS_DUP_DETECTION	BIT(3)
1946dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_SOFT_REORDER_EN		BIT(4)
1947dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_AC			GENMASK(6, 5)
1948dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_BAR			BIT(7)
1949dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_RETRY			BIT(8)
1950dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_CHECK_2K_MODE		BIT(9)
1951dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_OOR_MODE			BIT(10)
1952dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_BA_WINDOW_SIZE		GENMASK(18, 11)
1953dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_PN_CHECK			BIT(19)
1954dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_EVEN_PN			BIT(20)
1955dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_UNEVEN_PN		BIT(21)
1956dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_PN_HANDLE_ENABLE		BIT(22)
1957dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_PN_SIZE			GENMASK(24, 23)
1958dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO0_IGNORE_AMPDU_FLG		BIT(25)
1959dd4f32aeSBjoern A. Zeeb 
1960dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO1_SVLD			BIT(0)
1961dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO1_SSN			GENMASK(12, 1)
1962dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO1_CURRENT_IDX		GENMASK(20, 13)
1963dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO1_SEQ_2K_ERR		BIT(21)
1964dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO1_PN_ERR			BIT(22)
1965dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO1_PN_VALID			BIT(31)
1966dd4f32aeSBjoern A. Zeeb 
1967dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO2_MPDU_COUNT		GENMASK(6, 0)
1968dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO2_MSDU_COUNT		(31, 7)
1969dd4f32aeSBjoern A. Zeeb 
1970dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO3_TIMEOUT_COUNT		GENMASK(9, 4)
1971dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO3_FWD_DUE_TO_BAR_CNT	GENMASK(15, 10)
1972dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO3_DUPLICATE_COUNT		GENMASK(31, 16)
1973dd4f32aeSBjoern A. Zeeb 
1974dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO4_FRAME_IN_ORD_COUNT	GENMASK(23, 0)
1975dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO4_BAR_RECVD_COUNT		GENMASK(31, 24)
1976dd4f32aeSBjoern A. Zeeb 
1977dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO5_LATE_RX_MPDU_COUNT	GENMASK(11, 0)
1978dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO5_WINDOW_JUMP_2K		GENMASK(15, 12)
1979dd4f32aeSBjoern A. Zeeb #define HAL_RX_REO_QUEUE_INFO5_HOLE_COUNT		GENMASK(31, 16)
1980dd4f32aeSBjoern A. Zeeb 
1981dd4f32aeSBjoern A. Zeeb struct hal_rx_reo_queue {
1982dd4f32aeSBjoern A. Zeeb 	struct hal_desc_header desc_hdr;
1983dd4f32aeSBjoern A. Zeeb 	u32 rx_queue_num;
1984dd4f32aeSBjoern A. Zeeb 	u32 info0;
1985dd4f32aeSBjoern A. Zeeb 	u32 info1;
1986dd4f32aeSBjoern A. Zeeb 	u32 pn[4];
1987dd4f32aeSBjoern A. Zeeb 	u32 last_rx_enqueue_timestamp;
1988dd4f32aeSBjoern A. Zeeb 	u32 last_rx_dequeue_timestamp;
1989dd4f32aeSBjoern A. Zeeb 	u32 next_aging_queue[2];
1990dd4f32aeSBjoern A. Zeeb 	u32 prev_aging_queue[2];
1991dd4f32aeSBjoern A. Zeeb 	u32 rx_bitmap[8];
1992dd4f32aeSBjoern A. Zeeb 	u32 info2;
1993dd4f32aeSBjoern A. Zeeb 	u32 info3;
1994dd4f32aeSBjoern A. Zeeb 	u32 info4;
1995dd4f32aeSBjoern A. Zeeb 	u32 processed_mpdus;
1996dd4f32aeSBjoern A. Zeeb 	u32 processed_msdus;
1997dd4f32aeSBjoern A. Zeeb 	u32 processed_total_bytes;
1998dd4f32aeSBjoern A. Zeeb 	u32 info5;
1999dd4f32aeSBjoern A. Zeeb 	u32 rsvd[3];
2000dd4f32aeSBjoern A. Zeeb 	struct hal_rx_reo_queue_ext ext_desc[];
2001dd4f32aeSBjoern A. Zeeb } __packed;
2002dd4f32aeSBjoern A. Zeeb 
2003dd4f32aeSBjoern A. Zeeb /* hal_rx_reo_queue
2004dd4f32aeSBjoern A. Zeeb  *
2005dd4f32aeSBjoern A. Zeeb  * descriptor_header
2006dd4f32aeSBjoern A. Zeeb  *	Details about which module owns this struct. Note that sub field
2007dd4f32aeSBjoern A. Zeeb  *	Buffer_type shall be set to receive_reo_queue_descriptor.
2008dd4f32aeSBjoern A. Zeeb  *
2009dd4f32aeSBjoern A. Zeeb  * receive_queue_number
2010dd4f32aeSBjoern A. Zeeb  *	Indicates the MPDU queue ID to which this MPDU link descriptor belongs.
2011dd4f32aeSBjoern A. Zeeb  *
2012dd4f32aeSBjoern A. Zeeb  * vld
2013dd4f32aeSBjoern A. Zeeb  *	Valid bit indicating a session is established and the queue descriptor
2014dd4f32aeSBjoern A. Zeeb  *	is valid.
2015dd4f32aeSBjoern A. Zeeb  * associated_link_descriptor_counter
2016dd4f32aeSBjoern A. Zeeb  *	Indicates which of the 3 link descriptor counters shall be incremented
2017dd4f32aeSBjoern A. Zeeb  *	or decremented when link descriptors are added or removed from this
2018dd4f32aeSBjoern A. Zeeb  *	flow queue.
2019dd4f32aeSBjoern A. Zeeb  * disable_duplicate_detection
2020dd4f32aeSBjoern A. Zeeb  *	When set, do not perform any duplicate detection.
2021dd4f32aeSBjoern A. Zeeb  * soft_reorder_enable
2022dd4f32aeSBjoern A. Zeeb  *	When set, REO has been instructed to not perform the actual re-ordering
2023dd4f32aeSBjoern A. Zeeb  *	of frames for this queue, but just to insert the reorder opcodes.
2024dd4f32aeSBjoern A. Zeeb  * ac
2025dd4f32aeSBjoern A. Zeeb  *	Indicates the access category of the queue descriptor.
2026dd4f32aeSBjoern A. Zeeb  * bar
2027dd4f32aeSBjoern A. Zeeb  *	Indicates if BAR has been received.
2028dd4f32aeSBjoern A. Zeeb  * retry
2029dd4f32aeSBjoern A. Zeeb  *	Retry bit is checked if this bit is set.
2030dd4f32aeSBjoern A. Zeeb  * chk_2k_mode
2031dd4f32aeSBjoern A. Zeeb  *	Indicates what type of operation is expected from Reo when the received
2032dd4f32aeSBjoern A. Zeeb  *	frame SN falls within the 2K window.
2033dd4f32aeSBjoern A. Zeeb  * oor_mode
2034dd4f32aeSBjoern A. Zeeb  *	Indicates what type of operation is expected when the received frame
2035dd4f32aeSBjoern A. Zeeb  *	falls within the OOR window.
2036dd4f32aeSBjoern A. Zeeb  * ba_window_size
2037dd4f32aeSBjoern A. Zeeb  *	Indicates the negotiated (window size + 1). Max of 256 bits.
2038dd4f32aeSBjoern A. Zeeb  *
2039dd4f32aeSBjoern A. Zeeb  *	A value 255 means 256 bitmap, 63 means 64 bitmap, 0 (means non-BA
2040dd4f32aeSBjoern A. Zeeb  *	session, with window size of 0). The 3 values here are the main values
2041dd4f32aeSBjoern A. Zeeb  *	validated, but other values should work as well.
2042dd4f32aeSBjoern A. Zeeb  *
2043dd4f32aeSBjoern A. Zeeb  *	A BA window size of 0 (=> one frame entry bitmat), means that there is
2044dd4f32aeSBjoern A. Zeeb  *	no additional rx_reo_queue_ext desc. following rx_reo_queue in memory.
2045dd4f32aeSBjoern A. Zeeb  *	A BA window size of 1 - 105, means that there is 1 rx_reo_queue_ext.
2046dd4f32aeSBjoern A. Zeeb  *	A BA window size of 106 - 210, means that there are 2 rx_reo_queue_ext.
2047dd4f32aeSBjoern A. Zeeb  *	A BA window size of 211 - 256, means that there are 3 rx_reo_queue_ext.
2048dd4f32aeSBjoern A. Zeeb  * pn_check_needed, pn_shall_be_even, pn_shall_be_uneven, pn_handling_enable,
2049dd4f32aeSBjoern A. Zeeb  * pn_size
2050dd4f32aeSBjoern A. Zeeb  *	REO shall perform the PN increment check, even number check, uneven
2051dd4f32aeSBjoern A. Zeeb  *	number check, PN error check and size of the PN field check.
2052dd4f32aeSBjoern A. Zeeb  * ignore_ampdu_flag
2053dd4f32aeSBjoern A. Zeeb  *	REO shall ignore the ampdu_flag on entrance descriptor for this queue.
2054dd4f32aeSBjoern A. Zeeb  *
2055dd4f32aeSBjoern A. Zeeb  * svld
2056dd4f32aeSBjoern A. Zeeb  *	Sequence number in next field is valid one.
2057dd4f32aeSBjoern A. Zeeb  * ssn
2058dd4f32aeSBjoern A. Zeeb  *	 Starting Sequence number of the session.
2059dd4f32aeSBjoern A. Zeeb  * current_index
2060dd4f32aeSBjoern A. Zeeb  *	Points to last forwarded packet
2061dd4f32aeSBjoern A. Zeeb  * seq_2k_error_detected_flag
2062dd4f32aeSBjoern A. Zeeb  *	REO has detected a 2k error jump in the sequence number and from that
2063dd4f32aeSBjoern A. Zeeb  *	moment forward, all new frames are forwarded directly to FW, without
2064dd4f32aeSBjoern A. Zeeb  *	duplicate detect, reordering, etc.
2065dd4f32aeSBjoern A. Zeeb  * pn_error_detected_flag
2066dd4f32aeSBjoern A. Zeeb  *	REO has detected a PN error.
2067dd4f32aeSBjoern A. Zeeb  */
2068dd4f32aeSBjoern A. Zeeb 
2069dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_QUEUE_ADDR_HI		GENMASK(7, 0)
2070dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_RX_QUEUE_NUM		BIT(8)
2071dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_VLD			BIT(9)
2072dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_ASSOC_LNK_DESC_CNT	BIT(10)
2073dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_DIS_DUP_DETECTION	BIT(11)
2074dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_SOFT_REORDER_EN		BIT(12)
2075dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_AC			BIT(13)
2076dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_BAR			BIT(14)
2077dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_RETRY			BIT(15)
2078dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_CHECK_2K_MODE		BIT(16)
2079dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_OOR_MODE			BIT(17)
2080dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_BA_WINDOW_SIZE		BIT(18)
2081dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN_CHECK			BIT(19)
2082dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_EVEN_PN			BIT(20)
2083dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_UNEVEN_PN		BIT(21)
2084dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN_HANDLE_ENABLE		BIT(22)
2085dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN_SIZE			BIT(23)
2086dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_IGNORE_AMPDU_FLG		BIT(24)
2087dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_SVLD			BIT(25)
2088dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_SSN			BIT(26)
2089dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_SEQ_2K_ERR		BIT(27)
2090dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN_ERR			BIT(28)
2091dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN_VALID			BIT(29)
2092dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO0_UPD_PN			BIT(30)
2093dd4f32aeSBjoern A. Zeeb 
2094dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_RX_QUEUE_NUMBER		GENMASK(15, 0)
2095dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_VLD				BIT(16)
2096dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_ASSOC_LNK_DESC_COUNTER	GENMASK(18, 17)
2097dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_DIS_DUP_DETECTION		BIT(19)
2098dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_SOFT_REORDER_EN		BIT(20)
2099dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_AC				GENMASK(22, 21)
2100dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_BAR				BIT(23)
2101dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_RETRY			BIT(24)
2102dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_CHECK_2K_MODE		BIT(25)
2103dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_OOR_MODE			BIT(26)
2104dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_PN_CHECK			BIT(27)
2105dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_EVEN_PN			BIT(28)
2106dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_UNEVEN_PN			BIT(29)
2107dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_PN_HANDLE_ENABLE		BIT(30)
2108dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO1_IGNORE_AMPDU_FLG		BIT(31)
2109dd4f32aeSBjoern A. Zeeb 
2110dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO2_BA_WINDOW_SIZE		GENMASK(7, 0)
2111dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO2_PN_SIZE			GENMASK(9, 8)
2112dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO2_SVLD				BIT(10)
2113dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO2_SSN				GENMASK(22, 11)
2114dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO2_SEQ_2K_ERR			BIT(23)
2115dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO2_PN_ERR			BIT(24)
2116dd4f32aeSBjoern A. Zeeb #define HAL_REO_UPD_RX_QUEUE_INFO2_PN_VALID			BIT(25)
2117dd4f32aeSBjoern A. Zeeb 
2118dd4f32aeSBjoern A. Zeeb struct hal_reo_update_rx_queue {
2119dd4f32aeSBjoern A. Zeeb 	struct hal_reo_cmd_hdr cmd;
2120dd4f32aeSBjoern A. Zeeb 	u32 queue_addr_lo;
2121dd4f32aeSBjoern A. Zeeb 	u32 info0;
2122dd4f32aeSBjoern A. Zeeb 	u32 info1;
2123dd4f32aeSBjoern A. Zeeb 	u32 info2;
2124dd4f32aeSBjoern A. Zeeb 	u32 pn[4];
2125dd4f32aeSBjoern A. Zeeb } __packed;
2126dd4f32aeSBjoern A. Zeeb 
2127dd4f32aeSBjoern A. Zeeb #define HAL_REO_UNBLOCK_CACHE_INFO0_UNBLK_CACHE		BIT(0)
2128dd4f32aeSBjoern A. Zeeb #define HAL_REO_UNBLOCK_CACHE_INFO0_RESOURCE_IDX	GENMASK(2, 1)
2129dd4f32aeSBjoern A. Zeeb 
2130dd4f32aeSBjoern A. Zeeb struct hal_reo_unblock_cache {
2131dd4f32aeSBjoern A. Zeeb 	struct hal_reo_cmd_hdr cmd;
2132dd4f32aeSBjoern A. Zeeb 	u32 info0;
2133dd4f32aeSBjoern A. Zeeb 	u32 rsvd[7];
2134dd4f32aeSBjoern A. Zeeb } __packed;
2135dd4f32aeSBjoern A. Zeeb 
2136dd4f32aeSBjoern A. Zeeb enum hal_reo_exec_status {
2137dd4f32aeSBjoern A. Zeeb 	HAL_REO_EXEC_STATUS_SUCCESS,
2138dd4f32aeSBjoern A. Zeeb 	HAL_REO_EXEC_STATUS_BLOCKED,
2139dd4f32aeSBjoern A. Zeeb 	HAL_REO_EXEC_STATUS_FAILED,
2140dd4f32aeSBjoern A. Zeeb 	HAL_REO_EXEC_STATUS_RESOURCE_BLOCKED,
2141dd4f32aeSBjoern A. Zeeb };
2142dd4f32aeSBjoern A. Zeeb 
2143dd4f32aeSBjoern A. Zeeb #define HAL_REO_STATUS_HDR_INFO0_STATUS_NUM	GENMASK(15, 0)
2144dd4f32aeSBjoern A. Zeeb #define HAL_REO_STATUS_HDR_INFO0_EXEC_TIME	GENMASK(25, 16)
2145dd4f32aeSBjoern A. Zeeb #define HAL_REO_STATUS_HDR_INFO0_EXEC_STATUS	GENMASK(27, 26)
2146dd4f32aeSBjoern A. Zeeb 
2147dd4f32aeSBjoern A. Zeeb struct hal_reo_status_hdr {
2148dd4f32aeSBjoern A. Zeeb 	u32 info0;
2149dd4f32aeSBjoern A. Zeeb 	u32 timestamp;
2150dd4f32aeSBjoern A. Zeeb } __packed;
2151dd4f32aeSBjoern A. Zeeb 
2152dd4f32aeSBjoern A. Zeeb /* hal_reo_status_hdr
2153dd4f32aeSBjoern A. Zeeb  *		Producer: REO
2154dd4f32aeSBjoern A. Zeeb  *		Consumer: SW
2155dd4f32aeSBjoern A. Zeeb  *
2156dd4f32aeSBjoern A. Zeeb  * status_num
2157dd4f32aeSBjoern A. Zeeb  *		The value in this field is equal to value of the reo command
2158dd4f32aeSBjoern A. Zeeb  *		number. This field helps to correlate the statuses with the REO
2159dd4f32aeSBjoern A. Zeeb  *		commands.
2160dd4f32aeSBjoern A. Zeeb  *
2161dd4f32aeSBjoern A. Zeeb  * execution_time (in us)
2162*28348caeSBjoern A. Zeeb  *		The amount of time REO took to execute the command. Note that
2163dd4f32aeSBjoern A. Zeeb  *		this time does not include the duration of the command waiting
2164dd4f32aeSBjoern A. Zeeb  *		in the command ring, before the execution started.
2165dd4f32aeSBjoern A. Zeeb  *
2166dd4f32aeSBjoern A. Zeeb  * execution_status
2167dd4f32aeSBjoern A. Zeeb  *		Execution status of the command. Values are defined in
2168dd4f32aeSBjoern A. Zeeb  *		enum %HAL_REO_EXEC_STATUS_.
2169dd4f32aeSBjoern A. Zeeb  */
2170dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO0_SSN		GENMASK(11, 0)
2171dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO0_CUR_IDX		GENMASK(19, 12)
2172dd4f32aeSBjoern A. Zeeb 
2173dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO1_MPDU_COUNT		GENMASK(6, 0)
2174dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO1_MSDU_COUNT		GENMASK(31, 7)
2175dd4f32aeSBjoern A. Zeeb 
2176dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO2_TIMEOUT_COUNT	GENMASK(9, 4)
2177dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO2_FDTB_COUNT		GENMASK(15, 10)
2178dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO2_DUPLICATE_COUNT	GENMASK(31, 16)
2179dd4f32aeSBjoern A. Zeeb 
2180dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO3_FIO_COUNT		GENMASK(23, 0)
2181dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO3_BAR_RCVD_CNT	GENMASK(31, 24)
2182dd4f32aeSBjoern A. Zeeb 
2183dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO4_LATE_RX_MPDU	GENMASK(11, 0)
2184dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO4_WINDOW_JMP2K	GENMASK(15, 12)
2185dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO4_HOLE_COUNT		GENMASK(31, 16)
2186dd4f32aeSBjoern A. Zeeb 
2187dd4f32aeSBjoern A. Zeeb #define HAL_REO_GET_QUEUE_STATS_STATUS_INFO5_LOOPING_CNT	GENMASK(31, 28)
2188dd4f32aeSBjoern A. Zeeb 
2189dd4f32aeSBjoern A. Zeeb struct hal_reo_get_queue_stats_status {
2190dd4f32aeSBjoern A. Zeeb 	struct hal_reo_status_hdr hdr;
2191dd4f32aeSBjoern A. Zeeb 	u32 info0;
2192dd4f32aeSBjoern A. Zeeb 	u32 pn[4];
2193dd4f32aeSBjoern A. Zeeb 	u32 last_rx_enqueue_timestamp;
2194dd4f32aeSBjoern A. Zeeb 	u32 last_rx_dequeue_timestamp;
2195dd4f32aeSBjoern A. Zeeb 	u32 rx_bitmap[8];
2196dd4f32aeSBjoern A. Zeeb 	u32 info1;
2197dd4f32aeSBjoern A. Zeeb 	u32 info2;
2198dd4f32aeSBjoern A. Zeeb 	u32 info3;
2199dd4f32aeSBjoern A. Zeeb 	u32 num_mpdu_frames;
2200dd4f32aeSBjoern A. Zeeb 	u32 num_msdu_frames;
2201dd4f32aeSBjoern A. Zeeb 	u32 total_bytes;
2202dd4f32aeSBjoern A. Zeeb 	u32 info4;
2203dd4f32aeSBjoern A. Zeeb 	u32 info5;
2204dd4f32aeSBjoern A. Zeeb } __packed;
2205dd4f32aeSBjoern A. Zeeb 
2206dd4f32aeSBjoern A. Zeeb /* hal_reo_get_queue_stats_status
2207dd4f32aeSBjoern A. Zeeb  *		Producer: REO
2208dd4f32aeSBjoern A. Zeeb  *		Consumer: SW
2209dd4f32aeSBjoern A. Zeeb  *
2210dd4f32aeSBjoern A. Zeeb  * status_hdr
2211dd4f32aeSBjoern A. Zeeb  *		Details that can link this status with the original command. It
2212dd4f32aeSBjoern A. Zeeb  *		also contains info on how long REO took to execute this command.
2213dd4f32aeSBjoern A. Zeeb  *
2214dd4f32aeSBjoern A. Zeeb  * ssn
2215dd4f32aeSBjoern A. Zeeb  *		Starting Sequence number of the session, this changes whenever
2216dd4f32aeSBjoern A. Zeeb  *		window moves (can be filled by SW then maintained by REO).
2217dd4f32aeSBjoern A. Zeeb  *
2218dd4f32aeSBjoern A. Zeeb  * current_index
2219dd4f32aeSBjoern A. Zeeb  *		Points to last forwarded packet.
2220dd4f32aeSBjoern A. Zeeb  *
2221dd4f32aeSBjoern A. Zeeb  * pn
2222dd4f32aeSBjoern A. Zeeb  *		Bits of the PN number.
2223dd4f32aeSBjoern A. Zeeb  *
2224dd4f32aeSBjoern A. Zeeb  * last_rx_enqueue_timestamp
2225dd4f32aeSBjoern A. Zeeb  * last_rx_dequeue_timestamp
2226dd4f32aeSBjoern A. Zeeb  *		Timestamp of arrival of the last MPDU for this queue and
2227dd4f32aeSBjoern A. Zeeb  *		Timestamp of forwarding an MPDU accordingly.
2228dd4f32aeSBjoern A. Zeeb  *
2229dd4f32aeSBjoern A. Zeeb  * rx_bitmap
2230dd4f32aeSBjoern A. Zeeb  *		When a bit is set, the corresponding frame is currently held
2231dd4f32aeSBjoern A. Zeeb  *		in the re-order queue. The bitmap  is Fully managed by HW.
2232dd4f32aeSBjoern A. Zeeb  *
2233dd4f32aeSBjoern A. Zeeb  * current_mpdu_count
2234dd4f32aeSBjoern A. Zeeb  * current_msdu_count
2235dd4f32aeSBjoern A. Zeeb  *		The number of MPDUs and MSDUs in the queue.
2236dd4f32aeSBjoern A. Zeeb  *
2237dd4f32aeSBjoern A. Zeeb  * timeout_count
2238dd4f32aeSBjoern A. Zeeb  *		The number of times REO started forwarding frames even though
2239dd4f32aeSBjoern A. Zeeb  *		there is a hole in the bitmap. Forwarding reason is timeout.
2240dd4f32aeSBjoern A. Zeeb  *
2241dd4f32aeSBjoern A. Zeeb  * forward_due_to_bar_count
2242dd4f32aeSBjoern A. Zeeb  *		The number of times REO started forwarding frames even though
2243dd4f32aeSBjoern A. Zeeb  *		there is a hole in the bitmap. Fwd reason is reception of BAR.
2244dd4f32aeSBjoern A. Zeeb  *
2245dd4f32aeSBjoern A. Zeeb  * duplicate_count
2246dd4f32aeSBjoern A. Zeeb  *		The number of duplicate frames that have been detected.
2247dd4f32aeSBjoern A. Zeeb  *
2248dd4f32aeSBjoern A. Zeeb  * frames_in_order_count
2249dd4f32aeSBjoern A. Zeeb  *		The number of frames that have been received in order (without
2250dd4f32aeSBjoern A. Zeeb  *		a hole that prevented them from being forwarded immediately).
2251dd4f32aeSBjoern A. Zeeb  *
2252dd4f32aeSBjoern A. Zeeb  * bar_received_count
2253dd4f32aeSBjoern A. Zeeb  *		The number of times a BAR frame is received.
2254dd4f32aeSBjoern A. Zeeb  *
2255dd4f32aeSBjoern A. Zeeb  * mpdu_frames_processed_count
2256dd4f32aeSBjoern A. Zeeb  * msdu_frames_processed_count
2257dd4f32aeSBjoern A. Zeeb  *		The total number of MPDU/MSDU frames that have been processed.
2258dd4f32aeSBjoern A. Zeeb  *
2259dd4f32aeSBjoern A. Zeeb  * total_bytes
2260dd4f32aeSBjoern A. Zeeb  *		An approximation of the number of bytes received for this queue.
2261dd4f32aeSBjoern A. Zeeb  *
2262dd4f32aeSBjoern A. Zeeb  * late_receive_mpdu_count
2263dd4f32aeSBjoern A. Zeeb  *		The number of MPDUs received after the window had already moved
2264dd4f32aeSBjoern A. Zeeb  *		on. The 'late' sequence window is defined as
2265dd4f32aeSBjoern A. Zeeb  *		(Window SSN - 256) - (Window SSN - 1).
2266dd4f32aeSBjoern A. Zeeb  *
2267dd4f32aeSBjoern A. Zeeb  * window_jump_2k
2268dd4f32aeSBjoern A. Zeeb  *		The number of times the window moved more than 2K
2269dd4f32aeSBjoern A. Zeeb  *
2270dd4f32aeSBjoern A. Zeeb  * hole_count
2271dd4f32aeSBjoern A. Zeeb  *		The number of times a hole was created in the receive bitmap.
2272dd4f32aeSBjoern A. Zeeb  *
2273dd4f32aeSBjoern A. Zeeb  * looping_count
2274dd4f32aeSBjoern A. Zeeb  *		A count value that indicates the number of times the producer of
2275dd4f32aeSBjoern A. Zeeb  *		entries into this Ring has looped around the ring.
2276dd4f32aeSBjoern A. Zeeb  */
2277dd4f32aeSBjoern A. Zeeb 
2278dd4f32aeSBjoern A. Zeeb #define HAL_REO_STATUS_LOOP_CNT			GENMASK(31, 28)
2279dd4f32aeSBjoern A. Zeeb 
2280dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_QUEUE_INFO0_ERR_DETECTED	BIT(0)
2281dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_QUEUE_INFO0_RSVD		GENMASK(31, 1)
2282dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_QUEUE_INFO1_RSVD		GENMASK(27, 0)
2283dd4f32aeSBjoern A. Zeeb 
2284dd4f32aeSBjoern A. Zeeb struct hal_reo_flush_queue_status {
2285dd4f32aeSBjoern A. Zeeb 	struct hal_reo_status_hdr hdr;
2286dd4f32aeSBjoern A. Zeeb 	u32 info0;
2287dd4f32aeSBjoern A. Zeeb 	u32 rsvd0[21];
2288dd4f32aeSBjoern A. Zeeb 	u32 info1;
2289dd4f32aeSBjoern A. Zeeb } __packed;
2290dd4f32aeSBjoern A. Zeeb 
2291dd4f32aeSBjoern A. Zeeb /* hal_reo_flush_queue_status
2292dd4f32aeSBjoern A. Zeeb  *		Producer: REO
2293dd4f32aeSBjoern A. Zeeb  *		Consumer: SW
2294dd4f32aeSBjoern A. Zeeb  *
2295dd4f32aeSBjoern A. Zeeb  * status_hdr
2296dd4f32aeSBjoern A. Zeeb  *		Details that can link this status with the original command. It
2297dd4f32aeSBjoern A. Zeeb  *		also contains info on how long REO took to execute this command.
2298dd4f32aeSBjoern A. Zeeb  *
2299dd4f32aeSBjoern A. Zeeb  * error_detected
2300dd4f32aeSBjoern A. Zeeb  *		Status of blocking resource
2301dd4f32aeSBjoern A. Zeeb  *
2302dd4f32aeSBjoern A. Zeeb  *		0 - No error has been detected while executing this command
2303dd4f32aeSBjoern A. Zeeb  *		1 - Error detected. The resource to be used for blocking was
2304dd4f32aeSBjoern A. Zeeb  *		    already in use.
2305dd4f32aeSBjoern A. Zeeb  *
2306dd4f32aeSBjoern A. Zeeb  * looping_count
2307dd4f32aeSBjoern A. Zeeb  *		A count value that indicates the number of times the producer of
2308dd4f32aeSBjoern A. Zeeb  *		entries into this Ring has looped around the ring.
2309dd4f32aeSBjoern A. Zeeb  */
2310dd4f32aeSBjoern A. Zeeb 
2311dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_STATUS_INFO0_IS_ERR			BIT(0)
2312dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_STATUS_INFO0_BLOCK_ERR_CODE		GENMASK(2, 1)
2313dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_STATUS_INFO0_FLUSH_STATUS_HIT	BIT(8)
2314dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_STATUS_INFO0_FLUSH_DESC_TYPE	GENMASK(11, 9)
2315dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_STATUS_INFO0_FLUSH_CLIENT_ID	GENMASK(15, 12)
2316dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_STATUS_INFO0_FLUSH_ERR		GENMASK(17, 16)
2317dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_CACHE_STATUS_INFO0_FLUSH_COUNT		GENMASK(25, 18)
2318dd4f32aeSBjoern A. Zeeb 
2319dd4f32aeSBjoern A. Zeeb struct hal_reo_flush_cache_status {
2320dd4f32aeSBjoern A. Zeeb 	struct hal_reo_status_hdr hdr;
2321dd4f32aeSBjoern A. Zeeb 	u32 info0;
2322dd4f32aeSBjoern A. Zeeb 	u32 rsvd0[21];
2323dd4f32aeSBjoern A. Zeeb 	u32 info1;
2324dd4f32aeSBjoern A. Zeeb } __packed;
2325dd4f32aeSBjoern A. Zeeb 
2326dd4f32aeSBjoern A. Zeeb /* hal_reo_flush_cache_status
2327dd4f32aeSBjoern A. Zeeb  *		Producer: REO
2328dd4f32aeSBjoern A. Zeeb  *		Consumer: SW
2329dd4f32aeSBjoern A. Zeeb  *
2330dd4f32aeSBjoern A. Zeeb  * status_hdr
2331dd4f32aeSBjoern A. Zeeb  *		Details that can link this status with the original command. It
2332dd4f32aeSBjoern A. Zeeb  *		also contains info on how long REO took to execute this command.
2333dd4f32aeSBjoern A. Zeeb  *
2334dd4f32aeSBjoern A. Zeeb  * error_detected
2335dd4f32aeSBjoern A. Zeeb  *		Status for blocking resource handling
2336dd4f32aeSBjoern A. Zeeb  *
2337dd4f32aeSBjoern A. Zeeb  *		0 - No error has been detected while executing this command
2338dd4f32aeSBjoern A. Zeeb  *		1 - An error in the blocking resource management was detected
2339dd4f32aeSBjoern A. Zeeb  *
2340dd4f32aeSBjoern A. Zeeb  * block_error_details
2341dd4f32aeSBjoern A. Zeeb  *		only valid when error_detected is set
2342dd4f32aeSBjoern A. Zeeb  *
2343dd4f32aeSBjoern A. Zeeb  *		0 - No blocking related errors found
2344dd4f32aeSBjoern A. Zeeb  *		1 - Blocking resource is already in use
2345dd4f32aeSBjoern A. Zeeb  *		2 - Resource requested to be unblocked, was not blocked
2346dd4f32aeSBjoern A. Zeeb  *
2347dd4f32aeSBjoern A. Zeeb  * cache_controller_flush_status_hit
2348dd4f32aeSBjoern A. Zeeb  *		The status that the cache controller returned on executing the
2349dd4f32aeSBjoern A. Zeeb  *		flush command.
2350dd4f32aeSBjoern A. Zeeb  *
2351dd4f32aeSBjoern A. Zeeb  *		0 - miss; 1 - hit
2352dd4f32aeSBjoern A. Zeeb  *
2353dd4f32aeSBjoern A. Zeeb  * cache_controller_flush_status_desc_type
2354dd4f32aeSBjoern A. Zeeb  *		Flush descriptor type
2355dd4f32aeSBjoern A. Zeeb  *
2356dd4f32aeSBjoern A. Zeeb  * cache_controller_flush_status_client_id
2357dd4f32aeSBjoern A. Zeeb  *		Module who made the flush request
2358dd4f32aeSBjoern A. Zeeb  *
2359dd4f32aeSBjoern A. Zeeb  *		In REO, this is always 0
2360dd4f32aeSBjoern A. Zeeb  *
2361dd4f32aeSBjoern A. Zeeb  * cache_controller_flush_status_error
2362dd4f32aeSBjoern A. Zeeb  *		Error condition
2363dd4f32aeSBjoern A. Zeeb  *
2364dd4f32aeSBjoern A. Zeeb  *		0 - No error found
2365dd4f32aeSBjoern A. Zeeb  *		1 - HW interface is still busy
2366dd4f32aeSBjoern A. Zeeb  *		2 - Line currently locked. Used for one line flush command
2367dd4f32aeSBjoern A. Zeeb  *		3 - At least one line is still locked.
2368dd4f32aeSBjoern A. Zeeb  *		    Used for cache flush command.
2369dd4f32aeSBjoern A. Zeeb  *
2370dd4f32aeSBjoern A. Zeeb  * cache_controller_flush_count
2371dd4f32aeSBjoern A. Zeeb  *		The number of lines that were actually flushed out
2372dd4f32aeSBjoern A. Zeeb  *
2373dd4f32aeSBjoern A. Zeeb  * looping_count
2374dd4f32aeSBjoern A. Zeeb  *		A count value that indicates the number of times the producer of
2375dd4f32aeSBjoern A. Zeeb  *		entries into this Ring has looped around the ring.
2376dd4f32aeSBjoern A. Zeeb  */
2377dd4f32aeSBjoern A. Zeeb 
2378dd4f32aeSBjoern A. Zeeb #define HAL_REO_UNBLOCK_CACHE_STATUS_INFO0_IS_ERR	BIT(0)
2379dd4f32aeSBjoern A. Zeeb #define HAL_REO_UNBLOCK_CACHE_STATUS_INFO0_TYPE		BIT(1)
2380dd4f32aeSBjoern A. Zeeb 
2381dd4f32aeSBjoern A. Zeeb struct hal_reo_unblock_cache_status {
2382dd4f32aeSBjoern A. Zeeb 	struct hal_reo_status_hdr hdr;
2383dd4f32aeSBjoern A. Zeeb 	u32 info0;
2384dd4f32aeSBjoern A. Zeeb 	u32 rsvd0[21];
2385dd4f32aeSBjoern A. Zeeb 	u32 info1;
2386dd4f32aeSBjoern A. Zeeb } __packed;
2387dd4f32aeSBjoern A. Zeeb 
2388dd4f32aeSBjoern A. Zeeb /* hal_reo_unblock_cache_status
2389dd4f32aeSBjoern A. Zeeb  *		Producer: REO
2390dd4f32aeSBjoern A. Zeeb  *		Consumer: SW
2391dd4f32aeSBjoern A. Zeeb  *
2392dd4f32aeSBjoern A. Zeeb  * status_hdr
2393dd4f32aeSBjoern A. Zeeb  *		Details that can link this status with the original command. It
2394dd4f32aeSBjoern A. Zeeb  *		also contains info on how long REO took to execute this command.
2395dd4f32aeSBjoern A. Zeeb  *
2396dd4f32aeSBjoern A. Zeeb  * error_detected
2397dd4f32aeSBjoern A. Zeeb  *		0 - No error has been detected while executing this command
2398dd4f32aeSBjoern A. Zeeb  *		1 - The blocking resource was not in use, and therefore it could
2399dd4f32aeSBjoern A. Zeeb  *		    not be unblocked.
2400dd4f32aeSBjoern A. Zeeb  *
2401dd4f32aeSBjoern A. Zeeb  * unblock_type
2402dd4f32aeSBjoern A. Zeeb  *		Reference to the type of unblock command
2403dd4f32aeSBjoern A. Zeeb  *		0 - Unblock a blocking resource
2404dd4f32aeSBjoern A. Zeeb  *		1 - The entire cache usage is unblock
2405dd4f32aeSBjoern A. Zeeb  *
2406dd4f32aeSBjoern A. Zeeb  * looping_count
2407dd4f32aeSBjoern A. Zeeb  *		A count value that indicates the number of times the producer of
2408dd4f32aeSBjoern A. Zeeb  *		entries into this Ring has looped around the ring.
2409dd4f32aeSBjoern A. Zeeb  */
2410dd4f32aeSBjoern A. Zeeb 
2411dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_TIMEOUT_STATUS_INFO0_IS_ERR		BIT(0)
2412dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_TIMEOUT_STATUS_INFO0_LIST_EMPTY		BIT(1)
2413dd4f32aeSBjoern A. Zeeb 
2414dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_TIMEOUT_STATUS_INFO1_REL_DESC_COUNT	GENMASK(15, 0)
2415dd4f32aeSBjoern A. Zeeb #define HAL_REO_FLUSH_TIMEOUT_STATUS_INFO1_FWD_BUF_COUNT	GENMASK(31, 16)
2416dd4f32aeSBjoern A. Zeeb 
2417dd4f32aeSBjoern A. Zeeb struct hal_reo_flush_timeout_list_status {
2418dd4f32aeSBjoern A. Zeeb 	struct hal_reo_status_hdr hdr;
2419dd4f32aeSBjoern A. Zeeb 	u32 info0;
2420dd4f32aeSBjoern A. Zeeb 	u32 info1;
2421dd4f32aeSBjoern A. Zeeb 	u32 rsvd0[20];
2422dd4f32aeSBjoern A. Zeeb 	u32 info2;
2423dd4f32aeSBjoern A. Zeeb } __packed;
2424dd4f32aeSBjoern A. Zeeb 
2425dd4f32aeSBjoern A. Zeeb /* hal_reo_flush_timeout_list_status
2426dd4f32aeSBjoern A. Zeeb  *		Producer: REO
2427dd4f32aeSBjoern A. Zeeb  *		Consumer: SW
2428dd4f32aeSBjoern A. Zeeb  *
2429dd4f32aeSBjoern A. Zeeb  * status_hdr
2430dd4f32aeSBjoern A. Zeeb  *		Details that can link this status with the original command. It
2431dd4f32aeSBjoern A. Zeeb  *		also contains info on how long REO took to execute this command.
2432dd4f32aeSBjoern A. Zeeb  *
2433dd4f32aeSBjoern A. Zeeb  * error_detected
2434dd4f32aeSBjoern A. Zeeb  *		0 - No error has been detected while executing this command
2435dd4f32aeSBjoern A. Zeeb  *		1 - Command not properly executed and returned with error
2436dd4f32aeSBjoern A. Zeeb  *
2437dd4f32aeSBjoern A. Zeeb  * timeout_list_empty
2438dd4f32aeSBjoern A. Zeeb  *		When set, REO has depleted the timeout list and all entries are
2439dd4f32aeSBjoern A. Zeeb  *		gone.
2440dd4f32aeSBjoern A. Zeeb  *
2441dd4f32aeSBjoern A. Zeeb  * release_desc_count
2442dd4f32aeSBjoern A. Zeeb  *		Producer: SW; Consumer: REO
2443dd4f32aeSBjoern A. Zeeb  *		The number of link descriptor released
2444dd4f32aeSBjoern A. Zeeb  *
2445dd4f32aeSBjoern A. Zeeb  * forward_buf_count
2446dd4f32aeSBjoern A. Zeeb  *		Producer: SW; Consumer: REO
2447dd4f32aeSBjoern A. Zeeb  *		The number of buffers forwarded to the REO destination rings
2448dd4f32aeSBjoern A. Zeeb  *
2449dd4f32aeSBjoern A. Zeeb  * looping_count
2450dd4f32aeSBjoern A. Zeeb  *		A count value that indicates the number of times the producer of
2451dd4f32aeSBjoern A. Zeeb  *		entries into this Ring has looped around the ring.
2452dd4f32aeSBjoern A. Zeeb  */
2453dd4f32aeSBjoern A. Zeeb 
2454dd4f32aeSBjoern A. Zeeb #define HAL_REO_DESC_THRESH_STATUS_INFO0_THRESH_INDEX		GENMASK(1, 0)
2455dd4f32aeSBjoern A. Zeeb #define HAL_REO_DESC_THRESH_STATUS_INFO1_LINK_DESC_COUNTER0	GENMASK(23, 0)
2456dd4f32aeSBjoern A. Zeeb #define HAL_REO_DESC_THRESH_STATUS_INFO2_LINK_DESC_COUNTER1	GENMASK(23, 0)
2457dd4f32aeSBjoern A. Zeeb #define HAL_REO_DESC_THRESH_STATUS_INFO3_LINK_DESC_COUNTER2	GENMASK(23, 0)
2458dd4f32aeSBjoern A. Zeeb #define HAL_REO_DESC_THRESH_STATUS_INFO4_LINK_DESC_COUNTER_SUM	GENMASK(25, 0)
2459dd4f32aeSBjoern A. Zeeb 
2460dd4f32aeSBjoern A. Zeeb struct hal_reo_desc_thresh_reached_status {
2461dd4f32aeSBjoern A. Zeeb 	struct hal_reo_status_hdr hdr;
2462dd4f32aeSBjoern A. Zeeb 	u32 info0;
2463dd4f32aeSBjoern A. Zeeb 	u32 info1;
2464dd4f32aeSBjoern A. Zeeb 	u32 info2;
2465dd4f32aeSBjoern A. Zeeb 	u32 info3;
2466dd4f32aeSBjoern A. Zeeb 	u32 info4;
2467dd4f32aeSBjoern A. Zeeb 	u32 rsvd0[17];
2468dd4f32aeSBjoern A. Zeeb 	u32 info5;
2469dd4f32aeSBjoern A. Zeeb } __packed;
2470dd4f32aeSBjoern A. Zeeb 
2471dd4f32aeSBjoern A. Zeeb /* hal_reo_desc_thresh_reached_status
2472dd4f32aeSBjoern A. Zeeb  *		Producer: REO
2473dd4f32aeSBjoern A. Zeeb  *		Consumer: SW
2474dd4f32aeSBjoern A. Zeeb  *
2475dd4f32aeSBjoern A. Zeeb  * status_hdr
2476dd4f32aeSBjoern A. Zeeb  *		Details that can link this status with the original command. It
2477dd4f32aeSBjoern A. Zeeb  *		also contains info on how long REO took to execute this command.
2478dd4f32aeSBjoern A. Zeeb  *
2479dd4f32aeSBjoern A. Zeeb  * threshold_index
2480dd4f32aeSBjoern A. Zeeb  *		The index of the threshold register whose value got reached
2481dd4f32aeSBjoern A. Zeeb  *
2482dd4f32aeSBjoern A. Zeeb  * link_descriptor_counter0
2483dd4f32aeSBjoern A. Zeeb  * link_descriptor_counter1
2484dd4f32aeSBjoern A. Zeeb  * link_descriptor_counter2
2485dd4f32aeSBjoern A. Zeeb  * link_descriptor_counter_sum
2486dd4f32aeSBjoern A. Zeeb  *		Value of the respective counters at generation of this message
2487dd4f32aeSBjoern A. Zeeb  *
2488dd4f32aeSBjoern A. Zeeb  * looping_count
2489dd4f32aeSBjoern A. Zeeb  *		A count value that indicates the number of times the producer of
2490dd4f32aeSBjoern A. Zeeb  *		entries into this Ring has looped around the ring.
2491dd4f32aeSBjoern A. Zeeb  */
2492dd4f32aeSBjoern A. Zeeb 
2493dd4f32aeSBjoern A. Zeeb #endif /* ATH11K_HAL_DESC_H */
2494