xref: /freebsd/sys/contrib/dev/athk/ath11k/dp.c (revision 28348caeee6ee98251b0aaa026e8d52b5032e92c)
1dd4f32aeSBjoern A. Zeeb // SPDX-License-Identifier: BSD-3-Clause-Clear
2dd4f32aeSBjoern A. Zeeb /*
3dd4f32aeSBjoern A. Zeeb  * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
4*28348caeSBjoern A. Zeeb  * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
5dd4f32aeSBjoern A. Zeeb  */
6dd4f32aeSBjoern A. Zeeb 
7dd4f32aeSBjoern A. Zeeb #if defined(__FreeBSD__)
8dd4f32aeSBjoern A. Zeeb #include <asm/io.h>
9dd4f32aeSBjoern A. Zeeb #endif
10dd4f32aeSBjoern A. Zeeb #include <crypto/hash.h>
11dd4f32aeSBjoern A. Zeeb #include "core.h"
12dd4f32aeSBjoern A. Zeeb #include "dp_tx.h"
13dd4f32aeSBjoern A. Zeeb #include "hal_tx.h"
14dd4f32aeSBjoern A. Zeeb #include "hif.h"
15dd4f32aeSBjoern A. Zeeb #include "debug.h"
16dd4f32aeSBjoern A. Zeeb #include "dp_rx.h"
17dd4f32aeSBjoern A. Zeeb #include "peer.h"
18dd4f32aeSBjoern A. Zeeb 
ath11k_dp_htt_htc_tx_complete(struct ath11k_base * ab,struct sk_buff * skb)19dd4f32aeSBjoern A. Zeeb static void ath11k_dp_htt_htc_tx_complete(struct ath11k_base *ab,
20dd4f32aeSBjoern A. Zeeb 					  struct sk_buff *skb)
21dd4f32aeSBjoern A. Zeeb {
22dd4f32aeSBjoern A. Zeeb 	dev_kfree_skb_any(skb);
23dd4f32aeSBjoern A. Zeeb }
24dd4f32aeSBjoern A. Zeeb 
ath11k_dp_peer_cleanup(struct ath11k * ar,int vdev_id,const u8 * addr)25dd4f32aeSBjoern A. Zeeb void ath11k_dp_peer_cleanup(struct ath11k *ar, int vdev_id, const u8 *addr)
26dd4f32aeSBjoern A. Zeeb {
27dd4f32aeSBjoern A. Zeeb 	struct ath11k_base *ab = ar->ab;
28dd4f32aeSBjoern A. Zeeb 	struct ath11k_peer *peer;
29dd4f32aeSBjoern A. Zeeb 
30dd4f32aeSBjoern A. Zeeb 	/* TODO: Any other peer specific DP cleanup */
31dd4f32aeSBjoern A. Zeeb 
32dd4f32aeSBjoern A. Zeeb 	spin_lock_bh(&ab->base_lock);
33dd4f32aeSBjoern A. Zeeb 	peer = ath11k_peer_find(ab, vdev_id, addr);
34dd4f32aeSBjoern A. Zeeb 	if (!peer) {
35dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to lookup peer %pM on vdev %d\n",
36dd4f32aeSBjoern A. Zeeb 			    addr, vdev_id);
37dd4f32aeSBjoern A. Zeeb 		spin_unlock_bh(&ab->base_lock);
38dd4f32aeSBjoern A. Zeeb 		return;
39dd4f32aeSBjoern A. Zeeb 	}
40dd4f32aeSBjoern A. Zeeb 
41dd4f32aeSBjoern A. Zeeb 	ath11k_peer_rx_tid_cleanup(ar, peer);
42*28348caeSBjoern A. Zeeb 	peer->dp_setup_done = false;
43dd4f32aeSBjoern A. Zeeb 	crypto_free_shash(peer->tfm_mmic);
44dd4f32aeSBjoern A. Zeeb 	spin_unlock_bh(&ab->base_lock);
45dd4f32aeSBjoern A. Zeeb }
46dd4f32aeSBjoern A. Zeeb 
ath11k_dp_peer_setup(struct ath11k * ar,int vdev_id,const u8 * addr)47dd4f32aeSBjoern A. Zeeb int ath11k_dp_peer_setup(struct ath11k *ar, int vdev_id, const u8 *addr)
48dd4f32aeSBjoern A. Zeeb {
49dd4f32aeSBjoern A. Zeeb 	struct ath11k_base *ab = ar->ab;
50dd4f32aeSBjoern A. Zeeb 	struct ath11k_peer *peer;
51dd4f32aeSBjoern A. Zeeb 	u32 reo_dest;
52dd4f32aeSBjoern A. Zeeb 	int ret = 0, tid;
53dd4f32aeSBjoern A. Zeeb 
54dd4f32aeSBjoern A. Zeeb 	/* NOTE: reo_dest ring id starts from 1 unlike mac_id which starts from 0 */
55dd4f32aeSBjoern A. Zeeb 	reo_dest = ar->dp.mac_id + 1;
56dd4f32aeSBjoern A. Zeeb 	ret = ath11k_wmi_set_peer_param(ar, addr, vdev_id,
57dd4f32aeSBjoern A. Zeeb 					WMI_PEER_SET_DEFAULT_ROUTING,
58dd4f32aeSBjoern A. Zeeb 					DP_RX_HASH_ENABLE | (reo_dest << 1));
59dd4f32aeSBjoern A. Zeeb 
60dd4f32aeSBjoern A. Zeeb 	if (ret) {
61dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to set default routing %d peer :%pM vdev_id :%d\n",
62dd4f32aeSBjoern A. Zeeb 			    ret, addr, vdev_id);
63dd4f32aeSBjoern A. Zeeb 		return ret;
64dd4f32aeSBjoern A. Zeeb 	}
65dd4f32aeSBjoern A. Zeeb 
66dd4f32aeSBjoern A. Zeeb 	for (tid = 0; tid <= IEEE80211_NUM_TIDS; tid++) {
67dd4f32aeSBjoern A. Zeeb 		ret = ath11k_peer_rx_tid_setup(ar, addr, vdev_id, tid, 1, 0,
68dd4f32aeSBjoern A. Zeeb 					       HAL_PN_TYPE_NONE);
69dd4f32aeSBjoern A. Zeeb 		if (ret) {
70dd4f32aeSBjoern A. Zeeb 			ath11k_warn(ab, "failed to setup rxd tid queue for tid %d: %d\n",
71dd4f32aeSBjoern A. Zeeb 				    tid, ret);
72dd4f32aeSBjoern A. Zeeb 			goto peer_clean;
73dd4f32aeSBjoern A. Zeeb 		}
74dd4f32aeSBjoern A. Zeeb 	}
75dd4f32aeSBjoern A. Zeeb 
76dd4f32aeSBjoern A. Zeeb 	ret = ath11k_peer_rx_frag_setup(ar, addr, vdev_id);
77dd4f32aeSBjoern A. Zeeb 	if (ret) {
78dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to setup rx defrag context\n");
79*28348caeSBjoern A. Zeeb 		tid--;
80*28348caeSBjoern A. Zeeb 		goto peer_clean;
81dd4f32aeSBjoern A. Zeeb 	}
82dd4f32aeSBjoern A. Zeeb 
83dd4f32aeSBjoern A. Zeeb 	/* TODO: Setup other peer specific resource used in data path */
84dd4f32aeSBjoern A. Zeeb 
85dd4f32aeSBjoern A. Zeeb 	return 0;
86dd4f32aeSBjoern A. Zeeb 
87dd4f32aeSBjoern A. Zeeb peer_clean:
88dd4f32aeSBjoern A. Zeeb 	spin_lock_bh(&ab->base_lock);
89dd4f32aeSBjoern A. Zeeb 
90dd4f32aeSBjoern A. Zeeb 	peer = ath11k_peer_find(ab, vdev_id, addr);
91dd4f32aeSBjoern A. Zeeb 	if (!peer) {
92dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to find the peer to del rx tid\n");
93dd4f32aeSBjoern A. Zeeb 		spin_unlock_bh(&ab->base_lock);
94dd4f32aeSBjoern A. Zeeb 		return -ENOENT;
95dd4f32aeSBjoern A. Zeeb 	}
96dd4f32aeSBjoern A. Zeeb 
97dd4f32aeSBjoern A. Zeeb 	for (; tid >= 0; tid--)
98dd4f32aeSBjoern A. Zeeb 		ath11k_peer_rx_tid_delete(ar, peer, tid);
99dd4f32aeSBjoern A. Zeeb 
100dd4f32aeSBjoern A. Zeeb 	spin_unlock_bh(&ab->base_lock);
101dd4f32aeSBjoern A. Zeeb 
102dd4f32aeSBjoern A. Zeeb 	return ret;
103dd4f32aeSBjoern A. Zeeb }
104dd4f32aeSBjoern A. Zeeb 
ath11k_dp_srng_cleanup(struct ath11k_base * ab,struct dp_srng * ring)105dd4f32aeSBjoern A. Zeeb void ath11k_dp_srng_cleanup(struct ath11k_base *ab, struct dp_srng *ring)
106dd4f32aeSBjoern A. Zeeb {
107dd4f32aeSBjoern A. Zeeb 	if (!ring->vaddr_unaligned)
108dd4f32aeSBjoern A. Zeeb 		return;
109dd4f32aeSBjoern A. Zeeb 
110dd4f32aeSBjoern A. Zeeb 	if (ring->cached)
111dd4f32aeSBjoern A. Zeeb 		kfree(ring->vaddr_unaligned);
112dd4f32aeSBjoern A. Zeeb 	else
113dd4f32aeSBjoern A. Zeeb 		dma_free_coherent(ab->dev, ring->size, ring->vaddr_unaligned,
114dd4f32aeSBjoern A. Zeeb 				  ring->paddr_unaligned);
115dd4f32aeSBjoern A. Zeeb 
116dd4f32aeSBjoern A. Zeeb 	ring->vaddr_unaligned = NULL;
117dd4f32aeSBjoern A. Zeeb }
118dd4f32aeSBjoern A. Zeeb 
ath11k_dp_srng_find_ring_in_mask(int ring_num,const u8 * grp_mask)119dd4f32aeSBjoern A. Zeeb static int ath11k_dp_srng_find_ring_in_mask(int ring_num, const u8 *grp_mask)
120dd4f32aeSBjoern A. Zeeb {
121dd4f32aeSBjoern A. Zeeb 	int ext_group_num;
122dd4f32aeSBjoern A. Zeeb 	u8 mask = 1 << ring_num;
123dd4f32aeSBjoern A. Zeeb 
124dd4f32aeSBjoern A. Zeeb 	for (ext_group_num = 0; ext_group_num < ATH11K_EXT_IRQ_GRP_NUM_MAX;
125dd4f32aeSBjoern A. Zeeb 	     ext_group_num++) {
126dd4f32aeSBjoern A. Zeeb 		if (mask & grp_mask[ext_group_num])
127dd4f32aeSBjoern A. Zeeb 			return ext_group_num;
128dd4f32aeSBjoern A. Zeeb 	}
129dd4f32aeSBjoern A. Zeeb 
130dd4f32aeSBjoern A. Zeeb 	return -ENOENT;
131dd4f32aeSBjoern A. Zeeb }
132dd4f32aeSBjoern A. Zeeb 
ath11k_dp_srng_calculate_msi_group(struct ath11k_base * ab,enum hal_ring_type type,int ring_num)133dd4f32aeSBjoern A. Zeeb static int ath11k_dp_srng_calculate_msi_group(struct ath11k_base *ab,
134dd4f32aeSBjoern A. Zeeb 					      enum hal_ring_type type, int ring_num)
135dd4f32aeSBjoern A. Zeeb {
136dd4f32aeSBjoern A. Zeeb 	const u8 *grp_mask;
137dd4f32aeSBjoern A. Zeeb 
138dd4f32aeSBjoern A. Zeeb 	switch (type) {
139dd4f32aeSBjoern A. Zeeb 	case HAL_WBM2SW_RELEASE:
140*28348caeSBjoern A. Zeeb 		if (ring_num == DP_RX_RELEASE_RING_NUM) {
141dd4f32aeSBjoern A. Zeeb 			grp_mask = &ab->hw_params.ring_mask->rx_wbm_rel[0];
142dd4f32aeSBjoern A. Zeeb 			ring_num = 0;
143dd4f32aeSBjoern A. Zeeb 		} else {
144*28348caeSBjoern A. Zeeb 			grp_mask = &ab->hw_params.ring_mask->tx[0];
145dd4f32aeSBjoern A. Zeeb 		}
146dd4f32aeSBjoern A. Zeeb 		break;
147dd4f32aeSBjoern A. Zeeb 	case HAL_REO_EXCEPTION:
148dd4f32aeSBjoern A. Zeeb 		grp_mask = &ab->hw_params.ring_mask->rx_err[0];
149dd4f32aeSBjoern A. Zeeb 		break;
150dd4f32aeSBjoern A. Zeeb 	case HAL_REO_DST:
151dd4f32aeSBjoern A. Zeeb 		grp_mask = &ab->hw_params.ring_mask->rx[0];
152dd4f32aeSBjoern A. Zeeb 		break;
153dd4f32aeSBjoern A. Zeeb 	case HAL_REO_STATUS:
154dd4f32aeSBjoern A. Zeeb 		grp_mask = &ab->hw_params.ring_mask->reo_status[0];
155dd4f32aeSBjoern A. Zeeb 		break;
156dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_STATUS:
157dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_DST:
158dd4f32aeSBjoern A. Zeeb 		grp_mask = &ab->hw_params.ring_mask->rx_mon_status[0];
159dd4f32aeSBjoern A. Zeeb 		break;
160dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_DST:
161dd4f32aeSBjoern A. Zeeb 		grp_mask = &ab->hw_params.ring_mask->rxdma2host[0];
162dd4f32aeSBjoern A. Zeeb 		break;
163dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_BUF:
164dd4f32aeSBjoern A. Zeeb 		grp_mask = &ab->hw_params.ring_mask->host2rxdma[0];
165dd4f32aeSBjoern A. Zeeb 		break;
166dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_BUF:
167dd4f32aeSBjoern A. Zeeb 	case HAL_TCL_DATA:
168dd4f32aeSBjoern A. Zeeb 	case HAL_TCL_CMD:
169dd4f32aeSBjoern A. Zeeb 	case HAL_REO_CMD:
170dd4f32aeSBjoern A. Zeeb 	case HAL_SW2WBM_RELEASE:
171dd4f32aeSBjoern A. Zeeb 	case HAL_WBM_IDLE_LINK:
172dd4f32aeSBjoern A. Zeeb 	case HAL_TCL_STATUS:
173dd4f32aeSBjoern A. Zeeb 	case HAL_REO_REINJECT:
174dd4f32aeSBjoern A. Zeeb 	case HAL_CE_SRC:
175dd4f32aeSBjoern A. Zeeb 	case HAL_CE_DST:
176dd4f32aeSBjoern A. Zeeb 	case HAL_CE_DST_STATUS:
177dd4f32aeSBjoern A. Zeeb 	default:
178dd4f32aeSBjoern A. Zeeb 		return -ENOENT;
179dd4f32aeSBjoern A. Zeeb 	}
180dd4f32aeSBjoern A. Zeeb 
181dd4f32aeSBjoern A. Zeeb 	return ath11k_dp_srng_find_ring_in_mask(ring_num, grp_mask);
182dd4f32aeSBjoern A. Zeeb }
183dd4f32aeSBjoern A. Zeeb 
ath11k_dp_srng_msi_setup(struct ath11k_base * ab,struct hal_srng_params * ring_params,enum hal_ring_type type,int ring_num)184dd4f32aeSBjoern A. Zeeb static void ath11k_dp_srng_msi_setup(struct ath11k_base *ab,
185dd4f32aeSBjoern A. Zeeb 				     struct hal_srng_params *ring_params,
186dd4f32aeSBjoern A. Zeeb 				     enum hal_ring_type type, int ring_num)
187dd4f32aeSBjoern A. Zeeb {
188dd4f32aeSBjoern A. Zeeb 	int msi_group_number, msi_data_count;
189dd4f32aeSBjoern A. Zeeb 	u32 msi_data_start, msi_irq_start, addr_lo, addr_hi;
190dd4f32aeSBjoern A. Zeeb 	int ret;
191dd4f32aeSBjoern A. Zeeb 
192dd4f32aeSBjoern A. Zeeb 	ret = ath11k_get_user_msi_vector(ab, "DP",
193dd4f32aeSBjoern A. Zeeb 					 &msi_data_count, &msi_data_start,
194dd4f32aeSBjoern A. Zeeb 					 &msi_irq_start);
195dd4f32aeSBjoern A. Zeeb 	if (ret)
196dd4f32aeSBjoern A. Zeeb 		return;
197dd4f32aeSBjoern A. Zeeb 
198dd4f32aeSBjoern A. Zeeb 	msi_group_number = ath11k_dp_srng_calculate_msi_group(ab, type,
199dd4f32aeSBjoern A. Zeeb 							      ring_num);
200dd4f32aeSBjoern A. Zeeb 	if (msi_group_number < 0) {
201dd4f32aeSBjoern A. Zeeb 		ath11k_dbg(ab, ATH11K_DBG_PCI,
202dd4f32aeSBjoern A. Zeeb 			   "ring not part of an ext_group; ring_type: %d,ring_num %d",
203dd4f32aeSBjoern A. Zeeb 			   type, ring_num);
204dd4f32aeSBjoern A. Zeeb 		ring_params->msi_addr = 0;
205dd4f32aeSBjoern A. Zeeb 		ring_params->msi_data = 0;
206dd4f32aeSBjoern A. Zeeb 		return;
207dd4f32aeSBjoern A. Zeeb 	}
208dd4f32aeSBjoern A. Zeeb 
209dd4f32aeSBjoern A. Zeeb 	if (msi_group_number > msi_data_count) {
210dd4f32aeSBjoern A. Zeeb 		ath11k_dbg(ab, ATH11K_DBG_PCI,
211dd4f32aeSBjoern A. Zeeb 			   "multiple msi_groups share one msi, msi_group_num %d",
212dd4f32aeSBjoern A. Zeeb 			   msi_group_number);
213dd4f32aeSBjoern A. Zeeb 	}
214dd4f32aeSBjoern A. Zeeb 
215dd4f32aeSBjoern A. Zeeb 	ath11k_get_msi_address(ab, &addr_lo, &addr_hi);
216dd4f32aeSBjoern A. Zeeb 
217dd4f32aeSBjoern A. Zeeb 	ring_params->msi_addr = addr_lo;
218dd4f32aeSBjoern A. Zeeb 	ring_params->msi_addr |= (dma_addr_t)(((uint64_t)addr_hi) << 32);
219dd4f32aeSBjoern A. Zeeb 	ring_params->msi_data = (msi_group_number % msi_data_count)
220dd4f32aeSBjoern A. Zeeb 		+ msi_data_start;
221dd4f32aeSBjoern A. Zeeb 	ring_params->flags |= HAL_SRNG_FLAGS_MSI_INTR;
222dd4f32aeSBjoern A. Zeeb }
223dd4f32aeSBjoern A. Zeeb 
ath11k_dp_srng_setup(struct ath11k_base * ab,struct dp_srng * ring,enum hal_ring_type type,int ring_num,int mac_id,int num_entries)224dd4f32aeSBjoern A. Zeeb int ath11k_dp_srng_setup(struct ath11k_base *ab, struct dp_srng *ring,
225dd4f32aeSBjoern A. Zeeb 			 enum hal_ring_type type, int ring_num,
226dd4f32aeSBjoern A. Zeeb 			 int mac_id, int num_entries)
227dd4f32aeSBjoern A. Zeeb {
228dd4f32aeSBjoern A. Zeeb 	struct hal_srng_params params = { 0 };
229dd4f32aeSBjoern A. Zeeb 	int entry_sz = ath11k_hal_srng_get_entrysize(ab, type);
230dd4f32aeSBjoern A. Zeeb 	int max_entries = ath11k_hal_srng_get_max_entries(ab, type);
231dd4f32aeSBjoern A. Zeeb 	int ret;
232dd4f32aeSBjoern A. Zeeb 	bool cached = false;
233dd4f32aeSBjoern A. Zeeb 
234dd4f32aeSBjoern A. Zeeb 	if (max_entries < 0 || entry_sz < 0)
235dd4f32aeSBjoern A. Zeeb 		return -EINVAL;
236dd4f32aeSBjoern A. Zeeb 
237dd4f32aeSBjoern A. Zeeb 	if (num_entries > max_entries)
238dd4f32aeSBjoern A. Zeeb 		num_entries = max_entries;
239dd4f32aeSBjoern A. Zeeb 
240dd4f32aeSBjoern A. Zeeb 	ring->size = (num_entries * entry_sz) + HAL_RING_BASE_ALIGN - 1;
241dd4f32aeSBjoern A. Zeeb 
242dd4f32aeSBjoern A. Zeeb 	if (ab->hw_params.alloc_cacheable_memory) {
243dd4f32aeSBjoern A. Zeeb 		/* Allocate the reo dst and tx completion rings from cacheable memory */
244dd4f32aeSBjoern A. Zeeb 		switch (type) {
245dd4f32aeSBjoern A. Zeeb 		case HAL_REO_DST:
246dd4f32aeSBjoern A. Zeeb 		case HAL_WBM2SW_RELEASE:
247dd4f32aeSBjoern A. Zeeb 			cached = true;
248dd4f32aeSBjoern A. Zeeb 			break;
249dd4f32aeSBjoern A. Zeeb 		default:
250dd4f32aeSBjoern A. Zeeb 			cached = false;
251dd4f32aeSBjoern A. Zeeb 		}
252dd4f32aeSBjoern A. Zeeb 
253dd4f32aeSBjoern A. Zeeb 		if (cached) {
254dd4f32aeSBjoern A. Zeeb 			ring->vaddr_unaligned = kzalloc(ring->size, GFP_KERNEL);
255dd4f32aeSBjoern A. Zeeb 			ring->paddr_unaligned = virt_to_phys(ring->vaddr_unaligned);
256dd4f32aeSBjoern A. Zeeb 		}
257dd4f32aeSBjoern A. Zeeb 	}
258dd4f32aeSBjoern A. Zeeb 
259dd4f32aeSBjoern A. Zeeb 	if (!cached)
260dd4f32aeSBjoern A. Zeeb 		ring->vaddr_unaligned = dma_alloc_coherent(ab->dev, ring->size,
261dd4f32aeSBjoern A. Zeeb 							   &ring->paddr_unaligned,
262dd4f32aeSBjoern A. Zeeb 							   GFP_KERNEL);
263dd4f32aeSBjoern A. Zeeb 
264dd4f32aeSBjoern A. Zeeb 	if (!ring->vaddr_unaligned)
265dd4f32aeSBjoern A. Zeeb 		return -ENOMEM;
266dd4f32aeSBjoern A. Zeeb 
267dd4f32aeSBjoern A. Zeeb 	ring->vaddr = PTR_ALIGN(ring->vaddr_unaligned, HAL_RING_BASE_ALIGN);
268dd4f32aeSBjoern A. Zeeb 	ring->paddr = ring->paddr_unaligned + ((unsigned long)ring->vaddr -
269dd4f32aeSBjoern A. Zeeb 		      (unsigned long)ring->vaddr_unaligned);
270dd4f32aeSBjoern A. Zeeb 
271dd4f32aeSBjoern A. Zeeb 	params.ring_base_vaddr = ring->vaddr;
272dd4f32aeSBjoern A. Zeeb 	params.ring_base_paddr = ring->paddr;
273dd4f32aeSBjoern A. Zeeb 	params.num_entries = num_entries;
274dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_msi_setup(ab, &params, type, ring_num + mac_id);
275dd4f32aeSBjoern A. Zeeb 
276dd4f32aeSBjoern A. Zeeb 	switch (type) {
277dd4f32aeSBjoern A. Zeeb 	case HAL_REO_DST:
278dd4f32aeSBjoern A. Zeeb 		params.intr_batch_cntr_thres_entries =
279dd4f32aeSBjoern A. Zeeb 					HAL_SRNG_INT_BATCH_THRESHOLD_RX;
280dd4f32aeSBjoern A. Zeeb 		params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_RX;
281dd4f32aeSBjoern A. Zeeb 		break;
282dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_BUF:
283dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_BUF:
284dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_STATUS:
285dd4f32aeSBjoern A. Zeeb 		params.low_threshold = num_entries >> 3;
286dd4f32aeSBjoern A. Zeeb 		params.flags |= HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN;
287dd4f32aeSBjoern A. Zeeb 		params.intr_batch_cntr_thres_entries = 0;
288dd4f32aeSBjoern A. Zeeb 		params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_RX;
289dd4f32aeSBjoern A. Zeeb 		break;
290dd4f32aeSBjoern A. Zeeb 	case HAL_WBM2SW_RELEASE:
291dd4f32aeSBjoern A. Zeeb 		if (ring_num < 3) {
292dd4f32aeSBjoern A. Zeeb 			params.intr_batch_cntr_thres_entries =
293dd4f32aeSBjoern A. Zeeb 					HAL_SRNG_INT_BATCH_THRESHOLD_TX;
294dd4f32aeSBjoern A. Zeeb 			params.intr_timer_thres_us =
295dd4f32aeSBjoern A. Zeeb 					HAL_SRNG_INT_TIMER_THRESHOLD_TX;
296dd4f32aeSBjoern A. Zeeb 			break;
297dd4f32aeSBjoern A. Zeeb 		}
298dd4f32aeSBjoern A. Zeeb 		/* follow through when ring_num >= 3 */
299dd4f32aeSBjoern A. Zeeb 		fallthrough;
300dd4f32aeSBjoern A. Zeeb 	case HAL_REO_EXCEPTION:
301dd4f32aeSBjoern A. Zeeb 	case HAL_REO_REINJECT:
302dd4f32aeSBjoern A. Zeeb 	case HAL_REO_CMD:
303dd4f32aeSBjoern A. Zeeb 	case HAL_REO_STATUS:
304dd4f32aeSBjoern A. Zeeb 	case HAL_TCL_DATA:
305dd4f32aeSBjoern A. Zeeb 	case HAL_TCL_CMD:
306dd4f32aeSBjoern A. Zeeb 	case HAL_TCL_STATUS:
307dd4f32aeSBjoern A. Zeeb 	case HAL_WBM_IDLE_LINK:
308dd4f32aeSBjoern A. Zeeb 	case HAL_SW2WBM_RELEASE:
309dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_DST:
310dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_DST:
311dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_MONITOR_DESC:
312dd4f32aeSBjoern A. Zeeb 		params.intr_batch_cntr_thres_entries =
313dd4f32aeSBjoern A. Zeeb 					HAL_SRNG_INT_BATCH_THRESHOLD_OTHER;
314dd4f32aeSBjoern A. Zeeb 		params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_OTHER;
315dd4f32aeSBjoern A. Zeeb 		break;
316dd4f32aeSBjoern A. Zeeb 	case HAL_RXDMA_DIR_BUF:
317dd4f32aeSBjoern A. Zeeb 		break;
318dd4f32aeSBjoern A. Zeeb 	default:
319dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "Not a valid ring type in dp :%d\n", type);
320dd4f32aeSBjoern A. Zeeb 		return -EINVAL;
321dd4f32aeSBjoern A. Zeeb 	}
322dd4f32aeSBjoern A. Zeeb 
323dd4f32aeSBjoern A. Zeeb 	if (cached) {
324dd4f32aeSBjoern A. Zeeb 		params.flags |= HAL_SRNG_FLAGS_CACHED;
325dd4f32aeSBjoern A. Zeeb 		ring->cached = 1;
326dd4f32aeSBjoern A. Zeeb 	}
327dd4f32aeSBjoern A. Zeeb 
328dd4f32aeSBjoern A. Zeeb 	ret = ath11k_hal_srng_setup(ab, type, ring_num, mac_id, &params);
329dd4f32aeSBjoern A. Zeeb 	if (ret < 0) {
330dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to setup srng: %d ring_id %d\n",
331dd4f32aeSBjoern A. Zeeb 			    ret, ring_num);
332dd4f32aeSBjoern A. Zeeb 		return ret;
333dd4f32aeSBjoern A. Zeeb 	}
334dd4f32aeSBjoern A. Zeeb 
335dd4f32aeSBjoern A. Zeeb 	ring->ring_id = ret;
336dd4f32aeSBjoern A. Zeeb 
337dd4f32aeSBjoern A. Zeeb 	return 0;
338dd4f32aeSBjoern A. Zeeb }
339dd4f32aeSBjoern A. Zeeb 
ath11k_dp_stop_shadow_timers(struct ath11k_base * ab)340dd4f32aeSBjoern A. Zeeb void ath11k_dp_stop_shadow_timers(struct ath11k_base *ab)
341dd4f32aeSBjoern A. Zeeb {
342dd4f32aeSBjoern A. Zeeb 	int i;
343dd4f32aeSBjoern A. Zeeb 
344dd4f32aeSBjoern A. Zeeb 	if (!ab->hw_params.supports_shadow_regs)
345dd4f32aeSBjoern A. Zeeb 		return;
346dd4f32aeSBjoern A. Zeeb 
347dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < ab->hw_params.max_tx_ring; i++)
348dd4f32aeSBjoern A. Zeeb 		ath11k_dp_shadow_stop_timer(ab, &ab->dp.tx_ring_timer[i]);
349dd4f32aeSBjoern A. Zeeb 
350dd4f32aeSBjoern A. Zeeb 	ath11k_dp_shadow_stop_timer(ab, &ab->dp.reo_cmd_timer);
351dd4f32aeSBjoern A. Zeeb }
352dd4f32aeSBjoern A. Zeeb 
ath11k_dp_srng_common_cleanup(struct ath11k_base * ab)353dd4f32aeSBjoern A. Zeeb static void ath11k_dp_srng_common_cleanup(struct ath11k_base *ab)
354dd4f32aeSBjoern A. Zeeb {
355dd4f32aeSBjoern A. Zeeb 	struct ath11k_dp *dp = &ab->dp;
356dd4f32aeSBjoern A. Zeeb 	int i;
357dd4f32aeSBjoern A. Zeeb 
358dd4f32aeSBjoern A. Zeeb 	ath11k_dp_stop_shadow_timers(ab);
359dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_cleanup(ab, &dp->wbm_desc_rel_ring);
360dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_cleanup(ab, &dp->tcl_cmd_ring);
361dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_cleanup(ab, &dp->tcl_status_ring);
362dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < ab->hw_params.max_tx_ring; i++) {
363dd4f32aeSBjoern A. Zeeb 		ath11k_dp_srng_cleanup(ab, &dp->tx_ring[i].tcl_data_ring);
364dd4f32aeSBjoern A. Zeeb 		ath11k_dp_srng_cleanup(ab, &dp->tx_ring[i].tcl_comp_ring);
365dd4f32aeSBjoern A. Zeeb 	}
366dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_cleanup(ab, &dp->reo_reinject_ring);
367dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_cleanup(ab, &dp->rx_rel_ring);
368dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_cleanup(ab, &dp->reo_except_ring);
369dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_cleanup(ab, &dp->reo_cmd_ring);
370dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_cleanup(ab, &dp->reo_status_ring);
371dd4f32aeSBjoern A. Zeeb }
372dd4f32aeSBjoern A. Zeeb 
ath11k_dp_srng_common_setup(struct ath11k_base * ab)373dd4f32aeSBjoern A. Zeeb static int ath11k_dp_srng_common_setup(struct ath11k_base *ab)
374dd4f32aeSBjoern A. Zeeb {
375dd4f32aeSBjoern A. Zeeb 	struct ath11k_dp *dp = &ab->dp;
376dd4f32aeSBjoern A. Zeeb 	struct hal_srng *srng;
377dd4f32aeSBjoern A. Zeeb 	int i, ret;
378*28348caeSBjoern A. Zeeb 	u8 tcl_num, wbm_num;
379dd4f32aeSBjoern A. Zeeb 
380dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_srng_setup(ab, &dp->wbm_desc_rel_ring,
381dd4f32aeSBjoern A. Zeeb 				   HAL_SW2WBM_RELEASE, 0, 0,
382dd4f32aeSBjoern A. Zeeb 				   DP_WBM_RELEASE_RING_SIZE);
383dd4f32aeSBjoern A. Zeeb 	if (ret) {
384dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to set up wbm2sw_release ring :%d\n",
385dd4f32aeSBjoern A. Zeeb 			    ret);
386dd4f32aeSBjoern A. Zeeb 		goto err;
387dd4f32aeSBjoern A. Zeeb 	}
388dd4f32aeSBjoern A. Zeeb 
389dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_srng_setup(ab, &dp->tcl_cmd_ring, HAL_TCL_CMD, 0, 0,
390dd4f32aeSBjoern A. Zeeb 				   DP_TCL_CMD_RING_SIZE);
391dd4f32aeSBjoern A. Zeeb 	if (ret) {
392dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to set up tcl_cmd ring :%d\n", ret);
393dd4f32aeSBjoern A. Zeeb 		goto err;
394dd4f32aeSBjoern A. Zeeb 	}
395dd4f32aeSBjoern A. Zeeb 
396dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_srng_setup(ab, &dp->tcl_status_ring, HAL_TCL_STATUS,
397dd4f32aeSBjoern A. Zeeb 				   0, 0, DP_TCL_STATUS_RING_SIZE);
398dd4f32aeSBjoern A. Zeeb 	if (ret) {
399dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to set up tcl_status ring :%d\n", ret);
400dd4f32aeSBjoern A. Zeeb 		goto err;
401dd4f32aeSBjoern A. Zeeb 	}
402dd4f32aeSBjoern A. Zeeb 
403dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < ab->hw_params.max_tx_ring; i++) {
404*28348caeSBjoern A. Zeeb 		tcl_num = ab->hw_params.hal_params->tcl2wbm_rbm_map[i].tcl_ring_num;
405*28348caeSBjoern A. Zeeb 		wbm_num = ab->hw_params.hal_params->tcl2wbm_rbm_map[i].wbm_ring_num;
406*28348caeSBjoern A. Zeeb 
407dd4f32aeSBjoern A. Zeeb 		ret = ath11k_dp_srng_setup(ab, &dp->tx_ring[i].tcl_data_ring,
408*28348caeSBjoern A. Zeeb 					   HAL_TCL_DATA, tcl_num, 0,
409*28348caeSBjoern A. Zeeb 					   ab->hw_params.tx_ring_size);
410dd4f32aeSBjoern A. Zeeb 		if (ret) {
411dd4f32aeSBjoern A. Zeeb 			ath11k_warn(ab, "failed to set up tcl_data ring (%d) :%d\n",
412dd4f32aeSBjoern A. Zeeb 				    i, ret);
413dd4f32aeSBjoern A. Zeeb 			goto err;
414dd4f32aeSBjoern A. Zeeb 		}
415dd4f32aeSBjoern A. Zeeb 
416dd4f32aeSBjoern A. Zeeb 		ret = ath11k_dp_srng_setup(ab, &dp->tx_ring[i].tcl_comp_ring,
417*28348caeSBjoern A. Zeeb 					   HAL_WBM2SW_RELEASE, wbm_num, 0,
418dd4f32aeSBjoern A. Zeeb 					   DP_TX_COMP_RING_SIZE);
419dd4f32aeSBjoern A. Zeeb 		if (ret) {
420dd4f32aeSBjoern A. Zeeb 			ath11k_warn(ab, "failed to set up tcl_comp ring (%d) :%d\n",
421dd4f32aeSBjoern A. Zeeb 				    i, ret);
422dd4f32aeSBjoern A. Zeeb 			goto err;
423dd4f32aeSBjoern A. Zeeb 		}
424dd4f32aeSBjoern A. Zeeb 
425dd4f32aeSBjoern A. Zeeb 		srng = &ab->hal.srng_list[dp->tx_ring[i].tcl_data_ring.ring_id];
426dd4f32aeSBjoern A. Zeeb 		ath11k_hal_tx_init_data_ring(ab, srng);
427dd4f32aeSBjoern A. Zeeb 
428dd4f32aeSBjoern A. Zeeb 		ath11k_dp_shadow_init_timer(ab, &dp->tx_ring_timer[i],
429dd4f32aeSBjoern A. Zeeb 					    ATH11K_SHADOW_DP_TIMER_INTERVAL,
430dd4f32aeSBjoern A. Zeeb 					    dp->tx_ring[i].tcl_data_ring.ring_id);
431dd4f32aeSBjoern A. Zeeb 	}
432dd4f32aeSBjoern A. Zeeb 
433dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_srng_setup(ab, &dp->reo_reinject_ring, HAL_REO_REINJECT,
434dd4f32aeSBjoern A. Zeeb 				   0, 0, DP_REO_REINJECT_RING_SIZE);
435dd4f32aeSBjoern A. Zeeb 	if (ret) {
436dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to set up reo_reinject ring :%d\n",
437dd4f32aeSBjoern A. Zeeb 			    ret);
438dd4f32aeSBjoern A. Zeeb 		goto err;
439dd4f32aeSBjoern A. Zeeb 	}
440dd4f32aeSBjoern A. Zeeb 
441dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_srng_setup(ab, &dp->rx_rel_ring, HAL_WBM2SW_RELEASE,
442*28348caeSBjoern A. Zeeb 				   DP_RX_RELEASE_RING_NUM, 0, DP_RX_RELEASE_RING_SIZE);
443dd4f32aeSBjoern A. Zeeb 	if (ret) {
444dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to set up rx_rel ring :%d\n", ret);
445dd4f32aeSBjoern A. Zeeb 		goto err;
446dd4f32aeSBjoern A. Zeeb 	}
447dd4f32aeSBjoern A. Zeeb 
448dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_srng_setup(ab, &dp->reo_except_ring, HAL_REO_EXCEPTION,
449dd4f32aeSBjoern A. Zeeb 				   0, 0, DP_REO_EXCEPTION_RING_SIZE);
450dd4f32aeSBjoern A. Zeeb 	if (ret) {
451dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to set up reo_exception ring :%d\n",
452dd4f32aeSBjoern A. Zeeb 			    ret);
453dd4f32aeSBjoern A. Zeeb 		goto err;
454dd4f32aeSBjoern A. Zeeb 	}
455dd4f32aeSBjoern A. Zeeb 
456dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_srng_setup(ab, &dp->reo_cmd_ring, HAL_REO_CMD,
457dd4f32aeSBjoern A. Zeeb 				   0, 0, DP_REO_CMD_RING_SIZE);
458dd4f32aeSBjoern A. Zeeb 	if (ret) {
459dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to set up reo_cmd ring :%d\n", ret);
460dd4f32aeSBjoern A. Zeeb 		goto err;
461dd4f32aeSBjoern A. Zeeb 	}
462dd4f32aeSBjoern A. Zeeb 
463dd4f32aeSBjoern A. Zeeb 	srng = &ab->hal.srng_list[dp->reo_cmd_ring.ring_id];
464dd4f32aeSBjoern A. Zeeb 	ath11k_hal_reo_init_cmd_ring(ab, srng);
465dd4f32aeSBjoern A. Zeeb 
466dd4f32aeSBjoern A. Zeeb 	ath11k_dp_shadow_init_timer(ab, &dp->reo_cmd_timer,
467dd4f32aeSBjoern A. Zeeb 				    ATH11K_SHADOW_CTRL_TIMER_INTERVAL,
468dd4f32aeSBjoern A. Zeeb 				    dp->reo_cmd_ring.ring_id);
469dd4f32aeSBjoern A. Zeeb 
470dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_srng_setup(ab, &dp->reo_status_ring, HAL_REO_STATUS,
471dd4f32aeSBjoern A. Zeeb 				   0, 0, DP_REO_STATUS_RING_SIZE);
472dd4f32aeSBjoern A. Zeeb 	if (ret) {
473dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to set up reo_status ring :%d\n", ret);
474dd4f32aeSBjoern A. Zeeb 		goto err;
475dd4f32aeSBjoern A. Zeeb 	}
476dd4f32aeSBjoern A. Zeeb 
477dd4f32aeSBjoern A. Zeeb 	/* When hash based routing of rx packet is enabled, 32 entries to map
478dd4f32aeSBjoern A. Zeeb 	 * the hash values to the ring will be configured.
479dd4f32aeSBjoern A. Zeeb 	 */
480dd4f32aeSBjoern A. Zeeb 	ab->hw_params.hw_ops->reo_setup(ab);
481dd4f32aeSBjoern A. Zeeb 
482dd4f32aeSBjoern A. Zeeb 	return 0;
483dd4f32aeSBjoern A. Zeeb 
484dd4f32aeSBjoern A. Zeeb err:
485dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_common_cleanup(ab);
486dd4f32aeSBjoern A. Zeeb 
487dd4f32aeSBjoern A. Zeeb 	return ret;
488dd4f32aeSBjoern A. Zeeb }
489dd4f32aeSBjoern A. Zeeb 
ath11k_dp_scatter_idle_link_desc_cleanup(struct ath11k_base * ab)490dd4f32aeSBjoern A. Zeeb static void ath11k_dp_scatter_idle_link_desc_cleanup(struct ath11k_base *ab)
491dd4f32aeSBjoern A. Zeeb {
492dd4f32aeSBjoern A. Zeeb 	struct ath11k_dp *dp = &ab->dp;
493dd4f32aeSBjoern A. Zeeb 	struct hal_wbm_idle_scatter_list *slist = dp->scatter_list;
494dd4f32aeSBjoern A. Zeeb 	int i;
495dd4f32aeSBjoern A. Zeeb 
496dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < DP_IDLE_SCATTER_BUFS_MAX; i++) {
497dd4f32aeSBjoern A. Zeeb 		if (!slist[i].vaddr)
498dd4f32aeSBjoern A. Zeeb 			continue;
499dd4f32aeSBjoern A. Zeeb 
500dd4f32aeSBjoern A. Zeeb 		dma_free_coherent(ab->dev, HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX,
501dd4f32aeSBjoern A. Zeeb 				  slist[i].vaddr, slist[i].paddr);
502dd4f32aeSBjoern A. Zeeb 		slist[i].vaddr = NULL;
503dd4f32aeSBjoern A. Zeeb 	}
504dd4f32aeSBjoern A. Zeeb }
505dd4f32aeSBjoern A. Zeeb 
ath11k_dp_scatter_idle_link_desc_setup(struct ath11k_base * ab,int size,u32 n_link_desc_bank,u32 n_link_desc,u32 last_bank_sz)506dd4f32aeSBjoern A. Zeeb static int ath11k_dp_scatter_idle_link_desc_setup(struct ath11k_base *ab,
507dd4f32aeSBjoern A. Zeeb 						  int size,
508dd4f32aeSBjoern A. Zeeb 						  u32 n_link_desc_bank,
509dd4f32aeSBjoern A. Zeeb 						  u32 n_link_desc,
510dd4f32aeSBjoern A. Zeeb 						  u32 last_bank_sz)
511dd4f32aeSBjoern A. Zeeb {
512dd4f32aeSBjoern A. Zeeb 	struct ath11k_dp *dp = &ab->dp;
513dd4f32aeSBjoern A. Zeeb 	struct dp_link_desc_bank *link_desc_banks = dp->link_desc_banks;
514dd4f32aeSBjoern A. Zeeb 	struct hal_wbm_idle_scatter_list *slist = dp->scatter_list;
515dd4f32aeSBjoern A. Zeeb 	u32 n_entries_per_buf;
516dd4f32aeSBjoern A. Zeeb 	int num_scatter_buf, scatter_idx;
517dd4f32aeSBjoern A. Zeeb 	struct hal_wbm_link_desc *scatter_buf;
518dd4f32aeSBjoern A. Zeeb 	int align_bytes, n_entries;
519dd4f32aeSBjoern A. Zeeb 	dma_addr_t paddr;
520dd4f32aeSBjoern A. Zeeb 	int rem_entries;
521dd4f32aeSBjoern A. Zeeb 	int i;
522dd4f32aeSBjoern A. Zeeb 	int ret = 0;
523dd4f32aeSBjoern A. Zeeb 	u32 end_offset;
524dd4f32aeSBjoern A. Zeeb 
525dd4f32aeSBjoern A. Zeeb 	n_entries_per_buf = HAL_WBM_IDLE_SCATTER_BUF_SIZE /
526dd4f32aeSBjoern A. Zeeb 		ath11k_hal_srng_get_entrysize(ab, HAL_WBM_IDLE_LINK);
527dd4f32aeSBjoern A. Zeeb 	num_scatter_buf = DIV_ROUND_UP(size, HAL_WBM_IDLE_SCATTER_BUF_SIZE);
528dd4f32aeSBjoern A. Zeeb 
529dd4f32aeSBjoern A. Zeeb 	if (num_scatter_buf > DP_IDLE_SCATTER_BUFS_MAX)
530dd4f32aeSBjoern A. Zeeb 		return -EINVAL;
531dd4f32aeSBjoern A. Zeeb 
532dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < num_scatter_buf; i++) {
533dd4f32aeSBjoern A. Zeeb 		slist[i].vaddr = dma_alloc_coherent(ab->dev,
534dd4f32aeSBjoern A. Zeeb 						    HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX,
535dd4f32aeSBjoern A. Zeeb 						    &slist[i].paddr, GFP_KERNEL);
536dd4f32aeSBjoern A. Zeeb 		if (!slist[i].vaddr) {
537dd4f32aeSBjoern A. Zeeb 			ret = -ENOMEM;
538dd4f32aeSBjoern A. Zeeb 			goto err;
539dd4f32aeSBjoern A. Zeeb 		}
540dd4f32aeSBjoern A. Zeeb 	}
541dd4f32aeSBjoern A. Zeeb 
542dd4f32aeSBjoern A. Zeeb 	scatter_idx = 0;
543dd4f32aeSBjoern A. Zeeb 	scatter_buf = slist[scatter_idx].vaddr;
544dd4f32aeSBjoern A. Zeeb 	rem_entries = n_entries_per_buf;
545dd4f32aeSBjoern A. Zeeb 
546dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < n_link_desc_bank; i++) {
547dd4f32aeSBjoern A. Zeeb #if defined(__linux__)
548dd4f32aeSBjoern A. Zeeb 		align_bytes = link_desc_banks[i].vaddr -
549dd4f32aeSBjoern A. Zeeb 			      link_desc_banks[i].vaddr_unaligned;
550dd4f32aeSBjoern A. Zeeb #elif defined(__FreeBSD__)
551dd4f32aeSBjoern A. Zeeb 		align_bytes = (uintptr_t)link_desc_banks[i].vaddr -
552dd4f32aeSBjoern A. Zeeb 			      (uintptr_t)link_desc_banks[i].vaddr_unaligned;
553dd4f32aeSBjoern A. Zeeb #endif
554dd4f32aeSBjoern A. Zeeb 		n_entries = (DP_LINK_DESC_ALLOC_SIZE_THRESH - align_bytes) /
555dd4f32aeSBjoern A. Zeeb 			     HAL_LINK_DESC_SIZE;
556dd4f32aeSBjoern A. Zeeb 		paddr = link_desc_banks[i].paddr;
557dd4f32aeSBjoern A. Zeeb 		while (n_entries) {
558dd4f32aeSBjoern A. Zeeb 			ath11k_hal_set_link_desc_addr(scatter_buf, i, paddr);
559dd4f32aeSBjoern A. Zeeb 			n_entries--;
560dd4f32aeSBjoern A. Zeeb 			paddr += HAL_LINK_DESC_SIZE;
561dd4f32aeSBjoern A. Zeeb 			if (rem_entries) {
562dd4f32aeSBjoern A. Zeeb 				rem_entries--;
563dd4f32aeSBjoern A. Zeeb 				scatter_buf++;
564dd4f32aeSBjoern A. Zeeb 				continue;
565dd4f32aeSBjoern A. Zeeb 			}
566dd4f32aeSBjoern A. Zeeb 
567dd4f32aeSBjoern A. Zeeb 			rem_entries = n_entries_per_buf;
568dd4f32aeSBjoern A. Zeeb 			scatter_idx++;
569dd4f32aeSBjoern A. Zeeb 			scatter_buf = slist[scatter_idx].vaddr;
570dd4f32aeSBjoern A. Zeeb 		}
571dd4f32aeSBjoern A. Zeeb 	}
572dd4f32aeSBjoern A. Zeeb 
573dd4f32aeSBjoern A. Zeeb 	end_offset = (scatter_buf - slist[scatter_idx].vaddr) *
574dd4f32aeSBjoern A. Zeeb 		     sizeof(struct hal_wbm_link_desc);
575dd4f32aeSBjoern A. Zeeb 	ath11k_hal_setup_link_idle_list(ab, slist, num_scatter_buf,
576dd4f32aeSBjoern A. Zeeb 					n_link_desc, end_offset);
577dd4f32aeSBjoern A. Zeeb 
578dd4f32aeSBjoern A. Zeeb 	return 0;
579dd4f32aeSBjoern A. Zeeb 
580dd4f32aeSBjoern A. Zeeb err:
581dd4f32aeSBjoern A. Zeeb 	ath11k_dp_scatter_idle_link_desc_cleanup(ab);
582dd4f32aeSBjoern A. Zeeb 
583dd4f32aeSBjoern A. Zeeb 	return ret;
584dd4f32aeSBjoern A. Zeeb }
585dd4f32aeSBjoern A. Zeeb 
586dd4f32aeSBjoern A. Zeeb static void
ath11k_dp_link_desc_bank_free(struct ath11k_base * ab,struct dp_link_desc_bank * link_desc_banks)587dd4f32aeSBjoern A. Zeeb ath11k_dp_link_desc_bank_free(struct ath11k_base *ab,
588dd4f32aeSBjoern A. Zeeb 			      struct dp_link_desc_bank *link_desc_banks)
589dd4f32aeSBjoern A. Zeeb {
590dd4f32aeSBjoern A. Zeeb 	int i;
591dd4f32aeSBjoern A. Zeeb 
592dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < DP_LINK_DESC_BANKS_MAX; i++) {
593dd4f32aeSBjoern A. Zeeb 		if (link_desc_banks[i].vaddr_unaligned) {
594dd4f32aeSBjoern A. Zeeb 			dma_free_coherent(ab->dev,
595dd4f32aeSBjoern A. Zeeb 					  link_desc_banks[i].size,
596dd4f32aeSBjoern A. Zeeb 					  link_desc_banks[i].vaddr_unaligned,
597dd4f32aeSBjoern A. Zeeb 					  link_desc_banks[i].paddr_unaligned);
598dd4f32aeSBjoern A. Zeeb 			link_desc_banks[i].vaddr_unaligned = NULL;
599dd4f32aeSBjoern A. Zeeb 		}
600dd4f32aeSBjoern A. Zeeb 	}
601dd4f32aeSBjoern A. Zeeb }
602dd4f32aeSBjoern A. Zeeb 
ath11k_dp_link_desc_bank_alloc(struct ath11k_base * ab,struct dp_link_desc_bank * desc_bank,int n_link_desc_bank,int last_bank_sz)603dd4f32aeSBjoern A. Zeeb static int ath11k_dp_link_desc_bank_alloc(struct ath11k_base *ab,
604dd4f32aeSBjoern A. Zeeb 					  struct dp_link_desc_bank *desc_bank,
605dd4f32aeSBjoern A. Zeeb 					  int n_link_desc_bank,
606dd4f32aeSBjoern A. Zeeb 					  int last_bank_sz)
607dd4f32aeSBjoern A. Zeeb {
608dd4f32aeSBjoern A. Zeeb 	struct ath11k_dp *dp = &ab->dp;
609dd4f32aeSBjoern A. Zeeb 	int i;
610dd4f32aeSBjoern A. Zeeb 	int ret = 0;
611dd4f32aeSBjoern A. Zeeb 	int desc_sz = DP_LINK_DESC_ALLOC_SIZE_THRESH;
612dd4f32aeSBjoern A. Zeeb 
613dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < n_link_desc_bank; i++) {
614dd4f32aeSBjoern A. Zeeb 		if (i == (n_link_desc_bank - 1) && last_bank_sz)
615dd4f32aeSBjoern A. Zeeb 			desc_sz = last_bank_sz;
616dd4f32aeSBjoern A. Zeeb 
617dd4f32aeSBjoern A. Zeeb 		desc_bank[i].vaddr_unaligned =
618dd4f32aeSBjoern A. Zeeb 					dma_alloc_coherent(ab->dev, desc_sz,
619dd4f32aeSBjoern A. Zeeb 							   &desc_bank[i].paddr_unaligned,
620dd4f32aeSBjoern A. Zeeb 							   GFP_KERNEL);
621dd4f32aeSBjoern A. Zeeb 		if (!desc_bank[i].vaddr_unaligned) {
622dd4f32aeSBjoern A. Zeeb 			ret = -ENOMEM;
623dd4f32aeSBjoern A. Zeeb 			goto err;
624dd4f32aeSBjoern A. Zeeb 		}
625dd4f32aeSBjoern A. Zeeb 
626dd4f32aeSBjoern A. Zeeb 		desc_bank[i].vaddr = PTR_ALIGN(desc_bank[i].vaddr_unaligned,
627dd4f32aeSBjoern A. Zeeb 					       HAL_LINK_DESC_ALIGN);
628dd4f32aeSBjoern A. Zeeb 		desc_bank[i].paddr = desc_bank[i].paddr_unaligned +
629dd4f32aeSBjoern A. Zeeb 				     ((unsigned long)desc_bank[i].vaddr -
630dd4f32aeSBjoern A. Zeeb 				      (unsigned long)desc_bank[i].vaddr_unaligned);
631dd4f32aeSBjoern A. Zeeb 		desc_bank[i].size = desc_sz;
632dd4f32aeSBjoern A. Zeeb 	}
633dd4f32aeSBjoern A. Zeeb 
634dd4f32aeSBjoern A. Zeeb 	return 0;
635dd4f32aeSBjoern A. Zeeb 
636dd4f32aeSBjoern A. Zeeb err:
637dd4f32aeSBjoern A. Zeeb 	ath11k_dp_link_desc_bank_free(ab, dp->link_desc_banks);
638dd4f32aeSBjoern A. Zeeb 
639dd4f32aeSBjoern A. Zeeb 	return ret;
640dd4f32aeSBjoern A. Zeeb }
641dd4f32aeSBjoern A. Zeeb 
ath11k_dp_link_desc_cleanup(struct ath11k_base * ab,struct dp_link_desc_bank * desc_bank,u32 ring_type,struct dp_srng * ring)642dd4f32aeSBjoern A. Zeeb void ath11k_dp_link_desc_cleanup(struct ath11k_base *ab,
643dd4f32aeSBjoern A. Zeeb 				 struct dp_link_desc_bank *desc_bank,
644dd4f32aeSBjoern A. Zeeb 				 u32 ring_type, struct dp_srng *ring)
645dd4f32aeSBjoern A. Zeeb {
646dd4f32aeSBjoern A. Zeeb 	ath11k_dp_link_desc_bank_free(ab, desc_bank);
647dd4f32aeSBjoern A. Zeeb 
648dd4f32aeSBjoern A. Zeeb 	if (ring_type != HAL_RXDMA_MONITOR_DESC) {
649dd4f32aeSBjoern A. Zeeb 		ath11k_dp_srng_cleanup(ab, ring);
650dd4f32aeSBjoern A. Zeeb 		ath11k_dp_scatter_idle_link_desc_cleanup(ab);
651dd4f32aeSBjoern A. Zeeb 	}
652dd4f32aeSBjoern A. Zeeb }
653dd4f32aeSBjoern A. Zeeb 
ath11k_wbm_idle_ring_setup(struct ath11k_base * ab,u32 * n_link_desc)654dd4f32aeSBjoern A. Zeeb static int ath11k_wbm_idle_ring_setup(struct ath11k_base *ab, u32 *n_link_desc)
655dd4f32aeSBjoern A. Zeeb {
656dd4f32aeSBjoern A. Zeeb 	struct ath11k_dp *dp = &ab->dp;
657dd4f32aeSBjoern A. Zeeb 	u32 n_mpdu_link_desc, n_mpdu_queue_desc;
658dd4f32aeSBjoern A. Zeeb 	u32 n_tx_msdu_link_desc, n_rx_msdu_link_desc;
659dd4f32aeSBjoern A. Zeeb 	int ret = 0;
660dd4f32aeSBjoern A. Zeeb 
661dd4f32aeSBjoern A. Zeeb 	n_mpdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_MPDUS_PER_TID_MAX) /
662dd4f32aeSBjoern A. Zeeb 			   HAL_NUM_MPDUS_PER_LINK_DESC;
663dd4f32aeSBjoern A. Zeeb 
664dd4f32aeSBjoern A. Zeeb 	n_mpdu_queue_desc = n_mpdu_link_desc /
665dd4f32aeSBjoern A. Zeeb 			    HAL_NUM_MPDU_LINKS_PER_QUEUE_DESC;
666dd4f32aeSBjoern A. Zeeb 
667dd4f32aeSBjoern A. Zeeb 	n_tx_msdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_FLOWS_PER_TID *
668dd4f32aeSBjoern A. Zeeb 			       DP_AVG_MSDUS_PER_FLOW) /
669dd4f32aeSBjoern A. Zeeb 			      HAL_NUM_TX_MSDUS_PER_LINK_DESC;
670dd4f32aeSBjoern A. Zeeb 
671dd4f32aeSBjoern A. Zeeb 	n_rx_msdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_MPDUS_PER_TID_MAX *
672dd4f32aeSBjoern A. Zeeb 			       DP_AVG_MSDUS_PER_MPDU) /
673dd4f32aeSBjoern A. Zeeb 			      HAL_NUM_RX_MSDUS_PER_LINK_DESC;
674dd4f32aeSBjoern A. Zeeb 
675dd4f32aeSBjoern A. Zeeb 	*n_link_desc = n_mpdu_link_desc + n_mpdu_queue_desc +
676dd4f32aeSBjoern A. Zeeb 		      n_tx_msdu_link_desc + n_rx_msdu_link_desc;
677dd4f32aeSBjoern A. Zeeb 
678dd4f32aeSBjoern A. Zeeb 	if (*n_link_desc & (*n_link_desc - 1))
679dd4f32aeSBjoern A. Zeeb 		*n_link_desc = 1 << fls(*n_link_desc);
680dd4f32aeSBjoern A. Zeeb 
681dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_srng_setup(ab, &dp->wbm_idle_ring,
682dd4f32aeSBjoern A. Zeeb 				   HAL_WBM_IDLE_LINK, 0, 0, *n_link_desc);
683dd4f32aeSBjoern A. Zeeb 	if (ret) {
684dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to setup wbm_idle_ring: %d\n", ret);
685dd4f32aeSBjoern A. Zeeb 		return ret;
686dd4f32aeSBjoern A. Zeeb 	}
687dd4f32aeSBjoern A. Zeeb 	return ret;
688dd4f32aeSBjoern A. Zeeb }
689dd4f32aeSBjoern A. Zeeb 
ath11k_dp_link_desc_setup(struct ath11k_base * ab,struct dp_link_desc_bank * link_desc_banks,u32 ring_type,struct hal_srng * srng,u32 n_link_desc)690dd4f32aeSBjoern A. Zeeb int ath11k_dp_link_desc_setup(struct ath11k_base *ab,
691dd4f32aeSBjoern A. Zeeb 			      struct dp_link_desc_bank *link_desc_banks,
692dd4f32aeSBjoern A. Zeeb 			      u32 ring_type, struct hal_srng *srng,
693dd4f32aeSBjoern A. Zeeb 			      u32 n_link_desc)
694dd4f32aeSBjoern A. Zeeb {
695dd4f32aeSBjoern A. Zeeb 	u32 tot_mem_sz;
696dd4f32aeSBjoern A. Zeeb 	u32 n_link_desc_bank, last_bank_sz;
697dd4f32aeSBjoern A. Zeeb 	u32 entry_sz, align_bytes, n_entries;
698dd4f32aeSBjoern A. Zeeb 	u32 paddr;
699dd4f32aeSBjoern A. Zeeb 	u32 *desc;
700dd4f32aeSBjoern A. Zeeb 	int i, ret;
701dd4f32aeSBjoern A. Zeeb 
702dd4f32aeSBjoern A. Zeeb 	tot_mem_sz = n_link_desc * HAL_LINK_DESC_SIZE;
703dd4f32aeSBjoern A. Zeeb 	tot_mem_sz += HAL_LINK_DESC_ALIGN;
704dd4f32aeSBjoern A. Zeeb 
705dd4f32aeSBjoern A. Zeeb 	if (tot_mem_sz <= DP_LINK_DESC_ALLOC_SIZE_THRESH) {
706dd4f32aeSBjoern A. Zeeb 		n_link_desc_bank = 1;
707dd4f32aeSBjoern A. Zeeb 		last_bank_sz = tot_mem_sz;
708dd4f32aeSBjoern A. Zeeb 	} else {
709dd4f32aeSBjoern A. Zeeb 		n_link_desc_bank = tot_mem_sz /
710dd4f32aeSBjoern A. Zeeb 				   (DP_LINK_DESC_ALLOC_SIZE_THRESH -
711dd4f32aeSBjoern A. Zeeb 				    HAL_LINK_DESC_ALIGN);
712dd4f32aeSBjoern A. Zeeb 		last_bank_sz = tot_mem_sz %
713dd4f32aeSBjoern A. Zeeb 			       (DP_LINK_DESC_ALLOC_SIZE_THRESH -
714dd4f32aeSBjoern A. Zeeb 				HAL_LINK_DESC_ALIGN);
715dd4f32aeSBjoern A. Zeeb 
716dd4f32aeSBjoern A. Zeeb 		if (last_bank_sz)
717dd4f32aeSBjoern A. Zeeb 			n_link_desc_bank += 1;
718dd4f32aeSBjoern A. Zeeb 	}
719dd4f32aeSBjoern A. Zeeb 
720dd4f32aeSBjoern A. Zeeb 	if (n_link_desc_bank > DP_LINK_DESC_BANKS_MAX)
721dd4f32aeSBjoern A. Zeeb 		return -EINVAL;
722dd4f32aeSBjoern A. Zeeb 
723dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_link_desc_bank_alloc(ab, link_desc_banks,
724dd4f32aeSBjoern A. Zeeb 					     n_link_desc_bank, last_bank_sz);
725dd4f32aeSBjoern A. Zeeb 	if (ret)
726dd4f32aeSBjoern A. Zeeb 		return ret;
727dd4f32aeSBjoern A. Zeeb 
728dd4f32aeSBjoern A. Zeeb 	/* Setup link desc idle list for HW internal usage */
729dd4f32aeSBjoern A. Zeeb 	entry_sz = ath11k_hal_srng_get_entrysize(ab, ring_type);
730dd4f32aeSBjoern A. Zeeb 	tot_mem_sz = entry_sz * n_link_desc;
731dd4f32aeSBjoern A. Zeeb 
732dd4f32aeSBjoern A. Zeeb 	/* Setup scatter desc list when the total memory requirement is more */
733dd4f32aeSBjoern A. Zeeb 	if (tot_mem_sz > DP_LINK_DESC_ALLOC_SIZE_THRESH &&
734dd4f32aeSBjoern A. Zeeb 	    ring_type != HAL_RXDMA_MONITOR_DESC) {
735dd4f32aeSBjoern A. Zeeb 		ret = ath11k_dp_scatter_idle_link_desc_setup(ab, tot_mem_sz,
736dd4f32aeSBjoern A. Zeeb 							     n_link_desc_bank,
737dd4f32aeSBjoern A. Zeeb 							     n_link_desc,
738dd4f32aeSBjoern A. Zeeb 							     last_bank_sz);
739dd4f32aeSBjoern A. Zeeb 		if (ret) {
740dd4f32aeSBjoern A. Zeeb 			ath11k_warn(ab, "failed to setup scatting idle list descriptor :%d\n",
741dd4f32aeSBjoern A. Zeeb 				    ret);
742dd4f32aeSBjoern A. Zeeb 			goto fail_desc_bank_free;
743dd4f32aeSBjoern A. Zeeb 		}
744dd4f32aeSBjoern A. Zeeb 
745dd4f32aeSBjoern A. Zeeb 		return 0;
746dd4f32aeSBjoern A. Zeeb 	}
747dd4f32aeSBjoern A. Zeeb 
748dd4f32aeSBjoern A. Zeeb 	spin_lock_bh(&srng->lock);
749dd4f32aeSBjoern A. Zeeb 
750dd4f32aeSBjoern A. Zeeb 	ath11k_hal_srng_access_begin(ab, srng);
751dd4f32aeSBjoern A. Zeeb 
752dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < n_link_desc_bank; i++) {
753dd4f32aeSBjoern A. Zeeb #if defined(__linux__)
754dd4f32aeSBjoern A. Zeeb 		align_bytes = link_desc_banks[i].vaddr -
755dd4f32aeSBjoern A. Zeeb 			      link_desc_banks[i].vaddr_unaligned;
756dd4f32aeSBjoern A. Zeeb #elif defined(__FreeBSD__)
757dd4f32aeSBjoern A. Zeeb 		align_bytes = (uintptr_t)link_desc_banks[i].vaddr -
758dd4f32aeSBjoern A. Zeeb 			      (uintptr_t)link_desc_banks[i].vaddr_unaligned;
759dd4f32aeSBjoern A. Zeeb #endif
760dd4f32aeSBjoern A. Zeeb 		n_entries = (link_desc_banks[i].size - align_bytes) /
761dd4f32aeSBjoern A. Zeeb 			    HAL_LINK_DESC_SIZE;
762dd4f32aeSBjoern A. Zeeb 		paddr = link_desc_banks[i].paddr;
763dd4f32aeSBjoern A. Zeeb 		while (n_entries &&
764dd4f32aeSBjoern A. Zeeb 		       (desc = ath11k_hal_srng_src_get_next_entry(ab, srng))) {
765dd4f32aeSBjoern A. Zeeb 			ath11k_hal_set_link_desc_addr((struct hal_wbm_link_desc *)desc,
766dd4f32aeSBjoern A. Zeeb 						      i, paddr);
767dd4f32aeSBjoern A. Zeeb 			n_entries--;
768dd4f32aeSBjoern A. Zeeb 			paddr += HAL_LINK_DESC_SIZE;
769dd4f32aeSBjoern A. Zeeb 		}
770dd4f32aeSBjoern A. Zeeb 	}
771dd4f32aeSBjoern A. Zeeb 
772dd4f32aeSBjoern A. Zeeb 	ath11k_hal_srng_access_end(ab, srng);
773dd4f32aeSBjoern A. Zeeb 
774dd4f32aeSBjoern A. Zeeb 	spin_unlock_bh(&srng->lock);
775dd4f32aeSBjoern A. Zeeb 
776dd4f32aeSBjoern A. Zeeb 	return 0;
777dd4f32aeSBjoern A. Zeeb 
778dd4f32aeSBjoern A. Zeeb fail_desc_bank_free:
779dd4f32aeSBjoern A. Zeeb 	ath11k_dp_link_desc_bank_free(ab, link_desc_banks);
780dd4f32aeSBjoern A. Zeeb 
781dd4f32aeSBjoern A. Zeeb 	return ret;
782dd4f32aeSBjoern A. Zeeb }
783dd4f32aeSBjoern A. Zeeb 
ath11k_dp_service_srng(struct ath11k_base * ab,struct ath11k_ext_irq_grp * irq_grp,int budget)784dd4f32aeSBjoern A. Zeeb int ath11k_dp_service_srng(struct ath11k_base *ab,
785dd4f32aeSBjoern A. Zeeb 			   struct ath11k_ext_irq_grp *irq_grp,
786dd4f32aeSBjoern A. Zeeb 			   int budget)
787dd4f32aeSBjoern A. Zeeb {
788dd4f32aeSBjoern A. Zeeb 	struct napi_struct *napi = &irq_grp->napi;
789dd4f32aeSBjoern A. Zeeb 	const struct ath11k_hw_hal_params *hal_params;
790dd4f32aeSBjoern A. Zeeb 	int grp_id = irq_grp->grp_id;
791dd4f32aeSBjoern A. Zeeb 	int work_done = 0;
792dd4f32aeSBjoern A. Zeeb 	int i, j;
793dd4f32aeSBjoern A. Zeeb 	int tot_work_done = 0;
794dd4f32aeSBjoern A. Zeeb 
795*28348caeSBjoern A. Zeeb 	for (i = 0; i < ab->hw_params.max_tx_ring; i++) {
796*28348caeSBjoern A. Zeeb 		if (BIT(ab->hw_params.hal_params->tcl2wbm_rbm_map[i].wbm_ring_num) &
797*28348caeSBjoern A. Zeeb 		    ab->hw_params.ring_mask->tx[grp_id])
798dd4f32aeSBjoern A. Zeeb 			ath11k_dp_tx_completion_handler(ab, i);
799dd4f32aeSBjoern A. Zeeb 	}
800dd4f32aeSBjoern A. Zeeb 
801dd4f32aeSBjoern A. Zeeb 	if (ab->hw_params.ring_mask->rx_err[grp_id]) {
802dd4f32aeSBjoern A. Zeeb 		work_done = ath11k_dp_process_rx_err(ab, napi, budget);
803dd4f32aeSBjoern A. Zeeb 		budget -= work_done;
804dd4f32aeSBjoern A. Zeeb 		tot_work_done += work_done;
805dd4f32aeSBjoern A. Zeeb 		if (budget <= 0)
806dd4f32aeSBjoern A. Zeeb 			goto done;
807dd4f32aeSBjoern A. Zeeb 	}
808dd4f32aeSBjoern A. Zeeb 
809dd4f32aeSBjoern A. Zeeb 	if (ab->hw_params.ring_mask->rx_wbm_rel[grp_id]) {
810dd4f32aeSBjoern A. Zeeb 		work_done = ath11k_dp_rx_process_wbm_err(ab,
811dd4f32aeSBjoern A. Zeeb 							 napi,
812dd4f32aeSBjoern A. Zeeb 							 budget);
813dd4f32aeSBjoern A. Zeeb 		budget -= work_done;
814dd4f32aeSBjoern A. Zeeb 		tot_work_done += work_done;
815dd4f32aeSBjoern A. Zeeb 
816dd4f32aeSBjoern A. Zeeb 		if (budget <= 0)
817dd4f32aeSBjoern A. Zeeb 			goto done;
818dd4f32aeSBjoern A. Zeeb 	}
819dd4f32aeSBjoern A. Zeeb 
820dd4f32aeSBjoern A. Zeeb 	if (ab->hw_params.ring_mask->rx[grp_id]) {
821dd4f32aeSBjoern A. Zeeb 		i =  fls(ab->hw_params.ring_mask->rx[grp_id]) - 1;
822dd4f32aeSBjoern A. Zeeb 		work_done = ath11k_dp_process_rx(ab, i, napi,
823dd4f32aeSBjoern A. Zeeb 						 budget);
824dd4f32aeSBjoern A. Zeeb 		budget -= work_done;
825dd4f32aeSBjoern A. Zeeb 		tot_work_done += work_done;
826dd4f32aeSBjoern A. Zeeb 		if (budget <= 0)
827dd4f32aeSBjoern A. Zeeb 			goto done;
828dd4f32aeSBjoern A. Zeeb 	}
829dd4f32aeSBjoern A. Zeeb 
830dd4f32aeSBjoern A. Zeeb 	if (ab->hw_params.ring_mask->rx_mon_status[grp_id]) {
831dd4f32aeSBjoern A. Zeeb 		for (i = 0; i < ab->num_radios; i++) {
832dd4f32aeSBjoern A. Zeeb 			for (j = 0; j < ab->hw_params.num_rxmda_per_pdev; j++) {
833dd4f32aeSBjoern A. Zeeb 				int id = i * ab->hw_params.num_rxmda_per_pdev + j;
834dd4f32aeSBjoern A. Zeeb 
835dd4f32aeSBjoern A. Zeeb 				if (ab->hw_params.ring_mask->rx_mon_status[grp_id] &
836dd4f32aeSBjoern A. Zeeb 					BIT(id)) {
837dd4f32aeSBjoern A. Zeeb 					work_done =
838dd4f32aeSBjoern A. Zeeb 					ath11k_dp_rx_process_mon_rings(ab,
839dd4f32aeSBjoern A. Zeeb 								       id,
840dd4f32aeSBjoern A. Zeeb 								       napi, budget);
841dd4f32aeSBjoern A. Zeeb 					budget -= work_done;
842dd4f32aeSBjoern A. Zeeb 					tot_work_done += work_done;
843dd4f32aeSBjoern A. Zeeb 
844dd4f32aeSBjoern A. Zeeb 					if (budget <= 0)
845dd4f32aeSBjoern A. Zeeb 						goto done;
846dd4f32aeSBjoern A. Zeeb 				}
847dd4f32aeSBjoern A. Zeeb 			}
848dd4f32aeSBjoern A. Zeeb 		}
849dd4f32aeSBjoern A. Zeeb 	}
850dd4f32aeSBjoern A. Zeeb 
851dd4f32aeSBjoern A. Zeeb 	if (ab->hw_params.ring_mask->reo_status[grp_id])
852dd4f32aeSBjoern A. Zeeb 		ath11k_dp_process_reo_status(ab);
853dd4f32aeSBjoern A. Zeeb 
854dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < ab->num_radios; i++) {
855dd4f32aeSBjoern A. Zeeb 		for (j = 0; j < ab->hw_params.num_rxmda_per_pdev; j++) {
856dd4f32aeSBjoern A. Zeeb 			int id = i * ab->hw_params.num_rxmda_per_pdev + j;
857dd4f32aeSBjoern A. Zeeb 
858dd4f32aeSBjoern A. Zeeb 			if (ab->hw_params.ring_mask->rxdma2host[grp_id] & BIT(id)) {
859dd4f32aeSBjoern A. Zeeb 				work_done = ath11k_dp_process_rxdma_err(ab, id, budget);
860dd4f32aeSBjoern A. Zeeb 				budget -= work_done;
861dd4f32aeSBjoern A. Zeeb 				tot_work_done += work_done;
862dd4f32aeSBjoern A. Zeeb 			}
863dd4f32aeSBjoern A. Zeeb 
864dd4f32aeSBjoern A. Zeeb 			if (budget <= 0)
865dd4f32aeSBjoern A. Zeeb 				goto done;
866dd4f32aeSBjoern A. Zeeb 
867dd4f32aeSBjoern A. Zeeb 			if (ab->hw_params.ring_mask->host2rxdma[grp_id] & BIT(id)) {
868dd4f32aeSBjoern A. Zeeb 				struct ath11k *ar = ath11k_ab_to_ar(ab, id);
869dd4f32aeSBjoern A. Zeeb 				struct ath11k_pdev_dp *dp = &ar->dp;
870dd4f32aeSBjoern A. Zeeb 				struct dp_rxdma_ring *rx_ring = &dp->rx_refill_buf_ring;
871dd4f32aeSBjoern A. Zeeb 
872dd4f32aeSBjoern A. Zeeb 				hal_params = ab->hw_params.hal_params;
873dd4f32aeSBjoern A. Zeeb 				ath11k_dp_rxbufs_replenish(ab, id, rx_ring, 0,
874dd4f32aeSBjoern A. Zeeb 							   hal_params->rx_buf_rbm);
875dd4f32aeSBjoern A. Zeeb 			}
876dd4f32aeSBjoern A. Zeeb 		}
877dd4f32aeSBjoern A. Zeeb 	}
878dd4f32aeSBjoern A. Zeeb 	/* TODO: Implement handler for other interrupts */
879dd4f32aeSBjoern A. Zeeb 
880dd4f32aeSBjoern A. Zeeb done:
881dd4f32aeSBjoern A. Zeeb 	return tot_work_done;
882dd4f32aeSBjoern A. Zeeb }
883dd4f32aeSBjoern A. Zeeb EXPORT_SYMBOL(ath11k_dp_service_srng);
884dd4f32aeSBjoern A. Zeeb 
ath11k_dp_pdev_free(struct ath11k_base * ab)885dd4f32aeSBjoern A. Zeeb void ath11k_dp_pdev_free(struct ath11k_base *ab)
886dd4f32aeSBjoern A. Zeeb {
887dd4f32aeSBjoern A. Zeeb 	struct ath11k *ar;
888dd4f32aeSBjoern A. Zeeb 	int i;
889dd4f32aeSBjoern A. Zeeb 
890dd4f32aeSBjoern A. Zeeb 	del_timer_sync(&ab->mon_reap_timer);
891dd4f32aeSBjoern A. Zeeb 
892dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < ab->num_radios; i++) {
893dd4f32aeSBjoern A. Zeeb 		ar = ab->pdevs[i].ar;
894dd4f32aeSBjoern A. Zeeb 		ath11k_dp_rx_pdev_free(ab, i);
895dd4f32aeSBjoern A. Zeeb 		ath11k_debugfs_unregister(ar);
896dd4f32aeSBjoern A. Zeeb 		ath11k_dp_rx_pdev_mon_detach(ar);
897dd4f32aeSBjoern A. Zeeb 	}
898dd4f32aeSBjoern A. Zeeb }
899dd4f32aeSBjoern A. Zeeb 
ath11k_dp_pdev_pre_alloc(struct ath11k_base * ab)900dd4f32aeSBjoern A. Zeeb void ath11k_dp_pdev_pre_alloc(struct ath11k_base *ab)
901dd4f32aeSBjoern A. Zeeb {
902dd4f32aeSBjoern A. Zeeb 	struct ath11k *ar;
903dd4f32aeSBjoern A. Zeeb 	struct ath11k_pdev_dp *dp;
904dd4f32aeSBjoern A. Zeeb 	int i;
905dd4f32aeSBjoern A. Zeeb 	int j;
906dd4f32aeSBjoern A. Zeeb 
907dd4f32aeSBjoern A. Zeeb 	for (i = 0; i <  ab->num_radios; i++) {
908dd4f32aeSBjoern A. Zeeb 		ar = ab->pdevs[i].ar;
909dd4f32aeSBjoern A. Zeeb 		dp = &ar->dp;
910dd4f32aeSBjoern A. Zeeb 		dp->mac_id = i;
911dd4f32aeSBjoern A. Zeeb 		idr_init(&dp->rx_refill_buf_ring.bufs_idr);
912dd4f32aeSBjoern A. Zeeb 		spin_lock_init(&dp->rx_refill_buf_ring.idr_lock);
913dd4f32aeSBjoern A. Zeeb 		atomic_set(&dp->num_tx_pending, 0);
914dd4f32aeSBjoern A. Zeeb 		init_waitqueue_head(&dp->tx_empty_waitq);
915dd4f32aeSBjoern A. Zeeb 		for (j = 0; j < ab->hw_params.num_rxmda_per_pdev; j++) {
916dd4f32aeSBjoern A. Zeeb 			idr_init(&dp->rx_mon_status_refill_ring[j].bufs_idr);
917dd4f32aeSBjoern A. Zeeb 			spin_lock_init(&dp->rx_mon_status_refill_ring[j].idr_lock);
918dd4f32aeSBjoern A. Zeeb 		}
919dd4f32aeSBjoern A. Zeeb 		idr_init(&dp->rxdma_mon_buf_ring.bufs_idr);
920dd4f32aeSBjoern A. Zeeb 		spin_lock_init(&dp->rxdma_mon_buf_ring.idr_lock);
921dd4f32aeSBjoern A. Zeeb 	}
922dd4f32aeSBjoern A. Zeeb }
923dd4f32aeSBjoern A. Zeeb 
ath11k_dp_pdev_alloc(struct ath11k_base * ab)924dd4f32aeSBjoern A. Zeeb int ath11k_dp_pdev_alloc(struct ath11k_base *ab)
925dd4f32aeSBjoern A. Zeeb {
926dd4f32aeSBjoern A. Zeeb 	struct ath11k *ar;
927dd4f32aeSBjoern A. Zeeb 	int ret;
928dd4f32aeSBjoern A. Zeeb 	int i;
929dd4f32aeSBjoern A. Zeeb 
930dd4f32aeSBjoern A. Zeeb 	/* TODO:Per-pdev rx ring unlike tx ring which is mapped to different AC's */
931dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < ab->num_radios; i++) {
932dd4f32aeSBjoern A. Zeeb 		ar = ab->pdevs[i].ar;
933dd4f32aeSBjoern A. Zeeb 		ret = ath11k_dp_rx_pdev_alloc(ab, i);
934dd4f32aeSBjoern A. Zeeb 		if (ret) {
935dd4f32aeSBjoern A. Zeeb 			ath11k_warn(ab, "failed to allocate pdev rx for pdev_id :%d\n",
936dd4f32aeSBjoern A. Zeeb 				    i);
937dd4f32aeSBjoern A. Zeeb 			goto err;
938dd4f32aeSBjoern A. Zeeb 		}
939dd4f32aeSBjoern A. Zeeb 		ret = ath11k_dp_rx_pdev_mon_attach(ar);
940dd4f32aeSBjoern A. Zeeb 		if (ret) {
941dd4f32aeSBjoern A. Zeeb 			ath11k_warn(ab, "failed to initialize mon pdev %d\n",
942dd4f32aeSBjoern A. Zeeb 				    i);
943dd4f32aeSBjoern A. Zeeb 			goto err;
944dd4f32aeSBjoern A. Zeeb 		}
945dd4f32aeSBjoern A. Zeeb 	}
946dd4f32aeSBjoern A. Zeeb 
947dd4f32aeSBjoern A. Zeeb 	return 0;
948dd4f32aeSBjoern A. Zeeb 
949dd4f32aeSBjoern A. Zeeb err:
950dd4f32aeSBjoern A. Zeeb 	ath11k_dp_pdev_free(ab);
951dd4f32aeSBjoern A. Zeeb 
952dd4f32aeSBjoern A. Zeeb 	return ret;
953dd4f32aeSBjoern A. Zeeb }
954dd4f32aeSBjoern A. Zeeb 
ath11k_dp_htt_connect(struct ath11k_dp * dp)955dd4f32aeSBjoern A. Zeeb int ath11k_dp_htt_connect(struct ath11k_dp *dp)
956dd4f32aeSBjoern A. Zeeb {
957dd4f32aeSBjoern A. Zeeb 	struct ath11k_htc_svc_conn_req conn_req;
958dd4f32aeSBjoern A. Zeeb 	struct ath11k_htc_svc_conn_resp conn_resp;
959dd4f32aeSBjoern A. Zeeb 	int status;
960dd4f32aeSBjoern A. Zeeb 
961dd4f32aeSBjoern A. Zeeb 	memset(&conn_req, 0, sizeof(conn_req));
962dd4f32aeSBjoern A. Zeeb 	memset(&conn_resp, 0, sizeof(conn_resp));
963dd4f32aeSBjoern A. Zeeb 
964dd4f32aeSBjoern A. Zeeb 	conn_req.ep_ops.ep_tx_complete = ath11k_dp_htt_htc_tx_complete;
965dd4f32aeSBjoern A. Zeeb 	conn_req.ep_ops.ep_rx_complete = ath11k_dp_htt_htc_t2h_msg_handler;
966dd4f32aeSBjoern A. Zeeb 
967dd4f32aeSBjoern A. Zeeb 	/* connect to control service */
968dd4f32aeSBjoern A. Zeeb 	conn_req.service_id = ATH11K_HTC_SVC_ID_HTT_DATA_MSG;
969dd4f32aeSBjoern A. Zeeb 
970dd4f32aeSBjoern A. Zeeb 	status = ath11k_htc_connect_service(&dp->ab->htc, &conn_req,
971dd4f32aeSBjoern A. Zeeb 					    &conn_resp);
972dd4f32aeSBjoern A. Zeeb 
973dd4f32aeSBjoern A. Zeeb 	if (status)
974dd4f32aeSBjoern A. Zeeb 		return status;
975dd4f32aeSBjoern A. Zeeb 
976dd4f32aeSBjoern A. Zeeb 	dp->eid = conn_resp.eid;
977dd4f32aeSBjoern A. Zeeb 
978dd4f32aeSBjoern A. Zeeb 	return 0;
979dd4f32aeSBjoern A. Zeeb }
980dd4f32aeSBjoern A. Zeeb 
ath11k_dp_update_vdev_search(struct ath11k_vif * arvif)981dd4f32aeSBjoern A. Zeeb static void ath11k_dp_update_vdev_search(struct ath11k_vif *arvif)
982dd4f32aeSBjoern A. Zeeb {
983dd4f32aeSBjoern A. Zeeb 	 /* When v2_map_support is true:for STA mode, enable address
984dd4f32aeSBjoern A. Zeeb 	  * search index, tcl uses ast_hash value in the descriptor.
985*28348caeSBjoern A. Zeeb 	  * When v2_map_support is false: for STA mode, don't enable
986dd4f32aeSBjoern A. Zeeb 	  * address search index.
987dd4f32aeSBjoern A. Zeeb 	  */
988dd4f32aeSBjoern A. Zeeb 	switch (arvif->vdev_type) {
989dd4f32aeSBjoern A. Zeeb 	case WMI_VDEV_TYPE_STA:
990dd4f32aeSBjoern A. Zeeb 		if (arvif->ar->ab->hw_params.htt_peer_map_v2) {
991dd4f32aeSBjoern A. Zeeb 			arvif->hal_addr_search_flags = HAL_TX_ADDRX_EN;
992dd4f32aeSBjoern A. Zeeb 			arvif->search_type = HAL_TX_ADDR_SEARCH_INDEX;
993dd4f32aeSBjoern A. Zeeb 		} else {
994dd4f32aeSBjoern A. Zeeb 			arvif->hal_addr_search_flags = HAL_TX_ADDRY_EN;
995dd4f32aeSBjoern A. Zeeb 			arvif->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
996dd4f32aeSBjoern A. Zeeb 		}
997dd4f32aeSBjoern A. Zeeb 		break;
998dd4f32aeSBjoern A. Zeeb 	case WMI_VDEV_TYPE_AP:
999dd4f32aeSBjoern A. Zeeb 	case WMI_VDEV_TYPE_IBSS:
1000dd4f32aeSBjoern A. Zeeb 		arvif->hal_addr_search_flags = HAL_TX_ADDRX_EN;
1001dd4f32aeSBjoern A. Zeeb 		arvif->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
1002dd4f32aeSBjoern A. Zeeb 		break;
1003dd4f32aeSBjoern A. Zeeb 	case WMI_VDEV_TYPE_MONITOR:
1004dd4f32aeSBjoern A. Zeeb 	default:
1005dd4f32aeSBjoern A. Zeeb 		return;
1006dd4f32aeSBjoern A. Zeeb 	}
1007dd4f32aeSBjoern A. Zeeb }
1008dd4f32aeSBjoern A. Zeeb 
ath11k_dp_vdev_tx_attach(struct ath11k * ar,struct ath11k_vif * arvif)1009dd4f32aeSBjoern A. Zeeb void ath11k_dp_vdev_tx_attach(struct ath11k *ar, struct ath11k_vif *arvif)
1010dd4f32aeSBjoern A. Zeeb {
1011dd4f32aeSBjoern A. Zeeb 	arvif->tcl_metadata |= FIELD_PREP(HTT_TCL_META_DATA_TYPE, 1) |
1012dd4f32aeSBjoern A. Zeeb 			       FIELD_PREP(HTT_TCL_META_DATA_VDEV_ID,
1013dd4f32aeSBjoern A. Zeeb 					  arvif->vdev_id) |
1014dd4f32aeSBjoern A. Zeeb 			       FIELD_PREP(HTT_TCL_META_DATA_PDEV_ID,
1015dd4f32aeSBjoern A. Zeeb 					  ar->pdev->pdev_id);
1016dd4f32aeSBjoern A. Zeeb 
1017dd4f32aeSBjoern A. Zeeb 	/* set HTT extension valid bit to 0 by default */
1018dd4f32aeSBjoern A. Zeeb 	arvif->tcl_metadata &= ~HTT_TCL_META_DATA_VALID_HTT;
1019dd4f32aeSBjoern A. Zeeb 
1020dd4f32aeSBjoern A. Zeeb 	ath11k_dp_update_vdev_search(arvif);
1021dd4f32aeSBjoern A. Zeeb }
1022dd4f32aeSBjoern A. Zeeb 
ath11k_dp_tx_pending_cleanup(int buf_id,void * skb,void * ctx)1023dd4f32aeSBjoern A. Zeeb static int ath11k_dp_tx_pending_cleanup(int buf_id, void *skb, void *ctx)
1024dd4f32aeSBjoern A. Zeeb {
1025dd4f32aeSBjoern A. Zeeb 	struct ath11k_base *ab = (struct ath11k_base *)ctx;
1026dd4f32aeSBjoern A. Zeeb 	struct sk_buff *msdu = skb;
1027dd4f32aeSBjoern A. Zeeb 
1028dd4f32aeSBjoern A. Zeeb 	dma_unmap_single(ab->dev, ATH11K_SKB_CB(msdu)->paddr, msdu->len,
1029dd4f32aeSBjoern A. Zeeb 			 DMA_TO_DEVICE);
1030dd4f32aeSBjoern A. Zeeb 
1031dd4f32aeSBjoern A. Zeeb 	dev_kfree_skb_any(msdu);
1032dd4f32aeSBjoern A. Zeeb 
1033dd4f32aeSBjoern A. Zeeb 	return 0;
1034dd4f32aeSBjoern A. Zeeb }
1035dd4f32aeSBjoern A. Zeeb 
ath11k_dp_free(struct ath11k_base * ab)1036dd4f32aeSBjoern A. Zeeb void ath11k_dp_free(struct ath11k_base *ab)
1037dd4f32aeSBjoern A. Zeeb {
1038dd4f32aeSBjoern A. Zeeb 	struct ath11k_dp *dp = &ab->dp;
1039dd4f32aeSBjoern A. Zeeb 	int i;
1040dd4f32aeSBjoern A. Zeeb 
1041dd4f32aeSBjoern A. Zeeb 	ath11k_dp_link_desc_cleanup(ab, dp->link_desc_banks,
1042dd4f32aeSBjoern A. Zeeb 				    HAL_WBM_IDLE_LINK, &dp->wbm_idle_ring);
1043dd4f32aeSBjoern A. Zeeb 
1044dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_common_cleanup(ab);
1045dd4f32aeSBjoern A. Zeeb 
1046dd4f32aeSBjoern A. Zeeb 	ath11k_dp_reo_cmd_list_cleanup(ab);
1047dd4f32aeSBjoern A. Zeeb 
1048dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < ab->hw_params.max_tx_ring; i++) {
1049dd4f32aeSBjoern A. Zeeb 		spin_lock_bh(&dp->tx_ring[i].tx_idr_lock);
1050dd4f32aeSBjoern A. Zeeb 		idr_for_each(&dp->tx_ring[i].txbuf_idr,
1051dd4f32aeSBjoern A. Zeeb 			     ath11k_dp_tx_pending_cleanup, ab);
1052dd4f32aeSBjoern A. Zeeb 		idr_destroy(&dp->tx_ring[i].txbuf_idr);
1053dd4f32aeSBjoern A. Zeeb 		spin_unlock_bh(&dp->tx_ring[i].tx_idr_lock);
1054dd4f32aeSBjoern A. Zeeb 		kfree(dp->tx_ring[i].tx_status);
1055dd4f32aeSBjoern A. Zeeb 	}
1056dd4f32aeSBjoern A. Zeeb 
1057dd4f32aeSBjoern A. Zeeb 	/* Deinit any SOC level resource */
1058dd4f32aeSBjoern A. Zeeb }
1059dd4f32aeSBjoern A. Zeeb 
ath11k_dp_alloc(struct ath11k_base * ab)1060dd4f32aeSBjoern A. Zeeb int ath11k_dp_alloc(struct ath11k_base *ab)
1061dd4f32aeSBjoern A. Zeeb {
1062dd4f32aeSBjoern A. Zeeb 	struct ath11k_dp *dp = &ab->dp;
1063dd4f32aeSBjoern A. Zeeb 	struct hal_srng *srng = NULL;
1064dd4f32aeSBjoern A. Zeeb 	size_t size = 0;
1065dd4f32aeSBjoern A. Zeeb 	u32 n_link_desc = 0;
1066dd4f32aeSBjoern A. Zeeb 	int ret;
1067dd4f32aeSBjoern A. Zeeb 	int i;
1068dd4f32aeSBjoern A. Zeeb 
1069dd4f32aeSBjoern A. Zeeb 	dp->ab = ab;
1070dd4f32aeSBjoern A. Zeeb 
1071dd4f32aeSBjoern A. Zeeb 	INIT_LIST_HEAD(&dp->reo_cmd_list);
1072dd4f32aeSBjoern A. Zeeb 	INIT_LIST_HEAD(&dp->reo_cmd_cache_flush_list);
1073dd4f32aeSBjoern A. Zeeb 	INIT_LIST_HEAD(&dp->dp_full_mon_mpdu_list);
1074dd4f32aeSBjoern A. Zeeb 	spin_lock_init(&dp->reo_cmd_lock);
1075dd4f32aeSBjoern A. Zeeb 
1076dd4f32aeSBjoern A. Zeeb 	dp->reo_cmd_cache_flush_count = 0;
1077dd4f32aeSBjoern A. Zeeb 
1078dd4f32aeSBjoern A. Zeeb 	ret = ath11k_wbm_idle_ring_setup(ab, &n_link_desc);
1079dd4f32aeSBjoern A. Zeeb 	if (ret) {
1080dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to setup wbm_idle_ring: %d\n", ret);
1081dd4f32aeSBjoern A. Zeeb 		return ret;
1082dd4f32aeSBjoern A. Zeeb 	}
1083dd4f32aeSBjoern A. Zeeb 
1084dd4f32aeSBjoern A. Zeeb 	srng = &ab->hal.srng_list[dp->wbm_idle_ring.ring_id];
1085dd4f32aeSBjoern A. Zeeb 
1086dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_link_desc_setup(ab, dp->link_desc_banks,
1087dd4f32aeSBjoern A. Zeeb 					HAL_WBM_IDLE_LINK, srng, n_link_desc);
1088dd4f32aeSBjoern A. Zeeb 	if (ret) {
1089dd4f32aeSBjoern A. Zeeb 		ath11k_warn(ab, "failed to setup link desc: %d\n", ret);
1090dd4f32aeSBjoern A. Zeeb 		return ret;
1091dd4f32aeSBjoern A. Zeeb 	}
1092dd4f32aeSBjoern A. Zeeb 
1093dd4f32aeSBjoern A. Zeeb 	ret = ath11k_dp_srng_common_setup(ab);
1094dd4f32aeSBjoern A. Zeeb 	if (ret)
1095dd4f32aeSBjoern A. Zeeb 		goto fail_link_desc_cleanup;
1096dd4f32aeSBjoern A. Zeeb 
1097dd4f32aeSBjoern A. Zeeb 	size = sizeof(struct hal_wbm_release_ring) * DP_TX_COMP_RING_SIZE;
1098dd4f32aeSBjoern A. Zeeb 
1099dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < ab->hw_params.max_tx_ring; i++) {
1100dd4f32aeSBjoern A. Zeeb 		idr_init(&dp->tx_ring[i].txbuf_idr);
1101dd4f32aeSBjoern A. Zeeb 		spin_lock_init(&dp->tx_ring[i].tx_idr_lock);
1102dd4f32aeSBjoern A. Zeeb 		dp->tx_ring[i].tcl_data_ring_id = i;
1103dd4f32aeSBjoern A. Zeeb 
1104dd4f32aeSBjoern A. Zeeb 		dp->tx_ring[i].tx_status_head = 0;
1105dd4f32aeSBjoern A. Zeeb 		dp->tx_ring[i].tx_status_tail = DP_TX_COMP_RING_SIZE - 1;
1106dd4f32aeSBjoern A. Zeeb 		dp->tx_ring[i].tx_status = kmalloc(size, GFP_KERNEL);
1107dd4f32aeSBjoern A. Zeeb 		if (!dp->tx_ring[i].tx_status) {
1108dd4f32aeSBjoern A. Zeeb 			ret = -ENOMEM;
1109dd4f32aeSBjoern A. Zeeb 			goto fail_cmn_srng_cleanup;
1110dd4f32aeSBjoern A. Zeeb 		}
1111dd4f32aeSBjoern A. Zeeb 	}
1112dd4f32aeSBjoern A. Zeeb 
1113dd4f32aeSBjoern A. Zeeb 	for (i = 0; i < HAL_DSCP_TID_MAP_TBL_NUM_ENTRIES_MAX; i++)
1114dd4f32aeSBjoern A. Zeeb 		ath11k_hal_tx_set_dscp_tid_map(ab, i);
1115dd4f32aeSBjoern A. Zeeb 
1116dd4f32aeSBjoern A. Zeeb 	/* Init any SOC level resource for DP */
1117dd4f32aeSBjoern A. Zeeb 
1118dd4f32aeSBjoern A. Zeeb 	return 0;
1119dd4f32aeSBjoern A. Zeeb 
1120dd4f32aeSBjoern A. Zeeb fail_cmn_srng_cleanup:
1121dd4f32aeSBjoern A. Zeeb 	ath11k_dp_srng_common_cleanup(ab);
1122dd4f32aeSBjoern A. Zeeb 
1123dd4f32aeSBjoern A. Zeeb fail_link_desc_cleanup:
1124dd4f32aeSBjoern A. Zeeb 	ath11k_dp_link_desc_cleanup(ab, dp->link_desc_banks,
1125dd4f32aeSBjoern A. Zeeb 				    HAL_WBM_IDLE_LINK, &dp->wbm_idle_ring);
1126dd4f32aeSBjoern A. Zeeb 
1127dd4f32aeSBjoern A. Zeeb 	return ret;
1128dd4f32aeSBjoern A. Zeeb }
1129dd4f32aeSBjoern A. Zeeb 
ath11k_dp_shadow_timer_handler(struct timer_list * t)1130dd4f32aeSBjoern A. Zeeb static void ath11k_dp_shadow_timer_handler(struct timer_list *t)
1131dd4f32aeSBjoern A. Zeeb {
1132dd4f32aeSBjoern A. Zeeb 	struct ath11k_hp_update_timer *update_timer = from_timer(update_timer,
1133dd4f32aeSBjoern A. Zeeb 								 t, timer);
1134dd4f32aeSBjoern A. Zeeb 	struct ath11k_base *ab = update_timer->ab;
1135dd4f32aeSBjoern A. Zeeb 	struct hal_srng	*srng = &ab->hal.srng_list[update_timer->ring_id];
1136dd4f32aeSBjoern A. Zeeb 
1137dd4f32aeSBjoern A. Zeeb 	spin_lock_bh(&srng->lock);
1138dd4f32aeSBjoern A. Zeeb 
1139dd4f32aeSBjoern A. Zeeb 	/* when the timer is fired, the handler checks whether there
1140dd4f32aeSBjoern A. Zeeb 	 * are new TX happened. The handler updates HP only when there
1141dd4f32aeSBjoern A. Zeeb 	 * are no TX operations during the timeout interval, and stop
1142dd4f32aeSBjoern A. Zeeb 	 * the timer. Timer will be started again when TX happens again.
1143dd4f32aeSBjoern A. Zeeb 	 */
1144dd4f32aeSBjoern A. Zeeb 	if (update_timer->timer_tx_num != update_timer->tx_num) {
1145dd4f32aeSBjoern A. Zeeb 		update_timer->timer_tx_num = update_timer->tx_num;
1146dd4f32aeSBjoern A. Zeeb 		mod_timer(&update_timer->timer, jiffies +
1147dd4f32aeSBjoern A. Zeeb 		  msecs_to_jiffies(update_timer->interval));
1148dd4f32aeSBjoern A. Zeeb 	} else {
1149dd4f32aeSBjoern A. Zeeb 		update_timer->started = false;
1150dd4f32aeSBjoern A. Zeeb 		ath11k_hal_srng_shadow_update_hp_tp(ab, srng);
1151dd4f32aeSBjoern A. Zeeb 	}
1152dd4f32aeSBjoern A. Zeeb 
1153dd4f32aeSBjoern A. Zeeb 	spin_unlock_bh(&srng->lock);
1154dd4f32aeSBjoern A. Zeeb }
1155dd4f32aeSBjoern A. Zeeb 
ath11k_dp_shadow_start_timer(struct ath11k_base * ab,struct hal_srng * srng,struct ath11k_hp_update_timer * update_timer)1156dd4f32aeSBjoern A. Zeeb void ath11k_dp_shadow_start_timer(struct ath11k_base *ab,
1157dd4f32aeSBjoern A. Zeeb 				  struct hal_srng *srng,
1158dd4f32aeSBjoern A. Zeeb 				  struct ath11k_hp_update_timer *update_timer)
1159dd4f32aeSBjoern A. Zeeb {
1160dd4f32aeSBjoern A. Zeeb 	lockdep_assert_held(&srng->lock);
1161dd4f32aeSBjoern A. Zeeb 
1162dd4f32aeSBjoern A. Zeeb 	if (!ab->hw_params.supports_shadow_regs)
1163dd4f32aeSBjoern A. Zeeb 		return;
1164dd4f32aeSBjoern A. Zeeb 
1165dd4f32aeSBjoern A. Zeeb 	update_timer->tx_num++;
1166dd4f32aeSBjoern A. Zeeb 
1167dd4f32aeSBjoern A. Zeeb 	if (update_timer->started)
1168dd4f32aeSBjoern A. Zeeb 		return;
1169dd4f32aeSBjoern A. Zeeb 
1170dd4f32aeSBjoern A. Zeeb 	update_timer->started = true;
1171dd4f32aeSBjoern A. Zeeb 	update_timer->timer_tx_num = update_timer->tx_num;
1172dd4f32aeSBjoern A. Zeeb 	mod_timer(&update_timer->timer, jiffies +
1173dd4f32aeSBjoern A. Zeeb 		  msecs_to_jiffies(update_timer->interval));
1174dd4f32aeSBjoern A. Zeeb }
1175dd4f32aeSBjoern A. Zeeb 
ath11k_dp_shadow_stop_timer(struct ath11k_base * ab,struct ath11k_hp_update_timer * update_timer)1176dd4f32aeSBjoern A. Zeeb void ath11k_dp_shadow_stop_timer(struct ath11k_base *ab,
1177dd4f32aeSBjoern A. Zeeb 				 struct ath11k_hp_update_timer *update_timer)
1178dd4f32aeSBjoern A. Zeeb {
1179dd4f32aeSBjoern A. Zeeb 	if (!ab->hw_params.supports_shadow_regs)
1180dd4f32aeSBjoern A. Zeeb 		return;
1181dd4f32aeSBjoern A. Zeeb 
1182dd4f32aeSBjoern A. Zeeb 	if (!update_timer->init)
1183dd4f32aeSBjoern A. Zeeb 		return;
1184dd4f32aeSBjoern A. Zeeb 
1185dd4f32aeSBjoern A. Zeeb 	del_timer_sync(&update_timer->timer);
1186dd4f32aeSBjoern A. Zeeb }
1187dd4f32aeSBjoern A. Zeeb 
ath11k_dp_shadow_init_timer(struct ath11k_base * ab,struct ath11k_hp_update_timer * update_timer,u32 interval,u32 ring_id)1188dd4f32aeSBjoern A. Zeeb void ath11k_dp_shadow_init_timer(struct ath11k_base *ab,
1189dd4f32aeSBjoern A. Zeeb 				 struct ath11k_hp_update_timer *update_timer,
1190dd4f32aeSBjoern A. Zeeb 				 u32 interval, u32 ring_id)
1191dd4f32aeSBjoern A. Zeeb {
1192dd4f32aeSBjoern A. Zeeb 	if (!ab->hw_params.supports_shadow_regs)
1193dd4f32aeSBjoern A. Zeeb 		return;
1194dd4f32aeSBjoern A. Zeeb 
1195dd4f32aeSBjoern A. Zeeb 	update_timer->tx_num = 0;
1196dd4f32aeSBjoern A. Zeeb 	update_timer->timer_tx_num = 0;
1197dd4f32aeSBjoern A. Zeeb 	update_timer->ab = ab;
1198dd4f32aeSBjoern A. Zeeb 	update_timer->ring_id = ring_id;
1199dd4f32aeSBjoern A. Zeeb 	update_timer->interval = interval;
1200dd4f32aeSBjoern A. Zeeb 	update_timer->init = true;
1201dd4f32aeSBjoern A. Zeeb 	timer_setup(&update_timer->timer,
1202dd4f32aeSBjoern A. Zeeb 		    ath11k_dp_shadow_timer_handler, 0);
1203dd4f32aeSBjoern A. Zeeb }
1204