1da8fa4e3SBjoern A. Zeeb /* SPDX-License-Identifier: ISC */
2da8fa4e3SBjoern A. Zeeb /*
3da8fa4e3SBjoern A. Zeeb * Copyright (c) 2011-2017 Qualcomm Atheros, Inc.
4da8fa4e3SBjoern A. Zeeb */
5da8fa4e3SBjoern A. Zeeb
6da8fa4e3SBjoern A. Zeeb #ifndef _COREDUMP_H_
7da8fa4e3SBjoern A. Zeeb #define _COREDUMP_H_
8da8fa4e3SBjoern A. Zeeb
9da8fa4e3SBjoern A. Zeeb #include "core.h"
10da8fa4e3SBjoern A. Zeeb
11da8fa4e3SBjoern A. Zeeb #define ATH10K_FW_CRASH_DUMP_VERSION 1
12da8fa4e3SBjoern A. Zeeb
13da8fa4e3SBjoern A. Zeeb /**
14da8fa4e3SBjoern A. Zeeb * enum ath10k_fw_crash_dump_type - types of data in the dump file
15da8fa4e3SBjoern A. Zeeb * @ATH10K_FW_CRASH_DUMP_REGDUMP: Register crash dump in binary format
16da8fa4e3SBjoern A. Zeeb */
17da8fa4e3SBjoern A. Zeeb enum ath10k_fw_crash_dump_type {
18da8fa4e3SBjoern A. Zeeb ATH10K_FW_CRASH_DUMP_REGISTERS = 0,
19da8fa4e3SBjoern A. Zeeb ATH10K_FW_CRASH_DUMP_CE_DATA = 1,
20da8fa4e3SBjoern A. Zeeb
21da8fa4e3SBjoern A. Zeeb /* contains multiple struct ath10k_dump_ram_data_hdr */
22da8fa4e3SBjoern A. Zeeb ATH10K_FW_CRASH_DUMP_RAM_DATA = 2,
23da8fa4e3SBjoern A. Zeeb
24da8fa4e3SBjoern A. Zeeb ATH10K_FW_CRASH_DUMP_MAX,
25da8fa4e3SBjoern A. Zeeb };
26da8fa4e3SBjoern A. Zeeb
27da8fa4e3SBjoern A. Zeeb struct ath10k_tlv_dump_data {
28da8fa4e3SBjoern A. Zeeb /* see ath10k_fw_crash_dump_type above */
29da8fa4e3SBjoern A. Zeeb __le32 type;
30da8fa4e3SBjoern A. Zeeb
31da8fa4e3SBjoern A. Zeeb /* in bytes */
32da8fa4e3SBjoern A. Zeeb __le32 tlv_len;
33da8fa4e3SBjoern A. Zeeb
34da8fa4e3SBjoern A. Zeeb /* pad to 32-bit boundaries as needed */
35da8fa4e3SBjoern A. Zeeb u8 tlv_data[];
36da8fa4e3SBjoern A. Zeeb } __packed;
37da8fa4e3SBjoern A. Zeeb
38da8fa4e3SBjoern A. Zeeb struct ath10k_dump_file_data {
39da8fa4e3SBjoern A. Zeeb /* dump file information */
40da8fa4e3SBjoern A. Zeeb
41da8fa4e3SBjoern A. Zeeb /* "ATH10K-FW-DUMP" */
42da8fa4e3SBjoern A. Zeeb char df_magic[16];
43da8fa4e3SBjoern A. Zeeb
44da8fa4e3SBjoern A. Zeeb __le32 len;
45da8fa4e3SBjoern A. Zeeb
46da8fa4e3SBjoern A. Zeeb /* file dump version */
47da8fa4e3SBjoern A. Zeeb __le32 version;
48da8fa4e3SBjoern A. Zeeb
49da8fa4e3SBjoern A. Zeeb /* some info we can get from ath10k struct that might help */
50da8fa4e3SBjoern A. Zeeb
51da8fa4e3SBjoern A. Zeeb guid_t guid;
52da8fa4e3SBjoern A. Zeeb
53da8fa4e3SBjoern A. Zeeb __le32 chip_id;
54da8fa4e3SBjoern A. Zeeb
55da8fa4e3SBjoern A. Zeeb /* 0 for now, in place for later hardware */
56da8fa4e3SBjoern A. Zeeb __le32 bus_type;
57da8fa4e3SBjoern A. Zeeb
58da8fa4e3SBjoern A. Zeeb __le32 target_version;
59da8fa4e3SBjoern A. Zeeb __le32 fw_version_major;
60da8fa4e3SBjoern A. Zeeb __le32 fw_version_minor;
61da8fa4e3SBjoern A. Zeeb __le32 fw_version_release;
62da8fa4e3SBjoern A. Zeeb __le32 fw_version_build;
63da8fa4e3SBjoern A. Zeeb __le32 phy_capability;
64da8fa4e3SBjoern A. Zeeb __le32 hw_min_tx_power;
65da8fa4e3SBjoern A. Zeeb __le32 hw_max_tx_power;
66da8fa4e3SBjoern A. Zeeb __le32 ht_cap_info;
67da8fa4e3SBjoern A. Zeeb __le32 vht_cap_info;
68da8fa4e3SBjoern A. Zeeb __le32 num_rf_chains;
69da8fa4e3SBjoern A. Zeeb
70da8fa4e3SBjoern A. Zeeb /* firmware version string */
71da8fa4e3SBjoern A. Zeeb char fw_ver[ETHTOOL_FWVERS_LEN];
72da8fa4e3SBjoern A. Zeeb
73da8fa4e3SBjoern A. Zeeb /* Kernel related information */
74da8fa4e3SBjoern A. Zeeb
75da8fa4e3SBjoern A. Zeeb /* time-of-day stamp */
76da8fa4e3SBjoern A. Zeeb __le64 tv_sec;
77da8fa4e3SBjoern A. Zeeb
78da8fa4e3SBjoern A. Zeeb /* time-of-day stamp, nano-seconds */
79da8fa4e3SBjoern A. Zeeb __le64 tv_nsec;
80da8fa4e3SBjoern A. Zeeb
81da8fa4e3SBjoern A. Zeeb /* LINUX_VERSION_CODE */
82da8fa4e3SBjoern A. Zeeb __le32 kernel_ver_code;
83da8fa4e3SBjoern A. Zeeb
84da8fa4e3SBjoern A. Zeeb /* VERMAGIC_STRING */
85da8fa4e3SBjoern A. Zeeb char kernel_ver[64];
86da8fa4e3SBjoern A. Zeeb
87da8fa4e3SBjoern A. Zeeb /* room for growth w/out changing binary format */
88da8fa4e3SBjoern A. Zeeb u8 unused[128];
89da8fa4e3SBjoern A. Zeeb
90da8fa4e3SBjoern A. Zeeb /* struct ath10k_tlv_dump_data + more */
91da8fa4e3SBjoern A. Zeeb u8 data[];
92da8fa4e3SBjoern A. Zeeb } __packed;
93da8fa4e3SBjoern A. Zeeb
94da8fa4e3SBjoern A. Zeeb struct ath10k_dump_ram_data_hdr {
95da8fa4e3SBjoern A. Zeeb /* enum ath10k_mem_region_type */
96da8fa4e3SBjoern A. Zeeb __le32 region_type;
97da8fa4e3SBjoern A. Zeeb
98da8fa4e3SBjoern A. Zeeb __le32 start;
99da8fa4e3SBjoern A. Zeeb
100da8fa4e3SBjoern A. Zeeb /* length of payload data, not including this header */
101da8fa4e3SBjoern A. Zeeb __le32 length;
102da8fa4e3SBjoern A. Zeeb
103da8fa4e3SBjoern A. Zeeb u8 data[];
104da8fa4e3SBjoern A. Zeeb };
105da8fa4e3SBjoern A. Zeeb
106da8fa4e3SBjoern A. Zeeb /* magic number to fill the holes not copied due to sections in regions */
107da8fa4e3SBjoern A. Zeeb #define ATH10K_MAGIC_NOT_COPIED 0xAA
108da8fa4e3SBjoern A. Zeeb
109da8fa4e3SBjoern A. Zeeb /* part of user space ABI */
110da8fa4e3SBjoern A. Zeeb enum ath10k_mem_region_type {
111da8fa4e3SBjoern A. Zeeb ATH10K_MEM_REGION_TYPE_REG = 1,
112da8fa4e3SBjoern A. Zeeb ATH10K_MEM_REGION_TYPE_DRAM = 2,
113da8fa4e3SBjoern A. Zeeb ATH10K_MEM_REGION_TYPE_AXI = 3,
114da8fa4e3SBjoern A. Zeeb ATH10K_MEM_REGION_TYPE_IRAM1 = 4,
115da8fa4e3SBjoern A. Zeeb ATH10K_MEM_REGION_TYPE_IRAM2 = 5,
116da8fa4e3SBjoern A. Zeeb ATH10K_MEM_REGION_TYPE_IOSRAM = 6,
117da8fa4e3SBjoern A. Zeeb ATH10K_MEM_REGION_TYPE_IOREG = 7,
118da8fa4e3SBjoern A. Zeeb ATH10K_MEM_REGION_TYPE_MSA = 8,
119da8fa4e3SBjoern A. Zeeb };
120da8fa4e3SBjoern A. Zeeb
121da8fa4e3SBjoern A. Zeeb /* Define a section of the region which should be copied. As not all parts
122da8fa4e3SBjoern A. Zeeb * of the memory is possible to copy, for example some of the registers can
123da8fa4e3SBjoern A. Zeeb * be like that, sections can be used to define what is safe to copy.
124da8fa4e3SBjoern A. Zeeb *
125da8fa4e3SBjoern A. Zeeb * To minimize the size of the array, the list must obey the format:
126da8fa4e3SBjoern A. Zeeb * '{start0,stop0},{start1,stop1},{start2,stop2}....' The values below must
127da8fa4e3SBjoern A. Zeeb * also obey to 'start0 < stop0 < start1 < stop1 < start2 < ...', otherwise
128*07724ba6SBjoern A. Zeeb * we may encounter error in the dump processing.
129da8fa4e3SBjoern A. Zeeb */
130da8fa4e3SBjoern A. Zeeb struct ath10k_mem_section {
131da8fa4e3SBjoern A. Zeeb u32 start;
132da8fa4e3SBjoern A. Zeeb u32 end;
133da8fa4e3SBjoern A. Zeeb };
134da8fa4e3SBjoern A. Zeeb
135da8fa4e3SBjoern A. Zeeb /* One region of a memory layout. If the sections field is null entire
136da8fa4e3SBjoern A. Zeeb * region is copied. If sections is non-null only the areas specified in
137da8fa4e3SBjoern A. Zeeb * sections are copied and rest of the areas are filled with
138da8fa4e3SBjoern A. Zeeb * ATH10K_MAGIC_NOT_COPIED.
139da8fa4e3SBjoern A. Zeeb */
140da8fa4e3SBjoern A. Zeeb struct ath10k_mem_region {
141da8fa4e3SBjoern A. Zeeb enum ath10k_mem_region_type type;
142da8fa4e3SBjoern A. Zeeb u32 start;
143da8fa4e3SBjoern A. Zeeb u32 len;
144da8fa4e3SBjoern A. Zeeb
145da8fa4e3SBjoern A. Zeeb const char *name;
146da8fa4e3SBjoern A. Zeeb
147da8fa4e3SBjoern A. Zeeb struct {
148da8fa4e3SBjoern A. Zeeb const struct ath10k_mem_section *sections;
149da8fa4e3SBjoern A. Zeeb u32 size;
150da8fa4e3SBjoern A. Zeeb } section_table;
151da8fa4e3SBjoern A. Zeeb };
152da8fa4e3SBjoern A. Zeeb
153da8fa4e3SBjoern A. Zeeb /* Contains the memory layout of a hardware version identified with the
154da8fa4e3SBjoern A. Zeeb * hardware id, split into regions.
155da8fa4e3SBjoern A. Zeeb */
156da8fa4e3SBjoern A. Zeeb struct ath10k_hw_mem_layout {
157da8fa4e3SBjoern A. Zeeb u32 hw_id;
158da8fa4e3SBjoern A. Zeeb u32 hw_rev;
159da8fa4e3SBjoern A. Zeeb enum ath10k_bus bus;
160da8fa4e3SBjoern A. Zeeb
161da8fa4e3SBjoern A. Zeeb struct {
162da8fa4e3SBjoern A. Zeeb const struct ath10k_mem_region *regions;
163da8fa4e3SBjoern A. Zeeb int size;
164da8fa4e3SBjoern A. Zeeb } region_table;
165da8fa4e3SBjoern A. Zeeb };
166da8fa4e3SBjoern A. Zeeb
167da8fa4e3SBjoern A. Zeeb /* FIXME: where to put this? */
168da8fa4e3SBjoern A. Zeeb extern unsigned long ath10k_coredump_mask;
169da8fa4e3SBjoern A. Zeeb
170da8fa4e3SBjoern A. Zeeb #ifdef CONFIG_DEV_COREDUMP
171da8fa4e3SBjoern A. Zeeb
172da8fa4e3SBjoern A. Zeeb int ath10k_coredump_submit(struct ath10k *ar);
173da8fa4e3SBjoern A. Zeeb struct ath10k_fw_crash_data *ath10k_coredump_new(struct ath10k *ar);
174da8fa4e3SBjoern A. Zeeb int ath10k_coredump_create(struct ath10k *ar);
175da8fa4e3SBjoern A. Zeeb int ath10k_coredump_register(struct ath10k *ar);
176da8fa4e3SBjoern A. Zeeb void ath10k_coredump_unregister(struct ath10k *ar);
177da8fa4e3SBjoern A. Zeeb void ath10k_coredump_destroy(struct ath10k *ar);
178da8fa4e3SBjoern A. Zeeb
179da8fa4e3SBjoern A. Zeeb const struct ath10k_hw_mem_layout *_ath10k_coredump_get_mem_layout(struct ath10k *ar);
180da8fa4e3SBjoern A. Zeeb const struct ath10k_hw_mem_layout *ath10k_coredump_get_mem_layout(struct ath10k *ar);
181da8fa4e3SBjoern A. Zeeb
182da8fa4e3SBjoern A. Zeeb #else /* CONFIG_DEV_COREDUMP */
183da8fa4e3SBjoern A. Zeeb
ath10k_coredump_submit(struct ath10k * ar)184da8fa4e3SBjoern A. Zeeb static inline int ath10k_coredump_submit(struct ath10k *ar)
185da8fa4e3SBjoern A. Zeeb {
186da8fa4e3SBjoern A. Zeeb return 0;
187da8fa4e3SBjoern A. Zeeb }
188da8fa4e3SBjoern A. Zeeb
ath10k_coredump_new(struct ath10k * ar)189da8fa4e3SBjoern A. Zeeb static inline struct ath10k_fw_crash_data *ath10k_coredump_new(struct ath10k *ar)
190da8fa4e3SBjoern A. Zeeb {
191da8fa4e3SBjoern A. Zeeb return NULL;
192da8fa4e3SBjoern A. Zeeb }
193da8fa4e3SBjoern A. Zeeb
ath10k_coredump_create(struct ath10k * ar)194da8fa4e3SBjoern A. Zeeb static inline int ath10k_coredump_create(struct ath10k *ar)
195da8fa4e3SBjoern A. Zeeb {
196da8fa4e3SBjoern A. Zeeb return 0;
197da8fa4e3SBjoern A. Zeeb }
198da8fa4e3SBjoern A. Zeeb
ath10k_coredump_register(struct ath10k * ar)199da8fa4e3SBjoern A. Zeeb static inline int ath10k_coredump_register(struct ath10k *ar)
200da8fa4e3SBjoern A. Zeeb {
201da8fa4e3SBjoern A. Zeeb return 0;
202da8fa4e3SBjoern A. Zeeb }
203da8fa4e3SBjoern A. Zeeb
ath10k_coredump_unregister(struct ath10k * ar)204da8fa4e3SBjoern A. Zeeb static inline void ath10k_coredump_unregister(struct ath10k *ar)
205da8fa4e3SBjoern A. Zeeb {
206da8fa4e3SBjoern A. Zeeb }
207da8fa4e3SBjoern A. Zeeb
ath10k_coredump_destroy(struct ath10k * ar)208da8fa4e3SBjoern A. Zeeb static inline void ath10k_coredump_destroy(struct ath10k *ar)
209da8fa4e3SBjoern A. Zeeb {
210da8fa4e3SBjoern A. Zeeb }
211da8fa4e3SBjoern A. Zeeb
212da8fa4e3SBjoern A. Zeeb static inline const struct ath10k_hw_mem_layout *
ath10k_coredump_get_mem_layout(struct ath10k * ar)213da8fa4e3SBjoern A. Zeeb ath10k_coredump_get_mem_layout(struct ath10k *ar)
214da8fa4e3SBjoern A. Zeeb {
215da8fa4e3SBjoern A. Zeeb return NULL;
216da8fa4e3SBjoern A. Zeeb }
217da8fa4e3SBjoern A. Zeeb
218da8fa4e3SBjoern A. Zeeb static inline const struct ath10k_hw_mem_layout *
_ath10k_coredump_get_mem_layout(struct ath10k * ar)219da8fa4e3SBjoern A. Zeeb _ath10k_coredump_get_mem_layout(struct ath10k *ar)
220da8fa4e3SBjoern A. Zeeb {
221da8fa4e3SBjoern A. Zeeb return NULL;
222da8fa4e3SBjoern A. Zeeb }
223da8fa4e3SBjoern A. Zeeb
224da8fa4e3SBjoern A. Zeeb #endif /* CONFIG_DEV_COREDUMP */
225da8fa4e3SBjoern A. Zeeb
226da8fa4e3SBjoern A. Zeeb #endif /* _COREDUMP_H_ */
227