xref: /freebsd/sys/arm64/include/pte.h (revision 19fae0f66023a97a9b464b3beeeabb2081f575b3)
1 /*-
2  * Copyright (c) 2014 Andrew Turner
3  * Copyright (c) 2014-2015 The FreeBSD Foundation
4  * All rights reserved.
5  *
6  * This software was developed by Andrew Turner under
7  * sponsorship from the FreeBSD Foundation.
8  *
9  * Redistribution and use in source and binary forms, with or without
10  * modification, are permitted provided that the following conditions
11  * are met:
12  * 1. Redistributions of source code must retain the above copyright
13  *    notice, this list of conditions and the following disclaimer.
14  * 2. Redistributions in binary form must reproduce the above copyright
15  *    notice, this list of conditions and the following disclaimer in the
16  *    documentation and/or other materials provided with the distribution.
17  *
18  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
19  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
22  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28  * SUCH DAMAGE.
29  *
30  * $FreeBSD$
31  */
32 
33 #ifdef __arm__
34 #include <arm/pte.h>
35 #else /* !__arm__ */
36 
37 #ifndef _MACHINE_PTE_H_
38 #define	_MACHINE_PTE_H_
39 
40 #ifndef LOCORE
41 typedef	uint64_t	pd_entry_t;		/* page directory entry */
42 typedef	uint64_t	pt_entry_t;		/* page table entry */
43 #endif
44 
45 /* Table attributes */
46 #define	TATTR_MASK		UINT64_C(0xfff8000000000000)
47 #define	TATTR_AP_TABLE_MASK	(3UL << 61)
48 #define	TATTR_AP_TABLE_RO	(2UL << 61)
49 #define	TATTR_AP_TABLE_NO_EL0	(1UL << 61)
50 #define	TATTR_UXN_TABLE		(1UL << 60)
51 #define	TATTR_PXN_TABLE		(1UL << 59)
52 /* Bits 58:51 are ignored */
53 
54 /* Block and Page attributes */
55 #define	ATTR_MASK_H		UINT64_C(0xfffc000000000000)
56 #define	ATTR_MASK_L		UINT64_C(0x0000000000000fff)
57 #define	ATTR_MASK		(ATTR_MASK_H | ATTR_MASK_L)
58 
59 #define BASE_MASK		~ATTR_MASK
60 #define BASE_ADDR(x)		((x) & BASE_MASK)
61 
62 #define PTE_TO_PHYS(pte)	BASE_ADDR(pte)
63 /* Convert a phys addr to the output address field of a PTE */
64 #define PHYS_TO_PTE(pa)		(pa)
65 
66 /* Bits 58:55 are reserved for software */
67 #define	ATTR_SW_UNUSED1		(1UL << 58)
68 #define	ATTR_SW_NO_PROMOTE	(1UL << 57)
69 #define	ATTR_SW_MANAGED		(1UL << 56)
70 #define	ATTR_SW_WIRED		(1UL << 55)
71 
72 #define	ATTR_S1_UXN		(1UL << 54)
73 #define	ATTR_S1_PXN		(1UL << 53)
74 #define	ATTR_S1_XN		(ATTR_S1_PXN | ATTR_S1_UXN)
75 
76 #define	ATTR_S2_XN(x)		((x) << 53)
77 #define	 ATTR_S2_XN_MASK	ATTR_S2_XN(3UL)
78 #define	 ATTR_S2_XN_NONE	0UL	/* Allow execution at EL0 & EL1 */
79 #define	 ATTR_S2_XN_EL1		1UL	/* Allow execution at EL0 */
80 #define	 ATTR_S2_XN_ALL		2UL	/* No execution */
81 #define	 ATTR_S2_XN_EL0		3UL	/* Allow execution at EL1 */
82 
83 #define	ATTR_CONTIGUOUS		(1UL << 52)
84 #define	ATTR_DBM		(1UL << 51)
85 #define	ATTR_S1_nG		(1 << 11)
86 #define	ATTR_AF			(1 << 10)
87 #define	ATTR_SH(x)		((x) << 8)
88 #define	 ATTR_SH_MASK		ATTR_SH(3)
89 #define	 ATTR_SH_NS		0		/* Non-shareable */
90 #define	 ATTR_SH_OS		2		/* Outer-shareable */
91 #define	 ATTR_SH_IS		3		/* Inner-shareable */
92 
93 #define	ATTR_S1_AP_RW_BIT	(1 << 7)
94 #define	ATTR_S1_AP(x)		((x) << 6)
95 #define	 ATTR_S1_AP_MASK	ATTR_S1_AP(3)
96 #define	 ATTR_S1_AP_RW		(0 << 1)
97 #define	 ATTR_S1_AP_RO		(1 << 1)
98 #define	 ATTR_S1_AP_USER	(1 << 0)
99 #define	ATTR_S1_NS		(1 << 5)
100 #define	ATTR_S1_IDX(x)		((x) << 2)
101 #define	ATTR_S1_IDX_MASK	(7 << 2)
102 
103 #define	ATTR_S2_S2AP(x)		((x) << 6)
104 #define	 ATTR_S2_S2AP_MASK	3
105 #define	 ATTR_S2_S2AP_READ	1
106 #define	 ATTR_S2_S2AP_WRITE	2
107 
108 #define	ATTR_S2_MEMATTR(x)		((x) << 2)
109 #define	 ATTR_S2_MEMATTR_MASK		ATTR_S2_MEMATTR(0xf)
110 #define	 ATTR_S2_MEMATTR_DEVICE_nGnRnE	0x0
111 #define	 ATTR_S2_MEMATTR_NC		0xf
112 #define	 ATTR_S2_MEMATTR_WT		0xa
113 #define	 ATTR_S2_MEMATTR_WB		0xf
114 
115 #define	ATTR_DEFAULT	(ATTR_AF | ATTR_SH(ATTR_SH_IS))
116 
117 #define	ATTR_DESCR_MASK		3
118 #define	ATTR_DESCR_VALID	1
119 #define	ATTR_DESCR_TYPE_MASK	2
120 #define	ATTR_DESCR_TYPE_TABLE	2
121 #define	ATTR_DESCR_TYPE_PAGE	2
122 #define	ATTR_DESCR_TYPE_BLOCK	0
123 
124 #if PAGE_SIZE == PAGE_SIZE_4K
125 #define	L0_SHIFT	39
126 #define	L1_SHIFT	30
127 #define	L2_SHIFT	21
128 #define	L3_SHIFT	12
129 #elif PAGE_SIZE == PAGE_SIZE_16K
130 #define	L0_SHIFT	47
131 #define	L1_SHIFT	36
132 #define	L2_SHIFT	25
133 #define	L3_SHIFT	14
134 #else
135 #error Unsupported page size
136 #endif
137 
138 /* Level 0 table, 512GiB/128TiB per entry */
139 #define	L0_SIZE		(UINT64_C(1) << L0_SHIFT)
140 #define	L0_OFFSET	(L0_SIZE - 1ul)
141 #define	L0_INVAL	0x0 /* An invalid address */
142 	/* 0x1 Level 0 doesn't support block translation */
143 	/* 0x2 also marks an invalid address */
144 #define	L0_TABLE	0x3 /* A next-level table */
145 
146 /* Level 1 table, 1GiB/64GiB per entry */
147 #define	L1_SIZE 	(UINT64_C(1) << L1_SHIFT)
148 #define	L1_OFFSET 	(L1_SIZE - 1)
149 #define	L1_INVAL	L0_INVAL
150 #define	L1_BLOCK	0x1
151 #define	L1_TABLE	L0_TABLE
152 
153 /* Level 2 table, 2MiB/32MiB per entry */
154 #define	L2_SIZE 	(UINT64_C(1) << L2_SHIFT)
155 #define	L2_OFFSET 	(L2_SIZE - 1)
156 #define	L2_INVAL	L1_INVAL
157 #define	L2_BLOCK	0x1
158 #define	L2_TABLE	L1_TABLE
159 
160 /* Level 3 table, 4KiB/16KiB per entry */
161 #define	L3_SIZE 	(1 << L3_SHIFT)
162 #define	L3_OFFSET 	(L3_SIZE - 1)
163 #define	L3_INVAL	0x0
164 	/* 0x1 is reserved */
165 	/* 0x2 also marks an invalid address */
166 #define	L3_PAGE		0x3
167 
168 #define	PMAP_MAPDEV_EARLY_SIZE	(L2_SIZE * 8)
169 
170 #if PAGE_SIZE == PAGE_SIZE_4K
171 #define	L0_ENTRIES_SHIFT 9
172 #define	Ln_ENTRIES_SHIFT 9
173 #elif PAGE_SIZE == PAGE_SIZE_16K
174 #define	L0_ENTRIES_SHIFT 1
175 #define	Ln_ENTRIES_SHIFT 11
176 #else
177 #error Unsupported page size
178 #endif
179 
180 #define	L0_ENTRIES	(1 << L0_ENTRIES_SHIFT)
181 #define	L0_ADDR_MASK	(L0_ENTRIES - 1)
182 
183 #define	Ln_ENTRIES	(1 << Ln_ENTRIES_SHIFT)
184 #define	Ln_ADDR_MASK	(Ln_ENTRIES - 1)
185 #define	Ln_TABLE_MASK	((1 << 12) - 1)
186 
187 #define	pmap_l0_index(va)	(((va) >> L0_SHIFT) & L0_ADDR_MASK)
188 #define	pmap_l1_index(va)	(((va) >> L1_SHIFT) & Ln_ADDR_MASK)
189 #define	pmap_l2_index(va)	(((va) >> L2_SHIFT) & Ln_ADDR_MASK)
190 #define	pmap_l3_index(va)	(((va) >> L3_SHIFT) & Ln_ADDR_MASK)
191 
192 #endif /* !_MACHINE_PTE_H_ */
193 
194 /* End of pte.h */
195 
196 #endif /* !__arm__ */
197