1 /*- 2 * Copyright (c) 2013, 2014 Andrew Turner 3 * Copyright (c) 2015,2021 The FreeBSD Foundation 4 * 5 * Portions of this software were developed by Andrew Turner 6 * under sponsorship from the FreeBSD Foundation. 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 1. Redistributions of source code must retain the above copyright 12 * notice, this list of conditions and the following disclaimer. 13 * 2. Redistributions in binary form must reproduce the above copyright 14 * notice, this list of conditions and the following disclaimer in the 15 * documentation and/or other materials provided with the distribution. 16 * 17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27 * SUCH DAMAGE. 28 */ 29 30 #ifdef __arm__ 31 #include <arm/armreg.h> 32 #else /* !__arm__ */ 33 34 #ifndef _MACHINE_ARMREG_H_ 35 #define _MACHINE_ARMREG_H_ 36 37 #define INSN_SIZE 4 38 39 #define MRS_MASK 0xfff00000 40 #define MRS_VALUE 0xd5300000 41 #define MSR_REG_VALUE 0xd5100000 42 #define MSR_IMM_VALUE 0xd5000000 43 #define MRS_SPECIAL(insn) ((insn) & 0x000fffe0) 44 #define MRS_REGISTER(insn) ((insn) & 0x0000001f) 45 #define MRS_Op0_SHIFT 19 46 #define MRS_Op0_MASK 0x00080000 47 #define MRS_Op1_SHIFT 16 48 #define MRS_Op1_MASK 0x00070000 49 #define MRS_CRn_SHIFT 12 50 #define MRS_CRn_MASK 0x0000f000 51 #define MRS_CRm_SHIFT 8 52 #define MRS_CRm_MASK 0x00000f00 53 #define MRS_Op2_SHIFT 5 54 #define MRS_Op2_MASK 0x000000e0 55 #define MRS_Rt_SHIFT 0 56 #define MRS_Rt_MASK 0x0000001f 57 #define __MRS_REG(op0, op1, crn, crm, op2) \ 58 (((op0) << MRS_Op0_SHIFT) | ((op1) << MRS_Op1_SHIFT) | \ 59 ((crn) << MRS_CRn_SHIFT) | ((crm) << MRS_CRm_SHIFT) | \ 60 ((op2) << MRS_Op2_SHIFT)) 61 #define MRS_REG(reg) \ 62 __MRS_REG(reg##_op0, reg##_op1, reg##_CRn, reg##_CRm, reg##_op2) 63 64 #define __MRS_REG_ALT_NAME(op0, op1, crn, crm, op2) \ 65 S##op0##_##op1##_C##crn##_C##crm##_##op2 66 #define _MRS_REG_ALT_NAME(op0, op1, crn, crm, op2) \ 67 __MRS_REG_ALT_NAME(op0, op1, crn, crm, op2) 68 #define MRS_REG_ALT_NAME(reg) \ 69 _MRS_REG_ALT_NAME(reg##_op0, reg##_op1, reg##_CRn, reg##_CRm, reg##_op2) 70 71 72 #define READ_SPECIALREG(reg) \ 73 ({ uint64_t _val; \ 74 __asm __volatile("mrs %0, " __STRING(reg) : "=&r" (_val)); \ 75 _val; \ 76 }) 77 #define WRITE_SPECIALREG(reg, _val) \ 78 __asm __volatile("msr " __STRING(reg) ", %0" : : "r"((uint64_t)_val)) 79 80 #define UL(x) UINT64_C(x) 81 82 /* AFSR0_EL1 - Auxiliary Fault Status Register 0 */ 83 #define AFSR0_EL1_REG MRS_REG_ALT_NAME(AFSR0_EL1) 84 #define AFSR0_EL1_op0 3 85 #define AFSR0_EL1_op1 0 86 #define AFSR0_EL1_CRn 5 87 #define AFSR0_EL1_CRm 1 88 #define AFSR0_EL1_op2 0 89 90 /* AFSR0_EL12 */ 91 #define AFSR0_EL12_REG MRS_REG_ALT_NAME(AFSR0_EL12) 92 #define AFSR0_EL12_op0 3 93 #define AFSR0_EL12_op1 5 94 #define AFSR0_EL12_CRn 5 95 #define AFSR0_EL12_CRm 1 96 #define AFSR0_EL12_op2 0 97 98 /* AFSR1_EL1 - Auxiliary Fault Status Register 1 */ 99 #define AFSR1_EL1_REG MRS_REG_ALT_NAME(AFSR1_EL1) 100 #define AFSR1_EL1_op0 3 101 #define AFSR1_EL1_op1 0 102 #define AFSR1_EL1_CRn 5 103 #define AFSR1_EL1_CRm 1 104 #define AFSR1_EL1_op2 1 105 106 /* AFSR1_EL12 */ 107 #define AFSR1_EL12_REG MRS_REG_ALT_NAME(AFSR1_EL12) 108 #define AFSR1_EL12_op0 3 109 #define AFSR1_EL12_op1 5 110 #define AFSR1_EL12_CRn 5 111 #define AFSR1_EL12_CRm 1 112 #define AFSR1_EL12_op2 1 113 114 /* AMAIR_EL1 - Auxiliary Memory Attribute Indirection Register */ 115 #define AMAIR_EL1_REG MRS_REG_ALT_NAME(AMAIR_EL1) 116 #define AMAIR_EL1_op0 3 117 #define AMAIR_EL1_op1 0 118 #define AMAIR_EL1_CRn 10 119 #define AMAIR_EL1_CRm 3 120 #define AMAIR_EL1_op2 0 121 122 /* AMAIR_EL12 */ 123 #define AMAIR_EL12_REG MRS_REG_ALT_NAME(AMAIR_EL12) 124 #define AMAIR_EL12_op0 3 125 #define AMAIR_EL12_op1 5 126 #define AMAIR_EL12_CRn 10 127 #define AMAIR_EL12_CRm 3 128 #define AMAIR_EL12_op2 0 129 130 /* APDAKeyHi_EL1 */ 131 #define APDAKeyHi_EL1_REG MRS_REG_ALT_NAME(APDAKeyHi_EL1) 132 #define APDAKeyHi_EL1_op0 3 133 #define APDAKeyHi_EL1_op1 0 134 #define APDAKeyHi_EL1_CRn 2 135 #define APDAKeyHi_EL1_CRm 2 136 #define APDAKeyHi_EL1_op2 1 137 138 /* APDAKeyLo_EL1 */ 139 #define APDAKeyLo_EL1_REG MRS_REG_ALT_NAME(APDAKeyLo_EL1) 140 #define APDAKeyLo_EL1_op0 3 141 #define APDAKeyLo_EL1_op1 0 142 #define APDAKeyLo_EL1_CRn 2 143 #define APDAKeyLo_EL1_CRm 2 144 #define APDAKeyLo_EL1_op2 0 145 146 /* APDBKeyHi_EL1 */ 147 #define APDBKeyHi_EL1_REG MRS_REG_ALT_NAME(APDBKeyHi_EL1) 148 #define APDBKeyHi_EL1_op0 3 149 #define APDBKeyHi_EL1_op1 0 150 #define APDBKeyHi_EL1_CRn 2 151 #define APDBKeyHi_EL1_CRm 2 152 #define APDBKeyHi_EL1_op2 3 153 154 /* APDBKeyLo_EL1 */ 155 #define APDBKeyLo_EL1_REG MRS_REG_ALT_NAME(APDBKeyLo_EL1) 156 #define APDBKeyLo_EL1_op0 3 157 #define APDBKeyLo_EL1_op1 0 158 #define APDBKeyLo_EL1_CRn 2 159 #define APDBKeyLo_EL1_CRm 2 160 #define APDBKeyLo_EL1_op2 2 161 162 /* APGAKeyHi_EL1 */ 163 #define APGAKeyHi_EL1_REG MRS_REG_ALT_NAME(APGAKeyHi_EL1) 164 #define APGAKeyHi_EL1_op0 3 165 #define APGAKeyHi_EL1_op1 0 166 #define APGAKeyHi_EL1_CRn 2 167 #define APGAKeyHi_EL1_CRm 3 168 #define APGAKeyHi_EL1_op2 1 169 170 /* APGAKeyLo_EL1 */ 171 #define APGAKeyLo_EL1_REG MRS_REG_ALT_NAME(APGAKeyLo_EL1) 172 #define APGAKeyLo_EL1_op0 3 173 #define APGAKeyLo_EL1_op1 0 174 #define APGAKeyLo_EL1_CRn 2 175 #define APGAKeyLo_EL1_CRm 3 176 #define APGAKeyLo_EL1_op2 0 177 178 /* APIAKeyHi_EL1 */ 179 #define APIAKeyHi_EL1_REG MRS_REG_ALT_NAME(APIAKeyHi_EL1) 180 #define APIAKeyHi_EL1_op0 3 181 #define APIAKeyHi_EL1_op1 0 182 #define APIAKeyHi_EL1_CRn 2 183 #define APIAKeyHi_EL1_CRm 1 184 #define APIAKeyHi_EL1_op2 1 185 186 /* APIAKeyLo_EL1 */ 187 #define APIAKeyLo_EL1_REG MRS_REG_ALT_NAME(APIAKeyLo_EL1) 188 #define APIAKeyLo_EL1_op0 3 189 #define APIAKeyLo_EL1_op1 0 190 #define APIAKeyLo_EL1_CRn 2 191 #define APIAKeyLo_EL1_CRm 1 192 #define APIAKeyLo_EL1_op2 0 193 194 /* APIBKeyHi_EL1 */ 195 #define APIBKeyHi_EL1_REG MRS_REG_ALT_NAME(APIBKeyHi_EL1) 196 #define APIBKeyHi_EL1_op0 3 197 #define APIBKeyHi_EL1_op1 0 198 #define APIBKeyHi_EL1_CRn 2 199 #define APIBKeyHi_EL1_CRm 1 200 #define APIBKeyHi_EL1_op2 3 201 202 /* APIBKeyLo_EL1 */ 203 #define APIBKeyLo_EL1_REG MRS_REG_ALT_NAME(APIBKeyLo_EL1) 204 #define APIBKeyLo_EL1_op0 3 205 #define APIBKeyLo_EL1_op1 0 206 #define APIBKeyLo_EL1_CRn 2 207 #define APIBKeyLo_EL1_CRm 1 208 #define APIBKeyLo_EL1_op2 2 209 210 /* CCSIDR_EL1 - Cache Size ID Register */ 211 #define CCSIDR_NumSets_MASK 0x0FFFE000 212 #define CCSIDR_NumSets64_MASK 0x00FFFFFF00000000 213 #define CCSIDR_NumSets_SHIFT 13 214 #define CCSIDR_NumSets64_SHIFT 32 215 #define CCSIDR_Assoc_MASK 0x00001FF8 216 #define CCSIDR_Assoc64_MASK 0x0000000000FFFFF8 217 #define CCSIDR_Assoc_SHIFT 3 218 #define CCSIDR_Assoc64_SHIFT 3 219 #define CCSIDR_LineSize_MASK 0x7 220 #define CCSIDR_NSETS(idr) \ 221 (((idr) & CCSIDR_NumSets_MASK) >> CCSIDR_NumSets_SHIFT) 222 #define CCSIDR_ASSOC(idr) \ 223 (((idr) & CCSIDR_Assoc_MASK) >> CCSIDR_Assoc_SHIFT) 224 #define CCSIDR_NSETS_64(idr) \ 225 (((idr) & CCSIDR_NumSets64_MASK) >> CCSIDR_NumSets64_SHIFT) 226 #define CCSIDR_ASSOC_64(idr) \ 227 (((idr) & CCSIDR_Assoc64_MASK) >> CCSIDR_Assoc64_SHIFT) 228 229 /* CLIDR_EL1 - Cache level ID register */ 230 #define CLIDR_CTYPE_MASK 0x7 /* Cache type mask bits */ 231 #define CLIDR_CTYPE_IO 0x1 /* Instruction only */ 232 #define CLIDR_CTYPE_DO 0x2 /* Data only */ 233 #define CLIDR_CTYPE_ID 0x3 /* Split instruction and data */ 234 #define CLIDR_CTYPE_UNIFIED 0x4 /* Unified */ 235 236 /* CNTKCTL_EL1 - Counter-timer Kernel Control Register */ 237 #define CNTKCTL_EL1 MRS_REG(CNTKCTL_EL0) 238 #define CNTKCTL_EL1_op0 3 239 #define CNTKCTL_EL1_op1 0 240 #define CNTKCTL_EL1_CRn 14 241 #define CNTKCTL_EL1_CRm 1 242 #define CNTKCTL_EL1_op2 0 243 244 /* CNTKCTL_EL12 - Counter-timer Kernel Control Register */ 245 #define CNTKCTL_EL12 MRS_REG(CNTKCTL_EL0) 246 #define CNTKCTL_EL12_op0 3 247 #define CNTKCTL_EL12_op1 5 248 #define CNTKCTL_EL12_CRn 14 249 #define CNTKCTL_EL12_CRm 1 250 #define CNTKCTL_EL12_op2 0 251 252 /* CNTP_CTL_EL0 - Counter-timer Physical Timer Control register */ 253 #define CNTP_CTL_EL0 MRS_REG(CNTP_CTL_EL0) 254 #define CNTP_CTL_EL0_op0 3 255 #define CNTP_CTL_EL0_op1 3 256 #define CNTP_CTL_EL0_CRn 14 257 #define CNTP_CTL_EL0_CRm 2 258 #define CNTP_CTL_EL0_op2 1 259 #define CNTP_CTL_ENABLE (1 << 0) 260 #define CNTP_CTL_IMASK (1 << 1) 261 #define CNTP_CTL_ISTATUS (1 << 2) 262 263 /* CNTP_CVAL_EL0 - Counter-timer Physical Timer CompareValue register */ 264 #define CNTP_CVAL_EL0 MRS_REG(CNTP_CVAL_EL0) 265 #define CNTP_CVAL_EL0_op0 3 266 #define CNTP_CVAL_EL0_op1 3 267 #define CNTP_CVAL_EL0_CRn 14 268 #define CNTP_CVAL_EL0_CRm 2 269 #define CNTP_CVAL_EL0_op2 2 270 271 /* CNTP_TVAL_EL0 - Counter-timer Physical Timer TimerValue register */ 272 #define CNTP_TVAL_EL0 MRS_REG(CNTP_TVAL_EL0) 273 #define CNTP_TVAL_EL0_op0 3 274 #define CNTP_TVAL_EL0_op1 3 275 #define CNTP_TVAL_EL0_CRn 14 276 #define CNTP_TVAL_EL0_CRm 2 277 #define CNTP_TVAL_EL0_op2 0 278 279 /* CNTPCT_EL0 - Counter-timer Physical Count register */ 280 #define CNTPCT_EL0 MRS_REG(CNTPCT_EL0) 281 #define CNTPCT_EL0_ISS ISS_MSR_REG(CNTPCT_EL0) 282 #define CNTPCT_EL0_op0 3 283 #define CNTPCT_EL0_op1 3 284 #define CNTPCT_EL0_CRn 14 285 #define CNTPCT_EL0_CRm 0 286 #define CNTPCT_EL0_op2 1 287 288 /* CNTV_CTL_EL0 - Counter-timer Virtual Timer Control register */ 289 #define CNTV_CTL_EL0 MRS_REG(CNTV_CTL_EL0) 290 #define CNTV_CTL_EL0_op0 3 291 #define CNTV_CTL_EL0_op1 3 292 #define CNTV_CTL_EL0_CRn 14 293 #define CNTV_CTL_EL0_CRm 3 294 #define CNTV_CTL_EL0_op2 1 295 296 /* CNTV_CTL_EL02 - Counter-timer Virtual Timer Control register */ 297 #define CNTV_CTL_EL02 MRS_REG(CNTV_CTL_EL02) 298 #define CNTV_CTL_EL02_op0 3 299 #define CNTV_CTL_EL02_op1 5 300 #define CNTV_CTL_EL02_CRn 14 301 #define CNTV_CTL_EL02_CRm 3 302 #define CNTV_CTL_EL02_op2 1 303 304 /* CNTV_CVAL_EL0 - Counter-timer Virtual Timer CompareValue register */ 305 #define CNTV_CVAL_EL0 MRS_REG(CNTV_CVAL_EL0) 306 #define CNTV_CVAL_EL0_op0 3 307 #define CNTV_CVAL_EL0_op1 3 308 #define CNTV_CVAL_EL0_CRn 14 309 #define CNTV_CVAL_EL0_CRm 3 310 #define CNTV_CVAL_EL0_op2 2 311 312 /* CNTV_CVAL_EL02 - Counter-timer Virtual Timer CompareValue register */ 313 #define CNTV_CVAL_EL02 MRS_REG(CNTV_CVAL_EL02) 314 #define CNTV_CVAL_EL02_op0 3 315 #define CNTV_CVAL_EL02_op1 5 316 #define CNTV_CVAL_EL02_CRn 14 317 #define CNTV_CVAL_EL02_CRm 3 318 #define CNTV_CVAL_EL02_op2 2 319 320 /* CONTEXTIDR_EL1 - Context ID register */ 321 #define CONTEXTIDR_EL1 MRS_REG(CONTEXTIDR_EL1) 322 #define CONTEXTIDR_EL1_REG MRS_REG_ALT_NAME(CONTEXTIDR_EL1) 323 #define CONTEXTIDR_EL1_op0 3 324 #define CONTEXTIDR_EL1_op1 0 325 #define CONTEXTIDR_EL1_CRn 13 326 #define CONTEXTIDR_EL1_CRm 0 327 #define CONTEXTIDR_EL1_op2 1 328 329 /* CONTEXTIDR_EL12 */ 330 #define CONTEXTIDR_EL12_REG MRS_REG_ALT_NAME(CONTEXTIDR_EL12) 331 #define CONTEXTIDR_EL12_op0 3 332 #define CONTEXTIDR_EL12_op1 5 333 #define CONTEXTIDR_EL12_CRn 13 334 #define CONTEXTIDR_EL12_CRm 0 335 #define CONTEXTIDR_EL12_op2 1 336 337 /* CPACR_EL1 */ 338 #define CPACR_EL1_REG MRS_REG_ALT_NAME(CPACR_EL1) 339 #define CPACR_EL1_op0 3 340 #define CPACR_EL1_op1 0 341 #define CPACR_EL1_CRn 1 342 #define CPACR_EL1_CRm 0 343 #define CPACR_EL1_op2 2 344 #define CPACR_ZEN_MASK (0x3 << 16) 345 #define CPACR_ZEN_TRAP_ALL1 (0x0 << 16) /* Traps from EL0 and EL1 */ 346 #define CPACR_ZEN_TRAP_EL0 (0x1 << 16) /* Traps from EL0 */ 347 #define CPACR_ZEN_TRAP_ALL2 (0x2 << 16) /* Traps from EL0 and EL1 */ 348 #define CPACR_ZEN_TRAP_NONE (0x3 << 16) /* No traps */ 349 #define CPACR_FPEN_MASK (0x3 << 20) 350 #define CPACR_FPEN_TRAP_ALL1 (0x0 << 20) /* Traps from EL0 and EL1 */ 351 #define CPACR_FPEN_TRAP_EL0 (0x1 << 20) /* Traps from EL0 */ 352 #define CPACR_FPEN_TRAP_ALL2 (0x2 << 20) /* Traps from EL0 and EL1 */ 353 #define CPACR_FPEN_TRAP_NONE (0x3 << 20) /* No traps */ 354 #define CPACR_TTA (0x1 << 28) 355 356 /* CPACR_EL12 */ 357 #define CPACR_EL12_REG MRS_REG_ALT_NAME(CPACR_EL12) 358 #define CPACR_EL12_op0 3 359 #define CPACR_EL12_op1 5 360 #define CPACR_EL12_CRn 1 361 #define CPACR_EL12_CRm 0 362 #define CPACR_EL12_op2 2 363 364 /* CSSELR_EL1 - Cache size selection register */ 365 #define CSSELR_Level(i) (i << 1) 366 #define CSSELR_InD 0x00000001 367 368 /* CTR_EL0 - Cache Type Register */ 369 #define CTR_EL0 MRS_REG(CTR_EL0) 370 #define CTR_EL0_REG MRS_REG_ALT_NAME(CTR_EL0) 371 #define CTR_EL0_ISS ISS_MSR_REG(CTR_EL0) 372 #define CTR_EL0_op0 3 373 #define CTR_EL0_op1 3 374 #define CTR_EL0_CRn 0 375 #define CTR_EL0_CRm 0 376 #define CTR_EL0_op2 1 377 #define CTR_RES1 (1 << 31) 378 #define CTR_TminLine_SHIFT 32 379 #define CTR_TminLine_MASK (UL(0x3f) << CTR_TminLine_SHIFT) 380 #define CTR_TminLine_VAL(reg) ((reg) & CTR_TminLine_MASK) 381 #define CTR_DIC_SHIFT 29 382 #define CTR_DIC_WIDTH 1 383 #define CTR_DIC_MASK (0x1 << CTR_DIC_SHIFT) 384 #define CTR_DIC_VAL(reg) ((reg) & CTR_DIC_MASK) 385 #define CTR_DIC_NONE (0x0 << CTR_DIC_SHIFT) 386 #define CTR_DIC_IMPL (0x1 << CTR_DIC_SHIFT) 387 #define CTR_IDC_SHIFT 28 388 #define CTR_IDC_WIDTH 1 389 #define CTR_IDC_MASK (0x1 << CTR_IDC_SHIFT) 390 #define CTR_IDC_VAL(reg) ((reg) & CTR_IDC_MASK) 391 #define CTR_IDC_NONE (0x0 << CTR_IDC_SHIFT) 392 #define CTR_IDC_IMPL (0x1 << CTR_IDC_SHIFT) 393 #define CTR_CWG_SHIFT 24 394 #define CTR_CWG_WIDTH 4 395 #define CTR_CWG_MASK (0xf << CTR_CWG_SHIFT) 396 #define CTR_CWG_VAL(reg) ((reg) & CTR_CWG_MASK) 397 #define CTR_CWG_SIZE(reg) (4 << (CTR_CWG_VAL(reg) >> CTR_CWG_SHIFT)) 398 #define CTR_ERG_SHIFT 20 399 #define CTR_ERG_WIDTH 4 400 #define CTR_ERG_MASK (0xf << CTR_ERG_SHIFT) 401 #define CTR_ERG_VAL(reg) ((reg) & CTR_ERG_MASK) 402 #define CTR_ERG_SIZE(reg) (4 << (CTR_ERG_VAL(reg) >> CTR_ERG_SHIFT)) 403 #define CTR_DLINE_SHIFT 16 404 #define CTR_DLINE_WIDTH 4 405 #define CTR_DLINE_MASK (0xf << CTR_DLINE_SHIFT) 406 #define CTR_DLINE_VAL(reg) ((reg) & CTR_DLINE_MASK) 407 #define CTR_DLINE_SIZE(reg) (4 << (CTR_DLINE_VAL(reg) >> CTR_DLINE_SHIFT)) 408 #define CTR_L1IP_SHIFT 14 409 #define CTR_L1IP_WIDTH 2 410 #define CTR_L1IP_MASK (0x3 << CTR_L1IP_SHIFT) 411 #define CTR_L1IP_VAL(reg) ((reg) & CTR_L1IP_MASK) 412 #define CTR_L1IP_VIPT (2 << CTR_L1IP_SHIFT) 413 #define CTR_L1IP_PIPT (3 << CTR_L1IP_SHIFT) 414 #define CTR_ILINE_SHIFT 0 415 #define CTR_ILINE_WIDTH 4 416 #define CTR_ILINE_MASK (0xf << CTR_ILINE_SHIFT) 417 #define CTR_ILINE_VAL(reg) ((reg) & CTR_ILINE_MASK) 418 #define CTR_ILINE_SIZE(reg) (4 << (CTR_ILINE_VAL(reg) >> CTR_ILINE_SHIFT)) 419 420 /* CurrentEL - Current Exception Level */ 421 #define CURRENTEL_EL_SHIFT 2 422 #define CURRENTEL_EL_MASK (0x3 << CURRENTEL_EL_SHIFT) 423 #define CURRENTEL_EL_EL0 (0x0 << CURRENTEL_EL_SHIFT) 424 #define CURRENTEL_EL_EL1 (0x1 << CURRENTEL_EL_SHIFT) 425 #define CURRENTEL_EL_EL2 (0x2 << CURRENTEL_EL_SHIFT) 426 #define CURRENTEL_EL_EL3 (0x3 << CURRENTEL_EL_SHIFT) 427 428 /* DAIFSet/DAIFClear */ 429 #define DAIF_D (1 << 3) 430 #define DAIF_A (1 << 2) 431 #define DAIF_I (1 << 1) 432 #define DAIF_F (1 << 0) 433 #define DAIF_ALL (DAIF_D | DAIF_A | DAIF_I | DAIF_F) 434 #define DAIF_INTR (DAIF_I | DAIF_F) /* All exceptions that pass */ 435 /* through the intr framework */ 436 437 /* DBGBCR<n>_EL1 - Debug Breakpoint Control Registers */ 438 #define DBGBCR_EL1_op0 2 439 #define DBGBCR_EL1_op1 0 440 #define DBGBCR_EL1_CRn 0 441 /* DBGBCR_EL1_CRm indicates which watchpoint this register is for */ 442 #define DBGBCR_EL1_op2 5 443 #define DBGBCR_EN 0x1 444 #define DBGBCR_PMC_SHIFT 1 445 #define DBGBCR_PMC (0x3 << DBGBCR_PMC_SHIFT) 446 #define DBGBCR_PMC_EL1 (0x1 << DBGBCR_PMC_SHIFT) 447 #define DBGBCR_PMC_EL0 (0x2 << DBGBCR_PMC_SHIFT) 448 #define DBGBCR_BAS_SHIFT 5 449 #define DBGBCR_BAS (0xf << DBGBCR_BAS_SHIFT) 450 #define DBGBCR_HMC_SHIFT 13 451 #define DBGBCR_HMC (0x1 << DBGBCR_HMC_SHIFT) 452 #define DBGBCR_SSC_SHIFT 14 453 #define DBGBCR_SSC (0x3 << DBGBCR_SSC_SHIFT) 454 #define DBGBCR_LBN_SHIFT 16 455 #define DBGBCR_LBN (0xf << DBGBCR_LBN_SHIFT) 456 #define DBGBCR_BT_SHIFT 20 457 #define DBGBCR_BT (0xf << DBGBCR_BT_SHIFT) 458 459 /* DBGBVR<n>_EL1 - Debug Breakpoint Value Registers */ 460 #define DBGBVR_EL1_op0 2 461 #define DBGBVR_EL1_op1 0 462 #define DBGBVR_EL1_CRn 0 463 /* DBGBVR_EL1_CRm indicates which watchpoint this register is for */ 464 #define DBGBVR_EL1_op2 4 465 466 /* DBGWCR<n>_EL1 - Debug Watchpoint Control Registers */ 467 #define DBGWCR_EL1_op0 2 468 #define DBGWCR_EL1_op1 0 469 #define DBGWCR_EL1_CRn 0 470 /* DBGWCR_EL1_CRm indicates which watchpoint this register is for */ 471 #define DBGWCR_EL1_op2 7 472 #define DBGWCR_EN 0x1 473 #define DBGWCR_PAC_SHIFT 1 474 #define DBGWCR_PAC (0x3 << DBGWCR_PAC_SHIFT) 475 #define DBGWCR_PAC_EL1 (0x1 << DBGWCR_PAC_SHIFT) 476 #define DBGWCR_PAC_EL0 (0x2 << DBGWCR_PAC_SHIFT) 477 #define DBGWCR_LSC_SHIFT 3 478 #define DBGWCR_LSC (0x3 << DBGWCR_LSC_SHIFT) 479 #define DBGWCR_BAS_SHIFT 5 480 #define DBGWCR_BAS (0xff << DBGWCR_BAS_SHIFT) 481 #define DBGWCR_HMC_SHIFT 13 482 #define DBGWCR_HMC (0x1 << DBGWCR_HMC_SHIFT) 483 #define DBGWCR_SSC_SHIFT 14 484 #define DBGWCR_SSC (0x3 << DBGWCR_SSC_SHIFT) 485 #define DBGWCR_LBN_SHIFT 16 486 #define DBGWCR_LBN (0xf << DBGWCR_LBN_SHIFT) 487 #define DBGWCR_WT_SHIFT 20 488 #define DBGWCR_WT (0x1 << DBGWCR_WT_SHIFT) 489 #define DBGWCR_MASK_SHIFT 24 490 #define DBGWCR_MASK (0x1f << DBGWCR_MASK_SHIFT) 491 492 /* DBGWVR<n>_EL1 - Debug Watchpoint Value Registers */ 493 #define DBGWVR_EL1_op0 2 494 #define DBGWVR_EL1_op1 0 495 #define DBGWVR_EL1_CRn 0 496 /* DBGWVR_EL1_CRm indicates which watchpoint this register is for */ 497 #define DBGWVR_EL1_op2 6 498 499 /* DCZID_EL0 - Data Cache Zero ID register */ 500 #define DCZID_DZP (1 << 4) /* DC ZVA prohibited if non-0 */ 501 #define DCZID_BS_SHIFT 0 502 #define DCZID_BS_MASK (0xf << DCZID_BS_SHIFT) 503 #define DCZID_BS_SIZE(reg) (((reg) & DCZID_BS_MASK) >> DCZID_BS_SHIFT) 504 505 /* DBGAUTHSTATUS_EL1 */ 506 #define DBGAUTHSTATUS_EL1 MRS_REG(DBGAUTHSTATUS_EL1) 507 #define DBGAUTHSTATUS_EL1_op0 2 508 #define DBGAUTHSTATUS_EL1_op1 0 509 #define DBGAUTHSTATUS_EL1_CRn 7 510 #define DBGAUTHSTATUS_EL1_CRm 14 511 #define DBGAUTHSTATUS_EL1_op2 6 512 513 /* DBGCLAIMCLR_EL1 */ 514 #define DBGCLAIMCLR_EL1 MRS_REG(DBGCLAIMCLR_EL1) 515 #define DBGCLAIMCLR_EL1_op0 2 516 #define DBGCLAIMCLR_EL1_op1 0 517 #define DBGCLAIMCLR_EL1_CRn 7 518 #define DBGCLAIMCLR_EL1_CRm 9 519 #define DBGCLAIMCLR_EL1_op2 6 520 521 /* DBGCLAIMSET_EL1 */ 522 #define DBGCLAIMSET_EL1 MRS_REG(DBGCLAIMSET_EL1) 523 #define DBGCLAIMSET_EL1_op0 2 524 #define DBGCLAIMSET_EL1_op1 0 525 #define DBGCLAIMSET_EL1_CRn 7 526 #define DBGCLAIMSET_EL1_CRm 8 527 #define DBGCLAIMSET_EL1_op2 6 528 529 /* DBGPRCR_EL1 */ 530 #define DBGPRCR_EL1 MRS_REG(DBGPRCR_EL1) 531 #define DBGPRCR_EL1_op0 2 532 #define DBGPRCR_EL1_op1 0 533 #define DBGPRCR_EL1_CRn 1 534 #define DBGPRCR_EL1_CRm 4 535 #define DBGPRCR_EL1_op2 4 536 537 /* ELR_EL1 */ 538 #define ELR_EL1_REG MRS_REG_ALT_NAME(ELR_EL1) 539 #define ELR_EL1_op0 3 540 #define ELR_EL1_op1 0 541 #define ELR_EL1_CRn 4 542 #define ELR_EL1_CRm 0 543 #define ELR_EL1_op2 1 544 545 /* ELR_EL12 */ 546 #define ELR_EL12_REG MRS_REG_ALT_NAME(ELR_EL12) 547 #define ELR_EL12_op0 3 548 #define ELR_EL12_op1 5 549 #define ELR_EL12_CRn 4 550 #define ELR_EL12_CRm 0 551 #define ELR_EL12_op2 1 552 553 /* ESR_ELx */ 554 #define ESR_ELx_ISS_MASK 0x01ffffff 555 #define ISS_FP_TFV_SHIFT 23 556 #define ISS_FP_TFV (0x01 << ISS_FP_TFV_SHIFT) 557 #define ISS_FP_IOF 0x01 558 #define ISS_FP_DZF 0x02 559 #define ISS_FP_OFF 0x04 560 #define ISS_FP_UFF 0x08 561 #define ISS_FP_IXF 0x10 562 #define ISS_FP_IDF 0x80 563 #define ISS_INSN_FnV (0x01 << 10) 564 #define ISS_INSN_EA (0x01 << 9) 565 #define ISS_INSN_S1PTW (0x01 << 7) 566 #define ISS_INSN_IFSC_MASK (0x1f << 0) 567 568 #define ISS_WFx_TI_SHIFT 0 569 #define ISS_WFx_TI_MASK (0x03 << ISS_WFx_TI_SHIFT) 570 #define ISS_WFx_TI_WFI (0x00 << ISS_WFx_TI_SHIFT) 571 #define ISS_WFx_TI_WFE (0x01 << ISS_WFx_TI_SHIFT) 572 #define ISS_WFx_TI_WFIT (0x02 << ISS_WFx_TI_SHIFT) 573 #define ISS_WFx_TI_WFET (0x03 << ISS_WFx_TI_SHIFT) 574 #define ISS_WFx_RV_SHIFT 2 575 #define ISS_WFx_RV_MASK (0x01 << ISS_WFx_RV_SHIFT) 576 #define ISS_WFx_RV_INVALID (0x00 << ISS_WFx_RV_SHIFT) 577 #define ISS_WFx_RV_VALID (0x01 << ISS_WFx_RV_SHIFT) 578 #define ISS_WFx_RN_SHIFT 5 579 #define ISS_WFx_RN_MASK (0x1f << ISS_WFx_RN_SHIFT) 580 #define ISS_WFx_RN(x) (((x) & ISS_WFx_RN_MASK) >> ISS_WFx_RN_SHIFT) 581 #define ISS_WFx_COND_SHIFT 20 582 #define ISS_WFx_COND_MASK (0x0f << ISS_WFx_COND_SHIFT) 583 #define ISS_WFx_CV_SHIFT 24 584 #define ISS_WFx_CV_MASK (0x01 << ISS_WFx_CV_SHIFT) 585 #define ISS_WFx_CV_INVALID (0x00 << ISS_WFx_CV_SHIFT) 586 #define ISS_WFx_CV_VALID (0x01 << ISS_WFx_CV_SHIFT) 587 588 #define ISS_MSR_DIR_SHIFT 0 589 #define ISS_MSR_DIR (0x01 << ISS_MSR_DIR_SHIFT) 590 #define ISS_MSR_Rt_SHIFT 5 591 #define ISS_MSR_Rt_MASK (0x1f << ISS_MSR_Rt_SHIFT) 592 #define ISS_MSR_Rt(x) (((x) & ISS_MSR_Rt_MASK) >> ISS_MSR_Rt_SHIFT) 593 #define ISS_MSR_CRm_SHIFT 1 594 #define ISS_MSR_CRm_MASK (0xf << ISS_MSR_CRm_SHIFT) 595 #define ISS_MSR_CRm(x) (((x) & ISS_MSR_CRm_MASK) >> ISS_MSR_CRm_SHIFT) 596 #define ISS_MSR_CRn_SHIFT 10 597 #define ISS_MSR_CRn_MASK (0xf << ISS_MSR_CRn_SHIFT) 598 #define ISS_MSR_CRn(x) (((x) & ISS_MSR_CRn_MASK) >> ISS_MSR_CRn_SHIFT) 599 #define ISS_MSR_OP1_SHIFT 14 600 #define ISS_MSR_OP1_MASK (0x7 << ISS_MSR_OP1_SHIFT) 601 #define ISS_MSR_OP1(x) (((x) & ISS_MSR_OP1_MASK) >> ISS_MSR_OP1_SHIFT) 602 #define ISS_MSR_OP2_SHIFT 17 603 #define ISS_MSR_OP2_MASK (0x7 << ISS_MSR_OP2_SHIFT) 604 #define ISS_MSR_OP2(x) (((x) & ISS_MSR_OP2_MASK) >> ISS_MSR_OP2_SHIFT) 605 #define ISS_MSR_OP0_SHIFT 20 606 #define ISS_MSR_OP0_MASK (0x3 << ISS_MSR_OP0_SHIFT) 607 #define ISS_MSR_OP0(x) (((x) & ISS_MSR_OP0_MASK) >> ISS_MSR_OP0_SHIFT) 608 #define ISS_MSR_REG_MASK \ 609 (ISS_MSR_OP0_MASK | ISS_MSR_OP2_MASK | ISS_MSR_OP1_MASK | \ 610 ISS_MSR_CRn_MASK | ISS_MSR_CRm_MASK) 611 #define __ISS_MSR_REG(op0, op1, crn, crm, op2) \ 612 (((op0) << ISS_MSR_OP0_SHIFT) | \ 613 ((op1) << ISS_MSR_OP1_SHIFT) | \ 614 ((crn) << ISS_MSR_CRn_SHIFT) | \ 615 ((crm) << ISS_MSR_CRm_SHIFT) | \ 616 ((op2) << ISS_MSR_OP2_SHIFT)) 617 #define ISS_MSR_REG(reg) \ 618 __ISS_MSR_REG(reg##_op0, reg##_op1, reg##_CRn, reg##_CRm, reg##_op2) 619 620 #define ISS_DATA_ISV_SHIFT 24 621 #define ISS_DATA_ISV (0x01 << ISS_DATA_ISV_SHIFT) 622 #define ISS_DATA_SAS_SHIFT 22 623 #define ISS_DATA_SAS_MASK (0x03 << ISS_DATA_SAS_SHIFT) 624 #define ISS_DATA_SSE_SHIFT 21 625 #define ISS_DATA_SSE (0x01 << ISS_DATA_SSE_SHIFT) 626 #define ISS_DATA_SRT_SHIFT 16 627 #define ISS_DATA_SRT_MASK (0x1f << ISS_DATA_SRT_SHIFT) 628 #define ISS_DATA_SF (0x01 << 15) 629 #define ISS_DATA_AR (0x01 << 14) 630 #define ISS_DATA_FnV (0x01 << 10) 631 #define ISS_DATA_EA (0x01 << 9) 632 #define ISS_DATA_CM (0x01 << 8) 633 #define ISS_DATA_S1PTW (0x01 << 7) 634 #define ISS_DATA_WnR_SHIFT 6 635 #define ISS_DATA_WnR (0x01 << ISS_DATA_WnR_SHIFT) 636 #define ISS_DATA_DFSC_MASK (0x3f << 0) 637 #define ISS_DATA_DFSC_ASF_L0 (0x00 << 0) 638 #define ISS_DATA_DFSC_ASF_L1 (0x01 << 0) 639 #define ISS_DATA_DFSC_ASF_L2 (0x02 << 0) 640 #define ISS_DATA_DFSC_ASF_L3 (0x03 << 0) 641 #define ISS_DATA_DFSC_TF_L0 (0x04 << 0) 642 #define ISS_DATA_DFSC_TF_L1 (0x05 << 0) 643 #define ISS_DATA_DFSC_TF_L2 (0x06 << 0) 644 #define ISS_DATA_DFSC_TF_L3 (0x07 << 0) 645 #define ISS_DATA_DFSC_AFF_L1 (0x09 << 0) 646 #define ISS_DATA_DFSC_AFF_L2 (0x0a << 0) 647 #define ISS_DATA_DFSC_AFF_L3 (0x0b << 0) 648 #define ISS_DATA_DFSC_PF_L1 (0x0d << 0) 649 #define ISS_DATA_DFSC_PF_L2 (0x0e << 0) 650 #define ISS_DATA_DFSC_PF_L3 (0x0f << 0) 651 #define ISS_DATA_DFSC_EXT (0x10 << 0) 652 #define ISS_DATA_DFSC_EXT_L0 (0x14 << 0) 653 #define ISS_DATA_DFSC_EXT_L1 (0x15 << 0) 654 #define ISS_DATA_DFSC_EXT_L2 (0x16 << 0) 655 #define ISS_DATA_DFSC_EXT_L3 (0x17 << 0) 656 #define ISS_DATA_DFSC_ECC (0x18 << 0) 657 #define ISS_DATA_DFSC_ECC_L0 (0x1c << 0) 658 #define ISS_DATA_DFSC_ECC_L1 (0x1d << 0) 659 #define ISS_DATA_DFSC_ECC_L2 (0x1e << 0) 660 #define ISS_DATA_DFSC_ECC_L3 (0x1f << 0) 661 #define ISS_DATA_DFSC_ALIGN (0x21 << 0) 662 #define ISS_DATA_DFSC_TLB_CONFLICT (0x30 << 0) 663 #define ESR_ELx_IL (0x01 << 25) 664 #define ESR_ELx_EC_SHIFT 26 665 #define ESR_ELx_EC_MASK (0x3f << 26) 666 #define ESR_ELx_EXCEPTION(esr) (((esr) & ESR_ELx_EC_MASK) >> ESR_ELx_EC_SHIFT) 667 #define EXCP_UNKNOWN 0x00 /* Unkwn exception */ 668 #define EXCP_TRAP_WFI_WFE 0x01 /* Trapped WFI or WFE */ 669 #define EXCP_FP_SIMD 0x07 /* VFP/SIMD trap */ 670 #define EXCP_BTI 0x0d /* Branch Target Exception */ 671 #define EXCP_ILL_STATE 0x0e /* Illegal execution state */ 672 #define EXCP_SVC32 0x11 /* SVC trap for AArch32 */ 673 #define EXCP_SVC64 0x15 /* SVC trap for AArch64 */ 674 #define EXCP_HVC 0x16 /* HVC trap */ 675 #define EXCP_MSR 0x18 /* MSR/MRS trap */ 676 #define EXCP_SVE 0x19 /* SVE trap */ 677 #define EXCP_FPAC 0x1c /* Faulting PAC trap */ 678 #define EXCP_INSN_ABORT_L 0x20 /* Instruction abort, from lower EL */ 679 #define EXCP_INSN_ABORT 0x21 /* Instruction abort, from same EL */ 680 #define EXCP_PC_ALIGN 0x22 /* PC alignment fault */ 681 #define EXCP_DATA_ABORT_L 0x24 /* Data abort, from lower EL */ 682 #define EXCP_DATA_ABORT 0x25 /* Data abort, from same EL */ 683 #define EXCP_SP_ALIGN 0x26 /* SP slignment fault */ 684 #define EXCP_TRAP_FP 0x2c /* Trapped FP exception */ 685 #define EXCP_SERROR 0x2f /* SError interrupt */ 686 #define EXCP_BRKPT_EL0 0x30 /* Hardware breakpoint, from same EL */ 687 #define EXCP_BRKPT_EL1 0x31 /* Hardware breakpoint, from same EL */ 688 #define EXCP_SOFTSTP_EL0 0x32 /* Software Step, from lower EL */ 689 #define EXCP_SOFTSTP_EL1 0x33 /* Software Step, from same EL */ 690 #define EXCP_WATCHPT_EL0 0x34 /* Watchpoint, from lower EL */ 691 #define EXCP_WATCHPT_EL1 0x35 /* Watchpoint, from same EL */ 692 #define EXCP_BRKPT_32 0x38 /* 32bits breakpoint */ 693 #define EXCP_BRK 0x3c /* Breakpoint */ 694 695 /* ESR_EL1 */ 696 #define ESR_EL1_REG MRS_REG_ALT_NAME(ESR_EL1) 697 #define ESR_EL1_op0 3 698 #define ESR_EL1_op1 0 699 #define ESR_EL1_CRn 5 700 #define ESR_EL1_CRm 2 701 #define ESR_EL1_op2 0 702 703 /* ESR_EL12 */ 704 #define ESR_EL12_REG MRS_REG_ALT_NAME(ESR_EL12) 705 #define ESR_EL12_op0 3 706 #define ESR_EL12_op1 5 707 #define ESR_EL12_CRn 5 708 #define ESR_EL12_CRm 2 709 #define ESR_EL12_op2 0 710 711 /* FAR_EL1 */ 712 #define FAR_EL1_REG MRS_REG_ALT_NAME(FAR_EL1) 713 #define FAR_EL1_op0 3 714 #define FAR_EL1_op1 0 715 #define FAR_EL1_CRn 6 716 #define FAR_EL1_CRm 0 717 #define FAR_EL1_op2 0 718 719 /* FAR_EL12 */ 720 #define FAR_EL12_REG MRS_REG_ALT_NAME(FAR_EL12) 721 #define FAR_EL12_op0 3 722 #define FAR_EL12_op1 5 723 #define FAR_EL12_CRn 6 724 #define FAR_EL12_CRm 0 725 #define FAR_EL12_op2 0 726 727 /* ICC_CTLR_EL1 */ 728 #define ICC_CTLR_EL1_EOIMODE (1U << 1) 729 730 /* ICC_IAR1_EL1 */ 731 #define ICC_IAR1_EL1_SPUR (0x03ff) 732 733 /* ICC_IGRPEN0_EL1 */ 734 #define ICC_IGRPEN0_EL1_EN (1U << 0) 735 736 /* ICC_PMR_EL1 */ 737 #define ICC_PMR_EL1_PRIO_MASK (0xFFUL) 738 739 /* ICC_SGI1R_EL1 */ 740 #define ICC_SGI1R_EL1 MRS_REG(ICC_SGI1R_EL1) 741 #define ICC_SGI1R_EL1_op0 3 742 #define ICC_SGI1R_EL1_op1 0 743 #define ICC_SGI1R_EL1_CRn 12 744 #define ICC_SGI1R_EL1_CRm 11 745 #define ICC_SGI1R_EL1_op2 5 746 #define ICC_SGI1R_EL1_TL_SHIFT 0 747 #define ICC_SGI1R_EL1_TL_MASK (0xffffUL << ICC_SGI1R_EL1_TL_SHIFT) 748 #define ICC_SGI1R_EL1_TL_VAL(x) ((x) & ICC_SGI1R_EL1_TL_MASK) 749 #define ICC_SGI1R_EL1_AFF1_SHIFT 16 750 #define ICC_SGI1R_EL1_AFF1_MASK (0xfful << ICC_SGI1R_EL1_AFF1_SHIFT) 751 #define ICC_SGI1R_EL1_AFF1_VAL(x) ((x) & ICC_SGI1R_EL1_AFF1_MASK) 752 #define ICC_SGI1R_EL1_SGIID_SHIFT 24 753 #define ICC_SGI1R_EL1_SGIID_MASK (0xfUL << ICC_SGI1R_EL1_SGIID_SHIFT) 754 #define ICC_SGI1R_EL1_SGIID_VAL(x) ((x) & ICC_SGI1R_EL1_SGIID_MASK) 755 #define ICC_SGI1R_EL1_AFF2_SHIFT 32 756 #define ICC_SGI1R_EL1_AFF2_MASK (0xfful << ICC_SGI1R_EL1_AFF2_SHIFT) 757 #define ICC_SGI1R_EL1_AFF2_VAL(x) ((x) & ICC_SGI1R_EL1_AFF2_MASK) 758 #define ICC_SGI1R_EL1_RS_SHIFT 44 759 #define ICC_SGI1R_EL1_RS_MASK (0xful << ICC_SGI1R_EL1_RS_SHIFT) 760 #define ICC_SGI1R_EL1_RS_VAL(x) ((x) & ICC_SGI1R_EL1_RS_MASK) 761 #define ICC_SGI1R_EL1_AFF3_SHIFT 48 762 #define ICC_SGI1R_EL1_AFF3_MASK (0xfful << ICC_SGI1R_EL1_AFF3_SHIFT) 763 #define ICC_SGI1R_EL1_AFF3_VAL(x) ((x) & ICC_SGI1R_EL1_AFF3_MASK) 764 #define ICC_SGI1R_EL1_IRM (0x1UL << 40) 765 766 /* ICC_SRE_EL1 */ 767 #define ICC_SRE_EL1_SRE (1U << 0) 768 769 /* ID_AA64AFR0_EL1 */ 770 #define ID_AA64AFR0_EL1 MRS_REG(ID_AA64AFR0_EL1) 771 #define ID_AA64AFR0_EL1_REG MRS_REG_ALT_NAME(ID_AA64AFR0_EL1) 772 #define ID_AA64AFR0_EL1_ISS ISS_MSR_REG(ID_AA64AFR0_EL1) 773 #define ID_AA64AFR0_EL1_op0 3 774 #define ID_AA64AFR0_EL1_op1 0 775 #define ID_AA64AFR0_EL1_CRn 0 776 #define ID_AA64AFR0_EL1_CRm 5 777 #define ID_AA64AFR0_EL1_op2 4 778 779 /* ID_AA64AFR1_EL1 */ 780 #define ID_AA64AFR1_EL1 MRS_REG(ID_AA64AFR1_EL1) 781 #define ID_AA64AFR1_EL1_REG MRS_REG_ALT_NAME(ID_AA64AFR1_EL1) 782 #define ID_AA64AFR1_EL1_ISS ISS_MSR_REG(ID_AA64AFR1_EL1) 783 #define ID_AA64AFR1_EL1_op0 3 784 #define ID_AA64AFR1_EL1_op1 0 785 #define ID_AA64AFR1_EL1_CRn 0 786 #define ID_AA64AFR1_EL1_CRm 5 787 #define ID_AA64AFR1_EL1_op2 5 788 789 /* ID_AA64DFR0_EL1 */ 790 #define ID_AA64DFR0_EL1 MRS_REG(ID_AA64DFR0_EL1) 791 #define ID_AA64DFR0_EL1_REG MRS_REG_ALT_NAME(ID_AA64DFR0_EL1) 792 #define ID_AA64DFR0_EL1_ISS ISS_MSR_REG(ID_AA64DFR0_EL1) 793 #define ID_AA64DFR0_EL1_op0 3 794 #define ID_AA64DFR0_EL1_op1 0 795 #define ID_AA64DFR0_EL1_CRn 0 796 #define ID_AA64DFR0_EL1_CRm 5 797 #define ID_AA64DFR0_EL1_op2 0 798 #define ID_AA64DFR0_DebugVer_SHIFT 0 799 #define ID_AA64DFR0_DebugVer_WIDTH 4 800 #define ID_AA64DFR0_DebugVer_MASK (UL(0xf) << ID_AA64DFR0_DebugVer_SHIFT) 801 #define ID_AA64DFR0_DebugVer_VAL(x) ((x) & ID_AA64DFR0_DebugVer_MASK) 802 #define ID_AA64DFR0_DebugVer_8 (UL(0x6) << ID_AA64DFR0_DebugVer_SHIFT) 803 #define ID_AA64DFR0_DebugVer_8_VHE (UL(0x7) << ID_AA64DFR0_DebugVer_SHIFT) 804 #define ID_AA64DFR0_DebugVer_8_2 (UL(0x8) << ID_AA64DFR0_DebugVer_SHIFT) 805 #define ID_AA64DFR0_DebugVer_8_4 (UL(0x9) << ID_AA64DFR0_DebugVer_SHIFT) 806 #define ID_AA64DFR0_DebugVer_8_8 (UL(0xa) << ID_AA64DFR0_DebugVer_SHIFT) 807 #define ID_AA64DFR0_DebugVer_8_9 (UL(0xb) << ID_AA64DFR0_DebugVer_SHIFT) 808 #define ID_AA64DFR0_TraceVer_SHIFT 4 809 #define ID_AA64DFR0_TraceVer_WIDTH 4 810 #define ID_AA64DFR0_TraceVer_MASK (UL(0xf) << ID_AA64DFR0_TraceVer_SHIFT) 811 #define ID_AA64DFR0_TraceVer_VAL(x) ((x) & ID_AA64DFR0_TraceVer_MASK) 812 #define ID_AA64DFR0_TraceVer_NONE (UL(0x0) << ID_AA64DFR0_TraceVer_SHIFT) 813 #define ID_AA64DFR0_TraceVer_IMPL (UL(0x1) << ID_AA64DFR0_TraceVer_SHIFT) 814 #define ID_AA64DFR0_PMUVer_SHIFT 8 815 #define ID_AA64DFR0_PMUVer_WIDTH 4 816 #define ID_AA64DFR0_PMUVer_MASK (UL(0xf) << ID_AA64DFR0_PMUVer_SHIFT) 817 #define ID_AA64DFR0_PMUVer_VAL(x) ((x) & ID_AA64DFR0_PMUVer_MASK) 818 #define ID_AA64DFR0_PMUVer_NONE (UL(0x0) << ID_AA64DFR0_PMUVer_SHIFT) 819 #define ID_AA64DFR0_PMUVer_3 (UL(0x1) << ID_AA64DFR0_PMUVer_SHIFT) 820 #define ID_AA64DFR0_PMUVer_3_1 (UL(0x4) << ID_AA64DFR0_PMUVer_SHIFT) 821 #define ID_AA64DFR0_PMUVer_3_4 (UL(0x5) << ID_AA64DFR0_PMUVer_SHIFT) 822 #define ID_AA64DFR0_PMUVer_3_5 (UL(0x6) << ID_AA64DFR0_PMUVer_SHIFT) 823 #define ID_AA64DFR0_PMUVer_3_7 (UL(0x7) << ID_AA64DFR0_PMUVer_SHIFT) 824 #define ID_AA64DFR0_PMUVer_3_8 (UL(0x8) << ID_AA64DFR0_PMUVer_SHIFT) 825 #define ID_AA64DFR0_PMUVer_3_9 (UL(0x9) << ID_AA64DFR0_PMUVer_SHIFT) 826 #define ID_AA64DFR0_PMUVer_IMPL (UL(0xf) << ID_AA64DFR0_PMUVer_SHIFT) 827 #define ID_AA64DFR0_BRPs_SHIFT 12 828 #define ID_AA64DFR0_BRPs_WIDTH 4 829 #define ID_AA64DFR0_BRPs_MASK (UL(0xf) << ID_AA64DFR0_BRPs_SHIFT) 830 #define ID_AA64DFR0_BRPs_VAL(x) \ 831 ((((x) >> ID_AA64DFR0_BRPs_SHIFT) & 0xf) + 1) 832 #define ID_AA64DFR0_PMSS_SHIFT 16 833 #define ID_AA64DFR0_PMSS_WIDTH 4 834 #define ID_AA64DFR0_PMSS_MASK (UL(0xf) << ID_AA64DFR0_PMSS_SHIFT) 835 #define ID_AA64DFR0_PMSS_VAL(x) ((x) & ID_AA64DFR0_PMSS_MASK) 836 #define ID_AA64DFR0_PMSS_NONE (UL(0x0) << ID_AA64DFR0_PMSS_SHIFT) 837 #define ID_AA64DFR0_PMSS_IMPL (UL(0x1) << ID_AA64DFR0_PMSS_SHIFT) 838 #define ID_AA64DFR0_WRPs_SHIFT 20 839 #define ID_AA64DFR0_WRPs_WIDTH 4 840 #define ID_AA64DFR0_WRPs_MASK (UL(0xf) << ID_AA64DFR0_WRPs_SHIFT) 841 #define ID_AA64DFR0_WRPs_VAL(x) \ 842 ((((x) >> ID_AA64DFR0_WRPs_SHIFT) & 0xf) + 1) 843 #define ID_AA64DFR0_CTX_CMPs_SHIFT 28 844 #define ID_AA64DFR0_CTX_CMPs_WIDTH 4 845 #define ID_AA64DFR0_CTX_CMPs_MASK (UL(0xf) << ID_AA64DFR0_CTX_CMPs_SHIFT) 846 #define ID_AA64DFR0_CTX_CMPs_VAL(x) \ 847 ((((x) >> ID_AA64DFR0_CTX_CMPs_SHIFT) & 0xf) + 1) 848 #define ID_AA64DFR0_PMSVer_SHIFT 32 849 #define ID_AA64DFR0_PMSVer_WIDTH 4 850 #define ID_AA64DFR0_PMSVer_MASK (UL(0xf) << ID_AA64DFR0_PMSVer_SHIFT) 851 #define ID_AA64DFR0_PMSVer_VAL(x) ((x) & ID_AA64DFR0_PMSVer_MASK) 852 #define ID_AA64DFR0_PMSVer_NONE (UL(0x0) << ID_AA64DFR0_PMSVer_SHIFT) 853 #define ID_AA64DFR0_PMSVer_SPE (UL(0x1) << ID_AA64DFR0_PMSVer_SHIFT) 854 #define ID_AA64DFR0_PMSVer_SPE_1_1 (UL(0x2) << ID_AA64DFR0_PMSVer_SHIFT) 855 #define ID_AA64DFR0_PMSVer_SPE_1_2 (UL(0x3) << ID_AA64DFR0_PMSVer_SHIFT) 856 #define ID_AA64DFR0_PMSVer_SPE_1_3 (UL(0x4) << ID_AA64DFR0_PMSVer_SHIFT) 857 #define ID_AA64DFR0_PMSVer_SPE_1_4 (UL(0x5) << ID_AA64DFR0_PMSVer_SHIFT) 858 #define ID_AA64DFR0_DoubleLock_SHIFT 36 859 #define ID_AA64DFR0_DoubleLock_WIDTH 4 860 #define ID_AA64DFR0_DoubleLock_MASK (UL(0xf) << ID_AA64DFR0_DoubleLock_SHIFT) 861 #define ID_AA64DFR0_DoubleLock_VAL(x) ((x) & ID_AA64DFR0_DoubleLock_MASK) 862 #define ID_AA64DFR0_DoubleLock_IMPL (UL(0x0) << ID_AA64DFR0_DoubleLock_SHIFT) 863 #define ID_AA64DFR0_DoubleLock_NONE (UL(0xf) << ID_AA64DFR0_DoubleLock_SHIFT) 864 #define ID_AA64DFR0_TraceFilt_SHIFT 40 865 #define ID_AA64DFR0_TraceFilt_WIDTH 4 866 #define ID_AA64DFR0_TraceFilt_MASK (UL(0xf) << ID_AA64DFR0_TraceFilt_SHIFT) 867 #define ID_AA64DFR0_TraceFilt_VAL(x) ((x) & ID_AA64DFR0_TraceFilt_MASK) 868 #define ID_AA64DFR0_TraceFilt_NONE (UL(0x0) << ID_AA64DFR0_TraceFilt_SHIFT) 869 #define ID_AA64DFR0_TraceFilt_8_4 (UL(0x1) << ID_AA64DFR0_TraceFilt_SHIFT) 870 #define ID_AA64DFR0_TraceBuffer_SHIFT 44 871 #define ID_AA64DFR0_TraceBuffer_WIDTH 4 872 #define ID_AA64DFR0_TraceBuffer_MASK (UL(0xf) << ID_AA64DFR0_TraceBuffer_SHIFT) 873 #define ID_AA64DFR0_TraceBuffer_VAL(x) ((x) & ID_AA64DFR0_TraceBuffer_MASK) 874 #define ID_AA64DFR0_TraceBuffer_NONE (UL(0x0) << ID_AA64DFR0_TraceBuffer_SHIFT) 875 #define ID_AA64DFR0_TraceBuffer_IMPL (UL(0x1) << ID_AA64DFR0_TraceBuffer_SHIFT) 876 #define ID_AA64DFR0_MTPMU_SHIFT 48 877 #define ID_AA64DFR0_MTPMU_WIDTH 4 878 #define ID_AA64DFR0_MTPMU_MASK (UL(0xf) << ID_AA64DFR0_MTPMU_SHIFT) 879 #define ID_AA64DFR0_MTPMU_VAL(x) ((x) & ID_AA64DFR0_MTPMU_MASK) 880 #define ID_AA64DFR0_MTPMU_NONE (UL(0x0) << ID_AA64DFR0_MTPMU_SHIFT) 881 #define ID_AA64DFR0_MTPMU_IMPL (UL(0x1) << ID_AA64DFR0_MTPMU_SHIFT) 882 #define ID_AA64DFR0_MTPMU_NONE_MT_RES0 (UL(0xf) << ID_AA64DFR0_MTPMU_SHIFT) 883 #define ID_AA64DFR0_BRBE_SHIFT 52 884 #define ID_AA64DFR0_BRBE_WIDTH 4 885 #define ID_AA64DFR0_BRBE_MASK (UL(0xf) << ID_AA64DFR0_BRBE_SHIFT) 886 #define ID_AA64DFR0_BRBE_VAL(x) ((x) & ID_AA64DFR0_BRBE_MASK) 887 #define ID_AA64DFR0_BRBE_NONE (UL(0x0) << ID_AA64DFR0_BRBE_SHIFT) 888 #define ID_AA64DFR0_BRBE_IMPL (UL(0x1) << ID_AA64DFR0_BRBE_SHIFT) 889 #define ID_AA64DFR0_BRBE_EL3 (UL(0x2) << ID_AA64DFR0_BRBE_SHIFT) 890 #define ID_AA64DFR0_HPMN0_SHIFT 60 891 #define ID_AA64DFR0_HPMN0_WIDTH 4 892 #define ID_AA64DFR0_HPMN0_MASK (UL(0xf) << ID_AA64DFR0_HPMN0_SHIFT) 893 #define ID_AA64DFR0_HPMN0_VAL(x) ((x) & ID_AA64DFR0_HPMN0_MASK) 894 #define ID_AA64DFR0_HPMN0_CONSTR (UL(0x0) << ID_AA64DFR0_HPMN0_SHIFT) 895 #define ID_AA64DFR0_HPMN0_DEFINED (UL(0x1) << ID_AA64DFR0_HPMN0_SHIFT) 896 897 /* ID_AA64DFR1_EL1 */ 898 #define ID_AA64DFR1_EL1 MRS_REG(ID_AA64DFR1_EL1) 899 #define ID_AA64DFR1_EL1_REG MRS_REG_ALT_NAME(ID_AA64DFR1_EL1) 900 #define ID_AA64DFR1_EL1_ISS ISS_MSR_REG(ID_AA64DFR1_EL1) 901 #define ID_AA64DFR1_EL1_op0 3 902 #define ID_AA64DFR1_EL1_op1 0 903 #define ID_AA64DFR1_EL1_CRn 0 904 #define ID_AA64DFR1_EL1_CRm 5 905 #define ID_AA64DFR1_EL1_op2 1 906 #define ID_AA64DFR1_SPMU_SHIFT 32 907 #define ID_AA64DFR1_SPMU_WIDTH 4 908 #define ID_AA64DFR1_SPMU_MASK (UL(0xf) << ID_AA64DFR1_SPMU_SHIFT) 909 #define ID_AA64DFR1_SPMU_VAL(x) ((x) & ID_AA64DFR1_SPMU_MASK) 910 #define ID_AA64DFR1_SPMU_NONE (UL(0x0) << ID_AA64DFR1_SPMU_SHIFT) 911 #define ID_AA64DFR1_SPMU_IMPL (UL(0x1) << ID_AA64DFR1_SPMU_SHIFT) 912 #define ID_AA64DFR1_PMICNTR_SHIFT 36 913 #define ID_AA64DFR1_PMICNTR_WIDTH 4 914 #define ID_AA64DFR1_PMICNTR_MASK (UL(0xf) << ID_AA64DFR1_PMICNTR_SHIFT) 915 #define ID_AA64DFR1_PMICNTR_VAL(x) ((x) & ID_AA64DFR1_PMICNTR_MASK) 916 #define ID_AA64DFR1_PMICNTR_NONE (UL(0x0) << ID_AA64DFR1_PMICNTR_SHIFT) 917 #define ID_AA64DFR1_PMICNTR_IMPL (UL(0x1) << ID_AA64DFR1_PMICNTR_SHIFT) 918 #define ID_AA64DFR1_DPFZS_SHIFT 52 919 #define ID_AA64DFR1_DPFZS_WIDTH 4 920 #define ID_AA64DFR1_DPFZS_MASK (UL(0xf) << ID_AA64DFR1_DPFZS_SHIFT) 921 #define ID_AA64DFR1_DPFZS_VAL(x) ((x) & ID_AA64DFR1_DPFZS_MASK) 922 #define ID_AA64DFR1_DPFZS_NONE (UL(0x0) << ID_AA64DFR1_DPFZS_SHIFT) 923 #define ID_AA64DFR1_DPFZS_IMPL (UL(0x1) << ID_AA64DFR1_DPFZS_SHIFT) 924 925 /* ID_AA64ISAR0_EL1 */ 926 #define ID_AA64ISAR0_EL1 MRS_REG(ID_AA64ISAR0_EL1) 927 #define ID_AA64ISAR0_EL1_REG MRS_REG_ALT_NAME(ID_AA64ISAR0_EL1) 928 #define ID_AA64ISAR0_EL1_ISS ISS_MSR_REG(ID_AA64ISAR0_EL1) 929 #define ID_AA64ISAR0_EL1_op0 3 930 #define ID_AA64ISAR0_EL1_op1 0 931 #define ID_AA64ISAR0_EL1_CRn 0 932 #define ID_AA64ISAR0_EL1_CRm 6 933 #define ID_AA64ISAR0_EL1_op2 0 934 #define ID_AA64ISAR0_AES_SHIFT 4 935 #define ID_AA64ISAR0_AES_WIDTH 4 936 #define ID_AA64ISAR0_AES_MASK (UL(0xf) << ID_AA64ISAR0_AES_SHIFT) 937 #define ID_AA64ISAR0_AES_VAL(x) ((x) & ID_AA64ISAR0_AES_MASK) 938 #define ID_AA64ISAR0_AES_NONE (UL(0x0) << ID_AA64ISAR0_AES_SHIFT) 939 #define ID_AA64ISAR0_AES_BASE (UL(0x1) << ID_AA64ISAR0_AES_SHIFT) 940 #define ID_AA64ISAR0_AES_PMULL (UL(0x2) << ID_AA64ISAR0_AES_SHIFT) 941 #define ID_AA64ISAR0_SHA1_SHIFT 8 942 #define ID_AA64ISAR0_SHA1_WIDTH 4 943 #define ID_AA64ISAR0_SHA1_MASK (UL(0xf) << ID_AA64ISAR0_SHA1_SHIFT) 944 #define ID_AA64ISAR0_SHA1_VAL(x) ((x) & ID_AA64ISAR0_SHA1_MASK) 945 #define ID_AA64ISAR0_SHA1_NONE (UL(0x0) << ID_AA64ISAR0_SHA1_SHIFT) 946 #define ID_AA64ISAR0_SHA1_BASE (UL(0x1) << ID_AA64ISAR0_SHA1_SHIFT) 947 #define ID_AA64ISAR0_SHA2_SHIFT 12 948 #define ID_AA64ISAR0_SHA2_WIDTH 4 949 #define ID_AA64ISAR0_SHA2_MASK (UL(0xf) << ID_AA64ISAR0_SHA2_SHIFT) 950 #define ID_AA64ISAR0_SHA2_VAL(x) ((x) & ID_AA64ISAR0_SHA2_MASK) 951 #define ID_AA64ISAR0_SHA2_NONE (UL(0x0) << ID_AA64ISAR0_SHA2_SHIFT) 952 #define ID_AA64ISAR0_SHA2_BASE (UL(0x1) << ID_AA64ISAR0_SHA2_SHIFT) 953 #define ID_AA64ISAR0_SHA2_512 (UL(0x2) << ID_AA64ISAR0_SHA2_SHIFT) 954 #define ID_AA64ISAR0_CRC32_SHIFT 16 955 #define ID_AA64ISAR0_CRC32_WIDTH 4 956 #define ID_AA64ISAR0_CRC32_MASK (UL(0xf) << ID_AA64ISAR0_CRC32_SHIFT) 957 #define ID_AA64ISAR0_CRC32_VAL(x) ((x) & ID_AA64ISAR0_CRC32_MASK) 958 #define ID_AA64ISAR0_CRC32_NONE (UL(0x0) << ID_AA64ISAR0_CRC32_SHIFT) 959 #define ID_AA64ISAR0_CRC32_BASE (UL(0x1) << ID_AA64ISAR0_CRC32_SHIFT) 960 #define ID_AA64ISAR0_Atomic_SHIFT 20 961 #define ID_AA64ISAR0_Atomic_WIDTH 4 962 #define ID_AA64ISAR0_Atomic_MASK (UL(0xf) << ID_AA64ISAR0_Atomic_SHIFT) 963 #define ID_AA64ISAR0_Atomic_VAL(x) ((x) & ID_AA64ISAR0_Atomic_MASK) 964 #define ID_AA64ISAR0_Atomic_NONE (UL(0x0) << ID_AA64ISAR0_Atomic_SHIFT) 965 #define ID_AA64ISAR0_Atomic_IMPL (UL(0x2) << ID_AA64ISAR0_Atomic_SHIFT) 966 #define ID_AA64ISAR0_TME_SHIFT 24 967 #define ID_AA64ISAR0_TME_WIDTH 4 968 #define ID_AA64ISAR0_TME_MASK (UL(0xf) << ID_AA64ISAR0_TME_SHIFT) 969 #define ID_AA64ISAR0_TME_NONE (UL(0x0) << ID_AA64ISAR0_TME_SHIFT) 970 #define ID_AA64ISAR0_TME_IMPL (UL(0x1) << ID_AA64ISAR0_TME_SHIFT) 971 #define ID_AA64ISAR0_RDM_SHIFT 28 972 #define ID_AA64ISAR0_RDM_WIDTH 4 973 #define ID_AA64ISAR0_RDM_MASK (UL(0xf) << ID_AA64ISAR0_RDM_SHIFT) 974 #define ID_AA64ISAR0_RDM_VAL(x) ((x) & ID_AA64ISAR0_RDM_MASK) 975 #define ID_AA64ISAR0_RDM_NONE (UL(0x0) << ID_AA64ISAR0_RDM_SHIFT) 976 #define ID_AA64ISAR0_RDM_IMPL (UL(0x1) << ID_AA64ISAR0_RDM_SHIFT) 977 #define ID_AA64ISAR0_SHA3_SHIFT 32 978 #define ID_AA64ISAR0_SHA3_WIDTH 4 979 #define ID_AA64ISAR0_SHA3_MASK (UL(0xf) << ID_AA64ISAR0_SHA3_SHIFT) 980 #define ID_AA64ISAR0_SHA3_VAL(x) ((x) & ID_AA64ISAR0_SHA3_MASK) 981 #define ID_AA64ISAR0_SHA3_NONE (UL(0x0) << ID_AA64ISAR0_SHA3_SHIFT) 982 #define ID_AA64ISAR0_SHA3_IMPL (UL(0x1) << ID_AA64ISAR0_SHA3_SHIFT) 983 #define ID_AA64ISAR0_SM3_SHIFT 36 984 #define ID_AA64ISAR0_SM3_WIDTH 4 985 #define ID_AA64ISAR0_SM3_MASK (UL(0xf) << ID_AA64ISAR0_SM3_SHIFT) 986 #define ID_AA64ISAR0_SM3_VAL(x) ((x) & ID_AA64ISAR0_SM3_MASK) 987 #define ID_AA64ISAR0_SM3_NONE (UL(0x0) << ID_AA64ISAR0_SM3_SHIFT) 988 #define ID_AA64ISAR0_SM3_IMPL (UL(0x1) << ID_AA64ISAR0_SM3_SHIFT) 989 #define ID_AA64ISAR0_SM4_SHIFT 40 990 #define ID_AA64ISAR0_SM4_WIDTH 4 991 #define ID_AA64ISAR0_SM4_MASK (UL(0xf) << ID_AA64ISAR0_SM4_SHIFT) 992 #define ID_AA64ISAR0_SM4_VAL(x) ((x) & ID_AA64ISAR0_SM4_MASK) 993 #define ID_AA64ISAR0_SM4_NONE (UL(0x0) << ID_AA64ISAR0_SM4_SHIFT) 994 #define ID_AA64ISAR0_SM4_IMPL (UL(0x1) << ID_AA64ISAR0_SM4_SHIFT) 995 #define ID_AA64ISAR0_DP_SHIFT 44 996 #define ID_AA64ISAR0_DP_WIDTH 4 997 #define ID_AA64ISAR0_DP_MASK (UL(0xf) << ID_AA64ISAR0_DP_SHIFT) 998 #define ID_AA64ISAR0_DP_VAL(x) ((x) & ID_AA64ISAR0_DP_MASK) 999 #define ID_AA64ISAR0_DP_NONE (UL(0x0) << ID_AA64ISAR0_DP_SHIFT) 1000 #define ID_AA64ISAR0_DP_IMPL (UL(0x1) << ID_AA64ISAR0_DP_SHIFT) 1001 #define ID_AA64ISAR0_FHM_SHIFT 48 1002 #define ID_AA64ISAR0_FHM_WIDTH 4 1003 #define ID_AA64ISAR0_FHM_MASK (UL(0xf) << ID_AA64ISAR0_FHM_SHIFT) 1004 #define ID_AA64ISAR0_FHM_VAL(x) ((x) & ID_AA64ISAR0_FHM_MASK) 1005 #define ID_AA64ISAR0_FHM_NONE (UL(0x0) << ID_AA64ISAR0_FHM_SHIFT) 1006 #define ID_AA64ISAR0_FHM_IMPL (UL(0x1) << ID_AA64ISAR0_FHM_SHIFT) 1007 #define ID_AA64ISAR0_TS_SHIFT 52 1008 #define ID_AA64ISAR0_TS_WIDTH 4 1009 #define ID_AA64ISAR0_TS_MASK (UL(0xf) << ID_AA64ISAR0_TS_SHIFT) 1010 #define ID_AA64ISAR0_TS_VAL(x) ((x) & ID_AA64ISAR0_TS_MASK) 1011 #define ID_AA64ISAR0_TS_NONE (UL(0x0) << ID_AA64ISAR0_TS_SHIFT) 1012 #define ID_AA64ISAR0_TS_CondM_8_4 (UL(0x1) << ID_AA64ISAR0_TS_SHIFT) 1013 #define ID_AA64ISAR0_TS_CondM_8_5 (UL(0x2) << ID_AA64ISAR0_TS_SHIFT) 1014 #define ID_AA64ISAR0_TLB_SHIFT 56 1015 #define ID_AA64ISAR0_TLB_WIDTH 4 1016 #define ID_AA64ISAR0_TLB_MASK (UL(0xf) << ID_AA64ISAR0_TLB_SHIFT) 1017 #define ID_AA64ISAR0_TLB_VAL(x) ((x) & ID_AA64ISAR0_TLB_MASK) 1018 #define ID_AA64ISAR0_TLB_NONE (UL(0x0) << ID_AA64ISAR0_TLB_SHIFT) 1019 #define ID_AA64ISAR0_TLB_TLBIOS (UL(0x1) << ID_AA64ISAR0_TLB_SHIFT) 1020 #define ID_AA64ISAR0_TLB_TLBIOSR (UL(0x2) << ID_AA64ISAR0_TLB_SHIFT) 1021 #define ID_AA64ISAR0_RNDR_SHIFT 60 1022 #define ID_AA64ISAR0_RNDR_WIDTH 4 1023 #define ID_AA64ISAR0_RNDR_MASK (UL(0xf) << ID_AA64ISAR0_RNDR_SHIFT) 1024 #define ID_AA64ISAR0_RNDR_VAL(x) ((x) & ID_AA64ISAR0_RNDR_MASK) 1025 #define ID_AA64ISAR0_RNDR_NONE (UL(0x0) << ID_AA64ISAR0_RNDR_SHIFT) 1026 #define ID_AA64ISAR0_RNDR_IMPL (UL(0x1) << ID_AA64ISAR0_RNDR_SHIFT) 1027 1028 /* ID_AA64ISAR1_EL1 */ 1029 #define ID_AA64ISAR1_EL1 MRS_REG(ID_AA64ISAR1_EL1) 1030 #define ID_AA64ISAR1_EL1_REG MRS_REG_ALT_NAME(ID_AA64ISAR1_EL1) 1031 #define ID_AA64ISAR1_EL1_ISS ISS_MSR_REG(ID_AA64ISAR1_EL1) 1032 #define ID_AA64ISAR1_EL1_op0 3 1033 #define ID_AA64ISAR1_EL1_op1 0 1034 #define ID_AA64ISAR1_EL1_CRn 0 1035 #define ID_AA64ISAR1_EL1_CRm 6 1036 #define ID_AA64ISAR1_EL1_op2 1 1037 #define ID_AA64ISAR1_DPB_SHIFT 0 1038 #define ID_AA64ISAR1_DPB_WIDTH 4 1039 #define ID_AA64ISAR1_DPB_MASK (UL(0xf) << ID_AA64ISAR1_DPB_SHIFT) 1040 #define ID_AA64ISAR1_DPB_VAL(x) ((x) & ID_AA64ISAR1_DPB_MASK) 1041 #define ID_AA64ISAR1_DPB_NONE (UL(0x0) << ID_AA64ISAR1_DPB_SHIFT) 1042 #define ID_AA64ISAR1_DPB_DCCVAP (UL(0x1) << ID_AA64ISAR1_DPB_SHIFT) 1043 #define ID_AA64ISAR1_DPB_DCCVADP (UL(0x2) << ID_AA64ISAR1_DPB_SHIFT) 1044 #define ID_AA64ISAR1_APA_SHIFT 4 1045 #define ID_AA64ISAR1_APA_WIDTH 4 1046 #define ID_AA64ISAR1_APA_MASK (UL(0xf) << ID_AA64ISAR1_APA_SHIFT) 1047 #define ID_AA64ISAR1_APA_VAL(x) ((x) & ID_AA64ISAR1_APA_MASK) 1048 #define ID_AA64ISAR1_APA_NONE (UL(0x0) << ID_AA64ISAR1_APA_SHIFT) 1049 #define ID_AA64ISAR1_APA_PAC (UL(0x1) << ID_AA64ISAR1_APA_SHIFT) 1050 #define ID_AA64ISAR1_APA_EPAC (UL(0x2) << ID_AA64ISAR1_APA_SHIFT) 1051 #define ID_AA64ISAR1_APA_EPAC2 (UL(0x3) << ID_AA64ISAR1_APA_SHIFT) 1052 #define ID_AA64ISAR1_APA_FPAC (UL(0x4) << ID_AA64ISAR1_APA_SHIFT) 1053 #define ID_AA64ISAR1_APA_FPAC_COMBINED (UL(0x5) << ID_AA64ISAR1_APA_SHIFT) 1054 #define ID_AA64ISAR1_API_SHIFT 8 1055 #define ID_AA64ISAR1_API_WIDTH 4 1056 #define ID_AA64ISAR1_API_MASK (UL(0xf) << ID_AA64ISAR1_API_SHIFT) 1057 #define ID_AA64ISAR1_API_VAL(x) ((x) & ID_AA64ISAR1_API_MASK) 1058 #define ID_AA64ISAR1_API_NONE (UL(0x0) << ID_AA64ISAR1_API_SHIFT) 1059 #define ID_AA64ISAR1_API_PAC (UL(0x1) << ID_AA64ISAR1_API_SHIFT) 1060 #define ID_AA64ISAR1_API_EPAC (UL(0x2) << ID_AA64ISAR1_API_SHIFT) 1061 #define ID_AA64ISAR1_API_EPAC2 (UL(0x3) << ID_AA64ISAR1_API_SHIFT) 1062 #define ID_AA64ISAR1_API_FPAC (UL(0x4) << ID_AA64ISAR1_API_SHIFT) 1063 #define ID_AA64ISAR1_API_FPAC_COMBINED (UL(0x5) << ID_AA64ISAR1_API_SHIFT) 1064 #define ID_AA64ISAR1_JSCVT_SHIFT 12 1065 #define ID_AA64ISAR1_JSCVT_WIDTH 4 1066 #define ID_AA64ISAR1_JSCVT_MASK (UL(0xf) << ID_AA64ISAR1_JSCVT_SHIFT) 1067 #define ID_AA64ISAR1_JSCVT_VAL(x) ((x) & ID_AA64ISAR1_JSCVT_MASK) 1068 #define ID_AA64ISAR1_JSCVT_NONE (UL(0x0) << ID_AA64ISAR1_JSCVT_SHIFT) 1069 #define ID_AA64ISAR1_JSCVT_IMPL (UL(0x1) << ID_AA64ISAR1_JSCVT_SHIFT) 1070 #define ID_AA64ISAR1_FCMA_SHIFT 16 1071 #define ID_AA64ISAR1_FCMA_WIDTH 4 1072 #define ID_AA64ISAR1_FCMA_MASK (UL(0xf) << ID_AA64ISAR1_FCMA_SHIFT) 1073 #define ID_AA64ISAR1_FCMA_VAL(x) ((x) & ID_AA64ISAR1_FCMA_MASK) 1074 #define ID_AA64ISAR1_FCMA_NONE (UL(0x0) << ID_AA64ISAR1_FCMA_SHIFT) 1075 #define ID_AA64ISAR1_FCMA_IMPL (UL(0x1) << ID_AA64ISAR1_FCMA_SHIFT) 1076 #define ID_AA64ISAR1_LRCPC_SHIFT 20 1077 #define ID_AA64ISAR1_LRCPC_WIDTH 4 1078 #define ID_AA64ISAR1_LRCPC_MASK (UL(0xf) << ID_AA64ISAR1_LRCPC_SHIFT) 1079 #define ID_AA64ISAR1_LRCPC_VAL(x) ((x) & ID_AA64ISAR1_LRCPC_MASK) 1080 #define ID_AA64ISAR1_LRCPC_NONE (UL(0x0) << ID_AA64ISAR1_LRCPC_SHIFT) 1081 #define ID_AA64ISAR1_LRCPC_RCPC_8_3 (UL(0x1) << ID_AA64ISAR1_LRCPC_SHIFT) 1082 #define ID_AA64ISAR1_LRCPC_RCPC_8_4 (UL(0x2) << ID_AA64ISAR1_LRCPC_SHIFT) 1083 #define ID_AA64ISAR1_GPA_SHIFT 24 1084 #define ID_AA64ISAR1_GPA_WIDTH 4 1085 #define ID_AA64ISAR1_GPA_MASK (UL(0xf) << ID_AA64ISAR1_GPA_SHIFT) 1086 #define ID_AA64ISAR1_GPA_VAL(x) ((x) & ID_AA64ISAR1_GPA_MASK) 1087 #define ID_AA64ISAR1_GPA_NONE (UL(0x0) << ID_AA64ISAR1_GPA_SHIFT) 1088 #define ID_AA64ISAR1_GPA_IMPL (UL(0x1) << ID_AA64ISAR1_GPA_SHIFT) 1089 #define ID_AA64ISAR1_GPI_SHIFT 28 1090 #define ID_AA64ISAR1_GPI_WIDTH 4 1091 #define ID_AA64ISAR1_GPI_MASK (UL(0xf) << ID_AA64ISAR1_GPI_SHIFT) 1092 #define ID_AA64ISAR1_GPI_VAL(x) ((x) & ID_AA64ISAR1_GPI_MASK) 1093 #define ID_AA64ISAR1_GPI_NONE (UL(0x0) << ID_AA64ISAR1_GPI_SHIFT) 1094 #define ID_AA64ISAR1_GPI_IMPL (UL(0x1) << ID_AA64ISAR1_GPI_SHIFT) 1095 #define ID_AA64ISAR1_FRINTTS_SHIFT 32 1096 #define ID_AA64ISAR1_FRINTTS_WIDTH 4 1097 #define ID_AA64ISAR1_FRINTTS_MASK (UL(0xf) << ID_AA64ISAR1_FRINTTS_SHIFT) 1098 #define ID_AA64ISAR1_FRINTTS_VAL(x) ((x) & ID_AA64ISAR1_FRINTTS_MASK) 1099 #define ID_AA64ISAR1_FRINTTS_NONE (UL(0x0) << ID_AA64ISAR1_FRINTTS_SHIFT) 1100 #define ID_AA64ISAR1_FRINTTS_IMPL (UL(0x1) << ID_AA64ISAR1_FRINTTS_SHIFT) 1101 #define ID_AA64ISAR1_SB_SHIFT 36 1102 #define ID_AA64ISAR1_SB_WIDTH 4 1103 #define ID_AA64ISAR1_SB_MASK (UL(0xf) << ID_AA64ISAR1_SB_SHIFT) 1104 #define ID_AA64ISAR1_SB_VAL(x) ((x) & ID_AA64ISAR1_SB_MASK) 1105 #define ID_AA64ISAR1_SB_NONE (UL(0x0) << ID_AA64ISAR1_SB_SHIFT) 1106 #define ID_AA64ISAR1_SB_IMPL (UL(0x1) << ID_AA64ISAR1_SB_SHIFT) 1107 #define ID_AA64ISAR1_SPECRES_SHIFT 40 1108 #define ID_AA64ISAR1_SPECRES_WIDTH 4 1109 #define ID_AA64ISAR1_SPECRES_MASK (UL(0xf) << ID_AA64ISAR1_SPECRES_SHIFT) 1110 #define ID_AA64ISAR1_SPECRES_VAL(x) ((x) & ID_AA64ISAR1_SPECRES_MASK) 1111 #define ID_AA64ISAR1_SPECRES_NONE (UL(0x0) << ID_AA64ISAR1_SPECRES_SHIFT) 1112 #define ID_AA64ISAR1_SPECRES_8_5 (UL(0x1) << ID_AA64ISAR1_SPECRES_SHIFT) 1113 #define ID_AA64ISAR1_SPECRES_8_9 (UL(0x2) << ID_AA64ISAR1_SPECRES_SHIFT) 1114 #define ID_AA64ISAR1_BF16_SHIFT 44 1115 #define ID_AA64ISAR1_BF16_WIDTH 4 1116 #define ID_AA64ISAR1_BF16_MASK (UL(0xf) << ID_AA64ISAR1_BF16_SHIFT) 1117 #define ID_AA64ISAR1_BF16_VAL(x) ((x) & ID_AA64ISAR1_BF16_MASK) 1118 #define ID_AA64ISAR1_BF16_NONE (UL(0x0) << ID_AA64ISAR1_BF16_SHIFT) 1119 #define ID_AA64ISAR1_BF16_IMPL (UL(0x1) << ID_AA64ISAR1_BF16_SHIFT) 1120 #define ID_AA64ISAR1_BF16_EBF (UL(0x2) << ID_AA64ISAR1_BF16_SHIFT) 1121 #define ID_AA64ISAR1_DGH_SHIFT 48 1122 #define ID_AA64ISAR1_DGH_WIDTH 4 1123 #define ID_AA64ISAR1_DGH_MASK (UL(0xf) << ID_AA64ISAR1_DGH_SHIFT) 1124 #define ID_AA64ISAR1_DGH_VAL(x) ((x) & ID_AA64ISAR1_DGH_MASK) 1125 #define ID_AA64ISAR1_DGH_NONE (UL(0x0) << ID_AA64ISAR1_DGH_SHIFT) 1126 #define ID_AA64ISAR1_DGH_IMPL (UL(0x1) << ID_AA64ISAR1_DGH_SHIFT) 1127 #define ID_AA64ISAR1_I8MM_SHIFT 52 1128 #define ID_AA64ISAR1_I8MM_WIDTH 4 1129 #define ID_AA64ISAR1_I8MM_MASK (UL(0xf) << ID_AA64ISAR1_I8MM_SHIFT) 1130 #define ID_AA64ISAR1_I8MM_VAL(x) ((x) & ID_AA64ISAR1_I8MM_MASK) 1131 #define ID_AA64ISAR1_I8MM_NONE (UL(0x0) << ID_AA64ISAR1_I8MM_SHIFT) 1132 #define ID_AA64ISAR1_I8MM_IMPL (UL(0x1) << ID_AA64ISAR1_I8MM_SHIFT) 1133 #define ID_AA64ISAR1_XS_SHIFT 56 1134 #define ID_AA64ISAR1_XS_WIDTH 4 1135 #define ID_AA64ISAR1_XS_MASK (UL(0xf) << ID_AA64ISAR1_XS_SHIFT) 1136 #define ID_AA64ISAR1_XS_VAL(x) ((x) & ID_AA64ISAR1_XS_MASK) 1137 #define ID_AA64ISAR1_XS_NONE (UL(0x0) << ID_AA64ISAR1_XS_SHIFT) 1138 #define ID_AA64ISAR1_XS_IMPL (UL(0x1) << ID_AA64ISAR1_XS_SHIFT) 1139 #define ID_AA64ISAR1_LS64_SHIFT 60 1140 #define ID_AA64ISAR1_LS64_WIDTH 4 1141 #define ID_AA64ISAR1_LS64_MASK (UL(0xf) << ID_AA64ISAR1_LS64_SHIFT) 1142 #define ID_AA64ISAR1_LS64_VAL(x) ((x) & ID_AA64ISAR1_LS64_MASK) 1143 #define ID_AA64ISAR1_LS64_NONE (UL(0x0) << ID_AA64ISAR1_LS64_SHIFT) 1144 #define ID_AA64ISAR1_LS64_IMPL (UL(0x1) << ID_AA64ISAR1_LS64_SHIFT) 1145 #define ID_AA64ISAR1_LS64_V (UL(0x2) << ID_AA64ISAR1_LS64_SHIFT) 1146 #define ID_AA64ISAR1_LS64_ACCDATA (UL(0x3) << ID_AA64ISAR1_LS64_SHIFT) 1147 1148 /* ID_AA64ISAR2_EL1 */ 1149 #define ID_AA64ISAR2_EL1 MRS_REG(ID_AA64ISAR2_EL1) 1150 #define ID_AA64ISAR2_EL1_REG MRS_REG_ALT_NAME(ID_AA64ISAR2_EL1) 1151 #define ID_AA64ISAR2_EL1_ISS ISS_MSR_REG(ID_AA64ISAR2_EL1) 1152 #define ID_AA64ISAR2_EL1_op0 3 1153 #define ID_AA64ISAR2_EL1_op1 0 1154 #define ID_AA64ISAR2_EL1_CRn 0 1155 #define ID_AA64ISAR2_EL1_CRm 6 1156 #define ID_AA64ISAR2_EL1_op2 2 1157 #define ID_AA64ISAR2_WFxT_SHIFT 0 1158 #define ID_AA64ISAR2_WFxT_WIDTH 4 1159 #define ID_AA64ISAR2_WFxT_MASK (UL(0xf) << ID_AA64ISAR2_WFxT_SHIFT) 1160 #define ID_AA64ISAR2_WFxT_VAL(x) ((x) & ID_AA64ISAR2_WFxT_MASK) 1161 #define ID_AA64ISAR2_WFxT_NONE (UL(0x0) << ID_AA64ISAR2_WFxT_SHIFT) 1162 #define ID_AA64ISAR2_WFxT_IMPL (UL(0x2) << ID_AA64ISAR2_WFxT_SHIFT) 1163 #define ID_AA64ISAR2_RPRES_SHIFT 4 1164 #define ID_AA64ISAR2_RPRES_WIDTH 4 1165 #define ID_AA64ISAR2_RPRES_MASK (UL(0xf) << ID_AA64ISAR2_RPRES_SHIFT) 1166 #define ID_AA64ISAR2_RPRES_VAL(x) ((x) & ID_AA64ISAR2_RPRES_MASK) 1167 #define ID_AA64ISAR2_RPRES_NONE (UL(0x0) << ID_AA64ISAR2_RPRES_SHIFT) 1168 #define ID_AA64ISAR2_RPRES_IMPL (UL(0x1) << ID_AA64ISAR2_RPRES_SHIFT) 1169 #define ID_AA64ISAR2_GPA3_SHIFT 8 1170 #define ID_AA64ISAR2_GPA3_WIDTH 4 1171 #define ID_AA64ISAR2_GPA3_MASK (UL(0xf) << ID_AA64ISAR2_GPA3_SHIFT) 1172 #define ID_AA64ISAR2_GPA3_VAL(x) ((x) & ID_AA64ISAR2_GPA3_MASK) 1173 #define ID_AA64ISAR2_GPA3_NONE (UL(0x0) << ID_AA64ISAR2_GPA3_SHIFT) 1174 #define ID_AA64ISAR2_GPA3_IMPL (UL(0x1) << ID_AA64ISAR2_GPA3_SHIFT) 1175 #define ID_AA64ISAR2_APA3_SHIFT 12 1176 #define ID_AA64ISAR2_APA3_WIDTH 4 1177 #define ID_AA64ISAR2_APA3_MASK (UL(0xf) << ID_AA64ISAR2_APA3_SHIFT) 1178 #define ID_AA64ISAR2_APA3_VAL(x) ((x) & ID_AA64ISAR2_APA3_MASK) 1179 #define ID_AA64ISAR2_APA3_NONE (UL(0x0) << ID_AA64ISAR2_APA3_SHIFT) 1180 #define ID_AA64ISAR2_APA3_PAC (UL(0x1) << ID_AA64ISAR2_APA3_SHIFT) 1181 #define ID_AA64ISAR2_APA3_EPAC (UL(0x2) << ID_AA64ISAR2_APA3_SHIFT) 1182 #define ID_AA64ISAR2_APA3_EPAC2 (UL(0x3) << ID_AA64ISAR2_APA3_SHIFT) 1183 #define ID_AA64ISAR2_APA3_FPAC (UL(0x4) << ID_AA64ISAR2_APA3_SHIFT) 1184 #define ID_AA64ISAR2_APA3_FPAC_COMBINED (UL(0x5) << ID_AA64ISAR2_APA3_SHIFT) 1185 #define ID_AA64ISAR2_MOPS_SHIFT 16 1186 #define ID_AA64ISAR2_MOPS_WIDTH 4 1187 #define ID_AA64ISAR2_MOPS_MASK (UL(0xf) << ID_AA64ISAR2_MOPS_SHIFT) 1188 #define ID_AA64ISAR2_MOPS_VAL(x) ((x) & ID_AA64ISAR2_MOPS_MASK) 1189 #define ID_AA64ISAR2_MOPS_NONE (UL(0x0) << ID_AA64ISAR2_MOPS_SHIFT) 1190 #define ID_AA64ISAR2_MOPS_IMPL (UL(0x1) << ID_AA64ISAR2_MOPS_SHIFT) 1191 #define ID_AA64ISAR2_BC_SHIFT 20 1192 #define ID_AA64ISAR2_BC_WIDTH 4 1193 #define ID_AA64ISAR2_BC_MASK (UL(0xf) << ID_AA64ISAR2_BC_SHIFT) 1194 #define ID_AA64ISAR2_BC_VAL(x) ((x) & ID_AA64ISAR2_BC_MASK) 1195 #define ID_AA64ISAR2_BC_NONE (UL(0x0) << ID_AA64ISAR2_BC_SHIFT) 1196 #define ID_AA64ISAR2_BC_IMPL (UL(0x1) << ID_AA64ISAR2_BC_SHIFT) 1197 #define ID_AA64ISAR2_PAC_frac_SHIFT 24 1198 #define ID_AA64ISAR2_PAC_frac_WIDTH 4 1199 #define ID_AA64ISAR2_PAC_frac_MASK (UL(0xf) << ID_AA64ISAR2_PAC_frac_SHIFT) 1200 #define ID_AA64ISAR2_PAC_frac_VAL(x) ((x) & ID_AA64ISAR2_PAC_frac_MASK) 1201 #define ID_AA64ISAR2_PAC_frac_NONE (UL(0x0) << ID_AA64ISAR2_PAC_frac_SHIFT) 1202 #define ID_AA64ISAR2_PAC_frac_IMPL (UL(0x1) << ID_AA64ISAR2_PAC_frac_SHIFT) 1203 #define ID_AA64ISAR2_CLRBHB_SHIFT 28 1204 #define ID_AA64ISAR2_CLRBHB_WIDTH 4 1205 #define ID_AA64ISAR2_CLRBHB_MASK (UL(0xf) << ID_AA64ISAR2_CLRBHB_SHIFT) 1206 #define ID_AA64ISAR2_CLRBHB_VAL(x) ((x) & ID_AA64ISAR2_CLRBHB_MASK) 1207 #define ID_AA64ISAR2_CLRBHB_NONE (UL(0x0) << ID_AA64ISAR2_CLRBHB_SHIFT) 1208 #define ID_AA64ISAR2_CLRBHB_IMPL (UL(0x1) << ID_AA64ISAR2_CLRBHB_SHIFT) 1209 #define ID_AA64ISAR2_PRFMSLC_SHIFT 40 1210 #define ID_AA64ISAR2_PRFMSLC_WIDTH 4 1211 #define ID_AA64ISAR2_PRFMSLC_MASK (UL(0xf) << ID_AA64ISAR2_PRFMSLC_SHIFT) 1212 #define ID_AA64ISAR2_PRFMSLC_VAL(x) ((x) & ID_AA64ISAR2_PRFMSLC_MASK) 1213 #define ID_AA64ISAR2_PRFMSLC_NONE (UL(0x0) << ID_AA64ISAR2_PRFMSLC_SHIFT) 1214 #define ID_AA64ISAR2_PRFMSLC_IMPL (UL(0x1) << ID_AA64ISAR2_PRFMSLC_SHIFT) 1215 #define ID_AA64ISAR2_RPRFM_SHIFT 48 1216 #define ID_AA64ISAR2_RPRFM_WIDTH 4 1217 #define ID_AA64ISAR2_RPRFM_MASK (UL(0xf) << ID_AA64ISAR2_RPRFM_SHIFT) 1218 #define ID_AA64ISAR2_RPRFM_VAL(x) ((x) & ID_AA64ISAR2_RPRFM_MASK) 1219 #define ID_AA64ISAR2_RPRFM_NONE (UL(0x0) << ID_AA64ISAR2_RPRFM_SHIFT) 1220 #define ID_AA64ISAR2_RPRFM_IMPL (UL(0x1) << ID_AA64ISAR2_RPRFM_SHIFT) 1221 #define ID_AA64ISAR2_CSSC_SHIFT 52 1222 #define ID_AA64ISAR2_CSSC_WIDTH 4 1223 #define ID_AA64ISAR2_CSSC_MASK (UL(0xf) << ID_AA64ISAR2_CSSC_SHIFT) 1224 #define ID_AA64ISAR2_CSSC_VAL(x) ((x) & ID_AA64ISAR2_CSSC_MASK) 1225 #define ID_AA64ISAR2_CSSC_NONE (UL(0x0) << ID_AA64ISAR2_CSSC_SHIFT) 1226 #define ID_AA64ISAR2_CSSC_IMPL (UL(0x1) << ID_AA64ISAR2_CSSC_SHIFT) 1227 #define ID_AA64ISAR2_ATS1A_SHIFT 60 1228 #define ID_AA64ISAR2_ATS1A_WIDTH 4 1229 #define ID_AA64ISAR2_ATS1A_MASK (UL(0xf) << ID_AA64ISAR2_ATS1A_SHIFT) 1230 #define ID_AA64ISAR2_ATS1A_VAL(x) ((x) & ID_AA64ISAR2_ATS1A_MASK) 1231 #define ID_AA64ISAR2_ATS1A_NONE (UL(0x0) << ID_AA64ISAR2_ATS1A_SHIFT) 1232 #define ID_AA64ISAR2_ATS1A_IMPL (UL(0x1) << ID_AA64ISAR2_ATS1A_SHIFT) 1233 1234 /* ID_AA64MMFR0_EL1 */ 1235 #define ID_AA64MMFR0_EL1 MRS_REG(ID_AA64MMFR0_EL1) 1236 #define ID_AA64MMFR0_EL1_REG MRS_REG_ALT_NAME(ID_AA64MMFR0_EL1) 1237 #define ID_AA64MMFR0_EL1_ISS ISS_MSR_REG(ID_AA64MMFR0_EL1) 1238 #define ID_AA64MMFR0_EL1_op0 3 1239 #define ID_AA64MMFR0_EL1_op1 0 1240 #define ID_AA64MMFR0_EL1_CRn 0 1241 #define ID_AA64MMFR0_EL1_CRm 7 1242 #define ID_AA64MMFR0_EL1_op2 0 1243 #define ID_AA64MMFR0_PARange_SHIFT 0 1244 #define ID_AA64MMFR0_PARange_WIDTH 4 1245 #define ID_AA64MMFR0_PARange_MASK (UL(0xf) << ID_AA64MMFR0_PARange_SHIFT) 1246 #define ID_AA64MMFR0_PARange_VAL(x) ((x) & ID_AA64MMFR0_PARange_MASK) 1247 #define ID_AA64MMFR0_PARange_4G (UL(0x0) << ID_AA64MMFR0_PARange_SHIFT) 1248 #define ID_AA64MMFR0_PARange_64G (UL(0x1) << ID_AA64MMFR0_PARange_SHIFT) 1249 #define ID_AA64MMFR0_PARange_1T (UL(0x2) << ID_AA64MMFR0_PARange_SHIFT) 1250 #define ID_AA64MMFR0_PARange_4T (UL(0x3) << ID_AA64MMFR0_PARange_SHIFT) 1251 #define ID_AA64MMFR0_PARange_16T (UL(0x4) << ID_AA64MMFR0_PARange_SHIFT) 1252 #define ID_AA64MMFR0_PARange_256T (UL(0x5) << ID_AA64MMFR0_PARange_SHIFT) 1253 #define ID_AA64MMFR0_PARange_4P (UL(0x6) << ID_AA64MMFR0_PARange_SHIFT) 1254 #define ID_AA64MMFR0_ASIDBits_SHIFT 4 1255 #define ID_AA64MMFR0_ASIDBits_WIDTH 4 1256 #define ID_AA64MMFR0_ASIDBits_MASK (UL(0xf) << ID_AA64MMFR0_ASIDBits_SHIFT) 1257 #define ID_AA64MMFR0_ASIDBits_VAL(x) ((x) & ID_AA64MMFR0_ASIDBits_MASK) 1258 #define ID_AA64MMFR0_ASIDBits_8 (UL(0x0) << ID_AA64MMFR0_ASIDBits_SHIFT) 1259 #define ID_AA64MMFR0_ASIDBits_16 (UL(0x2) << ID_AA64MMFR0_ASIDBits_SHIFT) 1260 #define ID_AA64MMFR0_BigEnd_SHIFT 8 1261 #define ID_AA64MMFR0_BigEnd_WIDTH 4 1262 #define ID_AA64MMFR0_BigEnd_MASK (UL(0xf) << ID_AA64MMFR0_BigEnd_SHIFT) 1263 #define ID_AA64MMFR0_BigEnd_VAL(x) ((x) & ID_AA64MMFR0_BigEnd_MASK) 1264 #define ID_AA64MMFR0_BigEnd_FIXED (UL(0x0) << ID_AA64MMFR0_BigEnd_SHIFT) 1265 #define ID_AA64MMFR0_BigEnd_MIXED (UL(0x1) << ID_AA64MMFR0_BigEnd_SHIFT) 1266 #define ID_AA64MMFR0_SNSMem_SHIFT 12 1267 #define ID_AA64MMFR0_SNSMem_WIDTH 4 1268 #define ID_AA64MMFR0_SNSMem_MASK (UL(0xf) << ID_AA64MMFR0_SNSMem_SHIFT) 1269 #define ID_AA64MMFR0_SNSMem_VAL(x) ((x) & ID_AA64MMFR0_SNSMem_MASK) 1270 #define ID_AA64MMFR0_SNSMem_NONE (UL(0x0) << ID_AA64MMFR0_SNSMem_SHIFT) 1271 #define ID_AA64MMFR0_SNSMem_DISTINCT (UL(0x1) << ID_AA64MMFR0_SNSMem_SHIFT) 1272 #define ID_AA64MMFR0_BigEndEL0_SHIFT 16 1273 #define ID_AA64MMFR0_BigEndEL0_WIDTH 4 1274 #define ID_AA64MMFR0_BigEndEL0_MASK (UL(0xf) << ID_AA64MMFR0_BigEndEL0_SHIFT) 1275 #define ID_AA64MMFR0_BigEndEL0_VAL(x) ((x) & ID_AA64MMFR0_BigEndEL0_MASK) 1276 #define ID_AA64MMFR0_BigEndEL0_FIXED (UL(0x0) << ID_AA64MMFR0_BigEndEL0_SHIFT) 1277 #define ID_AA64MMFR0_BigEndEL0_MIXED (UL(0x1) << ID_AA64MMFR0_BigEndEL0_SHIFT) 1278 #define ID_AA64MMFR0_TGran16_SHIFT 20 1279 #define ID_AA64MMFR0_TGran16_WIDTH 4 1280 #define ID_AA64MMFR0_TGran16_MASK (UL(0xf) << ID_AA64MMFR0_TGran16_SHIFT) 1281 #define ID_AA64MMFR0_TGran16_VAL(x) ((x) & ID_AA64MMFR0_TGran16_MASK) 1282 #define ID_AA64MMFR0_TGran16_NONE (UL(0x0) << ID_AA64MMFR0_TGran16_SHIFT) 1283 #define ID_AA64MMFR0_TGran16_IMPL (UL(0x1) << ID_AA64MMFR0_TGran16_SHIFT) 1284 #define ID_AA64MMFR0_TGran16_LPA2 (UL(0x2) << ID_AA64MMFR0_TGran16_SHIFT) 1285 #define ID_AA64MMFR0_TGran64_SHIFT 24 1286 #define ID_AA64MMFR0_TGran64_WIDTH 4 1287 #define ID_AA64MMFR0_TGran64_MASK (UL(0xf) << ID_AA64MMFR0_TGran64_SHIFT) 1288 #define ID_AA64MMFR0_TGran64_VAL(x) ((x) & ID_AA64MMFR0_TGran64_MASK) 1289 #define ID_AA64MMFR0_TGran64_IMPL (UL(0x0) << ID_AA64MMFR0_TGran64_SHIFT) 1290 #define ID_AA64MMFR0_TGran64_NONE (UL(0xf) << ID_AA64MMFR0_TGran64_SHIFT) 1291 #define ID_AA64MMFR0_TGran4_SHIFT 28 1292 #define ID_AA64MMFR0_TGran4_WIDTH 4 1293 #define ID_AA64MMFR0_TGran4_MASK (UL(0xf) << ID_AA64MMFR0_TGran4_SHIFT) 1294 #define ID_AA64MMFR0_TGran4_VAL(x) ((x) & ID_AA64MMFR0_TGran4_MASK) 1295 #define ID_AA64MMFR0_TGran4_IMPL (UL(0x0) << ID_AA64MMFR0_TGran4_SHIFT) 1296 #define ID_AA64MMFR0_TGran4_LPA2 (UL(0x1) << ID_AA64MMFR0_TGran4_SHIFT) 1297 #define ID_AA64MMFR0_TGran4_NONE (UL(0xf) << ID_AA64MMFR0_TGran4_SHIFT) 1298 #define ID_AA64MMFR0_TGran16_2_SHIFT 32 1299 #define ID_AA64MMFR0_TGran16_2_WIDTH 4 1300 #define ID_AA64MMFR0_TGran16_2_MASK (UL(0xf) << ID_AA64MMFR0_TGran16_2_SHIFT) 1301 #define ID_AA64MMFR0_TGran16_2_VAL(x) ((x) & ID_AA64MMFR0_TGran16_2_MASK) 1302 #define ID_AA64MMFR0_TGran16_2_TGran16 (UL(0x0) << ID_AA64MMFR0_TGran16_2_SHIFT) 1303 #define ID_AA64MMFR0_TGran16_2_NONE (UL(0x1) << ID_AA64MMFR0_TGran16_2_SHIFT) 1304 #define ID_AA64MMFR0_TGran16_2_IMPL (UL(0x2) << ID_AA64MMFR0_TGran16_2_SHIFT) 1305 #define ID_AA64MMFR0_TGran16_2_LPA2 (UL(0x3) << ID_AA64MMFR0_TGran16_2_SHIFT) 1306 #define ID_AA64MMFR0_TGran64_2_SHIFT 36 1307 #define ID_AA64MMFR0_TGran64_2_WIDTH 4 1308 #define ID_AA64MMFR0_TGran64_2_MASK (UL(0xf) << ID_AA64MMFR0_TGran64_2_SHIFT) 1309 #define ID_AA64MMFR0_TGran64_2_VAL(x) ((x) & ID_AA64MMFR0_TGran64_2_MASK) 1310 #define ID_AA64MMFR0_TGran64_2_TGran64 (UL(0x0) << ID_AA64MMFR0_TGran64_2_SHIFT) 1311 #define ID_AA64MMFR0_TGran64_2_NONE (UL(0x1) << ID_AA64MMFR0_TGran64_2_SHIFT) 1312 #define ID_AA64MMFR0_TGran64_2_IMPL (UL(0x2) << ID_AA64MMFR0_TGran64_2_SHIFT) 1313 #define ID_AA64MMFR0_TGran4_2_SHIFT 40 1314 #define ID_AA64MMFR0_TGran4_2_WIDTH 4 1315 #define ID_AA64MMFR0_TGran4_2_MASK (UL(0xf) << ID_AA64MMFR0_TGran4_2_SHIFT) 1316 #define ID_AA64MMFR0_TGran4_2_VAL(x) ((x) & ID_AA64MMFR0_TGran4_2_MASK) 1317 #define ID_AA64MMFR0_TGran4_2_TGran4 (UL(0x0) << ID_AA64MMFR0_TGran4_2_SHIFT) 1318 #define ID_AA64MMFR0_TGran4_2_NONE (UL(0x1) << ID_AA64MMFR0_TGran4_2_SHIFT) 1319 #define ID_AA64MMFR0_TGran4_2_IMPL (UL(0x2) << ID_AA64MMFR0_TGran4_2_SHIFT) 1320 #define ID_AA64MMFR0_TGran4_2_LPA2 (UL(0x3) << ID_AA64MMFR0_TGran4_2_SHIFT) 1321 #define ID_AA64MMFR0_ExS_SHIFT 44 1322 #define ID_AA64MMFR0_ExS_WIDTH 4 1323 #define ID_AA64MMFR0_ExS_MASK (UL(0xf) << ID_AA64MMFR0_ExS_SHIFT) 1324 #define ID_AA64MMFR0_ExS_VAL(x) ((x) & ID_AA64MMFR0_ExS_MASK) 1325 #define ID_AA64MMFR0_ExS_ALL (UL(0x0) << ID_AA64MMFR0_ExS_SHIFT) 1326 #define ID_AA64MMFR0_ExS_IMPL (UL(0x1) << ID_AA64MMFR0_ExS_SHIFT) 1327 #define ID_AA64MMFR0_FGT_SHIFT 56 1328 #define ID_AA64MMFR0_FGT_WIDTH 4 1329 #define ID_AA64MMFR0_FGT_MASK (UL(0xf) << ID_AA64MMFR0_FGT_SHIFT) 1330 #define ID_AA64MMFR0_FGT_VAL(x) ((x) & ID_AA64MMFR0_FGT_MASK) 1331 #define ID_AA64MMFR0_FGT_NONE (UL(0x0) << ID_AA64MMFR0_FGT_SHIFT) 1332 #define ID_AA64MMFR0_FGT_8_6 (UL(0x1) << ID_AA64MMFR0_FGT_SHIFT) 1333 #define ID_AA64MMFR0_FGT_8_9 (UL(0x2) << ID_AA64MMFR0_FGT_SHIFT) 1334 #define ID_AA64MMFR0_ECV_SHIFT 60 1335 #define ID_AA64MMFR0_ECV_WIDTH 4 1336 #define ID_AA64MMFR0_ECV_MASK (UL(0xf) << ID_AA64MMFR0_ECV_SHIFT) 1337 #define ID_AA64MMFR0_ECV_VAL(x) ((x) & ID_AA64MMFR0_ECV_MASK) 1338 #define ID_AA64MMFR0_ECV_NONE (UL(0x0) << ID_AA64MMFR0_ECV_SHIFT) 1339 #define ID_AA64MMFR0_ECV_IMPL (UL(0x1) << ID_AA64MMFR0_ECV_SHIFT) 1340 #define ID_AA64MMFR0_ECV_CNTHCTL (UL(0x2) << ID_AA64MMFR0_ECV_SHIFT) 1341 1342 /* ID_AA64MMFR1_EL1 */ 1343 #define ID_AA64MMFR1_EL1 MRS_REG(ID_AA64MMFR1_EL1) 1344 #define ID_AA64MMFR1_EL1_REG MRS_REG_ALT_NAME(ID_AA64MMFR1_EL1) 1345 #define ID_AA64MMFR1_EL1_ISS ISS_MSR_REG(ID_AA64MMFR1_EL1) 1346 #define ID_AA64MMFR1_EL1_op0 3 1347 #define ID_AA64MMFR1_EL1_op1 0 1348 #define ID_AA64MMFR1_EL1_CRn 0 1349 #define ID_AA64MMFR1_EL1_CRm 7 1350 #define ID_AA64MMFR1_EL1_op2 1 1351 #define ID_AA64MMFR1_HAFDBS_SHIFT 0 1352 #define ID_AA64MMFR1_HAFDBS_WIDTH 4 1353 #define ID_AA64MMFR1_HAFDBS_MASK (UL(0xf) << ID_AA64MMFR1_HAFDBS_SHIFT) 1354 #define ID_AA64MMFR1_HAFDBS_VAL(x) ((x) & ID_AA64MMFR1_HAFDBS_MASK) 1355 #define ID_AA64MMFR1_HAFDBS_NONE (UL(0x0) << ID_AA64MMFR1_HAFDBS_SHIFT) 1356 #define ID_AA64MMFR1_HAFDBS_AF (UL(0x1) << ID_AA64MMFR1_HAFDBS_SHIFT) 1357 #define ID_AA64MMFR1_HAFDBS_AF_DBS (UL(0x2) << ID_AA64MMFR1_HAFDBS_SHIFT) 1358 #define ID_AA64MMFR1_VMIDBits_SHIFT 4 1359 #define ID_AA64MMFR1_VMIDBits_WIDTH 4 1360 #define ID_AA64MMFR1_VMIDBits_MASK (UL(0xf) << ID_AA64MMFR1_VMIDBits_SHIFT) 1361 #define ID_AA64MMFR1_VMIDBits_VAL(x) ((x) & ID_AA64MMFR1_VMIDBits_MASK) 1362 #define ID_AA64MMFR1_VMIDBits_8 (UL(0x0) << ID_AA64MMFR1_VMIDBits_SHIFT) 1363 #define ID_AA64MMFR1_VMIDBits_16 (UL(0x2) << ID_AA64MMFR1_VMIDBits_SHIFT) 1364 #define ID_AA64MMFR1_VH_SHIFT 8 1365 #define ID_AA64MMFR1_VH_WIDTH 4 1366 #define ID_AA64MMFR1_VH_MASK (UL(0xf) << ID_AA64MMFR1_VH_SHIFT) 1367 #define ID_AA64MMFR1_VH_VAL(x) ((x) & ID_AA64MMFR1_VH_MASK) 1368 #define ID_AA64MMFR1_VH_NONE (UL(0x0) << ID_AA64MMFR1_VH_SHIFT) 1369 #define ID_AA64MMFR1_VH_IMPL (UL(0x1) << ID_AA64MMFR1_VH_SHIFT) 1370 #define ID_AA64MMFR1_HPDS_SHIFT 12 1371 #define ID_AA64MMFR1_HPDS_WIDTH 4 1372 #define ID_AA64MMFR1_HPDS_MASK (UL(0xf) << ID_AA64MMFR1_HPDS_SHIFT) 1373 #define ID_AA64MMFR1_HPDS_VAL(x) ((x) & ID_AA64MMFR1_HPDS_MASK) 1374 #define ID_AA64MMFR1_HPDS_NONE (UL(0x0) << ID_AA64MMFR1_HPDS_SHIFT) 1375 #define ID_AA64MMFR1_HPDS_HPD (UL(0x1) << ID_AA64MMFR1_HPDS_SHIFT) 1376 #define ID_AA64MMFR1_HPDS_TTPBHA (UL(0x2) << ID_AA64MMFR1_HPDS_SHIFT) 1377 #define ID_AA64MMFR1_LO_SHIFT 16 1378 #define ID_AA64MMFR1_LO_WIDTH 4 1379 #define ID_AA64MMFR1_LO_MASK (UL(0xf) << ID_AA64MMFR1_LO_SHIFT) 1380 #define ID_AA64MMFR1_LO_VAL(x) ((x) & ID_AA64MMFR1_LO_MASK) 1381 #define ID_AA64MMFR1_LO_NONE (UL(0x0) << ID_AA64MMFR1_LO_SHIFT) 1382 #define ID_AA64MMFR1_LO_IMPL (UL(0x1) << ID_AA64MMFR1_LO_SHIFT) 1383 #define ID_AA64MMFR1_PAN_SHIFT 20 1384 #define ID_AA64MMFR1_PAN_WIDTH 4 1385 #define ID_AA64MMFR1_PAN_MASK (UL(0xf) << ID_AA64MMFR1_PAN_SHIFT) 1386 #define ID_AA64MMFR1_PAN_VAL(x) ((x) & ID_AA64MMFR1_PAN_MASK) 1387 #define ID_AA64MMFR1_PAN_NONE (UL(0x0) << ID_AA64MMFR1_PAN_SHIFT) 1388 #define ID_AA64MMFR1_PAN_IMPL (UL(0x1) << ID_AA64MMFR1_PAN_SHIFT) 1389 #define ID_AA64MMFR1_PAN_ATS1E1 (UL(0x2) << ID_AA64MMFR1_PAN_SHIFT) 1390 #define ID_AA64MMFR1_PAN_EPAN (UL(0x3) << ID_AA64MMFR1_PAN_SHIFT) 1391 #define ID_AA64MMFR1_SpecSEI_SHIFT 24 1392 #define ID_AA64MMFR1_SpecSEI_WIDTH 4 1393 #define ID_AA64MMFR1_SpecSEI_MASK (UL(0xf) << ID_AA64MMFR1_SpecSEI_SHIFT) 1394 #define ID_AA64MMFR1_SpecSEI_VAL(x) ((x) & ID_AA64MMFR1_SpecSEI_MASK) 1395 #define ID_AA64MMFR1_SpecSEI_NONE (UL(0x0) << ID_AA64MMFR1_SpecSEI_SHIFT) 1396 #define ID_AA64MMFR1_SpecSEI_IMPL (UL(0x1) << ID_AA64MMFR1_SpecSEI_SHIFT) 1397 #define ID_AA64MMFR1_XNX_SHIFT 28 1398 #define ID_AA64MMFR1_XNX_WIDTH 4 1399 #define ID_AA64MMFR1_XNX_MASK (UL(0xf) << ID_AA64MMFR1_XNX_SHIFT) 1400 #define ID_AA64MMFR1_XNX_VAL(x) ((x) & ID_AA64MMFR1_XNX_MASK) 1401 #define ID_AA64MMFR1_XNX_NONE (UL(0x0) << ID_AA64MMFR1_XNX_SHIFT) 1402 #define ID_AA64MMFR1_XNX_IMPL (UL(0x1) << ID_AA64MMFR1_XNX_SHIFT) 1403 #define ID_AA64MMFR1_TWED_SHIFT 32 1404 #define ID_AA64MMFR1_TWED_WIDTH 4 1405 #define ID_AA64MMFR1_TWED_MASK (UL(0xf) << ID_AA64MMFR1_TWED_SHIFT) 1406 #define ID_AA64MMFR1_TWED_VAL(x) ((x) & ID_AA64MMFR1_TWED_MASK) 1407 #define ID_AA64MMFR1_TWED_NONE (UL(0x0) << ID_AA64MMFR1_TWED_SHIFT) 1408 #define ID_AA64MMFR1_TWED_IMPL (UL(0x1) << ID_AA64MMFR1_TWED_SHIFT) 1409 #define ID_AA64MMFR1_ETS_SHIFT 36 1410 #define ID_AA64MMFR1_ETS_WIDTH 4 1411 #define ID_AA64MMFR1_ETS_MASK (UL(0xf) << ID_AA64MMFR1_ETS_SHIFT) 1412 #define ID_AA64MMFR1_ETS_VAL(x) ((x) & ID_AA64MMFR1_ETS_MASK) 1413 #define ID_AA64MMFR1_ETS_NONE (UL(0x0) << ID_AA64MMFR1_ETS_SHIFT) 1414 #define ID_AA64MMFR1_ETS_NONE2 (UL(0x1) << ID_AA64MMFR1_ETS_SHIFT) 1415 #define ID_AA64MMFR1_ETS_IMPL (UL(0x2) << ID_AA64MMFR1_ETS_SHIFT) 1416 #define ID_AA64MMFR1_HCX_SHIFT 40 1417 #define ID_AA64MMFR1_HCX_WIDTH 4 1418 #define ID_AA64MMFR1_HCX_MASK (UL(0xf) << ID_AA64MMFR1_HCX_SHIFT) 1419 #define ID_AA64MMFR1_HCX_VAL(x) ((x) & ID_AA64MMFR1_HCX_MASK) 1420 #define ID_AA64MMFR1_HCX_NONE (UL(0x0) << ID_AA64MMFR1_HCX_SHIFT) 1421 #define ID_AA64MMFR1_HCX_IMPL (UL(0x1) << ID_AA64MMFR1_HCX_SHIFT) 1422 #define ID_AA64MMFR1_AFP_SHIFT 44 1423 #define ID_AA64MMFR1_AFP_WIDTH 4 1424 #define ID_AA64MMFR1_AFP_MASK (UL(0xf) << ID_AA64MMFR1_AFP_SHIFT) 1425 #define ID_AA64MMFR1_AFP_VAL(x) ((x) & ID_AA64MMFR1_AFP_MASK) 1426 #define ID_AA64MMFR1_AFP_NONE (UL(0x0) << ID_AA64MMFR1_AFP_SHIFT) 1427 #define ID_AA64MMFR1_AFP_IMPL (UL(0x1) << ID_AA64MMFR1_AFP_SHIFT) 1428 #define ID_AA64MMFR1_nTLBPA_SHIFT 48 1429 #define ID_AA64MMFR1_nTLBPA_WIDTH 4 1430 #define ID_AA64MMFR1_nTLBPA_MASK (UL(0xf) << ID_AA64MMFR1_nTLBPA_SHIFT) 1431 #define ID_AA64MMFR1_nTLBPA_VAL(x) ((x) & ID_AA64MMFR1_nTLBPA_MASK) 1432 #define ID_AA64MMFR1_nTLBPA_NONE (UL(0x0) << ID_AA64MMFR1_nTLBPA_SHIFT) 1433 #define ID_AA64MMFR1_nTLBPA_IMPL (UL(0x1) << ID_AA64MMFR1_nTLBPA_SHIFT) 1434 #define ID_AA64MMFR1_TIDCP1_SHIFT 52 1435 #define ID_AA64MMFR1_TIDCP1_WIDTH 4 1436 #define ID_AA64MMFR1_TIDCP1_MASK (UL(0xf) << ID_AA64MMFR1_TIDCP1_SHIFT) 1437 #define ID_AA64MMFR1_TIDCP1_VAL(x) ((x) & ID_AA64MMFR1_TIDCP1_MASK) 1438 #define ID_AA64MMFR1_TIDCP1_NONE (UL(0x0) << ID_AA64MMFR1_TIDCP1_SHIFT) 1439 #define ID_AA64MMFR1_TIDCP1_IMPL (UL(0x1) << ID_AA64MMFR1_TIDCP1_SHIFT) 1440 #define ID_AA64MMFR1_CMOVW_SHIFT 56 1441 #define ID_AA64MMFR1_CMOVW_WIDTH 4 1442 #define ID_AA64MMFR1_CMOVW_MASK (UL(0xf) << ID_AA64MMFR1_CMOVW_SHIFT) 1443 #define ID_AA64MMFR1_CMOVW_VAL(x) ((x) & ID_AA64MMFR1_CMOVW_MASK) 1444 #define ID_AA64MMFR1_CMOVW_NONE (UL(0x0) << ID_AA64MMFR1_CMOVW_SHIFT) 1445 #define ID_AA64MMFR1_CMOVW_IMPL (UL(0x1) << ID_AA64MMFR1_CMOVW_SHIFT) 1446 #define ID_AA64MMFR1_ECBHB_SHIFT 60 1447 #define ID_AA64MMFR1_ECBHB_WIDTH 4 1448 #define ID_AA64MMFR1_ECBHB_MASK (UL(0xf) << ID_AA64MMFR1_ECBHB_SHIFT) 1449 #define ID_AA64MMFR1_ECBHB_VAL(x) ((x) & ID_AA64MMFR1_ECBHB_MASK) 1450 #define ID_AA64MMFR1_ECBHB_NONE (UL(0x0) << ID_AA64MMFR1_ECBHB_SHIFT) 1451 #define ID_AA64MMFR1_ECBHB_IMPL (UL(0x1) << ID_AA64MMFR1_ECBHB_SHIFT) 1452 1453 /* ID_AA64MMFR2_EL1 */ 1454 #define ID_AA64MMFR2_EL1 MRS_REG(ID_AA64MMFR2_EL1) 1455 #define ID_AA64MMFR2_EL1_REG MRS_REG_ALT_NAME(ID_AA64MMFR2_EL1) 1456 #define ID_AA64MMFR2_EL1_ISS ISS_MSR_REG(ID_AA64MMFR2_EL1) 1457 #define ID_AA64MMFR2_EL1_op0 3 1458 #define ID_AA64MMFR2_EL1_op1 0 1459 #define ID_AA64MMFR2_EL1_CRn 0 1460 #define ID_AA64MMFR2_EL1_CRm 7 1461 #define ID_AA64MMFR2_EL1_op2 2 1462 #define ID_AA64MMFR2_CnP_SHIFT 0 1463 #define ID_AA64MMFR2_CnP_WIDTH 4 1464 #define ID_AA64MMFR2_CnP_MASK (UL(0xf) << ID_AA64MMFR2_CnP_SHIFT) 1465 #define ID_AA64MMFR2_CnP_VAL(x) ((x) & ID_AA64MMFR2_CnP_MASK) 1466 #define ID_AA64MMFR2_CnP_NONE (UL(0x0) << ID_AA64MMFR2_CnP_SHIFT) 1467 #define ID_AA64MMFR2_CnP_IMPL (UL(0x1) << ID_AA64MMFR2_CnP_SHIFT) 1468 #define ID_AA64MMFR2_UAO_SHIFT 4 1469 #define ID_AA64MMFR2_UAO_WIDTH 4 1470 #define ID_AA64MMFR2_UAO_MASK (UL(0xf) << ID_AA64MMFR2_UAO_SHIFT) 1471 #define ID_AA64MMFR2_UAO_VAL(x) ((x) & ID_AA64MMFR2_UAO_MASK) 1472 #define ID_AA64MMFR2_UAO_NONE (UL(0x0) << ID_AA64MMFR2_UAO_SHIFT) 1473 #define ID_AA64MMFR2_UAO_IMPL (UL(0x1) << ID_AA64MMFR2_UAO_SHIFT) 1474 #define ID_AA64MMFR2_LSM_SHIFT 8 1475 #define ID_AA64MMFR2_LSM_WIDTH 4 1476 #define ID_AA64MMFR2_LSM_MASK (UL(0xf) << ID_AA64MMFR2_LSM_SHIFT) 1477 #define ID_AA64MMFR2_LSM_VAL(x) ((x) & ID_AA64MMFR2_LSM_MASK) 1478 #define ID_AA64MMFR2_LSM_NONE (UL(0x0) << ID_AA64MMFR2_LSM_SHIFT) 1479 #define ID_AA64MMFR2_LSM_IMPL (UL(0x1) << ID_AA64MMFR2_LSM_SHIFT) 1480 #define ID_AA64MMFR2_IESB_SHIFT 12 1481 #define ID_AA64MMFR2_IESB_WIDTH 4 1482 #define ID_AA64MMFR2_IESB_MASK (UL(0xf) << ID_AA64MMFR2_IESB_SHIFT) 1483 #define ID_AA64MMFR2_IESB_VAL(x) ((x) & ID_AA64MMFR2_IESB_MASK) 1484 #define ID_AA64MMFR2_IESB_NONE (UL(0x0) << ID_AA64MMFR2_IESB_SHIFT) 1485 #define ID_AA64MMFR2_IESB_IMPL (UL(0x1) << ID_AA64MMFR2_IESB_SHIFT) 1486 #define ID_AA64MMFR2_VARange_SHIFT 16 1487 #define ID_AA64MMFR2_VARange_WIDTH 4 1488 #define ID_AA64MMFR2_VARange_MASK (UL(0xf) << ID_AA64MMFR2_VARange_SHIFT) 1489 #define ID_AA64MMFR2_VARange_VAL(x) ((x) & ID_AA64MMFR2_VARange_MASK) 1490 #define ID_AA64MMFR2_VARange_48 (UL(0x0) << ID_AA64MMFR2_VARange_SHIFT) 1491 #define ID_AA64MMFR2_VARange_52 (UL(0x1) << ID_AA64MMFR2_VARange_SHIFT) 1492 #define ID_AA64MMFR2_CCIDX_SHIFT 20 1493 #define ID_AA64MMFR2_CCIDX_WIDTH 4 1494 #define ID_AA64MMFR2_CCIDX_MASK (UL(0xf) << ID_AA64MMFR2_CCIDX_SHIFT) 1495 #define ID_AA64MMFR2_CCIDX_VAL(x) ((x) & ID_AA64MMFR2_CCIDX_MASK) 1496 #define ID_AA64MMFR2_CCIDX_32 (UL(0x0) << ID_AA64MMFR2_CCIDX_SHIFT) 1497 #define ID_AA64MMFR2_CCIDX_64 (UL(0x1) << ID_AA64MMFR2_CCIDX_SHIFT) 1498 #define ID_AA64MMFR2_NV_SHIFT 24 1499 #define ID_AA64MMFR2_NV_WIDTH 4 1500 #define ID_AA64MMFR2_NV_MASK (UL(0xf) << ID_AA64MMFR2_NV_SHIFT) 1501 #define ID_AA64MMFR2_NV_VAL(x) ((x) & ID_AA64MMFR2_NV_MASK) 1502 #define ID_AA64MMFR2_NV_NONE (UL(0x0) << ID_AA64MMFR2_NV_SHIFT) 1503 #define ID_AA64MMFR2_NV_8_3 (UL(0x1) << ID_AA64MMFR2_NV_SHIFT) 1504 #define ID_AA64MMFR2_NV_8_4 (UL(0x2) << ID_AA64MMFR2_NV_SHIFT) 1505 #define ID_AA64MMFR2_ST_SHIFT 28 1506 #define ID_AA64MMFR2_ST_WIDTH 4 1507 #define ID_AA64MMFR2_ST_MASK (UL(0xf) << ID_AA64MMFR2_ST_SHIFT) 1508 #define ID_AA64MMFR2_ST_VAL(x) ((x) & ID_AA64MMFR2_ST_MASK) 1509 #define ID_AA64MMFR2_ST_NONE (UL(0x0) << ID_AA64MMFR2_ST_SHIFT) 1510 #define ID_AA64MMFR2_ST_IMPL (UL(0x1) << ID_AA64MMFR2_ST_SHIFT) 1511 #define ID_AA64MMFR2_AT_SHIFT 32 1512 #define ID_AA64MMFR2_AT_WIDTH 4 1513 #define ID_AA64MMFR2_AT_MASK (UL(0xf) << ID_AA64MMFR2_AT_SHIFT) 1514 #define ID_AA64MMFR2_AT_VAL(x) ((x) & ID_AA64MMFR2_AT_MASK) 1515 #define ID_AA64MMFR2_AT_NONE (UL(0x0) << ID_AA64MMFR2_AT_SHIFT) 1516 #define ID_AA64MMFR2_AT_IMPL (UL(0x1) << ID_AA64MMFR2_AT_SHIFT) 1517 #define ID_AA64MMFR2_IDS_SHIFT 36 1518 #define ID_AA64MMFR2_IDS_WIDTH 4 1519 #define ID_AA64MMFR2_IDS_MASK (UL(0xf) << ID_AA64MMFR2_IDS_SHIFT) 1520 #define ID_AA64MMFR2_IDS_VAL(x) ((x) & ID_AA64MMFR2_IDS_MASK) 1521 #define ID_AA64MMFR2_IDS_NONE (UL(0x0) << ID_AA64MMFR2_IDS_SHIFT) 1522 #define ID_AA64MMFR2_IDS_IMPL (UL(0x1) << ID_AA64MMFR2_IDS_SHIFT) 1523 #define ID_AA64MMFR2_FWB_SHIFT 40 1524 #define ID_AA64MMFR2_FWB_WIDTH 4 1525 #define ID_AA64MMFR2_FWB_MASK (UL(0xf) << ID_AA64MMFR2_FWB_SHIFT) 1526 #define ID_AA64MMFR2_FWB_VAL(x) ((x) & ID_AA64MMFR2_FWB_MASK) 1527 #define ID_AA64MMFR2_FWB_NONE (UL(0x0) << ID_AA64MMFR2_FWB_SHIFT) 1528 #define ID_AA64MMFR2_FWB_IMPL (UL(0x1) << ID_AA64MMFR2_FWB_SHIFT) 1529 #define ID_AA64MMFR2_TTL_SHIFT 48 1530 #define ID_AA64MMFR2_TTL_WIDTH 4 1531 #define ID_AA64MMFR2_TTL_MASK (UL(0xf) << ID_AA64MMFR2_TTL_SHIFT) 1532 #define ID_AA64MMFR2_TTL_VAL(x) ((x) & ID_AA64MMFR2_TTL_MASK) 1533 #define ID_AA64MMFR2_TTL_NONE (UL(0x0) << ID_AA64MMFR2_TTL_SHIFT) 1534 #define ID_AA64MMFR2_TTL_IMPL (UL(0x1) << ID_AA64MMFR2_TTL_SHIFT) 1535 #define ID_AA64MMFR2_BBM_SHIFT 52 1536 #define ID_AA64MMFR2_BBM_WIDTH 4 1537 #define ID_AA64MMFR2_BBM_MASK (UL(0xf) << ID_AA64MMFR2_BBM_SHIFT) 1538 #define ID_AA64MMFR2_BBM_VAL(x) ((x) & ID_AA64MMFR2_BBM_MASK) 1539 #define ID_AA64MMFR2_BBM_LEVEL0 (UL(0x0) << ID_AA64MMFR2_BBM_SHIFT) 1540 #define ID_AA64MMFR2_BBM_LEVEL1 (UL(0x1) << ID_AA64MMFR2_BBM_SHIFT) 1541 #define ID_AA64MMFR2_BBM_LEVEL2 (UL(0x2) << ID_AA64MMFR2_BBM_SHIFT) 1542 #define ID_AA64MMFR2_EVT_SHIFT 56 1543 #define ID_AA64MMFR2_EVT_WIDTH 4 1544 #define ID_AA64MMFR2_EVT_MASK (UL(0xf) << ID_AA64MMFR2_EVT_SHIFT) 1545 #define ID_AA64MMFR2_EVT_VAL(x) ((x) & ID_AA64MMFR2_EVT_MASK) 1546 #define ID_AA64MMFR2_EVT_NONE (UL(0x0) << ID_AA64MMFR2_EVT_SHIFT) 1547 #define ID_AA64MMFR2_EVT_8_2 (UL(0x1) << ID_AA64MMFR2_EVT_SHIFT) 1548 #define ID_AA64MMFR2_EVT_8_5 (UL(0x2) << ID_AA64MMFR2_EVT_SHIFT) 1549 #define ID_AA64MMFR2_E0PD_SHIFT 60 1550 #define ID_AA64MMFR2_E0PD_WIDTH 4 1551 #define ID_AA64MMFR2_E0PD_MASK (UL(0xf) << ID_AA64MMFR2_E0PD_SHIFT) 1552 #define ID_AA64MMFR2_E0PD_VAL(x) ((x) & ID_AA64MMFR2_E0PD_MASK) 1553 #define ID_AA64MMFR2_E0PD_NONE (UL(0x0) << ID_AA64MMFR2_E0PD_SHIFT) 1554 #define ID_AA64MMFR2_E0PD_IMPL (UL(0x1) << ID_AA64MMFR2_E0PD_SHIFT) 1555 1556 /* ID_AA64MMFR3_EL1 */ 1557 #define ID_AA64MMFR3_EL1 MRS_REG(ID_AA64MMFR3_EL1) 1558 #define ID_AA64MMFR3_EL1_REG MRS_REG_ALT_NAME(ID_AA64MMFR3_EL1) 1559 #define ID_AA64MMFR3_EL1_ISS ISS_MSR_REG(ID_AA64MMFR3_EL1) 1560 #define ID_AA64MMFR3_EL1_op0 3 1561 #define ID_AA64MMFR3_EL1_op1 0 1562 #define ID_AA64MMFR3_EL1_CRn 0 1563 #define ID_AA64MMFR3_EL1_CRm 7 1564 #define ID_AA64MMFR3_EL1_op2 3 1565 #define ID_AA64MMFR3_TCRX_SHIFT 0 1566 #define ID_AA64MMFR3_TCRX_WIDTH 4 1567 #define ID_AA64MMFR3_TCRX_MASK (UL(0xf) << ID_AA64MMFR3_TCRX_SHIFT) 1568 #define ID_AA64MMFR3_TCRX_VAL(x) ((x) & ID_AA64MMFR3_TCRX_MASK) 1569 #define ID_AA64MMFR3_TCRX_NONE (UL(0x0) << ID_AA64MMFR3_TCRX_SHIFT) 1570 #define ID_AA64MMFR3_TCRX_IMPL (UL(0x1) << ID_AA64MMFR3_TCRX_SHIFT) 1571 #define ID_AA64MMFR3_SCTLRX_SHIFT 4 1572 #define ID_AA64MMFR3_SCTLRX_WIDTH 4 1573 #define ID_AA64MMFR3_SCTLRX_MASK (UL(0xf) << ID_AA64MMFR3_SCTLRX_SHIFT) 1574 #define ID_AA64MMFR3_SCTLRX_VAL(x) ((x) & ID_AA64MMFR3_SCTLRX_MASK) 1575 #define ID_AA64MMFR3_SCTLRX_NONE (UL(0x0) << ID_AA64MMFR3_SCTLRX_SHIFT) 1576 #define ID_AA64MMFR3_SCTLRX_IMPL (UL(0x1) << ID_AA64MMFR3_SCTLRX_SHIFT) 1577 #define ID_AA64MMFR3_S1PIE_SHIFT 8 1578 #define ID_AA64MMFR3_S1PIE_WIDTH 4 1579 #define ID_AA64MMFR3_S1PIE_MASK (UL(0xf) << ID_AA64MMFR3_S1PIE_SHIFT) 1580 #define ID_AA64MMFR3_S1PIE_VAL(x) ((x) & ID_AA64MMFR3_S1PIE_MASK) 1581 #define ID_AA64MMFR3_S1PIE_NONE (UL(0x0) << ID_AA64MMFR3_S1PIE_SHIFT) 1582 #define ID_AA64MMFR3_S1PIE_IMPL (UL(0x1) << ID_AA64MMFR3_S1PIE_SHIFT) 1583 #define ID_AA64MMFR3_S2PIE_SHIFT 12 1584 #define ID_AA64MMFR3_S2PIE_WIDTH 4 1585 #define ID_AA64MMFR3_S2PIE_MASK (UL(0xf) << ID_AA64MMFR3_S2PIE_SHIFT) 1586 #define ID_AA64MMFR3_S2PIE_VAL(x) ((x) & ID_AA64MMFR3_S2PIE_MASK) 1587 #define ID_AA64MMFR3_S2PIE_NONE (UL(0x0) << ID_AA64MMFR3_S2PIE_SHIFT) 1588 #define ID_AA64MMFR3_S2PIE_IMPL (UL(0x1) << ID_AA64MMFR3_S2PIE_SHIFT) 1589 #define ID_AA64MMFR3_S1POE_SHIFT 16 1590 #define ID_AA64MMFR3_S1POE_WIDTH 4 1591 #define ID_AA64MMFR3_S1POE_MASK (UL(0xf) << ID_AA64MMFR3_S1POE_SHIFT) 1592 #define ID_AA64MMFR3_S1POE_VAL(x) ((x) & ID_AA64MMFR3_S1POE_MASK) 1593 #define ID_AA64MMFR3_S1POE_NONE (UL(0x0) << ID_AA64MMFR3_S1POE_SHIFT) 1594 #define ID_AA64MMFR3_S1POE_IMPL (UL(0x1) << ID_AA64MMFR3_S1POE_SHIFT) 1595 #define ID_AA64MMFR3_S2POE_SHIFT 20 1596 #define ID_AA64MMFR3_S2POE_WIDTH 4 1597 #define ID_AA64MMFR3_S2POE_MASK (UL(0xf) << ID_AA64MMFR3_S2POE_SHIFT) 1598 #define ID_AA64MMFR3_S2POE_VAL(x) ((x) & ID_AA64MMFR3_S2POE_MASK) 1599 #define ID_AA64MMFR3_S2POE_NONE (UL(0x0) << ID_AA64MMFR3_S2POE_SHIFT) 1600 #define ID_AA64MMFR3_S2POE_IMPL (UL(0x1) << ID_AA64MMFR3_S2POE_SHIFT) 1601 #define ID_AA64MMFR3_AIE_SHIFT 24 1602 #define ID_AA64MMFR3_AIE_WIDTH 4 1603 #define ID_AA64MMFR3_AIE_MASK (UL(0xf) << ID_AA64MMFR3_AIE_SHIFT) 1604 #define ID_AA64MMFR3_AIE_VAL(x) ((x) & ID_AA64MMFR3_AIE_MASK) 1605 #define ID_AA64MMFR3_AIE_NONE (UL(0x0) << ID_AA64MMFR3_AIE_SHIFT) 1606 #define ID_AA64MMFR3_AIE_IMPL (UL(0x1) << ID_AA64MMFR3_AIE_SHIFT) 1607 #define ID_AA64MMFR3_MEC_SHIFT 28 1608 #define ID_AA64MMFR3_MEC_WIDTH 4 1609 #define ID_AA64MMFR3_MEC_MASK (UL(0xf) << ID_AA64MMFR3_MEC_SHIFT) 1610 #define ID_AA64MMFR3_MEC_VAL(x) ((x) & ID_AA64MMFR3_MEC_MASK) 1611 #define ID_AA64MMFR3_MEC_NONE (UL(0x0) << ID_AA64MMFR3_MEC_SHIFT) 1612 #define ID_AA64MMFR3_MEC_IMPL (UL(0x1) << ID_AA64MMFR3_MEC_SHIFT) 1613 #define ID_AA64MMFR3_SNERR_SHIFT 40 1614 #define ID_AA64MMFR3_SNERR_WIDTH 4 1615 #define ID_AA64MMFR3_SNERR_MASK (UL(0xf) << ID_AA64MMFR3_SNERR_SHIFT) 1616 #define ID_AA64MMFR3_SNERR_VAL(x) ((x) & ID_AA64MMFR3_SNERR_MASK) 1617 #define ID_AA64MMFR3_SNERR_NONE (UL(0x0) << ID_AA64MMFR3_SNERR_SHIFT) 1618 #define ID_AA64MMFR3_SNERR_ALL (UL(0x1) << ID_AA64MMFR3_SNERR_SHIFT) 1619 #define ID_AA64MMFR3_ANERR_SHIFT 44 1620 #define ID_AA64MMFR3_ANERR_WIDTH 4 1621 #define ID_AA64MMFR3_ANERR_MASK (UL(0xf) << ID_AA64MMFR3_ANERR_SHIFT) 1622 #define ID_AA64MMFR3_ANERR_VAL(x) ((x) & ID_AA64MMFR3_ANERR_MASK) 1623 #define ID_AA64MMFR3_ANERR_NONE (UL(0x0) << ID_AA64MMFR3_ANERR_SHIFT) 1624 #define ID_AA64MMFR3_ANERR_SOME (UL(0x1) << ID_AA64MMFR3_ANERR_SHIFT) 1625 #define ID_AA64MMFR3_SDERR_SHIFT 52 1626 #define ID_AA64MMFR3_SDERR_WIDTH 4 1627 #define ID_AA64MMFR3_SDERR_MASK (UL(0xf) << ID_AA64MMFR3_SDERR_SHIFT) 1628 #define ID_AA64MMFR3_SDERR_VAL(x) ((x) & ID_AA64MMFR3_SDERR_MASK) 1629 #define ID_AA64MMFR3_SDERR_NONE (UL(0x0) << ID_AA64MMFR3_SDERR_SHIFT) 1630 #define ID_AA64MMFR3_SDERR_ALL (UL(0x1) << ID_AA64MMFR3_SDERR_SHIFT) 1631 #define ID_AA64MMFR3_ADERR_SHIFT 56 1632 #define ID_AA64MMFR3_ADERR_WIDTH 4 1633 #define ID_AA64MMFR3_ADERR_MASK (UL(0xf) << ID_AA64MMFR3_ADERR_SHIFT) 1634 #define ID_AA64MMFR3_ADERR_VAL(x) ((x) & ID_AA64MMFR3_ADERR_MASK) 1635 #define ID_AA64MMFR3_ADERR_NONE (UL(0x0) << ID_AA64MMFR3_ADERR_SHIFT) 1636 #define ID_AA64MMFR3_ADERR_SOME (UL(0x1) << ID_AA64MMFR3_ADERR_SHIFT) 1637 #define ID_AA64MMFR3_Spec_FPACC_SHIFT 60 1638 #define ID_AA64MMFR3_Spec_FPACC_WIDTH 4 1639 #define ID_AA64MMFR3_Spec_FPACC_MASK (UL(0xf) << ID_AA64MMFR3_Spec_FPACC_SHIFT) 1640 #define ID_AA64MMFR3_Spec_FPACC_VAL(x) ((x) & ID_AA64MMFR3_Spec_FPACC_MASK) 1641 #define ID_AA64MMFR3_Spec_FPACC_NONE (UL(0x0) << ID_AA64MMFR3_Spec_FPACC_SHIFT) 1642 #define ID_AA64MMFR3_Spec_FPACC_IMPL (UL(0x1) << ID_AA64MMFR3_Spec_FPACC_SHIFT) 1643 1644 /* ID_AA64MMFR4_EL1 */ 1645 #define ID_AA64MMFR4_EL1 MRS_REG(ID_AA64MMFR4_EL1) 1646 #define ID_AA64MMFR4_EL1_REG MRS_REG_ALT_NAME(ID_AA64MMFR4_EL1) 1647 #define ID_AA64MMFR4_EL1_ISS ISS_MSR_REG(ID_AA64MMFR4_EL1) 1648 #define ID_AA64MMFR4_EL1_op0 3 1649 #define ID_AA64MMFR4_EL1_op1 0 1650 #define ID_AA64MMFR4_EL1_CRn 0 1651 #define ID_AA64MMFR4_EL1_CRm 7 1652 #define ID_AA64MMFR4_EL1_op2 4 1653 1654 /* ID_AA64PFR0_EL1 */ 1655 #define ID_AA64PFR0_EL1 MRS_REG(ID_AA64PFR0_EL1) 1656 #define ID_AA64PFR0_EL1_REG MRS_REG_ALT_NAME(ID_AA64PFR0_EL1) 1657 #define ID_AA64PFR0_EL1_ISS ISS_MSR_REG(ID_AA64PFR0_EL1) 1658 #define ID_AA64PFR0_EL1_op0 3 1659 #define ID_AA64PFR0_EL1_op1 0 1660 #define ID_AA64PFR0_EL1_CRn 0 1661 #define ID_AA64PFR0_EL1_CRm 4 1662 #define ID_AA64PFR0_EL1_op2 0 1663 #define ID_AA64PFR0_EL0_SHIFT 0 1664 #define ID_AA64PFR0_EL0_WIDTH 4 1665 #define ID_AA64PFR0_EL0_MASK (UL(0xf) << ID_AA64PFR0_EL0_SHIFT) 1666 #define ID_AA64PFR0_EL0_VAL(x) ((x) & ID_AA64PFR0_EL0_MASK) 1667 #define ID_AA64PFR0_EL0_64 (UL(0x1) << ID_AA64PFR0_EL0_SHIFT) 1668 #define ID_AA64PFR0_EL0_64_32 (UL(0x2) << ID_AA64PFR0_EL0_SHIFT) 1669 #define ID_AA64PFR0_EL1_SHIFT 4 1670 #define ID_AA64PFR0_EL1_WIDTH 4 1671 #define ID_AA64PFR0_EL1_MASK (UL(0xf) << ID_AA64PFR0_EL1_SHIFT) 1672 #define ID_AA64PFR0_EL1_VAL(x) ((x) & ID_AA64PFR0_EL1_MASK) 1673 #define ID_AA64PFR0_EL1_64 (UL(0x1) << ID_AA64PFR0_EL1_SHIFT) 1674 #define ID_AA64PFR0_EL1_64_32 (UL(0x2) << ID_AA64PFR0_EL1_SHIFT) 1675 #define ID_AA64PFR0_EL2_SHIFT 8 1676 #define ID_AA64PFR0_EL2_WIDTH 4 1677 #define ID_AA64PFR0_EL2_MASK (UL(0xf) << ID_AA64PFR0_EL2_SHIFT) 1678 #define ID_AA64PFR0_EL2_VAL(x) ((x) & ID_AA64PFR0_EL2_MASK) 1679 #define ID_AA64PFR0_EL2_NONE (UL(0x0) << ID_AA64PFR0_EL2_SHIFT) 1680 #define ID_AA64PFR0_EL2_64 (UL(0x1) << ID_AA64PFR0_EL2_SHIFT) 1681 #define ID_AA64PFR0_EL2_64_32 (UL(0x2) << ID_AA64PFR0_EL2_SHIFT) 1682 #define ID_AA64PFR0_EL3_SHIFT 12 1683 #define ID_AA64PFR0_EL3_WIDTH 4 1684 #define ID_AA64PFR0_EL3_MASK (UL(0xf) << ID_AA64PFR0_EL3_SHIFT) 1685 #define ID_AA64PFR0_EL3_VAL(x) ((x) & ID_AA64PFR0_EL3_MASK) 1686 #define ID_AA64PFR0_EL3_NONE (UL(0x0) << ID_AA64PFR0_EL3_SHIFT) 1687 #define ID_AA64PFR0_EL3_64 (UL(0x1) << ID_AA64PFR0_EL3_SHIFT) 1688 #define ID_AA64PFR0_EL3_64_32 (UL(0x2) << ID_AA64PFR0_EL3_SHIFT) 1689 #define ID_AA64PFR0_FP_SHIFT 16 1690 #define ID_AA64PFR0_FP_WIDTH 4 1691 #define ID_AA64PFR0_FP_MASK (UL(0xf) << ID_AA64PFR0_FP_SHIFT) 1692 #define ID_AA64PFR0_FP_VAL(x) ((x) & ID_AA64PFR0_FP_MASK) 1693 #define ID_AA64PFR0_FP_IMPL (UL(0x0) << ID_AA64PFR0_FP_SHIFT) 1694 #define ID_AA64PFR0_FP_HP (UL(0x1) << ID_AA64PFR0_FP_SHIFT) 1695 #define ID_AA64PFR0_FP_NONE (UL(0xf) << ID_AA64PFR0_FP_SHIFT) 1696 #define ID_AA64PFR0_AdvSIMD_SHIFT 20 1697 #define ID_AA64PFR0_AdvSIMD_WIDTH 4 1698 #define ID_AA64PFR0_AdvSIMD_MASK (UL(0xf) << ID_AA64PFR0_AdvSIMD_SHIFT) 1699 #define ID_AA64PFR0_AdvSIMD_VAL(x) ((x) & ID_AA64PFR0_AdvSIMD_MASK) 1700 #define ID_AA64PFR0_AdvSIMD_IMPL (UL(0x0) << ID_AA64PFR0_AdvSIMD_SHIFT) 1701 #define ID_AA64PFR0_AdvSIMD_HP (UL(0x1) << ID_AA64PFR0_AdvSIMD_SHIFT) 1702 #define ID_AA64PFR0_AdvSIMD_NONE (UL(0xf) << ID_AA64PFR0_AdvSIMD_SHIFT) 1703 #define ID_AA64PFR0_GIC_BITS 0x4 /* Number of bits in GIC field */ 1704 #define ID_AA64PFR0_GIC_SHIFT 24 1705 #define ID_AA64PFR0_GIC_WIDTH 4 1706 #define ID_AA64PFR0_GIC_MASK (UL(0xf) << ID_AA64PFR0_GIC_SHIFT) 1707 #define ID_AA64PFR0_GIC_VAL(x) ((x) & ID_AA64PFR0_GIC_MASK) 1708 #define ID_AA64PFR0_GIC_CPUIF_NONE (UL(0x0) << ID_AA64PFR0_GIC_SHIFT) 1709 #define ID_AA64PFR0_GIC_CPUIF_EN (UL(0x1) << ID_AA64PFR0_GIC_SHIFT) 1710 #define ID_AA64PFR0_GIC_CPUIF_4_1 (UL(0x3) << ID_AA64PFR0_GIC_SHIFT) 1711 #define ID_AA64PFR0_RAS_SHIFT 28 1712 #define ID_AA64PFR0_RAS_WIDTH 4 1713 #define ID_AA64PFR0_RAS_MASK (UL(0xf) << ID_AA64PFR0_RAS_SHIFT) 1714 #define ID_AA64PFR0_RAS_VAL(x) ((x) & ID_AA64PFR0_RAS_MASK) 1715 #define ID_AA64PFR0_RAS_NONE (UL(0x0) << ID_AA64PFR0_RAS_SHIFT) 1716 #define ID_AA64PFR0_RAS_IMPL (UL(0x1) << ID_AA64PFR0_RAS_SHIFT) 1717 #define ID_AA64PFR0_RAS_8_4 (UL(0x2) << ID_AA64PFR0_RAS_SHIFT) 1718 #define ID_AA64PFR0_RAS_8_9 (UL(0x3) << ID_AA64PFR0_RAS_SHIFT) 1719 #define ID_AA64PFR0_SVE_SHIFT 32 1720 #define ID_AA64PFR0_SVE_WIDTH 4 1721 #define ID_AA64PFR0_SVE_MASK (UL(0xf) << ID_AA64PFR0_SVE_SHIFT) 1722 #define ID_AA64PFR0_SVE_VAL(x) ((x) & ID_AA64PFR0_SVE_MASK) 1723 #define ID_AA64PFR0_SVE_NONE (UL(0x0) << ID_AA64PFR0_SVE_SHIFT) 1724 #define ID_AA64PFR0_SVE_IMPL (UL(0x1) << ID_AA64PFR0_SVE_SHIFT) 1725 #define ID_AA64PFR0_SEL2_SHIFT 36 1726 #define ID_AA64PFR0_SEL2_WIDTH 4 1727 #define ID_AA64PFR0_SEL2_MASK (UL(0xf) << ID_AA64PFR0_SEL2_SHIFT) 1728 #define ID_AA64PFR0_SEL2_VAL(x) ((x) & ID_AA64PFR0_SEL2_MASK) 1729 #define ID_AA64PFR0_SEL2_NONE (UL(0x0) << ID_AA64PFR0_SEL2_SHIFT) 1730 #define ID_AA64PFR0_SEL2_IMPL (UL(0x1) << ID_AA64PFR0_SEL2_SHIFT) 1731 #define ID_AA64PFR0_MPAM_SHIFT 40 1732 #define ID_AA64PFR0_MPAM_WIDTH 4 1733 #define ID_AA64PFR0_MPAM_MASK (UL(0xf) << ID_AA64PFR0_MPAM_SHIFT) 1734 #define ID_AA64PFR0_MPAM_VAL(x) ((x) & ID_AA64PFR0_MPAM_MASK) 1735 #define ID_AA64PFR0_MPAM_NONE (UL(0x0) << ID_AA64PFR0_MPAM_SHIFT) 1736 #define ID_AA64PFR0_MPAM_IMPL (UL(0x1) << ID_AA64PFR0_MPAM_SHIFT) 1737 #define ID_AA64PFR0_AMU_SHIFT 44 1738 #define ID_AA64PFR0_AMU_WIDTH 4 1739 #define ID_AA64PFR0_AMU_MASK (UL(0xf) << ID_AA64PFR0_AMU_SHIFT) 1740 #define ID_AA64PFR0_AMU_VAL(x) ((x) & ID_AA64PFR0_AMU_MASK) 1741 #define ID_AA64PFR0_AMU_NONE (UL(0x0) << ID_AA64PFR0_AMU_SHIFT) 1742 #define ID_AA64PFR0_AMU_V1 (UL(0x1) << ID_AA64PFR0_AMU_SHIFT) 1743 #define ID_AA64PFR0_AMU_V1_1 (UL(0x2) << ID_AA64PFR0_AMU_SHIFT) 1744 #define ID_AA64PFR0_DIT_SHIFT 48 1745 #define ID_AA64PFR0_DIT_WIDTH 4 1746 #define ID_AA64PFR0_DIT_MASK (UL(0xf) << ID_AA64PFR0_DIT_SHIFT) 1747 #define ID_AA64PFR0_DIT_VAL(x) ((x) & ID_AA64PFR0_DIT_MASK) 1748 #define ID_AA64PFR0_DIT_NONE (UL(0x0) << ID_AA64PFR0_DIT_SHIFT) 1749 #define ID_AA64PFR0_DIT_PSTATE (UL(0x1) << ID_AA64PFR0_DIT_SHIFT) 1750 #define ID_AA64PFR0_RME_SHIFT 52 1751 #define ID_AA64PFR0_RME_WIDTH 4 1752 #define ID_AA64PFR0_RME_MASK (UL(0xf) << ID_AA64PFR0_RME_SHIFT) 1753 #define ID_AA64PFR0_RME_VAL(x) ((x) & ID_AA64PFR0_RME_MASK) 1754 #define ID_AA64PFR0_RME_NONE (UL(0x0) << ID_AA64PFR0_RME_SHIFT) 1755 #define ID_AA64PFR0_RME_IMPL (UL(0x1) << ID_AA64PFR0_RME_SHIFT) 1756 #define ID_AA64PFR0_CSV2_SHIFT 56 1757 #define ID_AA64PFR0_CSV2_WIDTH 4 1758 #define ID_AA64PFR0_CSV2_MASK (UL(0xf) << ID_AA64PFR0_CSV2_SHIFT) 1759 #define ID_AA64PFR0_CSV2_VAL(x) ((x) & ID_AA64PFR0_CSV2_MASK) 1760 #define ID_AA64PFR0_CSV2_NONE (UL(0x0) << ID_AA64PFR0_CSV2_SHIFT) 1761 #define ID_AA64PFR0_CSV2_ISOLATED (UL(0x1) << ID_AA64PFR0_CSV2_SHIFT) 1762 #define ID_AA64PFR0_CSV2_SCXTNUM (UL(0x2) << ID_AA64PFR0_CSV2_SHIFT) 1763 #define ID_AA64PFR0_CSV2_3 (UL(0x3) << ID_AA64PFR0_CSV2_SHIFT) 1764 #define ID_AA64PFR0_CSV3_SHIFT 60 1765 #define ID_AA64PFR0_CSV3_WIDTH 4 1766 #define ID_AA64PFR0_CSV3_MASK (UL(0xf) << ID_AA64PFR0_CSV3_SHIFT) 1767 #define ID_AA64PFR0_CSV3_VAL(x) ((x) & ID_AA64PFR0_CSV3_MASK) 1768 #define ID_AA64PFR0_CSV3_NONE (UL(0x0) << ID_AA64PFR0_CSV3_SHIFT) 1769 #define ID_AA64PFR0_CSV3_ISOLATED (UL(0x1) << ID_AA64PFR0_CSV3_SHIFT) 1770 1771 /* ID_AA64PFR1_EL1 */ 1772 #define ID_AA64PFR1_EL1 MRS_REG(ID_AA64PFR1_EL1) 1773 #define ID_AA64PFR1_EL1_REG MRS_REG_ALT_NAME(ID_AA64PFR1_EL1) 1774 #define ID_AA64PFR1_EL1_ISS ISS_MSR_REG(ID_AA64PFR1_EL1) 1775 #define ID_AA64PFR1_EL1_op0 3 1776 #define ID_AA64PFR1_EL1_op1 0 1777 #define ID_AA64PFR1_EL1_CRn 0 1778 #define ID_AA64PFR1_EL1_CRm 4 1779 #define ID_AA64PFR1_EL1_op2 1 1780 #define ID_AA64PFR1_BT_SHIFT 0 1781 #define ID_AA64PFR1_BT_WIDTH 4 1782 #define ID_AA64PFR1_BT_MASK (UL(0xf) << ID_AA64PFR1_BT_SHIFT) 1783 #define ID_AA64PFR1_BT_VAL(x) ((x) & ID_AA64PFR1_BT_MASK) 1784 #define ID_AA64PFR1_BT_NONE (UL(0x0) << ID_AA64PFR1_BT_SHIFT) 1785 #define ID_AA64PFR1_BT_IMPL (UL(0x1) << ID_AA64PFR1_BT_SHIFT) 1786 #define ID_AA64PFR1_SSBS_SHIFT 4 1787 #define ID_AA64PFR1_SSBS_WIDTH 4 1788 #define ID_AA64PFR1_SSBS_MASK (UL(0xf) << ID_AA64PFR1_SSBS_SHIFT) 1789 #define ID_AA64PFR1_SSBS_VAL(x) ((x) & ID_AA64PFR1_SSBS_MASK) 1790 #define ID_AA64PFR1_SSBS_NONE (UL(0x0) << ID_AA64PFR1_SSBS_SHIFT) 1791 #define ID_AA64PFR1_SSBS_PSTATE (UL(0x1) << ID_AA64PFR1_SSBS_SHIFT) 1792 #define ID_AA64PFR1_SSBS_PSTATE_MSR (UL(0x2) << ID_AA64PFR1_SSBS_SHIFT) 1793 #define ID_AA64PFR1_MTE_SHIFT 8 1794 #define ID_AA64PFR1_MTE_WIDTH 4 1795 #define ID_AA64PFR1_MTE_MASK (UL(0xf) << ID_AA64PFR1_MTE_SHIFT) 1796 #define ID_AA64PFR1_MTE_VAL(x) ((x) & ID_AA64PFR1_MTE_MASK) 1797 #define ID_AA64PFR1_MTE_NONE (UL(0x0) << ID_AA64PFR1_MTE_SHIFT) 1798 #define ID_AA64PFR1_MTE_MTE (UL(0x1) << ID_AA64PFR1_MTE_SHIFT) 1799 #define ID_AA64PFR1_MTE_MTE2 (UL(0x2) << ID_AA64PFR1_MTE_SHIFT) 1800 #define ID_AA64PFR1_MTE_MTE3 (UL(0x3) << ID_AA64PFR1_MTE_SHIFT) 1801 #define ID_AA64PFR1_RAS_frac_SHIFT 12 1802 #define ID_AA64PFR1_RAS_frac_WIDTH 4 1803 #define ID_AA64PFR1_RAS_frac_MASK (UL(0xf) << ID_AA64PFR1_RAS_frac_SHIFT) 1804 #define ID_AA64PFR1_RAS_frac_VAL(x) ((x) & ID_AA64PFR1_RAS_frac_MASK) 1805 #define ID_AA64PFR1_RAS_frac_p0 (UL(0x0) << ID_AA64PFR1_RAS_frac_SHIFT) 1806 #define ID_AA64PFR1_RAS_frac_p1 (UL(0x1) << ID_AA64PFR1_RAS_frac_SHIFT) 1807 #define ID_AA64PFR1_MPAM_frac_SHIFT 16 1808 #define ID_AA64PFR1_MPAM_frac_WIDTH 4 1809 #define ID_AA64PFR1_MPAM_frac_MASK (UL(0xf) << ID_AA64PFR1_MPAM_frac_SHIFT) 1810 #define ID_AA64PFR1_MPAM_frac_VAL(x) ((x) & ID_AA64PFR1_MPAM_frac_MASK) 1811 #define ID_AA64PFR1_MPAM_frac_p0 (UL(0x0) << ID_AA64PFR1_MPAM_frac_SHIFT) 1812 #define ID_AA64PFR1_MPAM_frac_p1 (UL(0x1) << ID_AA64PFR1_MPAM_frac_SHIFT) 1813 #define ID_AA64PFR1_SME_SHIFT 24 1814 #define ID_AA64PFR1_SME_WIDTH 4 1815 #define ID_AA64PFR1_SME_MASK (UL(0xf) << ID_AA64PFR1_SME_SHIFT) 1816 #define ID_AA64PFR1_SME_VAL(x) ((x) & ID_AA64PFR1_SME_MASK) 1817 #define ID_AA64PFR1_SME_NONE (UL(0x0) << ID_AA64PFR1_SME_SHIFT) 1818 #define ID_AA64PFR1_SME_SME (UL(0x1) << ID_AA64PFR1_SME_SHIFT) 1819 #define ID_AA64PFR1_SME_SME2 (UL(0x2) << ID_AA64PFR1_SME_SHIFT) 1820 #define ID_AA64PFR1_RNDR_trap_SHIFT 28 1821 #define ID_AA64PFR1_RNDR_trap_WIDTH 4 1822 #define ID_AA64PFR1_RNDR_trap_MASK (UL(0xf) << ID_AA64PFR1_RNDR_trap_SHIFT) 1823 #define ID_AA64PFR1_RNDR_trap_VAL(x) ((x) & ID_AA64PFR1_RNDR_trap_MASK) 1824 #define ID_AA64PFR1_RNDR_trap_NONE (UL(0x0) << ID_AA64PFR1_RNDR_trap_SHIFT) 1825 #define ID_AA64PFR1_RNDR_trap_IMPL (UL(0x1) << ID_AA64PFR1_RNDR_trap_SHIFT) 1826 #define ID_AA64PFR1_CSV2_frac_SHIFT 32 1827 #define ID_AA64PFR1_CSV2_frac_WIDTH 4 1828 #define ID_AA64PFR1_CSV2_frac_MASK (UL(0xf) << ID_AA64PFR1_CSV2_frac_SHIFT) 1829 #define ID_AA64PFR1_CSV2_frac_VAL(x) ((x) & ID_AA64PFR1_CSV2_frac_MASK) 1830 #define ID_AA64PFR1_CSV2_frac_p0 (UL(0x0) << ID_AA64PFR1_CSV2_frac_SHIFT) 1831 #define ID_AA64PFR1_CSV2_frac_p1 (UL(0x1) << ID_AA64PFR1_CSV2_frac_SHIFT) 1832 #define ID_AA64PFR1_CSV2_frac_p2 (UL(0x2) << ID_AA64PFR1_CSV2_frac_SHIFT) 1833 #define ID_AA64PFR1_NMI_SHIFT 36 1834 #define ID_AA64PFR1_NMI_WIDTH 4 1835 #define ID_AA64PFR1_NMI_MASK (UL(0xf) << ID_AA64PFR1_NMI_SHIFT) 1836 #define ID_AA64PFR1_NMI_VAL(x) ((x) & ID_AA64PFR1_NMI_MASK) 1837 #define ID_AA64PFR1_NMI_NONE (UL(0x0) << ID_AA64PFR1_NMI_SHIFT) 1838 #define ID_AA64PFR1_NMI_IMPL (UL(0x1) << ID_AA64PFR1_NMI_SHIFT) 1839 #define ID_AA64PFR1_MTE_frac_SHIFT 40 1840 #define ID_AA64PFR1_MTE_frac_WIDTH 4 1841 #define ID_AA64PFR1_MTE_frac_MASK (UL(0xf) << ID_AA64PFR1_MTE_frac_SHIFT) 1842 #define ID_AA64PFR1_MTE_frac_VAL(x) ((x) & ID_AA64PFR1_MTE_frac_MASK) 1843 #define ID_AA64PFR1_MTE_frac_IMPL (UL(0x0) << ID_AA64PFR1_MTE_frac_SHIFT) 1844 #define ID_AA64PFR1_MTE_frac_NONE (UL(0xf) << ID_AA64PFR1_MTE_frac_SHIFT) 1845 #define ID_AA64PFR1_THE_SHIFT 48 1846 #define ID_AA64PFR1_THE_WIDTH 4 1847 #define ID_AA64PFR1_THE_MASK (UL(0xf) << ID_AA64PFR1_THE_SHIFT) 1848 #define ID_AA64PFR1_THE_VAL(x) ((x) & ID_AA64PFR1_THE_MASK) 1849 #define ID_AA64PFR1_THE_NONE (UL(0x0) << ID_AA64PFR1_THE_SHIFT) 1850 #define ID_AA64PFR1_THE_IMPL (UL(0x1) << ID_AA64PFR1_THE_SHIFT) 1851 #define ID_AA64PFR1_MTEX_SHIFT 52 1852 #define ID_AA64PFR1_MTEX_WIDTH 4 1853 #define ID_AA64PFR1_MTEX_MASK (UL(0xf) << ID_AA64PFR1_MTEX_SHIFT) 1854 #define ID_AA64PFR1_MTEX_VAL(x) ((x) & ID_AA64PFR1_MTEX_MASK) 1855 #define ID_AA64PFR1_MTEX_NONE (UL(0x0) << ID_AA64PFR1_MTEX_SHIFT) 1856 #define ID_AA64PFR1_MTEX_IMPL (UL(0x1) << ID_AA64PFR1_MTEX_SHIFT) 1857 #define ID_AA64PFR1_DF2_SHIFT 56 1858 #define ID_AA64PFR1_DF2_WIDTH 4 1859 #define ID_AA64PFR1_DF2_MASK (UL(0xf) << ID_AA64PFR1_DF2_SHIFT) 1860 #define ID_AA64PFR1_DF2_VAL(x) ((x) & ID_AA64PFR1_DF2_MASK) 1861 #define ID_AA64PFR1_DF2_NONE (UL(0x0) << ID_AA64PFR1_DF2_SHIFT) 1862 #define ID_AA64PFR1_DF2_IMPL (UL(0x1) << ID_AA64PFR1_DF2_SHIFT) 1863 #define ID_AA64PFR1_PFAR_SHIFT 60 1864 #define ID_AA64PFR1_PFAR_WIDTH 4 1865 #define ID_AA64PFR1_PFAR_MASK (UL(0xf) << ID_AA64PFR1_PFAR_SHIFT) 1866 #define ID_AA64PFR1_PFAR_VAL(x) ((x) & ID_AA64PFR1_PFAR_MASK) 1867 #define ID_AA64PFR1_PFAR_NONE (UL(0x0) << ID_AA64PFR1_PFAR_SHIFT) 1868 #define ID_AA64PFR1_PFAR_IMPL (UL(0x1) << ID_AA64PFR1_PFAR_SHIFT) 1869 1870 /* ID_AA64PFR2_EL1 */ 1871 #define ID_AA64PFR2_EL1 MRS_REG(ID_AA64PFR2_EL1) 1872 #define ID_AA64PFR2_EL1_REG MRS_REG_ALT_NAME(ID_AA64PFR2_EL1) 1873 #define ID_AA64PFR2_EL1_ISS ISS_MSR_REG(ID_AA64PFR2_EL1) 1874 #define ID_AA64PFR2_EL1_op0 3 1875 #define ID_AA64PFR2_EL1_op1 0 1876 #define ID_AA64PFR2_EL1_CRn 0 1877 #define ID_AA64PFR2_EL1_CRm 4 1878 #define ID_AA64PFR2_EL1_op2 2 1879 1880 /* ID_AA64ZFR0_EL1 */ 1881 #define ID_AA64ZFR0_EL1 MRS_REG(ID_AA64ZFR0_EL1) 1882 #define ID_AA64ZFR0_EL1_REG MRS_REG_ALT_NAME(ID_AA64ZFR0_EL1) 1883 #define ID_AA64ZFR0_EL1_ISS ISS_MSR_REG(ID_AA64ZFR0_EL1) 1884 #define ID_AA64ZFR0_EL1_op0 3 1885 #define ID_AA64ZFR0_EL1_op1 0 1886 #define ID_AA64ZFR0_EL1_CRn 0 1887 #define ID_AA64ZFR0_EL1_CRm 4 1888 #define ID_AA64ZFR0_EL1_op2 4 1889 #define ID_AA64ZFR0_SVEver_SHIFT 0 1890 #define ID_AA64ZFR0_SVEver_WIDTH 4 1891 #define ID_AA64ZFR0_SVEver_MASK (UL(0xf) << ID_AA64ZFR0_SVEver_SHIFT) 1892 #define ID_AA64ZFR0_SVEver_VAL(x) ((x) & ID_AA64ZFR0_SVEver_MASK) 1893 #define ID_AA64ZFR0_SVEver_SVE1 (UL(0x0) << ID_AA64ZFR0_SVEver_SHIFT) 1894 #define ID_AA64ZFR0_SVEver_SVE2 (UL(0x1) << ID_AA64ZFR0_SVEver_SHIFT) 1895 #define ID_AA64ZFR0_SVEver_SVE2P1 (UL(0x2) << ID_AA64ZFR0_SVEver_SHIFT) 1896 #define ID_AA64ZFR0_AES_SHIFT 4 1897 #define ID_AA64ZFR0_AES_WIDTH 4 1898 #define ID_AA64ZFR0_AES_MASK (UL(0xf) << ID_AA64ZFR0_AES_SHIFT) 1899 #define ID_AA64ZFR0_AES_VAL(x) ((x) & ID_AA64ZFR0_AES_MASK) 1900 #define ID_AA64ZFR0_AES_NONE (UL(0x0) << ID_AA64ZFR0_AES_SHIFT) 1901 #define ID_AA64ZFR0_AES_BASE (UL(0x1) << ID_AA64ZFR0_AES_SHIFT) 1902 #define ID_AA64ZFR0_AES_PMULL (UL(0x2) << ID_AA64ZFR0_AES_SHIFT) 1903 #define ID_AA64ZFR0_BitPerm_SHIFT 16 1904 #define ID_AA64ZFR0_BitPerm_WIDTH 4 1905 #define ID_AA64ZFR0_BitPerm_MASK (UL(0xf) << ID_AA64ZFR0_BitPerm_SHIFT) 1906 #define ID_AA64ZFR0_BitPerm_VAL(x) ((x) & ID_AA64ZFR0_BitPerm_MASK) 1907 #define ID_AA64ZFR0_BitPerm_NONE (UL(0x0) << ID_AA64ZFR0_BitPerm_SHIFT) 1908 #define ID_AA64ZFR0_BitPerm_IMPL (UL(0x1) << ID_AA64ZFR0_BitPerm_SHIFT) 1909 #define ID_AA64ZFR0_BF16_SHIFT 20 1910 #define ID_AA64ZFR0_BF16_WIDTH 4 1911 #define ID_AA64ZFR0_BF16_MASK (UL(0xf) << ID_AA64ZFR0_BF16_SHIFT) 1912 #define ID_AA64ZFR0_BF16_VAL(x) ((x) & ID_AA64ZFR0_BF16_MASK) 1913 #define ID_AA64ZFR0_BF16_NONE (UL(0x0) << ID_AA64ZFR0_BF16_SHIFT) 1914 #define ID_AA64ZFR0_BF16_BASE (UL(0x1) << ID_AA64ZFR0_BF16_SHIFT) 1915 #define ID_AA64ZFR0_BF16_EBF (UL(0x1) << ID_AA64ZFR0_BF16_SHIFT) 1916 #define ID_AA64ZFR0_SHA3_SHIFT 32 1917 #define ID_AA64ZFR0_SHA3_WIDTH 4 1918 #define ID_AA64ZFR0_SHA3_MASK (UL(0xf) << ID_AA64ZFR0_SHA3_SHIFT) 1919 #define ID_AA64ZFR0_SHA3_VAL(x) ((x) & ID_AA64ZFR0_SHA3_MASK) 1920 #define ID_AA64ZFR0_SHA3_NONE (UL(0x0) << ID_AA64ZFR0_SHA3_SHIFT) 1921 #define ID_AA64ZFR0_SHA3_IMPL (UL(0x1) << ID_AA64ZFR0_SHA3_SHIFT) 1922 #define ID_AA64ZFR0_SM4_SHIFT 40 1923 #define ID_AA64ZFR0_SM4_WIDTH 4 1924 #define ID_AA64ZFR0_SM4_MASK (UL(0xf) << ID_AA64ZFR0_SM4_SHIFT) 1925 #define ID_AA64ZFR0_SM4_VAL(x) ((x) & ID_AA64ZFR0_SM4_MASK) 1926 #define ID_AA64ZFR0_SM4_NONE (UL(0x0) << ID_AA64ZFR0_SM4_SHIFT) 1927 #define ID_AA64ZFR0_SM4_IMPL (UL(0x1) << ID_AA64ZFR0_SM4_SHIFT) 1928 #define ID_AA64ZFR0_I8MM_SHIFT 44 1929 #define ID_AA64ZFR0_I8MM_WIDTH 4 1930 #define ID_AA64ZFR0_I8MM_MASK (UL(0xf) << ID_AA64ZFR0_I8MM_SHIFT) 1931 #define ID_AA64ZFR0_I8MM_VAL(x) ((x) & ID_AA64ZFR0_I8MM_MASK) 1932 #define ID_AA64ZFR0_I8MM_NONE (UL(0x0) << ID_AA64ZFR0_I8MM_SHIFT) 1933 #define ID_AA64ZFR0_I8MM_IMPL (UL(0x1) << ID_AA64ZFR0_I8MM_SHIFT) 1934 #define ID_AA64ZFR0_F32MM_SHIFT 52 1935 #define ID_AA64ZFR0_F32MM_WIDTH 4 1936 #define ID_AA64ZFR0_F32MM_MASK (UL(0xf) << ID_AA64ZFR0_F32MM_SHIFT) 1937 #define ID_AA64ZFR0_F32MM_VAL(x) ((x) & ID_AA64ZFR0_F32MM_MASK) 1938 #define ID_AA64ZFR0_F32MM_NONE (UL(0x0) << ID_AA64ZFR0_F32MM_SHIFT) 1939 #define ID_AA64ZFR0_F32MM_IMPL (UL(0x1) << ID_AA64ZFR0_F32MM_SHIFT) 1940 #define ID_AA64ZFR0_F64MM_SHIFT 56 1941 #define ID_AA64ZFR0_F64MM_WIDTH 4 1942 #define ID_AA64ZFR0_F64MM_MASK (UL(0xf) << ID_AA64ZFR0_F64MM_SHIFT) 1943 #define ID_AA64ZFR0_F64MM_VAL(x) ((x) & ID_AA64ZFR0_F64MM_MASK) 1944 #define ID_AA64ZFR0_F64MM_NONE (UL(0x0) << ID_AA64ZFR0_F64MM_SHIFT) 1945 #define ID_AA64ZFR0_F64MM_IMPL (UL(0x1) << ID_AA64ZFR0_F64MM_SHIFT) 1946 1947 /* ID_ISAR5_EL1 */ 1948 #define ID_ISAR5_EL1 MRS_REG(ID_ISAR5_EL1) 1949 #define ID_ISAR5_EL1_ISS ISS_MSR_REG(ID_ISAR5_EL1) 1950 #define ID_ISAR5_EL1_op0 0x3 1951 #define ID_ISAR5_EL1_op1 0x0 1952 #define ID_ISAR5_EL1_CRn 0x0 1953 #define ID_ISAR5_EL1_CRm 0x2 1954 #define ID_ISAR5_EL1_op2 0x5 1955 #define ID_ISAR5_SEVL_SHIFT 0 1956 #define ID_ISAR5_SEVL_WIDTH 4 1957 #define ID_ISAR5_SEVL_MASK (UL(0xf) << ID_ISAR5_SEVL_SHIFT) 1958 #define ID_ISAR5_SEVL_VAL(x) ((x) & ID_ISAR5_SEVL_MASK) 1959 #define ID_ISAR5_SEVL_NOP (UL(0x0) << ID_ISAR5_SEVL_SHIFT) 1960 #define ID_ISAR5_SEVL_IMPL (UL(0x1) << ID_ISAR5_SEVL_SHIFT) 1961 #define ID_ISAR5_AES_SHIFT 4 1962 #define ID_ISAR5_AES_WIDTH 4 1963 #define ID_ISAR5_AES_MASK (UL(0xf) << ID_ISAR5_AES_SHIFT) 1964 #define ID_ISAR5_AES_VAL(x) ((x) & ID_ISAR5_AES_MASK) 1965 #define ID_ISAR5_AES_NONE (UL(0x0) << ID_ISAR5_AES_SHIFT) 1966 #define ID_ISAR5_AES_BASE (UL(0x1) << ID_ISAR5_AES_SHIFT) 1967 #define ID_ISAR5_AES_VMULL (UL(0x2) << ID_ISAR5_AES_SHIFT) 1968 #define ID_ISAR5_SHA1_SHIFT 8 1969 #define ID_ISAR5_SHA1_WIDTH 4 1970 #define ID_ISAR5_SHA1_MASK (UL(0xf) << ID_ISAR5_SHA1_SHIFT) 1971 #define ID_ISAR5_SHA1_VAL(x) ((x) & ID_ISAR5_SHA1_MASK) 1972 #define ID_ISAR5_SHA1_NONE (UL(0x0) << ID_ISAR5_SHA1_SHIFT) 1973 #define ID_ISAR5_SHA1_IMPL (UL(0x1) << ID_ISAR5_SHA1_SHIFT) 1974 #define ID_ISAR5_SHA2_SHIFT 12 1975 #define ID_ISAR5_SHA2_WIDTH 4 1976 #define ID_ISAR5_SHA2_MASK (UL(0xf) << ID_ISAR5_SHA2_SHIFT) 1977 #define ID_ISAR5_SHA2_VAL(x) ((x) & ID_ISAR5_SHA2_MASK) 1978 #define ID_ISAR5_SHA2_NONE (UL(0x0) << ID_ISAR5_SHA2_SHIFT) 1979 #define ID_ISAR5_SHA2_IMPL (UL(0x1) << ID_ISAR5_SHA2_SHIFT) 1980 #define ID_ISAR5_CRC32_SHIFT 16 1981 #define ID_ISAR5_CRC32_WIDTH 4 1982 #define ID_ISAR5_CRC32_MASK (UL(0xf) << ID_ISAR5_CRC32_SHIFT) 1983 #define ID_ISAR5_CRC32_VAL(x) ((x) & ID_ISAR5_CRC32_MASK) 1984 #define ID_ISAR5_CRC32_NONE (UL(0x0) << ID_ISAR5_CRC32_SHIFT) 1985 #define ID_ISAR5_CRC32_IMPL (UL(0x1) << ID_ISAR5_CRC32_SHIFT) 1986 #define ID_ISAR5_RDM_SHIFT 24 1987 #define ID_ISAR5_RDM_WIDTH 4 1988 #define ID_ISAR5_RDM_MASK (UL(0xf) << ID_ISAR5_RDM_SHIFT) 1989 #define ID_ISAR5_RDM_VAL(x) ((x) & ID_ISAR5_RDM_MASK) 1990 #define ID_ISAR5_RDM_NONE (UL(0x0) << ID_ISAR5_RDM_SHIFT) 1991 #define ID_ISAR5_RDM_IMPL (UL(0x1) << ID_ISAR5_RDM_SHIFT) 1992 #define ID_ISAR5_VCMA_SHIFT 28 1993 #define ID_ISAR5_VCMA_WIDTH 4 1994 #define ID_ISAR5_VCMA_MASK (UL(0xf) << ID_ISAR5_VCMA_SHIFT) 1995 #define ID_ISAR5_VCMA_VAL(x) ((x) & ID_ISAR5_VCMA_MASK) 1996 #define ID_ISAR5_VCMA_NONE (UL(0x0) << ID_ISAR5_VCMA_SHIFT) 1997 #define ID_ISAR5_VCMA_IMPL (UL(0x1) << ID_ISAR5_VCMA_SHIFT) 1998 1999 /* MAIR_EL1 - Memory Attribute Indirection Register */ 2000 #define MAIR_EL1_REG MRS_REG_ALT_NAME(MAIR_EL1) 2001 #define MAIR_EL1_op0 3 2002 #define MAIR_EL1_op1 0 2003 #define MAIR_EL1_CRn 10 2004 #define MAIR_EL1_CRm 2 2005 #define MAIR_EL1_op2 0 2006 #define MAIR_ATTR_MASK(idx) (UL(0xff) << ((n)* 8)) 2007 #define MAIR_ATTR(attr, idx) ((attr) << ((idx) * 8)) 2008 #define MAIR_DEVICE_nGnRnE UL(0x00) 2009 #define MAIR_DEVICE_nGnRE UL(0x04) 2010 #define MAIR_NORMAL_NC UL(0x44) 2011 #define MAIR_NORMAL_WT UL(0xbb) 2012 #define MAIR_NORMAL_WB UL(0xff) 2013 2014 /* MAIR_EL12 */ 2015 #define MAIR_EL12_REG MRS_REG_ALT_NAME(MAIR_EL12) 2016 #define MAIR_EL12_op0 3 2017 #define MAIR_EL12_op1 5 2018 #define MAIR_EL12_CRn 10 2019 #define MAIR_EL12_CRm 2 2020 #define MAIR_EL12_op2 0 2021 2022 /* MDCCINT_EL1 */ 2023 #define MDCCINT_EL1 MRS_REG(MDCCINT_EL1) 2024 #define MDCCINT_EL1_op0 2 2025 #define MDCCINT_EL1_op1 0 2026 #define MDCCINT_EL1_CRn 0 2027 #define MDCCINT_EL1_CRm 2 2028 #define MDCCINT_EL1_op2 0 2029 2030 /* MDCCSR_EL0 */ 2031 #define MDCCSR_EL0 MRS_REG(MDCCSR_EL0) 2032 #define MDCCSR_EL0_op0 2 2033 #define MDCCSR_EL0_op1 3 2034 #define MDCCSR_EL0_CRn 0 2035 #define MDCCSR_EL0_CRm 1 2036 #define MDCCSR_EL0_op2 0 2037 2038 /* MDSCR_EL1 - Monitor Debug System Control Register */ 2039 #define MDSCR_EL1 MRS_REG(MDSCR_EL1) 2040 #define MDSCR_EL1_op0 2 2041 #define MDSCR_EL1_op1 0 2042 #define MDSCR_EL1_CRn 0 2043 #define MDSCR_EL1_CRm 2 2044 #define MDSCR_EL1_op2 2 2045 #define MDSCR_SS_SHIFT 0 2046 #define MDSCR_SS (UL(0x1) << MDSCR_SS_SHIFT) 2047 #define MDSCR_KDE_SHIFT 13 2048 #define MDSCR_KDE (UL(0x1) << MDSCR_KDE_SHIFT) 2049 #define MDSCR_MDE_SHIFT 15 2050 #define MDSCR_MDE (UL(0x1) << MDSCR_MDE_SHIFT) 2051 2052 /* MIDR_EL1 - Main ID Register */ 2053 #define MIDR_EL1 MRS_REG(MIDR_EL1) 2054 #define MIDR_EL1_op0 3 2055 #define MIDR_EL1_op1 0 2056 #define MIDR_EL1_CRn 0 2057 #define MIDR_EL1_CRm 0 2058 #define MIDR_EL1_op2 0 2059 2060 /* MPIDR_EL1 - Multiprocessor Affinity Register */ 2061 #define MPIDR_EL1 MRS_REG(MPIDR_EL1) 2062 #define MPIDR_EL1_op0 3 2063 #define MPIDR_EL1_op1 0 2064 #define MPIDR_EL1_CRn 0 2065 #define MPIDR_EL1_CRm 0 2066 #define MPIDR_EL1_op2 5 2067 #define MPIDR_AFF0_SHIFT 0 2068 #define MPIDR_AFF0_MASK (UL(0xff) << MPIDR_AFF0_SHIFT) 2069 #define MPIDR_AFF0_VAL(x) ((x) & MPIDR_AFF0_MASK) 2070 #define MPIDR_AFF1_SHIFT 8 2071 #define MPIDR_AFF1_MASK (UL(0xff) << MPIDR_AFF1_SHIFT) 2072 #define MPIDR_AFF1_VAL(x) ((x) & MPIDR_AFF1_MASK) 2073 #define MPIDR_AFF2_SHIFT 16 2074 #define MPIDR_AFF2_MASK (UL(0xff) << MPIDR_AFF2_SHIFT) 2075 #define MPIDR_AFF2_VAL(x) ((x) & MPIDR_AFF2_MASK) 2076 #define MPIDR_MT_SHIFT 24 2077 #define MPIDR_MT_MASK (UL(0x1) << MPIDR_MT_SHIFT) 2078 #define MPIDR_U_SHIFT 30 2079 #define MPIDR_U_MASK (UL(0x1) << MPIDR_U_SHIFT) 2080 #define MPIDR_AFF3_SHIFT 32 2081 #define MPIDR_AFF3_MASK (UL(0xff) << MPIDR_AFF3_SHIFT) 2082 #define MPIDR_AFF3_VAL(x) ((x) & MPIDR_AFF3_MASK) 2083 2084 /* MVFR0_EL1 */ 2085 #define MVFR0_EL1 MRS_REG(MVFR0_EL1) 2086 #define MVFR0_EL1_ISS ISS_MSR_REG(MVFR0_EL1) 2087 #define MVFR0_EL1_op0 0x3 2088 #define MVFR0_EL1_op1 0x0 2089 #define MVFR0_EL1_CRn 0x0 2090 #define MVFR0_EL1_CRm 0x3 2091 #define MVFR0_EL1_op2 0x0 2092 #define MVFR0_SIMDReg_SHIFT 0 2093 #define MVFR0_SIMDReg_WIDTH 4 2094 #define MVFR0_SIMDReg_MASK (UL(0xf) << MVFR0_SIMDReg_SHIFT) 2095 #define MVFR0_SIMDReg_VAL(x) ((x) & MVFR0_SIMDReg_MASK) 2096 #define MVFR0_SIMDReg_NONE (UL(0x0) << MVFR0_SIMDReg_SHIFT) 2097 #define MVFR0_SIMDReg_FP (UL(0x1) << MVFR0_SIMDReg_SHIFT) 2098 #define MVFR0_SIMDReg_AdvSIMD (UL(0x2) << MVFR0_SIMDReg_SHIFT) 2099 #define MVFR0_FPSP_SHIFT 4 2100 #define MVFR0_FPSP_WIDTH 4 2101 #define MVFR0_FPSP_MASK (UL(0xf) << MVFR0_FPSP_SHIFT) 2102 #define MVFR0_FPSP_VAL(x) ((x) & MVFR0_FPSP_MASK) 2103 #define MVFR0_FPSP_NONE (UL(0x0) << MVFR0_FPSP_SHIFT) 2104 #define MVFR0_FPSP_VFP_v2 (UL(0x1) << MVFR0_FPSP_SHIFT) 2105 #define MVFR0_FPSP_VFP_v3_v4 (UL(0x2) << MVFR0_FPSP_SHIFT) 2106 #define MVFR0_FPDP_SHIFT 8 2107 #define MVFR0_FPDP_WIDTH 4 2108 #define MVFR0_FPDP_MASK (UL(0xf) << MVFR0_FPDP_SHIFT) 2109 #define MVFR0_FPDP_VAL(x) ((x) & MVFR0_FPDP_MASK) 2110 #define MVFR0_FPDP_NONE (UL(0x0) << MVFR0_FPDP_SHIFT) 2111 #define MVFR0_FPDP_VFP_v2 (UL(0x1) << MVFR0_FPDP_SHIFT) 2112 #define MVFR0_FPDP_VFP_v3_v4 (UL(0x2) << MVFR0_FPDP_SHIFT) 2113 #define MVFR0_FPTrap_SHIFT 12 2114 #define MVFR0_FPTrap_WIDTH 4 2115 #define MVFR0_FPTrap_MASK (UL(0xf) << MVFR0_FPTrap_SHIFT) 2116 #define MVFR0_FPTrap_VAL(x) ((x) & MVFR0_FPTrap_MASK) 2117 #define MVFR0_FPTrap_NONE (UL(0x0) << MVFR0_FPTrap_SHIFT) 2118 #define MVFR0_FPTrap_IMPL (UL(0x1) << MVFR0_FPTrap_SHIFT) 2119 #define MVFR0_FPDivide_SHIFT 16 2120 #define MVFR0_FPDivide_WIDTH 4 2121 #define MVFR0_FPDivide_MASK (UL(0xf) << MVFR0_FPDivide_SHIFT) 2122 #define MVFR0_FPDivide_VAL(x) ((x) & MVFR0_FPDivide_MASK) 2123 #define MVFR0_FPDivide_NONE (UL(0x0) << MVFR0_FPDivide_SHIFT) 2124 #define MVFR0_FPDivide_IMPL (UL(0x1) << MVFR0_FPDivide_SHIFT) 2125 #define MVFR0_FPSqrt_SHIFT 20 2126 #define MVFR0_FPSqrt_WIDTH 4 2127 #define MVFR0_FPSqrt_MASK (UL(0xf) << MVFR0_FPSqrt_SHIFT) 2128 #define MVFR0_FPSqrt_VAL(x) ((x) & MVFR0_FPSqrt_MASK) 2129 #define MVFR0_FPSqrt_NONE (UL(0x0) << MVFR0_FPSqrt_SHIFT) 2130 #define MVFR0_FPSqrt_IMPL (UL(0x1) << MVFR0_FPSqrt_SHIFT) 2131 #define MVFR0_FPShVec_SHIFT 24 2132 #define MVFR0_FPShVec_WIDTH 4 2133 #define MVFR0_FPShVec_MASK (UL(0xf) << MVFR0_FPShVec_SHIFT) 2134 #define MVFR0_FPShVec_VAL(x) ((x) & MVFR0_FPShVec_MASK) 2135 #define MVFR0_FPShVec_NONE (UL(0x0) << MVFR0_FPShVec_SHIFT) 2136 #define MVFR0_FPShVec_IMPL (UL(0x1) << MVFR0_FPShVec_SHIFT) 2137 #define MVFR0_FPRound_SHIFT 28 2138 #define MVFR0_FPRound_WIDTH 4 2139 #define MVFR0_FPRound_MASK (UL(0xf) << MVFR0_FPRound_SHIFT) 2140 #define MVFR0_FPRound_VAL(x) ((x) & MVFR0_FPRound_MASK) 2141 #define MVFR0_FPRound_NONE (UL(0x0) << MVFR0_FPRound_SHIFT) 2142 #define MVFR0_FPRound_IMPL (UL(0x1) << MVFR0_FPRound_SHIFT) 2143 2144 /* MVFR1_EL1 */ 2145 #define MVFR1_EL1 MRS_REG(MVFR1_EL1) 2146 #define MVFR1_EL1_ISS ISS_MSR_REG(MVFR1_EL1) 2147 #define MVFR1_EL1_op0 0x3 2148 #define MVFR1_EL1_op1 0x0 2149 #define MVFR1_EL1_CRn 0x0 2150 #define MVFR1_EL1_CRm 0x3 2151 #define MVFR1_EL1_op2 0x1 2152 #define MVFR1_FPFtZ_SHIFT 0 2153 #define MVFR1_FPFtZ_WIDTH 4 2154 #define MVFR1_FPFtZ_MASK (UL(0xf) << MVFR1_FPFtZ_SHIFT) 2155 #define MVFR1_FPFtZ_VAL(x) ((x) & MVFR1_FPFtZ_MASK) 2156 #define MVFR1_FPFtZ_NONE (UL(0x0) << MVFR1_FPFtZ_SHIFT) 2157 #define MVFR1_FPFtZ_IMPL (UL(0x1) << MVFR1_FPFtZ_SHIFT) 2158 #define MVFR1_FPDNaN_SHIFT 4 2159 #define MVFR1_FPDNaN_WIDTH 4 2160 #define MVFR1_FPDNaN_MASK (UL(0xf) << MVFR1_FPDNaN_SHIFT) 2161 #define MVFR1_FPDNaN_VAL(x) ((x) & MVFR1_FPDNaN_MASK) 2162 #define MVFR1_FPDNaN_NONE (UL(0x0) << MVFR1_FPDNaN_SHIFT) 2163 #define MVFR1_FPDNaN_IMPL (UL(0x1) << MVFR1_FPDNaN_SHIFT) 2164 #define MVFR1_SIMDLS_SHIFT 8 2165 #define MVFR1_SIMDLS_WIDTH 4 2166 #define MVFR1_SIMDLS_MASK (UL(0xf) << MVFR1_SIMDLS_SHIFT) 2167 #define MVFR1_SIMDLS_VAL(x) ((x) & MVFR1_SIMDLS_MASK) 2168 #define MVFR1_SIMDLS_NONE (UL(0x0) << MVFR1_SIMDLS_SHIFT) 2169 #define MVFR1_SIMDLS_IMPL (UL(0x1) << MVFR1_SIMDLS_SHIFT) 2170 #define MVFR1_SIMDInt_SHIFT 12 2171 #define MVFR1_SIMDInt_WIDTH 4 2172 #define MVFR1_SIMDInt_MASK (UL(0xf) << MVFR1_SIMDInt_SHIFT) 2173 #define MVFR1_SIMDInt_VAL(x) ((x) & MVFR1_SIMDInt_MASK) 2174 #define MVFR1_SIMDInt_NONE (UL(0x0) << MVFR1_SIMDInt_SHIFT) 2175 #define MVFR1_SIMDInt_IMPL (UL(0x1) << MVFR1_SIMDInt_SHIFT) 2176 #define MVFR1_SIMDSP_SHIFT 16 2177 #define MVFR1_SIMDSP_WIDTH 4 2178 #define MVFR1_SIMDSP_MASK (UL(0xf) << MVFR1_SIMDSP_SHIFT) 2179 #define MVFR1_SIMDSP_VAL(x) ((x) & MVFR1_SIMDSP_MASK) 2180 #define MVFR1_SIMDSP_NONE (UL(0x0) << MVFR1_SIMDSP_SHIFT) 2181 #define MVFR1_SIMDSP_IMPL (UL(0x1) << MVFR1_SIMDSP_SHIFT) 2182 #define MVFR1_SIMDHP_SHIFT 20 2183 #define MVFR1_SIMDHP_WIDTH 4 2184 #define MVFR1_SIMDHP_MASK (UL(0xf) << MVFR1_SIMDHP_SHIFT) 2185 #define MVFR1_SIMDHP_VAL(x) ((x) & MVFR1_SIMDHP_MASK) 2186 #define MVFR1_SIMDHP_NONE (UL(0x0) << MVFR1_SIMDHP_SHIFT) 2187 #define MVFR1_SIMDHP_CONV_SP (UL(0x1) << MVFR1_SIMDHP_SHIFT) 2188 #define MVFR1_SIMDHP_ARITH (UL(0x2) << MVFR1_SIMDHP_SHIFT) 2189 #define MVFR1_FPHP_SHIFT 24 2190 #define MVFR1_FPHP_WIDTH 4 2191 #define MVFR1_FPHP_MASK (UL(0xf) << MVFR1_FPHP_SHIFT) 2192 #define MVFR1_FPHP_VAL(x) ((x) & MVFR1_FPHP_MASK) 2193 #define MVFR1_FPHP_NONE (UL(0x0) << MVFR1_FPHP_SHIFT) 2194 #define MVFR1_FPHP_CONV_SP (UL(0x1) << MVFR1_FPHP_SHIFT) 2195 #define MVFR1_FPHP_CONV_DP (UL(0x2) << MVFR1_FPHP_SHIFT) 2196 #define MVFR1_FPHP_ARITH (UL(0x3) << MVFR1_FPHP_SHIFT) 2197 #define MVFR1_SIMDFMAC_SHIFT 28 2198 #define MVFR1_SIMDFMAC_WIDTH 4 2199 #define MVFR1_SIMDFMAC_MASK (UL(0xf) << MVFR1_SIMDFMAC_SHIFT) 2200 #define MVFR1_SIMDFMAC_VAL(x) ((x) & MVFR1_SIMDFMAC_MASK) 2201 #define MVFR1_SIMDFMAC_NONE (UL(0x0) << MVFR1_SIMDFMAC_SHIFT) 2202 #define MVFR1_SIMDFMAC_IMPL (UL(0x1) << MVFR1_SIMDFMAC_SHIFT) 2203 2204 /* OSDLR_EL1 */ 2205 #define OSDLR_EL1 MRS_REG(OSDLR_EL1) 2206 #define OSDLR_EL1_op0 2 2207 #define OSDLR_EL1_op1 0 2208 #define OSDLR_EL1_CRn 1 2209 #define OSDLR_EL1_CRm 3 2210 #define OSDLR_EL1_op2 4 2211 2212 /* OSLAR_EL1 */ 2213 #define OSLAR_EL1 MRS_REG(OSLAR_EL1) 2214 #define OSLAR_EL1_op0 2 2215 #define OSLAR_EL1_op1 0 2216 #define OSLAR_EL1_CRn 1 2217 #define OSLAR_EL1_CRm 0 2218 #define OSLAR_EL1_op2 4 2219 2220 /* OSLSR_EL1 */ 2221 #define OSLSR_EL1 MRS_REG(OSLSR_EL1) 2222 #define OSLSR_EL1_op0 2 2223 #define OSLSR_EL1_op1 0 2224 #define OSLSR_EL1_CRn 1 2225 #define OSLSR_EL1_CRm 1 2226 #define OSLSR_EL1_op2 4 2227 2228 /* PAR_EL1 - Physical Address Register */ 2229 #define PAR_F_SHIFT 0 2230 #define PAR_F (0x1 << PAR_F_SHIFT) 2231 #define PAR_SUCCESS(x) (((x) & PAR_F) == 0) 2232 /* When PAR_F == 0 (success) */ 2233 #define PAR_LOW_MASK 0xfff 2234 #define PAR_SH_SHIFT 7 2235 #define PAR_SH_MASK (0x3 << PAR_SH_SHIFT) 2236 #define PAR_NS_SHIFT 9 2237 #define PAR_NS_MASK (0x3 << PAR_NS_SHIFT) 2238 #define PAR_PA_SHIFT 12 2239 #define PAR_PA_MASK 0x000ffffffffff000 2240 #define PAR_ATTR_SHIFT 56 2241 #define PAR_ATTR_MASK (0xff << PAR_ATTR_SHIFT) 2242 /* When PAR_F == 1 (aborted) */ 2243 #define PAR_FST_SHIFT 1 2244 #define PAR_FST_MASK (0x3f << PAR_FST_SHIFT) 2245 #define PAR_PTW_SHIFT 8 2246 #define PAR_PTW_MASK (0x1 << PAR_PTW_SHIFT) 2247 #define PAR_S_SHIFT 9 2248 #define PAR_S_MASK (0x1 << PAR_S_SHIFT) 2249 2250 /* PMBIDR_EL1 */ 2251 #define PMBIDR_EL1 MRS_REG(PMBIDR_EL1) 2252 #define PMBIDR_EL1_REG MRS_REG_ALT_NAME(PMBIDR_EL1) 2253 #define PMBIDR_EL1_op0 3 2254 #define PMBIDR_EL1_op1 0 2255 #define PMBIDR_EL1_CRn 9 2256 #define PMBIDR_EL1_CRm 10 2257 #define PMBIDR_EL1_op2 7 2258 #define PMBIDR_Align_SHIFT 0 2259 #define PMBIDR_Align_MASK (UL(0xf) << PMBIDR_Align_SHIFT) 2260 #define PMBIDR_P_SHIFT 4 2261 #define PMBIDR_P (UL(0x1) << PMBIDR_P_SHIFT) 2262 #define PMBIDR_F_SHIFT 5 2263 #define PMBIDR_F (UL(0x1) << PMBIDR_F_SHIFT) 2264 2265 /* PMBLIMITR_EL1 */ 2266 #define PMBLIMITR_EL1 MRS_REG(PMBLIMITR_EL1) 2267 #define PMBLIMITR_EL1_REG MRS_REG_ALT_NAME(PMBLIMITR_EL1) 2268 #define PMBLIMITR_EL1_op0 3 2269 #define PMBLIMITR_EL1_op1 0 2270 #define PMBLIMITR_EL1_CRn 9 2271 #define PMBLIMITR_EL1_CRm 10 2272 #define PMBLIMITR_EL1_op2 0 2273 #define PMBLIMITR_E_SHIFT 0 2274 #define PMBLIMITR_E (UL(0x1) << PMBLIMITR_E_SHIFT) 2275 #define PMBLIMITR_FM_SHIFT 1 2276 #define PMBLIMITR_FM_MASK (UL(0x3) << PMBLIMITR_FM_SHIFT) 2277 #define PMBLIMITR_PMFZ_SHIFT 5 2278 #define PMBLIMITR_PMFZ (UL(0x1) << PMBLIMITR_PMFZ_SHIFT) 2279 #define PMBLIMITR_LIMIT_SHIFT 12 2280 #define PMBLIMITR_LIMIT_MASK \ 2281 (UL(0xfffffffffffff) << PMBLIMITR_LIMIT_SHIFT) 2282 2283 /* PMBPTR_EL1 */ 2284 #define PMBPTR_EL1 MRS_REG(PMBPTR_EL1) 2285 #define PMBPTR_EL1_REG MRS_REG_ALT_NAME(PMBPTR_EL1) 2286 #define PMBPTR_EL1_op0 3 2287 #define PMBPTR_EL1_op1 0 2288 #define PMBPTR_EL1_CRn 9 2289 #define PMBPTR_EL1_CRm 10 2290 #define PMBPTR_EL1_op2 1 2291 #define PMBPTR_PTR_SHIFT 0 2292 #define PMBPTR_PTR_MASK \ 2293 (UL(0xffffffffffffffff) << PMBPTR_PTR_SHIFT) 2294 2295 /* PMBSR_EL1 */ 2296 #define PMBSR_EL1 MRS_REG(PMBSR_EL1) 2297 #define PMBSR_EL1_REG MRS_REG_ALT_NAME(PMBSR_EL1) 2298 #define PMBSR_EL1_op0 3 2299 #define PMBSR_EL1_op1 0 2300 #define PMBSR_EL1_CRn 9 2301 #define PMBSR_EL1_CRm 10 2302 #define PMBSR_EL1_op2 3 2303 #define PMBSR_MSS_SHIFT 0 2304 #define PMBSR_MSS_MASK (UL(0xffff) << PMBSR_MSS_SHIFT) 2305 #define PMBSR_MSS_BSC_MASK (UL(0x3f) << PMBSR_MSS_SHIFT) 2306 #define PMBSR_MSS_FSC_MASK (UL(0x3f) << PMBSR_MSS_SHIFT) 2307 #define PMBSR_COLL_SHIFT 16 2308 #define PMBSR_COLL (UL(0x1) << PMBSR_COLL_SHIFT) 2309 #define PMBSR_S_SHIFT 17 2310 #define PMBSR_S (UL(0x1) << PMBSR_S_SHIFT) 2311 #define PMBSR_EA_SHIFT 18 2312 #define PMBSR_EA (UL(0x1) << PMBSR_EA_SHIFT) 2313 #define PMBSR_DL_SHIFT 19 2314 #define PMBSR_DL (UL(0x1) << PMBSR_DL_SHIFT) 2315 #define PMBSR_EC_SHIFT 26 2316 #define PMBSR_EC_MASK (UL(0x3f) << PMBSR_EC_SHIFT) 2317 2318 /* PMCCFILTR_EL0 */ 2319 #define PMCCFILTR_EL0 MRS_REG(PMCCFILTR_EL0) 2320 #define PMCCFILTR_EL0_op0 3 2321 #define PMCCFILTR_EL0_op1 3 2322 #define PMCCFILTR_EL0_CRn 14 2323 #define PMCCFILTR_EL0_CRm 15 2324 #define PMCCFILTR_EL0_op2 7 2325 2326 /* PMCCNTR_EL0 */ 2327 #define PMCCNTR_EL0 MRS_REG(PMCCNTR_EL0) 2328 #define PMCCNTR_EL0_op0 3 2329 #define PMCCNTR_EL0_op1 3 2330 #define PMCCNTR_EL0_CRn 9 2331 #define PMCCNTR_EL0_CRm 13 2332 #define PMCCNTR_EL0_op2 0 2333 2334 /* PMCEID0_EL0 */ 2335 #define PMCEID0_EL0 MRS_REG(PMCEID0_EL0) 2336 #define PMCEID0_EL0_op0 3 2337 #define PMCEID0_EL0_op1 3 2338 #define PMCEID0_EL0_CRn 9 2339 #define PMCEID0_EL0_CRm 12 2340 #define PMCEID0_EL0_op2 6 2341 2342 /* PMCEID1_EL0 */ 2343 #define PMCEID1_EL0 MRS_REG(PMCEID1_EL0) 2344 #define PMCEID1_EL0_op0 3 2345 #define PMCEID1_EL0_op1 3 2346 #define PMCEID1_EL0_CRn 9 2347 #define PMCEID1_EL0_CRm 12 2348 #define PMCEID1_EL0_op2 7 2349 2350 /* PMCNTENCLR_EL0 */ 2351 #define PMCNTENCLR_EL0 MRS_REG(PMCNTENCLR_EL0) 2352 #define PMCNTENCLR_EL0_op0 3 2353 #define PMCNTENCLR_EL0_op1 3 2354 #define PMCNTENCLR_EL0_CRn 9 2355 #define PMCNTENCLR_EL0_CRm 12 2356 #define PMCNTENCLR_EL0_op2 2 2357 2358 /* PMCNTENSET_EL0 */ 2359 #define PMCNTENSET_EL0 MRS_REG(PMCNTENSET_EL0) 2360 #define PMCNTENSET_EL0_op0 3 2361 #define PMCNTENSET_EL0_op1 3 2362 #define PMCNTENSET_EL0_CRn 9 2363 #define PMCNTENSET_EL0_CRm 12 2364 #define PMCNTENSET_EL0_op2 1 2365 2366 /* PMCR_EL0 - Perfomance Monitoring Counters */ 2367 #define PMCR_EL0 MRS_REG(PMCR_EL0) 2368 #define PMCR_EL0_op0 3 2369 #define PMCR_EL0_op1 3 2370 #define PMCR_EL0_CRn 9 2371 #define PMCR_EL0_CRm 12 2372 #define PMCR_EL0_op2 0 2373 #define PMCR_E (1ul << 0) /* Enable all counters */ 2374 #define PMCR_P (1ul << 1) /* Reset all counters */ 2375 #define PMCR_C (1ul << 2) /* Clock counter reset */ 2376 #define PMCR_D (1ul << 3) /* CNTR counts every 64 clk cycles */ 2377 #define PMCR_X (1ul << 4) /* Export to ext. monitoring (ETM) */ 2378 #define PMCR_DP (1ul << 5) /* Disable CCNT if non-invasive debug*/ 2379 #define PMCR_LC (1ul << 6) /* Long cycle count enable */ 2380 #define PMCR_LP (1ul << 7) /* Long event count enable */ 2381 #define PMCR_FZO (1ul << 9) /* Freeze-on-overflow */ 2382 #define PMCR_N_SHIFT 11 /* Number of counters implemented */ 2383 #define PMCR_N_MASK (0x1ful << PMCR_N_SHIFT) 2384 #define PMCR_IDCODE_SHIFT 16 /* Identification code */ 2385 #define PMCR_IDCODE_MASK (0xfful << PMCR_IDCODE_SHIFT) 2386 #define PMCR_IDCODE_CORTEX_A57 0x01 2387 #define PMCR_IDCODE_CORTEX_A72 0x02 2388 #define PMCR_IDCODE_CORTEX_A53 0x03 2389 #define PMCR_IDCODE_CORTEX_A73 0x04 2390 #define PMCR_IDCODE_CORTEX_A35 0x0a 2391 #define PMCR_IDCODE_CORTEX_A76 0x0b 2392 #define PMCR_IDCODE_NEOVERSE_N1 0x0c 2393 #define PMCR_IDCODE_CORTEX_A77 0x10 2394 #define PMCR_IDCODE_CORTEX_A55 0x45 2395 #define PMCR_IDCODE_NEOVERSE_E1 0x46 2396 #define PMCR_IDCODE_CORTEX_A75 0x4a 2397 #define PMCR_IMP_SHIFT 24 /* Implementer code */ 2398 #define PMCR_IMP_MASK (0xfful << PMCR_IMP_SHIFT) 2399 #define PMCR_IMP_ARM 0x41 2400 #define PMCR_FZS (1ul << 32) /* Freeze-on-SPE event */ 2401 2402 /* PMEVCNTR<n>_EL0 */ 2403 #define PMEVCNTR_EL0_op0 3 2404 #define PMEVCNTR_EL0_op1 3 2405 #define PMEVCNTR_EL0_CRn 14 2406 #define PMEVCNTR_EL0_CRm 8 2407 /* 2408 * PMEVCNTRn_EL0_CRm[1:0] holds the upper 2 bits of 'n' 2409 * PMEVCNTRn_EL0_op2 holds the lower 3 bits of 'n' 2410 */ 2411 2412 /* PMEVTYPER<n>_EL0 - Performance Monitoring Event Type */ 2413 #define PMEVTYPER_EL0_op0 3 2414 #define PMEVTYPER_EL0_op1 3 2415 #define PMEVTYPER_EL0_CRn 14 2416 #define PMEVTYPER_EL0_CRm 12 2417 /* 2418 * PMEVTYPERn_EL0_CRm[1:0] holds the upper 2 bits of 'n' 2419 * PMEVTYPERn_EL0_op2 holds the lower 3 bits of 'n' 2420 */ 2421 #define PMEVTYPER_EVTCOUNT_MASK 0x000003ff /* ARMv8.0 */ 2422 #define PMEVTYPER_EVTCOUNT_8_1_MASK 0x0000ffff /* ARMv8.1+ */ 2423 #define PMEVTYPER_MT (1 << 25) /* Multithreading */ 2424 #define PMEVTYPER_M (1 << 26) /* Secure EL3 filtering */ 2425 #define PMEVTYPER_NSH (1 << 27) /* Non-secure hypervisor filtering */ 2426 #define PMEVTYPER_NSU (1 << 28) /* Non-secure user filtering */ 2427 #define PMEVTYPER_NSK (1 << 29) /* Non-secure kernel filtering */ 2428 #define PMEVTYPER_U (1 << 30) /* User filtering */ 2429 #define PMEVTYPER_P (1 << 31) /* Privileged filtering */ 2430 2431 /* PMINTENCLR_EL1 */ 2432 #define PMINTENCLR_EL1 MRS_REG(PMINTENCLR_EL1) 2433 #define PMINTENCLR_EL1_op0 3 2434 #define PMINTENCLR_EL1_op1 0 2435 #define PMINTENCLR_EL1_CRn 9 2436 #define PMINTENCLR_EL1_CRm 14 2437 #define PMINTENCLR_EL1_op2 2 2438 2439 /* PMINTENSET_EL1 */ 2440 #define PMINTENSET_EL1 MRS_REG(PMINTENSET_EL1) 2441 #define PMINTENSET_EL1_op0 3 2442 #define PMINTENSET_EL1_op1 0 2443 #define PMINTENSET_EL1_CRn 9 2444 #define PMINTENSET_EL1_CRm 14 2445 #define PMINTENSET_EL1_op2 1 2446 2447 /* PMMIR_EL1 */ 2448 #define PMMIR_EL1 MRS_REG(PMMIR_EL1) 2449 #define PMMIR_EL1_op0 3 2450 #define PMMIR_EL1_op1 0 2451 #define PMMIR_EL1_CRn 9 2452 #define PMMIR_EL1_CRm 14 2453 #define PMMIR_EL1_op2 6 2454 2455 /* PMOVSCLR_EL0 */ 2456 #define PMOVSCLR_EL0 MRS_REG(PMOVSCLR_EL0) 2457 #define PMOVSCLR_EL0_op0 3 2458 #define PMOVSCLR_EL0_op1 3 2459 #define PMOVSCLR_EL0_CRn 9 2460 #define PMOVSCLR_EL0_CRm 12 2461 #define PMOVSCLR_EL0_op2 3 2462 2463 /* PMOVSSET_EL0 */ 2464 #define PMOVSSET_EL0 MRS_REG(PMOVSSET_EL0) 2465 #define PMOVSSET_EL0_op0 3 2466 #define PMOVSSET_EL0_op1 3 2467 #define PMOVSSET_EL0_CRn 9 2468 #define PMOVSSET_EL0_CRm 14 2469 #define PMOVSSET_EL0_op2 3 2470 2471 /* PMSCR_EL1 */ 2472 #define PMSCR_EL1 MRS_REG(PMSCR_EL1) 2473 #define PMSCR_EL1_REG MRS_REG_ALT_NAME(PMSCR_EL1) 2474 #define PMSCR_EL1_op0 3 2475 #define PMSCR_EL1_op1 0 2476 #define PMSCR_EL1_CRn 9 2477 #define PMSCR_EL1_CRm 9 2478 #define PMSCR_EL1_op2 0 2479 #define PMSCR_E0SPE_SHIFT 0 2480 #define PMSCR_E0SPE (UL(0x1) << PMSCR_E0SPE_SHIFT) 2481 #define PMSCR_E1SPE_SHIFT 1 2482 #define PMSCR_E1SPE (UL(0x1) << PMSCR_E1SPE_SHIFT) 2483 #define PMSCR_CX_SHIFT 3 2484 #define PMSCR_CX (UL(0x1) << PMSCR_CX_SHIFT) 2485 #define PMSCR_PA_SHIFT 4 2486 #define PMSCR_PA (UL(0x1) << PMSCR_PA_SHIFT) 2487 #define PMSCR_TS_SHIFT 5 2488 #define PMSCR_TS (UL(0x1) << PMSCR_TS_SHIFT) 2489 #define PMSCR_PCT_SHIFT 6 2490 #define PMSCR_PCT_MASK (UL(0x3) << PMSCR_PCT_SHIFT) 2491 2492 /* PMSELR_EL0 */ 2493 #define PMSELR_EL0 MRS_REG(PMSELR_EL0) 2494 #define PMSELR_EL0_op0 3 2495 #define PMSELR_EL0_op1 3 2496 #define PMSELR_EL0_CRn 9 2497 #define PMSELR_EL0_CRm 12 2498 #define PMSELR_EL0_op2 5 2499 #define PMSELR_SEL_MASK 0x1f 2500 2501 /* PMSEVFR_EL1 */ 2502 #define PMSEVFR_EL1 MRS_REG(PMSEVFR_EL1) 2503 #define PMSEVFR_EL1_REG MRS_REG_ALT_NAME(PMSEVFR_EL1) 2504 #define PMSEVFR_EL1_op0 3 2505 #define PMSEVFR_EL1_op1 0 2506 #define PMSEVFR_EL1_CRn 9 2507 #define PMSEVFR_EL1_CRm 9 2508 #define PMSEVFR_EL1_op2 5 2509 2510 /* PMSFCR_EL1 */ 2511 #define PMSFCR_EL1 MRS_REG(PMSFCR_EL1) 2512 #define PMSFCR_EL1_REG MRS_REG_ALT_NAME(PMSFCR_EL1) 2513 #define PMSFCR_EL1_op0 3 2514 #define PMSFCR_EL1_op1 0 2515 #define PMSFCR_EL1_CRn 9 2516 #define PMSFCR_EL1_CRm 9 2517 #define PMSFCR_EL1_op2 4 2518 #define PMSFCR_FE_SHIFT 0 2519 #define PMSFCR_FE (UL(0x1) << PMSFCR_FE_SHIFT) 2520 #define PMSFCR_FT_SHIFT 1 2521 #define PMSFCR_FT (UL(0x1) << PMSFCR_FT_SHIFT) 2522 #define PMSFCR_FL_SHIFT 2 2523 #define PMSFCR_FL (UL(0x1) << PMSFCR_FL_SHIFT) 2524 #define PMSFCR_FnE_SHIFT 3 2525 #define PMSFCR_FnE (UL(0x1) << PMSFCR_FnE_SHIFT) 2526 #define PMSFCR_B_SHIFT 16 2527 #define PMSFCR_B (UL(0x1) << PMSFCR_B_SHIFT) 2528 #define PMSFCR_LD_SHIFT 17 2529 #define PMSFCR_LD (UL(0x1) << PMSFCR_LD_SHIFT) 2530 #define PMSFCR_ST_SHIFT 18 2531 #define PMSFCR_ST (UL(0x1) << PMSFCR_ST_SHIFT) 2532 2533 /* PMSICR_EL1 */ 2534 #define PMSICR_EL1 MRS_REG(PMSICR_EL1) 2535 #define PMSICR_EL1_REG MRS_REG_ALT_NAME(PMSICR_EL1) 2536 #define PMSICR_EL1_op0 3 2537 #define PMSICR_EL1_op1 0 2538 #define PMSICR_EL1_CRn 9 2539 #define PMSICR_EL1_CRm 9 2540 #define PMSICR_EL1_op2 2 2541 #define PMSICR_COUNT_SHIFT 0 2542 #define PMSICR_COUNT_MASK (UL(0xffffffff) << PMSICR_COUNT_SHIFT) 2543 #define PMSICR_ECOUNT_SHIFT 56 2544 #define PMSICR_ECOUNT_MASK (UL(0xff) << PMSICR_ECOUNT_SHIFT) 2545 2546 /* PMSIDR_EL1 */ 2547 #define PMSIDR_EL1 MRS_REG(PMSIDR_EL1) 2548 #define PMSIDR_EL1_REG MRS_REG_ALT_NAME(PMSIDR_EL1) 2549 #define PMSIDR_EL1_op0 3 2550 #define PMSIDR_EL1_op1 0 2551 #define PMSIDR_EL1_CRn 9 2552 #define PMSIDR_EL1_CRm 9 2553 #define PMSIDR_EL1_op2 7 2554 #define PMSIDR_FE_SHIFT 0 2555 #define PMSIDR_FE (UL(0x1) << PMSIDR_FE_SHIFT) 2556 #define PMSIDR_FT_SHIFT 1 2557 #define PMSIDR_FT (UL(0x1) << PMSIDR_FT_SHIFT) 2558 #define PMSIDR_FL_SHIFT 2 2559 #define PMSIDR_FL (UL(0x1) << PMSIDR_FL_SHIFT) 2560 #define PMSIDR_ArchInst_SHIFT 3 2561 #define PMSIDR_ArchInst (UL(0x1) << PMSIDR_ArchInst_SHIFT) 2562 #define PMSIDR_LDS_SHIFT 4 2563 #define PMSIDR_LDS (UL(0x1) << PMSIDR_LDS_SHIFT) 2564 #define PMSIDR_ERnd_SHIFT 5 2565 #define PMSIDR_ERnd (UL(0x1) << PMSIDR_ERnd_SHIFT) 2566 #define PMSIDR_FnE_SHIFT 6 2567 #define PMSIDR_FnE (UL(0x1) << PMSIDR_FnE_SHIFT) 2568 #define PMSIDR_Interval_SHIFT 8 2569 #define PMSIDR_Interval_MASK (UL(0xf) << PMSIDR_Interval_SHIFT) 2570 #define PMSIDR_MaxSize_SHIFT 12 2571 #define PMSIDR_MaxSize_MASK (UL(0xf) << PMSIDR_MaxSize_SHIFT) 2572 #define PMSIDR_CountSize_SHIFT 16 2573 #define PMSIDR_CountSize_MASK (UL(0xf) << PMSIDR_CountSize_SHIFT) 2574 #define PMSIDR_Format_SHIFT 20 2575 #define PMSIDR_Format_MASK (UL(0xf) << PMSIDR_Format_SHIFT) 2576 #define PMSIDR_PBT_SHIFT 24 2577 #define PMSIDR_PBT (UL(0x1) << PMSIDR_PBT_SHIFT) 2578 2579 /* PMSIRR_EL1 */ 2580 #define PMSIRR_EL1 MRS_REG(PMSIRR_EL1) 2581 #define PMSIRR_EL1_REG MRS_REG_ALT_NAME(PMSIRR_EL1) 2582 #define PMSIRR_EL1_op0 3 2583 #define PMSIRR_EL1_op1 0 2584 #define PMSIRR_EL1_CRn 9 2585 #define PMSIRR_EL1_CRm 9 2586 #define PMSIRR_EL1_op2 3 2587 #define PMSIRR_RND_SHIFT 0 2588 #define PMSIRR_RND (UL(0x1) << PMSIRR_RND_SHIFT) 2589 #define PMSIRR_INTERVAL_SHIFT 8 2590 #define PMSIRR_INTERVAL_MASK (UL(0xffffff) << PMSIRR_INTERVAL_SHIFT) 2591 2592 /* PMSLATFR_EL1 */ 2593 #define PMSLATFR_EL1 MRS_REG(PMSLATFR_EL1) 2594 #define PMSLATFR_EL1_REG MRS_REG_ALT_NAME(PMSLATFR_EL1) 2595 #define PMSLATFR_EL1_op0 3 2596 #define PMSLATFR_EL1_op1 0 2597 #define PMSLATFR_EL1_CRn 9 2598 #define PMSLATFR_EL1_CRm 9 2599 #define PMSLATFR_EL1_op2 6 2600 #define PMSLATFR_MINLAT_SHIFT 0 2601 #define PMSLATFR_MINLAT_MASK (UL(0xfff) << PMSLATFR_MINLAT_SHIFT) 2602 2603 /* PMSNEVFR_EL1 */ 2604 #define PMSNEVFR_EL1 MRS_REG(PMSNEVFR_EL1) 2605 #define PMSNEVFR_EL1_REG MRS_REG_ALT_NAME(PMSNEVFR_EL1) 2606 #define PMSNEVFR_EL1_op0 3 2607 #define PMSNEVFR_EL1_op1 0 2608 #define PMSNEVFR_EL1_CRn 9 2609 #define PMSNEVFR_EL1_CRm 9 2610 #define PMSNEVFR_EL1_op2 1 2611 2612 /* PMSWINC_EL0 */ 2613 #define PMSWINC_EL0 MRS_REG(PMSWINC_EL0) 2614 #define PMSWINC_EL0_op0 3 2615 #define PMSWINC_EL0_op1 3 2616 #define PMSWINC_EL0_CRn 9 2617 #define PMSWINC_EL0_CRm 12 2618 #define PMSWINC_EL0_op2 4 2619 2620 /* PMUSERENR_EL0 */ 2621 #define PMUSERENR_EL0 MRS_REG(PMUSERENR_EL0) 2622 #define PMUSERENR_EL0_op0 3 2623 #define PMUSERENR_EL0_op1 3 2624 #define PMUSERENR_EL0_CRn 9 2625 #define PMUSERENR_EL0_CRm 14 2626 #define PMUSERENR_EL0_op2 0 2627 2628 /* PMXEVCNTR_EL0 */ 2629 #define PMXEVCNTR_EL0 MRS_REG(PMXEVCNTR_EL0) 2630 #define PMXEVCNTR_EL0_op0 3 2631 #define PMXEVCNTR_EL0_op1 3 2632 #define PMXEVCNTR_EL0_CRn 9 2633 #define PMXEVCNTR_EL0_CRm 13 2634 #define PMXEVCNTR_EL0_op2 2 2635 2636 /* PMXEVTYPER_EL0 */ 2637 #define PMXEVTYPER_EL0 MRS_REG(PMXEVTYPER_EL0) 2638 #define PMXEVTYPER_EL0_op0 3 2639 #define PMXEVTYPER_EL0_op1 3 2640 #define PMXEVTYPER_EL0_CRn 9 2641 #define PMXEVTYPER_EL0_CRm 13 2642 #define PMXEVTYPER_EL0_op2 1 2643 2644 /* RNDRRS */ 2645 #define RNDRRS MRS_REG(RNDRRS) 2646 #define RNDRRS_REG MRS_REG_ALT_NAME(RNDRRS) 2647 #define RNDRRS_op0 3 2648 #define RNDRRS_op1 3 2649 #define RNDRRS_CRn 2 2650 #define RNDRRS_CRm 4 2651 #define RNDRRS_op2 1 2652 2653 /* SCTLR_EL1 - System Control Register */ 2654 #define SCTLR_EL1_REG MRS_REG_ALT_NAME(SCTLR_EL1) 2655 #define SCTLR_EL1_op0 3 2656 #define SCTLR_EL1_op1 0 2657 #define SCTLR_EL1_CRn 1 2658 #define SCTLR_EL1_CRm 0 2659 #define SCTLR_EL1_op2 0 2660 #define SCTLR_RES1 0x30d00800 /* Reserved ARMv8.0, write 1 */ 2661 #define SCTLR_M (UL(0x1) << 0) 2662 #define SCTLR_A (UL(0x1) << 1) 2663 #define SCTLR_C (UL(0x1) << 2) 2664 #define SCTLR_SA (UL(0x1) << 3) 2665 #define SCTLR_SA0 (UL(0x1) << 4) 2666 #define SCTLR_CP15BEN (UL(0x1) << 5) 2667 #define SCTLR_nAA (UL(0x1) << 6) 2668 #define SCTLR_ITD (UL(0x1) << 7) 2669 #define SCTLR_SED (UL(0x1) << 8) 2670 #define SCTLR_UMA (UL(0x1) << 9) 2671 #define SCTLR_EnRCTX (UL(0x1) << 10) 2672 #define SCTLR_EOS (UL(0x1) << 11) 2673 #define SCTLR_I (UL(0x1) << 12) 2674 #define SCTLR_EnDB (UL(0x1) << 13) 2675 #define SCTLR_DZE (UL(0x1) << 14) 2676 #define SCTLR_UCT (UL(0x1) << 15) 2677 #define SCTLR_nTWI (UL(0x1) << 16) 2678 /* Bit 17 is reserved */ 2679 #define SCTLR_nTWE (UL(0x1) << 18) 2680 #define SCTLR_WXN (UL(0x1) << 19) 2681 #define SCTLR_TSCXT (UL(0x1) << 20) 2682 #define SCTLR_IESB (UL(0x1) << 21) 2683 #define SCTLR_EIS (UL(0x1) << 22) 2684 #define SCTLR_SPAN (UL(0x1) << 23) 2685 #define SCTLR_E0E (UL(0x1) << 24) 2686 #define SCTLR_EE (UL(0x1) << 25) 2687 #define SCTLR_UCI (UL(0x1) << 26) 2688 #define SCTLR_EnDA (UL(0x1) << 27) 2689 #define SCTLR_nTLSMD (UL(0x1) << 28) 2690 #define SCTLR_LSMAOE (UL(0x1) << 29) 2691 #define SCTLR_EnIB (UL(0x1) << 30) 2692 #define SCTLR_EnIA (UL(0x1) << 31) 2693 /* Bits 34:32 are reserved */ 2694 #define SCTLR_BT0 (UL(0x1) << 35) 2695 #define SCTLR_BT1 (UL(0x1) << 36) 2696 #define SCTLR_ITFSB (UL(0x1) << 37) 2697 #define SCTLR_TCF0_MASK (UL(0x3) << 38) 2698 #define SCTLR_TCF_MASK (UL(0x3) << 40) 2699 #define SCTLR_ATA0 (UL(0x1) << 42) 2700 #define SCTLR_ATA (UL(0x1) << 43) 2701 #define SCTLR_DSSBS (UL(0x1) << 44) 2702 #define SCTLR_TWEDEn (UL(0x1) << 45) 2703 #define SCTLR_TWEDEL_MASK (UL(0xf) << 46) 2704 /* Bits 53:50 are reserved */ 2705 #define SCTLR_EnASR (UL(0x1) << 54) 2706 #define SCTLR_EnAS0 (UL(0x1) << 55) 2707 #define SCTLR_EnALS (UL(0x1) << 56) 2708 #define SCTLR_EPAN (UL(0x1) << 57) 2709 2710 /* SCTLR_EL12 */ 2711 #define SCTLR_EL12_REG MRS_REG_ALT_NAME(SCTLR_EL12) 2712 #define SCTLR_EL12_op0 3 2713 #define SCTLR_EL12_op1 5 2714 #define SCTLR_EL12_CRn 1 2715 #define SCTLR_EL12_CRm 0 2716 #define SCTLR_EL12_op2 0 2717 2718 /* SPSR_EL1 */ 2719 #define SPSR_EL1_REG MRS_REG_ALT_NAME(SPSR_EL1) 2720 #define SPSR_EL1_op0 3 2721 #define SPSR_EL1_op1 0 2722 #define SPSR_EL1_CRn 4 2723 #define SPSR_EL1_CRm 0 2724 #define SPSR_EL1_op2 0 2725 /* 2726 * When the exception is taken in AArch64: 2727 * M[3:2] is the exception level 2728 * M[1] is unused 2729 * M[0] is the SP select: 2730 * 0: always SP0 2731 * 1: current ELs SP 2732 */ 2733 #define PSR_M_EL0t 0x00000000UL 2734 #define PSR_M_EL1t 0x00000004UL 2735 #define PSR_M_EL1h 0x00000005UL 2736 #define PSR_M_EL2t 0x00000008UL 2737 #define PSR_M_EL2h 0x00000009UL 2738 #define PSR_M_64 0x00000000UL 2739 #define PSR_M_32 0x00000010UL 2740 #define PSR_M_MASK 0x0000000fUL 2741 2742 #define PSR_T 0x00000020UL 2743 2744 #define PSR_AARCH32 0x00000010UL 2745 #define PSR_F 0x00000040UL 2746 #define PSR_I 0x00000080UL 2747 #define PSR_A 0x00000100UL 2748 #define PSR_D 0x00000200UL 2749 #define PSR_DAIF (PSR_D | PSR_A | PSR_I | PSR_F) 2750 /* The default DAIF mask. These bits are valid in spsr_el1 and daif */ 2751 #define PSR_DAIF_DEFAULT (0) 2752 #define PSR_DAIF_INTR (PSR_I | PSR_F) 2753 #define PSR_BTYPE 0x00000c00UL 2754 #define PSR_SSBS 0x00001000UL 2755 #define PSR_ALLINT 0x00002000UL 2756 #define PSR_IL 0x00100000UL 2757 #define PSR_SS 0x00200000UL 2758 #define PSR_PAN 0x00400000UL 2759 #define PSR_UAO 0x00800000UL 2760 #define PSR_DIT 0x01000000UL 2761 #define PSR_TCO 0x02000000UL 2762 #define PSR_V 0x10000000UL 2763 #define PSR_C 0x20000000UL 2764 #define PSR_Z 0x40000000UL 2765 #define PSR_N 0x80000000UL 2766 #define PSR_FLAGS 0xf0000000UL 2767 /* PSR fields that can be set from 32-bit and 64-bit processes */ 2768 #define PSR_SETTABLE_32 PSR_FLAGS 2769 #define PSR_SETTABLE_64 (PSR_FLAGS | PSR_SS) 2770 2771 /* SPSR_EL12 */ 2772 #define SPSR_EL12_REG MRS_REG_ALT_NAME(SPSR_EL12) 2773 #define SPSR_EL12_op0 3 2774 #define SPSR_EL12_op1 5 2775 #define SPSR_EL12_CRn 4 2776 #define SPSR_EL12_CRm 0 2777 #define SPSR_EL12_op2 0 2778 2779 /* REVIDR_EL1 - Revision ID Register */ 2780 #define REVIDR_EL1 MRS_REG(REVIDR_EL1) 2781 #define REVIDR_EL1_op0 3 2782 #define REVIDR_EL1_op1 0 2783 #define REVIDR_EL1_CRn 0 2784 #define REVIDR_EL1_CRm 0 2785 #define REVIDR_EL1_op2 6 2786 2787 /* TCR_EL1 - Translation Control Register */ 2788 #define TCR_EL1_REG MRS_REG_ALT_NAME(TCR_EL1) 2789 #define TCR_EL1_op0 3 2790 #define TCR_EL1_op1 0 2791 #define TCR_EL1_CRn 2 2792 #define TCR_EL1_CRm 0 2793 #define TCR_EL1_op2 2 2794 /* Bits 63:59 are reserved */ 2795 #define TCR_DS_SHIFT 59 2796 #define TCR_DS (UL(1) << TCR_DS_SHIFT) 2797 #define TCR_TCMA1_SHIFT 58 2798 #define TCR_TCMA1 (UL(1) << TCR_TCMA1_SHIFT) 2799 #define TCR_TCMA0_SHIFT 57 2800 #define TCR_TCMA0 (UL(1) << TCR_TCMA0_SHIFT) 2801 #define TCR_E0PD1_SHIFT 56 2802 #define TCR_E0PD1 (UL(1) << TCR_E0PD1_SHIFT) 2803 #define TCR_E0PD0_SHIFT 55 2804 #define TCR_E0PD0 (UL(1) << TCR_E0PD0_SHIFT) 2805 #define TCR_NFD1_SHIFT 54 2806 #define TCR_NFD1 (UL(1) << TCR_NFD1_SHIFT) 2807 #define TCR_NFD0_SHIFT 53 2808 #define TCR_NFD0 (UL(1) << TCR_NFD0_SHIFT) 2809 #define TCR_TBID1_SHIFT 52 2810 #define TCR_TBID1 (UL(1) << TCR_TBID1_SHIFT) 2811 #define TCR_TBID0_SHIFT 51 2812 #define TCR_TBID0 (UL(1) << TCR_TBID0_SHIFT) 2813 #define TCR_HWU162_SHIFT 50 2814 #define TCR_HWU162 (UL(1) << TCR_HWU162_SHIFT) 2815 #define TCR_HWU161_SHIFT 49 2816 #define TCR_HWU161 (UL(1) << TCR_HWU161_SHIFT) 2817 #define TCR_HWU160_SHIFT 48 2818 #define TCR_HWU160 (UL(1) << TCR_HWU160_SHIFT) 2819 #define TCR_HWU159_SHIFT 47 2820 #define TCR_HWU159 (UL(1) << TCR_HWU159_SHIFT) 2821 #define TCR_HWU1 \ 2822 (TCR_HWU159 | TCR_HWU160 | TCR_HWU161 | TCR_HWU162) 2823 #define TCR_HWU062_SHIFT 46 2824 #define TCR_HWU062 (UL(1) << TCR_HWU062_SHIFT) 2825 #define TCR_HWU061_SHIFT 45 2826 #define TCR_HWU061 (UL(1) << TCR_HWU061_SHIFT) 2827 #define TCR_HWU060_SHIFT 44 2828 #define TCR_HWU060 (UL(1) << TCR_HWU060_SHIFT) 2829 #define TCR_HWU059_SHIFT 43 2830 #define TCR_HWU059 (UL(1) << TCR_HWU059_SHIFT) 2831 #define TCR_HWU0 \ 2832 (TCR_HWU059 | TCR_HWU060 | TCR_HWU061 | TCR_HWU062) 2833 #define TCR_HPD1_SHIFT 42 2834 #define TCR_HPD1 (UL(1) << TCR_HPD1_SHIFT) 2835 #define TCR_HPD0_SHIFT 41 2836 #define TCR_HPD0 (UL(1) << TCR_HPD0_SHIFT) 2837 #define TCR_HD_SHIFT 40 2838 #define TCR_HD (UL(1) << TCR_HD_SHIFT) 2839 #define TCR_HA_SHIFT 39 2840 #define TCR_HA (UL(1) << TCR_HA_SHIFT) 2841 #define TCR_TBI1_SHIFT 38 2842 #define TCR_TBI1 (UL(1) << TCR_TBI1_SHIFT) 2843 #define TCR_TBI0_SHIFT 37 2844 #define TCR_TBI0 (UL(1) << TCR_TBI0_SHIFT) 2845 #define TCR_ASID_SHIFT 36 2846 #define TCR_ASID_WIDTH 1 2847 #define TCR_ASID_16 (UL(1) << TCR_ASID_SHIFT) 2848 /* Bit 35 is reserved */ 2849 #define TCR_IPS_SHIFT 32 2850 #define TCR_IPS_WIDTH 3 2851 #define TCR_IPS_32BIT (UL(0) << TCR_IPS_SHIFT) 2852 #define TCR_IPS_36BIT (UL(1) << TCR_IPS_SHIFT) 2853 #define TCR_IPS_40BIT (UL(2) << TCR_IPS_SHIFT) 2854 #define TCR_IPS_42BIT (UL(3) << TCR_IPS_SHIFT) 2855 #define TCR_IPS_44BIT (UL(4) << TCR_IPS_SHIFT) 2856 #define TCR_IPS_48BIT (UL(5) << TCR_IPS_SHIFT) 2857 #define TCR_TG1_SHIFT 30 2858 #define TCR_TG1_MASK (UL(3) << TCR_TG1_SHIFT) 2859 #define TCR_TG1_16K (UL(1) << TCR_TG1_SHIFT) 2860 #define TCR_TG1_4K (UL(2) << TCR_TG1_SHIFT) 2861 #define TCR_TG1_64K (UL(3) << TCR_TG1_SHIFT) 2862 #define TCR_SH1_SHIFT 28 2863 #define TCR_SH1_IS (UL(3) << TCR_SH1_SHIFT) 2864 #define TCR_ORGN1_SHIFT 26 2865 #define TCR_ORGN1_WBWA (UL(1) << TCR_ORGN1_SHIFT) 2866 #define TCR_IRGN1_SHIFT 24 2867 #define TCR_IRGN1_WBWA (UL(1) << TCR_IRGN1_SHIFT) 2868 #define TCR_EPD1_SHIFT 23 2869 #define TCR_EPD1 (UL(1) << TCR_EPD1_SHIFT) 2870 #define TCR_A1_SHIFT 22 2871 #define TCR_A1 (UL(1) << TCR_A1_SHIFT) 2872 #define TCR_T1SZ_SHIFT 16 2873 #define TCR_T1SZ_MASK (UL(0x3f) << TCR_T1SZ_SHIFT) 2874 #define TCR_T1SZ(x) ((x) << TCR_T1SZ_SHIFT) 2875 #define TCR_TG0_SHIFT 14 2876 #define TCR_TG0_MASK (UL(3) << TCR_TG0_SHIFT) 2877 #define TCR_TG0_4K (UL(0) << TCR_TG0_SHIFT) 2878 #define TCR_TG0_64K (UL(1) << TCR_TG0_SHIFT) 2879 #define TCR_TG0_16K (UL(2) << TCR_TG0_SHIFT) 2880 #define TCR_SH0_SHIFT 12 2881 #define TCR_SH0_IS (UL(3) << TCR_SH0_SHIFT) 2882 #define TCR_ORGN0_SHIFT 10 2883 #define TCR_ORGN0_WBWA (UL(1) << TCR_ORGN0_SHIFT) 2884 #define TCR_IRGN0_SHIFT 8 2885 #define TCR_IRGN0_WBWA (UL(1) << TCR_IRGN0_SHIFT) 2886 #define TCR_EPD0_SHIFT 7 2887 #define TCR_EPD0 (UL(1) << TCR_EPD0_SHIFT) 2888 /* Bit 6 is reserved */ 2889 #define TCR_T0SZ_SHIFT 0 2890 #define TCR_T0SZ_MASK (UL(0x3f) << TCR_T0SZ_SHIFT) 2891 #define TCR_T0SZ(x) ((x) << TCR_T0SZ_SHIFT) 2892 #define TCR_TxSZ(x) (TCR_T1SZ(x) | TCR_T0SZ(x)) 2893 2894 /* TCR_EL12 */ 2895 #define TCR_EL12_REG MRS_REG_ALT_NAME(TCR_EL12) 2896 #define TCR_EL12_op0 3 2897 #define TCR_EL12_op1 5 2898 #define TCR_EL12_CRn 2 2899 #define TCR_EL12_CRm 0 2900 #define TCR_EL12_op2 2 2901 2902 /* TTBR0_EL1 & TTBR1_EL1 - Translation Table Base Register 0 & 1 */ 2903 #define TTBR_ASID_SHIFT 48 2904 #define TTBR_ASID_MASK (0xfffful << TTBR_ASID_SHIFT) 2905 #define TTBR_BADDR 0x0000fffffffffffeul 2906 #define TTBR_CnP_SHIFT 0 2907 #define TTBR_CnP (1ul << TTBR_CnP_SHIFT) 2908 2909 /* TTBR0_EL1 */ 2910 #define TTBR0_EL1_REG MRS_REG_ALT_NAME(TTBR0_EL1) 2911 #define TTBR0_EL1_op0 3 2912 #define TTBR0_EL1_op1 0 2913 #define TTBR0_EL1_CRn 2 2914 #define TTBR0_EL1_CRm 0 2915 #define TTBR0_EL1_op2 0 2916 2917 /* TTBR0_EL12 */ 2918 #define TTBR0_EL12_REG MRS_REG_ALT_NAME(TTBR0_EL12) 2919 #define TTBR0_EL12_op0 3 2920 #define TTBR0_EL12_op1 5 2921 #define TTBR0_EL12_CRn 2 2922 #define TTBR0_EL12_CRm 0 2923 #define TTBR0_EL12_op2 0 2924 2925 /* TTBR1_EL1 */ 2926 #define TTBR1_EL1_REG MRS_REG_ALT_NAME(TTBR1_EL1) 2927 #define TTBR1_EL1_op0 3 2928 #define TTBR1_EL1_op1 0 2929 #define TTBR1_EL1_CRn 2 2930 #define TTBR1_EL1_CRm 0 2931 #define TTBR1_EL1_op2 1 2932 2933 /* TTBR1_EL12 */ 2934 #define TTBR1_EL12_REG MRS_REG_ALT_NAME(TTBR1_EL12) 2935 #define TTBR1_EL12_op0 3 2936 #define TTBR1_EL12_op1 5 2937 #define TTBR1_EL12_CRn 2 2938 #define TTBR1_EL12_CRm 0 2939 #define TTBR1_EL12_op2 1 2940 2941 /* VBAR_EL1 */ 2942 #define VBAR_EL1_REG MRS_REG_ALT_NAME(VBAR_EL1) 2943 #define VBAR_EL1_op0 3 2944 #define VBAR_EL1_op1 0 2945 #define VBAR_EL1_CRn 12 2946 #define VBAR_EL1_CRm 0 2947 #define VBAR_EL1_op2 0 2948 2949 /* VBAR_EL12 */ 2950 #define VBAR_EL12_REG MRS_REG_ALT_NAME(VBAR_EL12) 2951 #define VBAR_EL12_op0 3 2952 #define VBAR_EL12_op1 5 2953 #define VBAR_EL12_CRn 12 2954 #define VBAR_EL12_CRm 0 2955 #define VBAR_EL12_op2 0 2956 2957 /* ZCR_EL1 - SVE Control Register */ 2958 #define ZCR_EL1 MRS_REG(ZCR_EL1) 2959 #define ZCR_EL1_REG MRS_REG_ALT_NAME(ZCR_EL1) 2960 #define ZCR_EL1_op0 3 2961 #define ZCR_EL1_op1 0 2962 #define ZCR_EL1_CRn 1 2963 #define ZCR_EL1_CRm 2 2964 #define ZCR_EL1_op2 0 2965 #define ZCR_LEN_SHIFT 0 2966 #define ZCR_LEN_MASK (0xf << ZCR_LEN_SHIFT) 2967 #define ZCR_LEN_BYTES(x) ((((x) & ZCR_LEN_MASK) + 1) * 16) 2968 2969 #endif /* !_MACHINE_ARMREG_H_ */ 2970 2971 #endif /* !__arm__ */ 2972