1 /*- 2 * Copyright (c) 2013, 2014 Andrew Turner 3 * Copyright (c) 2015,2021 The FreeBSD Foundation 4 * 5 * Portions of this software were developed by Andrew Turner 6 * under sponsorship from the FreeBSD Foundation. 7 * 8 * Redistribution and use in source and binary forms, with or without 9 * modification, are permitted provided that the following conditions 10 * are met: 11 * 1. Redistributions of source code must retain the above copyright 12 * notice, this list of conditions and the following disclaimer. 13 * 2. Redistributions in binary form must reproduce the above copyright 14 * notice, this list of conditions and the following disclaimer in the 15 * documentation and/or other materials provided with the distribution. 16 * 17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 20 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 27 * SUCH DAMAGE. 28 * 29 * $FreeBSD$ 30 */ 31 32 #ifndef _MACHINE_ARMREG_H_ 33 #define _MACHINE_ARMREG_H_ 34 35 #define INSN_SIZE 4 36 37 #define MRS_MASK 0xfff00000 38 #define MRS_VALUE 0xd5300000 39 #define MRS_SPECIAL(insn) ((insn) & 0x000fffe0) 40 #define MRS_REGISTER(insn) ((insn) & 0x0000001f) 41 #define MRS_Op0_SHIFT 19 42 #define MRS_Op0_MASK 0x00080000 43 #define MRS_Op1_SHIFT 16 44 #define MRS_Op1_MASK 0x00070000 45 #define MRS_CRn_SHIFT 12 46 #define MRS_CRn_MASK 0x0000f000 47 #define MRS_CRm_SHIFT 8 48 #define MRS_CRm_MASK 0x00000f00 49 #define MRS_Op2_SHIFT 5 50 #define MRS_Op2_MASK 0x000000e0 51 #define MRS_Rt_SHIFT 0 52 #define MRS_Rt_MASK 0x0000001f 53 #define MRS_REG(op0, op1, crn, crm, op2) \ 54 (((op0) << MRS_Op0_SHIFT) | ((op1) << MRS_Op1_SHIFT) | \ 55 ((crn) << MRS_CRn_SHIFT) | ((crm) << MRS_CRm_SHIFT) | \ 56 ((op2) << MRS_Op2_SHIFT)) 57 58 #define READ_SPECIALREG(reg) \ 59 ({ uint64_t _val; \ 60 __asm __volatile("mrs %0, " __STRING(reg) : "=&r" (_val)); \ 61 _val; \ 62 }) 63 #define WRITE_SPECIALREG(reg, _val) \ 64 __asm __volatile("msr " __STRING(reg) ", %0" : : "r"((uint64_t)_val)) 65 66 #define UL(x) UINT64_C(x) 67 68 /* CNTHCTL_EL2 - Counter-timer Hypervisor Control register */ 69 #define CNTHCTL_EVNTI_MASK (0xf << 4) /* Bit to trigger event stream */ 70 #define CNTHCTL_EVNTDIR (1 << 3) /* Control transition trigger bit */ 71 #define CNTHCTL_EVNTEN (1 << 2) /* Enable event stream */ 72 #define CNTHCTL_EL1PCEN (1 << 1) /* Allow EL0/1 physical timer access */ 73 #define CNTHCTL_EL1PCTEN (1 << 0) /*Allow EL0/1 physical counter access*/ 74 75 /* CNTP_CTL_EL0 - Counter-timer Physical Timer Control register */ 76 #define CNTP_CTL_ENABLE (1 << 0) 77 #define CNTP_CTL_IMASK (1 << 1) 78 #define CNTP_CTL_ISTATUS (1 << 2) 79 80 /* CPACR_EL1 */ 81 #define CPACR_FPEN_MASK (0x3 << 20) 82 #define CPACR_FPEN_TRAP_ALL1 (0x0 << 20) /* Traps from EL0 and EL1 */ 83 #define CPACR_FPEN_TRAP_EL0 (0x1 << 20) /* Traps from EL0 */ 84 #define CPACR_FPEN_TRAP_ALL2 (0x2 << 20) /* Traps from EL0 and EL1 */ 85 #define CPACR_FPEN_TRAP_NONE (0x3 << 20) /* No traps */ 86 #define CPACR_TTA (0x1 << 28) 87 88 /* CTR_EL0 - Cache Type Register */ 89 #define CTR_RES1 (1 << 31) 90 #define CTR_TminLine_SHIFT 32 91 #define CTR_TminLine_MASK (UL(0x3f) << CTR_TminLine_SHIFT) 92 #define CTR_TminLine_VAL(reg) ((reg) & CTR_TminLine_MASK) 93 #define CTR_DIC_SHIFT 29 94 #define CTR_DIC_MASK (0x1 << CTR_DIC_SHIFT) 95 #define CTR_DIC_VAL(reg) ((reg) & CTR_DIC_MASK) 96 #define CTR_IDC_SHIFT 28 97 #define CTR_IDC_MASK (0x1 << CTR_IDC_SHIFT) 98 #define CTR_IDC_VAL(reg) ((reg) & CTR_IDC_MASK) 99 #define CTR_CWG_SHIFT 24 100 #define CTR_CWG_MASK (0xf << CTR_CWG_SHIFT) 101 #define CTR_CWG_VAL(reg) ((reg) & CTR_CWG_MASK) 102 #define CTR_CWG_SIZE(reg) (4 << (CTR_CWG_VAL(reg) >> CTR_CWG_SHIFT)) 103 #define CTR_ERG_SHIFT 20 104 #define CTR_ERG_MASK (0xf << CTR_ERG_SHIFT) 105 #define CTR_ERG_VAL(reg) ((reg) & CTR_ERG_MASK) 106 #define CTR_ERG_SIZE(reg) (4 << (CTR_ERG_VAL(reg) >> CTR_ERG_SHIFT)) 107 #define CTR_DLINE_SHIFT 16 108 #define CTR_DLINE_MASK (0xf << CTR_DLINE_SHIFT) 109 #define CTR_DLINE_VAL(reg) ((reg) & CTR_DLINE_MASK) 110 #define CTR_DLINE_SIZE(reg) (4 << (CTR_DLINE_VAL(reg) >> CTR_DLINE_SHIFT)) 111 #define CTR_L1IP_SHIFT 14 112 #define CTR_L1IP_MASK (0x3 << CTR_L1IP_SHIFT) 113 #define CTR_L1IP_VAL(reg) ((reg) & CTR_L1IP_MASK) 114 #define CTR_L1IP_VPIPT (0 << CTR_L1IP_SHIFT) 115 #define CTR_L1IP_AIVIVT (1 << CTR_L1IP_SHIFT) 116 #define CTR_L1IP_VIPT (2 << CTR_L1IP_SHIFT) 117 #define CTR_L1IP_PIPT (3 << CTR_L1IP_SHIFT) 118 #define CTR_ILINE_SHIFT 0 119 #define CTR_ILINE_MASK (0xf << CTR_ILINE_SHIFT) 120 #define CTR_ILINE_VAL(reg) ((reg) & CTR_ILINE_MASK) 121 #define CTR_ILINE_SIZE(reg) (4 << (CTR_ILINE_VAL(reg) >> CTR_ILINE_SHIFT)) 122 123 /* DAIF - Interrupt Mask Bits */ 124 #define DAIF_D_MASKED (1 << 9) 125 #define DAIF_A_MASKED (1 << 8) 126 #define DAIF_I_MASKED (1 << 7) 127 #define DAIF_F_MASKED (1 << 6) 128 129 /* DCZID_EL0 - Data Cache Zero ID register */ 130 #define DCZID_DZP (1 << 4) /* DC ZVA prohibited if non-0 */ 131 #define DCZID_BS_SHIFT 0 132 #define DCZID_BS_MASK (0xf << DCZID_BS_SHIFT) 133 #define DCZID_BS_SIZE(reg) (((reg) & DCZID_BS_MASK) >> DCZID_BS_SHIFT) 134 135 /* ESR_ELx */ 136 #define ESR_ELx_ISS_MASK 0x01ffffff 137 #define ISS_INSN_FnV (0x01 << 10) 138 #define ISS_INSN_EA (0x01 << 9) 139 #define ISS_INSN_S1PTW (0x01 << 7) 140 #define ISS_INSN_IFSC_MASK (0x1f << 0) 141 142 #define ISS_MSR_DIR_SHIFT 0 143 #define ISS_MSR_DIR (0x01 << ISS_MSR_DIR_SHIFT) 144 #define ISS_MSR_Rt_SHIFT 5 145 #define ISS_MSR_Rt_MASK (0x1f << ISS_MSR_Rt_SHIFT) 146 #define ISS_MSR_Rt(x) (((x) & ISS_MSR_Rt_MASK) >> ISS_MSR_Rt_SHIFT) 147 #define ISS_MSR_CRm_SHIFT 1 148 #define ISS_MSR_CRm_MASK (0xf << ISS_MSR_CRm_SHIFT) 149 #define ISS_MSR_CRm(x) (((x) & ISS_MSR_CRm_MASK) >> ISS_MSR_CRm_SHIFT) 150 #define ISS_MSR_CRn_SHIFT 10 151 #define ISS_MSR_CRn_MASK (0xf << ISS_MSR_CRn_SHIFT) 152 #define ISS_MSR_CRn(x) (((x) & ISS_MSR_CRn_MASK) >> ISS_MSR_CRn_SHIFT) 153 #define ISS_MSR_OP1_SHIFT 14 154 #define ISS_MSR_OP1_MASK (0x7 << ISS_MSR_OP1_SHIFT) 155 #define ISS_MSR_OP1(x) (((x) & ISS_MSR_OP1_MASK) >> ISS_MSR_OP1_SHIFT) 156 #define ISS_MSR_OP2_SHIFT 17 157 #define ISS_MSR_OP2_MASK (0x7 << ISS_MSR_OP2_SHIFT) 158 #define ISS_MSR_OP2(x) (((x) & ISS_MSR_OP2_MASK) >> ISS_MSR_OP2_SHIFT) 159 #define ISS_MSR_OP0_SHIFT 20 160 #define ISS_MSR_OP0_MASK (0x3 << ISS_MSR_OP0_SHIFT) 161 #define ISS_MSR_OP0(x) (((x) & ISS_MSR_OP0_MASK) >> ISS_MSR_OP0_SHIFT) 162 #define ISS_MSR_REG_MASK \ 163 (ISS_MSR_OP0_MASK | ISS_MSR_OP2_MASK | ISS_MSR_OP1_MASK | \ 164 ISS_MSR_CRn_MASK | ISS_MSR_CRm_MASK) 165 166 #define ISS_DATA_ISV_SHIFT 24 167 #define ISS_DATA_ISV (0x01 << ISS_DATA_ISV_SHIFT) 168 #define ISS_DATA_SAS_SHIFT 22 169 #define ISS_DATA_SAS_MASK (0x03 << ISS_DATA_SAS_SHIFT) 170 #define ISS_DATA_SSE_SHIFT 21 171 #define ISS_DATA_SSE (0x01 << ISS_DATA_SSE_SHIFT) 172 #define ISS_DATA_SRT_SHIFT 16 173 #define ISS_DATA_SRT_MASK (0x1f << ISS_DATA_SRT_SHIFT) 174 #define ISS_DATA_SF (0x01 << 15) 175 #define ISS_DATA_AR (0x01 << 14) 176 #define ISS_DATA_FnV (0x01 << 10) 177 #define ISS_DATA_EA (0x01 << 9) 178 #define ISS_DATA_CM (0x01 << 8) 179 #define ISS_DATA_S1PTW (0x01 << 7) 180 #define ISS_DATA_WnR_SHIFT 6 181 #define ISS_DATA_WnR (0x01 << ISS_DATA_WnR_SHIFT) 182 #define ISS_DATA_DFSC_MASK (0x3f << 0) 183 #define ISS_DATA_DFSC_ASF_L0 (0x00 << 0) 184 #define ISS_DATA_DFSC_ASF_L1 (0x01 << 0) 185 #define ISS_DATA_DFSC_ASF_L2 (0x02 << 0) 186 #define ISS_DATA_DFSC_ASF_L3 (0x03 << 0) 187 #define ISS_DATA_DFSC_TF_L0 (0x04 << 0) 188 #define ISS_DATA_DFSC_TF_L1 (0x05 << 0) 189 #define ISS_DATA_DFSC_TF_L2 (0x06 << 0) 190 #define ISS_DATA_DFSC_TF_L3 (0x07 << 0) 191 #define ISS_DATA_DFSC_AFF_L1 (0x09 << 0) 192 #define ISS_DATA_DFSC_AFF_L2 (0x0a << 0) 193 #define ISS_DATA_DFSC_AFF_L3 (0x0b << 0) 194 #define ISS_DATA_DFSC_PF_L1 (0x0d << 0) 195 #define ISS_DATA_DFSC_PF_L2 (0x0e << 0) 196 #define ISS_DATA_DFSC_PF_L3 (0x0f << 0) 197 #define ISS_DATA_DFSC_EXT (0x10 << 0) 198 #define ISS_DATA_DFSC_EXT_L0 (0x14 << 0) 199 #define ISS_DATA_DFSC_EXT_L1 (0x15 << 0) 200 #define ISS_DATA_DFSC_EXT_L2 (0x16 << 0) 201 #define ISS_DATA_DFSC_EXT_L3 (0x17 << 0) 202 #define ISS_DATA_DFSC_ECC (0x18 << 0) 203 #define ISS_DATA_DFSC_ECC_L0 (0x1c << 0) 204 #define ISS_DATA_DFSC_ECC_L1 (0x1d << 0) 205 #define ISS_DATA_DFSC_ECC_L2 (0x1e << 0) 206 #define ISS_DATA_DFSC_ECC_L3 (0x1f << 0) 207 #define ISS_DATA_DFSC_ALIGN (0x21 << 0) 208 #define ISS_DATA_DFSC_TLB_CONFLICT (0x30 << 0) 209 #define ESR_ELx_IL (0x01 << 25) 210 #define ESR_ELx_EC_SHIFT 26 211 #define ESR_ELx_EC_MASK (0x3f << 26) 212 #define ESR_ELx_EXCEPTION(esr) (((esr) & ESR_ELx_EC_MASK) >> ESR_ELx_EC_SHIFT) 213 #define EXCP_UNKNOWN 0x00 /* Unkwn exception */ 214 #define EXCP_TRAP_WFI_WFE 0x01 /* Trapped WFI or WFE */ 215 #define EXCP_FP_SIMD 0x07 /* VFP/SIMD trap */ 216 #define EXCP_ILL_STATE 0x0e /* Illegal execution state */ 217 #define EXCP_SVC32 0x11 /* SVC trap for AArch32 */ 218 #define EXCP_SVC64 0x15 /* SVC trap for AArch64 */ 219 #define EXCP_HVC 0x16 /* HVC trap */ 220 #define EXCP_MSR 0x18 /* MSR/MRS trap */ 221 #define EXCP_INSN_ABORT_L 0x20 /* Instruction abort, from lower EL */ 222 #define EXCP_INSN_ABORT 0x21 /* Instruction abort, from same EL */ 223 #define EXCP_PC_ALIGN 0x22 /* PC alignment fault */ 224 #define EXCP_DATA_ABORT_L 0x24 /* Data abort, from lower EL */ 225 #define EXCP_DATA_ABORT 0x25 /* Data abort, from same EL */ 226 #define EXCP_SP_ALIGN 0x26 /* SP slignment fault */ 227 #define EXCP_TRAP_FP 0x2c /* Trapped FP exception */ 228 #define EXCP_SERROR 0x2f /* SError interrupt */ 229 #define EXCP_BRKPT_EL0 0x30 /* Hardware breakpoint, from same EL */ 230 #define EXCP_SOFTSTP_EL0 0x32 /* Software Step, from lower EL */ 231 #define EXCP_SOFTSTP_EL1 0x33 /* Software Step, from same EL */ 232 #define EXCP_WATCHPT_EL0 0x34 /* Watchpoint, from lower EL */ 233 #define EXCP_WATCHPT_EL1 0x35 /* Watchpoint, from same EL */ 234 #define EXCP_BRK 0x3c /* Breakpoint */ 235 236 /* ICC_CTLR_EL1 */ 237 #define ICC_CTLR_EL1_EOIMODE (1U << 1) 238 239 /* ICC_IAR1_EL1 */ 240 #define ICC_IAR1_EL1_SPUR (0x03ff) 241 242 /* ICC_IGRPEN0_EL1 */ 243 #define ICC_IGRPEN0_EL1_EN (1U << 0) 244 245 /* ICC_PMR_EL1 */ 246 #define ICC_PMR_EL1_PRIO_MASK (0xFFUL) 247 248 /* ICC_SGI1R_EL1 */ 249 #define ICC_SGI1R_EL1_TL_MASK 0xffffUL 250 #define ICC_SGI1R_EL1_AFF1_SHIFT 16 251 #define ICC_SGI1R_EL1_SGIID_SHIFT 24 252 #define ICC_SGI1R_EL1_AFF2_SHIFT 32 253 #define ICC_SGI1R_EL1_AFF3_SHIFT 48 254 #define ICC_SGI1R_EL1_SGIID_MASK 0xfUL 255 #define ICC_SGI1R_EL1_IRM (0x1UL << 40) 256 257 /* ICC_SRE_EL1 */ 258 #define ICC_SRE_EL1_SRE (1U << 0) 259 260 /* ID_AA64DFR0_EL1 */ 261 #define ID_AA64DFR0_EL1 MRS_REG(3, 0, 0, 5, 0) 262 #define ID_AA64DFR0_DebugVer_SHIFT 0 263 #define ID_AA64DFR0_DebugVer_MASK (UL(0xf) << ID_AA64DFR0_DebugVer_SHIFT) 264 #define ID_AA64DFR0_DebugVer_VAL(x) ((x) & ID_AA64DFR0_DebugVer_MASK) 265 #define ID_AA64DFR0_DebugVer_8 (UL(0x6) << ID_AA64DFR0_DebugVer_SHIFT) 266 #define ID_AA64DFR0_DebugVer_8_VHE (UL(0x7) << ID_AA64DFR0_DebugVer_SHIFT) 267 #define ID_AA64DFR0_DebugVer_8_2 (UL(0x8) << ID_AA64DFR0_DebugVer_SHIFT) 268 #define ID_AA64DFR0_DebugVer_8_4 (UL(0x9) << ID_AA64DFR0_DebugVer_SHIFT) 269 #define ID_AA64DFR0_TraceVer_SHIFT 4 270 #define ID_AA64DFR0_TraceVer_MASK (UL(0xf) << ID_AA64DFR0_TraceVer_SHIFT) 271 #define ID_AA64DFR0_TraceVer_VAL(x) ((x) & ID_AA64DFR0_TraceVer_MASK) 272 #define ID_AA64DFR0_TraceVer_NONE (UL(0x0) << ID_AA64DFR0_TraceVer_SHIFT) 273 #define ID_AA64DFR0_TraceVer_IMPL (UL(0x1) << ID_AA64DFR0_TraceVer_SHIFT) 274 #define ID_AA64DFR0_PMUVer_SHIFT 8 275 #define ID_AA64DFR0_PMUVer_MASK (UL(0xf) << ID_AA64DFR0_PMUVer_SHIFT) 276 #define ID_AA64DFR0_PMUVer_VAL(x) ((x) & ID_AA64DFR0_PMUVer_MASK) 277 #define ID_AA64DFR0_PMUVer_NONE (UL(0x0) << ID_AA64DFR0_PMUVer_SHIFT) 278 #define ID_AA64DFR0_PMUVer_3 (UL(0x1) << ID_AA64DFR0_PMUVer_SHIFT) 279 #define ID_AA64DFR0_PMUVer_3_1 (UL(0x4) << ID_AA64DFR0_PMUVer_SHIFT) 280 #define ID_AA64DFR0_PMUVer_3_4 (UL(0x5) << ID_AA64DFR0_PMUVer_SHIFT) 281 #define ID_AA64DFR0_PMUVer_3_5 (UL(0x6) << ID_AA64DFR0_PMUVer_SHIFT) 282 #define ID_AA64DFR0_PMUVer_IMPL (UL(0xf) << ID_AA64DFR0_PMUVer_SHIFT) 283 #define ID_AA64DFR0_BRPs_SHIFT 12 284 #define ID_AA64DFR0_BRPs_MASK (UL(0xf) << ID_AA64DFR0_BRPs_SHIFT) 285 #define ID_AA64DFR0_BRPs_VAL(x) \ 286 ((((x) >> ID_AA64DFR0_BRPs_SHIFT) & 0xf) + 1) 287 #define ID_AA64DFR0_WRPs_SHIFT 20 288 #define ID_AA64DFR0_WRPs_MASK (UL(0xf) << ID_AA64DFR0_WRPs_SHIFT) 289 #define ID_AA64DFR0_WRPs_VAL(x) \ 290 ((((x) >> ID_AA64DFR0_WRPs_SHIFT) & 0xf) + 1) 291 #define ID_AA64DFR0_CTX_CMPs_SHIFT 28 292 #define ID_AA64DFR0_CTX_CMPs_MASK (UL(0xf) << ID_AA64DFR0_CTX_CMPs_SHIFT) 293 #define ID_AA64DFR0_CTX_CMPs_VAL(x) \ 294 ((((x) >> ID_AA64DFR0_CTX_CMPs_SHIFT) & 0xf) + 1) 295 #define ID_AA64DFR0_PMSVer_SHIFT 32 296 #define ID_AA64DFR0_PMSVer_MASK (UL(0xf) << ID_AA64DFR0_PMSVer_SHIFT) 297 #define ID_AA64DFR0_PMSVer_VAL(x) ((x) & ID_AA64DFR0_PMSVer_MASK) 298 #define ID_AA64DFR0_PMSVer_NONE (UL(0x0) << ID_AA64DFR0_PMSVer_SHIFT) 299 #define ID_AA64DFR0_PMSVer_SPE (UL(0x1) << ID_AA64DFR0_PMSVer_SHIFT) 300 #define ID_AA64DFR0_PMSVer_SPE_8_3 (UL(0x2) << ID_AA64DFR0_PMSVer_SHIFT) 301 #define ID_AA64DFR0_DoubleLock_SHIFT 36 302 #define ID_AA64DFR0_DoubleLock_MASK (UL(0xf) << ID_AA64DFR0_DoubleLock_SHIFT) 303 #define ID_AA64DFR0_DoubleLock_VAL(x) ((x) & ID_AA64DFR0_DoubleLock_MASK) 304 #define ID_AA64DFR0_DoubleLock_IMPL (UL(0x0) << ID_AA64DFR0_DoubleLock_SHIFT) 305 #define ID_AA64DFR0_DoubleLock_NONE (UL(0xf) << ID_AA64DFR0_DoubleLock_SHIFT) 306 #define ID_AA64DFR0_TraceFilt_SHIFT 40 307 #define ID_AA64DFR0_TraceFilt_MASK (UL(0xf) << ID_AA64DFR0_TraceFilt_SHIFT) 308 #define ID_AA64DFR0_TraceFilt_VAL(x) ((x) & ID_AA64DFR0_TraceFilt_MASK) 309 #define ID_AA64DFR0_TraceFilt_NONE (UL(0x0) << ID_AA64DFR0_TraceFilt_SHIFT) 310 #define ID_AA64DFR0_TraceFilt_8_4 (UL(0x1) << ID_AA64DFR0_TraceFilt_SHIFT) 311 312 /* ID_AA64ISAR0_EL1 */ 313 #define ID_AA64ISAR0_EL1 MRS_REG(3, 0, 0, 6, 0) 314 #define ID_AA64ISAR0_AES_SHIFT 4 315 #define ID_AA64ISAR0_AES_MASK (UL(0xf) << ID_AA64ISAR0_AES_SHIFT) 316 #define ID_AA64ISAR0_AES_VAL(x) ((x) & ID_AA64ISAR0_AES_MASK) 317 #define ID_AA64ISAR0_AES_NONE (UL(0x0) << ID_AA64ISAR0_AES_SHIFT) 318 #define ID_AA64ISAR0_AES_BASE (UL(0x1) << ID_AA64ISAR0_AES_SHIFT) 319 #define ID_AA64ISAR0_AES_PMULL (UL(0x2) << ID_AA64ISAR0_AES_SHIFT) 320 #define ID_AA64ISAR0_SHA1_SHIFT 8 321 #define ID_AA64ISAR0_SHA1_MASK (UL(0xf) << ID_AA64ISAR0_SHA1_SHIFT) 322 #define ID_AA64ISAR0_SHA1_VAL(x) ((x) & ID_AA64ISAR0_SHA1_MASK) 323 #define ID_AA64ISAR0_SHA1_NONE (UL(0x0) << ID_AA64ISAR0_SHA1_SHIFT) 324 #define ID_AA64ISAR0_SHA1_BASE (UL(0x1) << ID_AA64ISAR0_SHA1_SHIFT) 325 #define ID_AA64ISAR0_SHA2_SHIFT 12 326 #define ID_AA64ISAR0_SHA2_MASK (UL(0xf) << ID_AA64ISAR0_SHA2_SHIFT) 327 #define ID_AA64ISAR0_SHA2_VAL(x) ((x) & ID_AA64ISAR0_SHA2_MASK) 328 #define ID_AA64ISAR0_SHA2_NONE (UL(0x0) << ID_AA64ISAR0_SHA2_SHIFT) 329 #define ID_AA64ISAR0_SHA2_BASE (UL(0x1) << ID_AA64ISAR0_SHA2_SHIFT) 330 #define ID_AA64ISAR0_SHA2_512 (UL(0x2) << ID_AA64ISAR0_SHA2_SHIFT) 331 #define ID_AA64ISAR0_CRC32_SHIFT 16 332 #define ID_AA64ISAR0_CRC32_MASK (UL(0xf) << ID_AA64ISAR0_CRC32_SHIFT) 333 #define ID_AA64ISAR0_CRC32_VAL(x) ((x) & ID_AA64ISAR0_CRC32_MASK) 334 #define ID_AA64ISAR0_CRC32_NONE (UL(0x0) << ID_AA64ISAR0_CRC32_SHIFT) 335 #define ID_AA64ISAR0_CRC32_BASE (UL(0x1) << ID_AA64ISAR0_CRC32_SHIFT) 336 #define ID_AA64ISAR0_Atomic_SHIFT 20 337 #define ID_AA64ISAR0_Atomic_MASK (UL(0xf) << ID_AA64ISAR0_Atomic_SHIFT) 338 #define ID_AA64ISAR0_Atomic_VAL(x) ((x) & ID_AA64ISAR0_Atomic_MASK) 339 #define ID_AA64ISAR0_Atomic_NONE (UL(0x0) << ID_AA64ISAR0_Atomic_SHIFT) 340 #define ID_AA64ISAR0_Atomic_IMPL (UL(0x2) << ID_AA64ISAR0_Atomic_SHIFT) 341 #define ID_AA64ISAR0_RDM_SHIFT 28 342 #define ID_AA64ISAR0_RDM_MASK (UL(0xf) << ID_AA64ISAR0_RDM_SHIFT) 343 #define ID_AA64ISAR0_RDM_VAL(x) ((x) & ID_AA64ISAR0_RDM_MASK) 344 #define ID_AA64ISAR0_RDM_NONE (UL(0x0) << ID_AA64ISAR0_RDM_SHIFT) 345 #define ID_AA64ISAR0_RDM_IMPL (UL(0x1) << ID_AA64ISAR0_RDM_SHIFT) 346 #define ID_AA64ISAR0_SHA3_SHIFT 32 347 #define ID_AA64ISAR0_SHA3_MASK (UL(0xf) << ID_AA64ISAR0_SHA3_SHIFT) 348 #define ID_AA64ISAR0_SHA3_VAL(x) ((x) & ID_AA64ISAR0_SHA3_MASK) 349 #define ID_AA64ISAR0_SHA3_NONE (UL(0x0) << ID_AA64ISAR0_SHA3_SHIFT) 350 #define ID_AA64ISAR0_SHA3_IMPL (UL(0x1) << ID_AA64ISAR0_SHA3_SHIFT) 351 #define ID_AA64ISAR0_SM3_SHIFT 36 352 #define ID_AA64ISAR0_SM3_MASK (UL(0xf) << ID_AA64ISAR0_SM3_SHIFT) 353 #define ID_AA64ISAR0_SM3_VAL(x) ((x) & ID_AA64ISAR0_SM3_MASK) 354 #define ID_AA64ISAR0_SM3_NONE (UL(0x0) << ID_AA64ISAR0_SM3_SHIFT) 355 #define ID_AA64ISAR0_SM3_IMPL (UL(0x1) << ID_AA64ISAR0_SM3_SHIFT) 356 #define ID_AA64ISAR0_SM4_SHIFT 40 357 #define ID_AA64ISAR0_SM4_MASK (UL(0xf) << ID_AA64ISAR0_SM4_SHIFT) 358 #define ID_AA64ISAR0_SM4_VAL(x) ((x) & ID_AA64ISAR0_SM4_MASK) 359 #define ID_AA64ISAR0_SM4_NONE (UL(0x0) << ID_AA64ISAR0_SM4_SHIFT) 360 #define ID_AA64ISAR0_SM4_IMPL (UL(0x1) << ID_AA64ISAR0_SM4_SHIFT) 361 #define ID_AA64ISAR0_DP_SHIFT 44 362 #define ID_AA64ISAR0_DP_MASK (UL(0xf) << ID_AA64ISAR0_DP_SHIFT) 363 #define ID_AA64ISAR0_DP_VAL(x) ((x) & ID_AA64ISAR0_DP_MASK) 364 #define ID_AA64ISAR0_DP_NONE (UL(0x0) << ID_AA64ISAR0_DP_SHIFT) 365 #define ID_AA64ISAR0_DP_IMPL (UL(0x1) << ID_AA64ISAR0_DP_SHIFT) 366 #define ID_AA64ISAR0_FHM_SHIFT 48 367 #define ID_AA64ISAR0_FHM_MASK (UL(0xf) << ID_AA64ISAR0_FHM_SHIFT) 368 #define ID_AA64ISAR0_FHM_VAL(x) ((x) & ID_AA64ISAR0_FHM_MASK) 369 #define ID_AA64ISAR0_FHM_NONE (UL(0x0) << ID_AA64ISAR0_FHM_SHIFT) 370 #define ID_AA64ISAR0_FHM_IMPL (UL(0x1) << ID_AA64ISAR0_FHM_SHIFT) 371 #define ID_AA64ISAR0_TS_SHIFT 52 372 #define ID_AA64ISAR0_TS_MASK (UL(0xf) << ID_AA64ISAR0_TS_SHIFT) 373 #define ID_AA64ISAR0_TS_VAL(x) ((x) & ID_AA64ISAR0_TS_MASK) 374 #define ID_AA64ISAR0_TS_NONE (UL(0x0) << ID_AA64ISAR0_TS_SHIFT) 375 #define ID_AA64ISAR0_TS_CondM_8_4 (UL(0x1) << ID_AA64ISAR0_TS_SHIFT) 376 #define ID_AA64ISAR0_TS_CondM_8_5 (UL(0x2) << ID_AA64ISAR0_TS_SHIFT) 377 #define ID_AA64ISAR0_TLB_SHIFT 56 378 #define ID_AA64ISAR0_TLB_MASK (UL(0xf) << ID_AA64ISAR0_TLB_SHIFT) 379 #define ID_AA64ISAR0_TLB_VAL(x) ((x) & ID_AA64ISAR0_TLB_MASK) 380 #define ID_AA64ISAR0_TLB_NONE (UL(0x0) << ID_AA64ISAR0_TLB_SHIFT) 381 #define ID_AA64ISAR0_TLB_TLBIOS (UL(0x1) << ID_AA64ISAR0_TLB_SHIFT) 382 #define ID_AA64ISAR0_TLB_TLBIOSR (UL(0x2) << ID_AA64ISAR0_TLB_SHIFT) 383 #define ID_AA64ISAR0_RNDR_SHIFT 60 384 #define ID_AA64ISAR0_RNDR_MASK (UL(0xf) << ID_AA64ISAR0_RNDR_SHIFT) 385 #define ID_AA64ISAR0_RNDR_VAL(x) ((x) & ID_AA64ISAR0_RNDR_MASK) 386 #define ID_AA64ISAR0_RNDR_NONE (UL(0x0) << ID_AA64ISAR0_RNDR_SHIFT) 387 #define ID_AA64ISAR0_RNDR_IMPL (UL(0x1) << ID_AA64ISAR0_RNDR_SHIFT) 388 389 /* ID_AA64ISAR1_EL1 */ 390 #define ID_AA64ISAR1_EL1 MRS_REG(3, 0, 0, 6, 1) 391 #define ID_AA64ISAR1_DPB_SHIFT 0 392 #define ID_AA64ISAR1_DPB_MASK (UL(0xf) << ID_AA64ISAR1_DPB_SHIFT) 393 #define ID_AA64ISAR1_DPB_VAL(x) ((x) & ID_AA64ISAR1_DPB_MASK) 394 #define ID_AA64ISAR1_DPB_NONE (UL(0x0) << ID_AA64ISAR1_DPB_SHIFT) 395 #define ID_AA64ISAR1_DPB_DCCVAP (UL(0x1) << ID_AA64ISAR1_DPB_SHIFT) 396 #define ID_AA64ISAR1_DPB_DCCVADP (UL(0x2) << ID_AA64ISAR1_DPB_SHIFT) 397 #define ID_AA64ISAR1_APA_SHIFT 4 398 #define ID_AA64ISAR1_APA_MASK (UL(0xf) << ID_AA64ISAR1_APA_SHIFT) 399 #define ID_AA64ISAR1_APA_VAL(x) ((x) & ID_AA64ISAR1_APA_MASK) 400 #define ID_AA64ISAR1_APA_NONE (UL(0x0) << ID_AA64ISAR1_APA_SHIFT) 401 #define ID_AA64ISAR1_APA_PAC (UL(0x1) << ID_AA64ISAR1_APA_SHIFT) 402 #define ID_AA64ISAR1_APA_EPAC (UL(0x2) << ID_AA64ISAR1_APA_SHIFT) 403 #define ID_AA64ISAR1_API_SHIFT 8 404 #define ID_AA64ISAR1_API_MASK (UL(0xf) << ID_AA64ISAR1_API_SHIFT) 405 #define ID_AA64ISAR1_API_VAL(x) ((x) & ID_AA64ISAR1_API_MASK) 406 #define ID_AA64ISAR1_API_NONE (UL(0x0) << ID_AA64ISAR1_API_SHIFT) 407 #define ID_AA64ISAR1_API_PAC (UL(0x1) << ID_AA64ISAR1_API_SHIFT) 408 #define ID_AA64ISAR1_API_EPAC (UL(0x2) << ID_AA64ISAR1_API_SHIFT) 409 #define ID_AA64ISAR1_JSCVT_SHIFT 12 410 #define ID_AA64ISAR1_JSCVT_MASK (UL(0xf) << ID_AA64ISAR1_JSCVT_SHIFT) 411 #define ID_AA64ISAR1_JSCVT_VAL(x) ((x) & ID_AA64ISAR1_JSCVT_MASK) 412 #define ID_AA64ISAR1_JSCVT_NONE (UL(0x0) << ID_AA64ISAR1_JSCVT_SHIFT) 413 #define ID_AA64ISAR1_JSCVT_IMPL (UL(0x1) << ID_AA64ISAR1_JSCVT_SHIFT) 414 #define ID_AA64ISAR1_FCMA_SHIFT 16 415 #define ID_AA64ISAR1_FCMA_MASK (UL(0xf) << ID_AA64ISAR1_FCMA_SHIFT) 416 #define ID_AA64ISAR1_FCMA_VAL(x) ((x) & ID_AA64ISAR1_FCMA_MASK) 417 #define ID_AA64ISAR1_FCMA_NONE (UL(0x0) << ID_AA64ISAR1_FCMA_SHIFT) 418 #define ID_AA64ISAR1_FCMA_IMPL (UL(0x1) << ID_AA64ISAR1_FCMA_SHIFT) 419 #define ID_AA64ISAR1_LRCPC_SHIFT 20 420 #define ID_AA64ISAR1_LRCPC_MASK (UL(0xf) << ID_AA64ISAR1_LRCPC_SHIFT) 421 #define ID_AA64ISAR1_LRCPC_VAL(x) ((x) & ID_AA64ISAR1_LRCPC_MASK) 422 #define ID_AA64ISAR1_LRCPC_NONE (UL(0x0) << ID_AA64ISAR1_LRCPC_SHIFT) 423 #define ID_AA64ISAR1_LRCPC_RCPC_8_3 (UL(0x1) << ID_AA64ISAR1_LRCPC_SHIFT) 424 #define ID_AA64ISAR1_LRCPC_RCPC_8_4 (UL(0x2) << ID_AA64ISAR1_LRCPC_SHIFT) 425 #define ID_AA64ISAR1_GPA_SHIFT 24 426 #define ID_AA64ISAR1_GPA_MASK (UL(0xf) << ID_AA64ISAR1_GPA_SHIFT) 427 #define ID_AA64ISAR1_GPA_VAL(x) ((x) & ID_AA64ISAR1_GPA_MASK) 428 #define ID_AA64ISAR1_GPA_NONE (UL(0x0) << ID_AA64ISAR1_GPA_SHIFT) 429 #define ID_AA64ISAR1_GPA_IMPL (UL(0x1) << ID_AA64ISAR1_GPA_SHIFT) 430 #define ID_AA64ISAR1_GPI_SHIFT 28 431 #define ID_AA64ISAR1_GPI_MASK (UL(0xf) << ID_AA64ISAR1_GPI_SHIFT) 432 #define ID_AA64ISAR1_GPI_VAL(x) ((x) & ID_AA64ISAR1_GPI_MASK) 433 #define ID_AA64ISAR1_GPI_NONE (UL(0x0) << ID_AA64ISAR1_GPI_SHIFT) 434 #define ID_AA64ISAR1_GPI_IMPL (UL(0x1) << ID_AA64ISAR1_GPI_SHIFT) 435 #define ID_AA64ISAR1_FRINTTS_SHIFT 32 436 #define ID_AA64ISAR1_FRINTTS_MASK (UL(0xf) << ID_AA64ISAR1_FRINTTS_SHIFT) 437 #define ID_AA64ISAR1_FRINTTS_VAL(x) ((x) & ID_AA64ISAR1_FRINTTS_MASK) 438 #define ID_AA64ISAR1_FRINTTS_NONE (UL(0x0) << ID_AA64ISAR1_FRINTTS_SHIFT) 439 #define ID_AA64ISAR1_FRINTTS_IMPL (UL(0x1) << ID_AA64ISAR1_FRINTTS_SHIFT) 440 #define ID_AA64ISAR1_SB_SHIFT 36 441 #define ID_AA64ISAR1_SB_MASK (UL(0xf) << ID_AA64ISAR1_SB_SHIFT) 442 #define ID_AA64ISAR1_SB_VAL(x) ((x) & ID_AA64ISAR1_SB_MASK) 443 #define ID_AA64ISAR1_SB_NONE (UL(0x0) << ID_AA64ISAR1_SB_SHIFT) 444 #define ID_AA64ISAR1_SB_IMPL (UL(0x1) << ID_AA64ISAR1_SB_SHIFT) 445 #define ID_AA64ISAR1_SPECRES_SHIFT 40 446 #define ID_AA64ISAR1_SPECRES_MASK (UL(0xf) << ID_AA64ISAR1_SPECRES_SHIFT) 447 #define ID_AA64ISAR1_SPECRES_VAL(x) ((x) & ID_AA64ISAR1_SPECRES_MASK) 448 #define ID_AA64ISAR1_SPECRES_NONE (UL(0x0) << ID_AA64ISAR1_SPECRES_SHIFT) 449 #define ID_AA64ISAR1_SPECRES_IMPL (UL(0x1) << ID_AA64ISAR1_SPECRES_SHIFT) 450 #define ID_AA64ISAR1_BF16_SHIFT 44 451 #define ID_AA64ISAR1_BF16_MASK (UL(0xf) << ID_AA64ISAR1_BF16_SHIFT) 452 #define ID_AA64ISAR1_BF16_VAL(x) ((x) & ID_AA64ISAR1_BF16_MASK) 453 #define ID_AA64ISAR1_BF16_NONE (UL(0x0) << ID_AA64ISAR1_BF16_SHIFT) 454 #define ID_AA64ISAR1_BF16_IMPL (UL(0x1) << ID_AA64ISAR1_BF16_SHIFT) 455 #define ID_AA64ISAR1_DGH_SHIFT 48 456 #define ID_AA64ISAR1_DGH_MASK (UL(0xf) << ID_AA64ISAR1_DGH_SHIFT) 457 #define ID_AA64ISAR1_DGH_VAL(x) ((x) & ID_AA64ISAR1_DGH_MASK) 458 #define ID_AA64ISAR1_DGH_NONE (UL(0x0) << ID_AA64ISAR1_DGH_SHIFT) 459 #define ID_AA64ISAR1_DGH_IMPL (UL(0x1) << ID_AA64ISAR1_DGH_SHIFT) 460 #define ID_AA64ISAR1_I8MM_SHIFT 52 461 #define ID_AA64ISAR1_I8MM_MASK (UL(0xf) << ID_AA64ISAR1_I8MM_SHIFT) 462 #define ID_AA64ISAR1_I8MM_VAL(x) ((x) & ID_AA64ISAR1_I8MM_MASK) 463 #define ID_AA64ISAR1_I8MM_NONE (UL(0x0) << ID_AA64ISAR1_I8MM_SHIFT) 464 #define ID_AA64ISAR1_I8MM_IMPL (UL(0x1) << ID_AA64ISAR1_I8MM_SHIFT) 465 466 /* ID_AA64MMFR0_EL1 */ 467 #define ID_AA64MMFR0_EL1 MRS_REG(3, 0, 0, 7, 0) 468 #define ID_AA64MMFR0_PARange_SHIFT 0 469 #define ID_AA64MMFR0_PARange_MASK (UL(0xf) << ID_AA64MMFR0_PARange_SHIFT) 470 #define ID_AA64MMFR0_PARange_VAL(x) ((x) & ID_AA64MMFR0_PARange_MASK) 471 #define ID_AA64MMFR0_PARange_4G (UL(0x0) << ID_AA64MMFR0_PARange_SHIFT) 472 #define ID_AA64MMFR0_PARange_64G (UL(0x1) << ID_AA64MMFR0_PARange_SHIFT) 473 #define ID_AA64MMFR0_PARange_1T (UL(0x2) << ID_AA64MMFR0_PARange_SHIFT) 474 #define ID_AA64MMFR0_PARange_4T (UL(0x3) << ID_AA64MMFR0_PARange_SHIFT) 475 #define ID_AA64MMFR0_PARange_16T (UL(0x4) << ID_AA64MMFR0_PARange_SHIFT) 476 #define ID_AA64MMFR0_PARange_256T (UL(0x5) << ID_AA64MMFR0_PARange_SHIFT) 477 #define ID_AA64MMFR0_PARange_4P (UL(0x6) << ID_AA64MMFR0_PARange_SHIFT) 478 #define ID_AA64MMFR0_ASIDBits_SHIFT 4 479 #define ID_AA64MMFR0_ASIDBits_MASK (UL(0xf) << ID_AA64MMFR0_ASIDBits_SHIFT) 480 #define ID_AA64MMFR0_ASIDBits_VAL(x) ((x) & ID_AA64MMFR0_ASIDBits_MASK) 481 #define ID_AA64MMFR0_ASIDBits_8 (UL(0x0) << ID_AA64MMFR0_ASIDBits_SHIFT) 482 #define ID_AA64MMFR0_ASIDBits_16 (UL(0x2) << ID_AA64MMFR0_ASIDBits_SHIFT) 483 #define ID_AA64MMFR0_BigEnd_SHIFT 8 484 #define ID_AA64MMFR0_BigEnd_MASK (UL(0xf) << ID_AA64MMFR0_BigEnd_SHIFT) 485 #define ID_AA64MMFR0_BigEnd_VAL(x) ((x) & ID_AA64MMFR0_BigEnd_MASK) 486 #define ID_AA64MMFR0_BigEnd_FIXED (UL(0x0) << ID_AA64MMFR0_BigEnd_SHIFT) 487 #define ID_AA64MMFR0_BigEnd_MIXED (UL(0x1) << ID_AA64MMFR0_BigEnd_SHIFT) 488 #define ID_AA64MMFR0_SNSMem_SHIFT 12 489 #define ID_AA64MMFR0_SNSMem_MASK (UL(0xf) << ID_AA64MMFR0_SNSMem_SHIFT) 490 #define ID_AA64MMFR0_SNSMem_VAL(x) ((x) & ID_AA64MMFR0_SNSMem_MASK) 491 #define ID_AA64MMFR0_SNSMem_NONE (UL(0x0) << ID_AA64MMFR0_SNSMem_SHIFT) 492 #define ID_AA64MMFR0_SNSMem_DISTINCT (UL(0x1) << ID_AA64MMFR0_SNSMem_SHIFT) 493 #define ID_AA64MMFR0_BigEndEL0_SHIFT 16 494 #define ID_AA64MMFR0_BigEndEL0_MASK (UL(0xf) << ID_AA64MMFR0_BigEndEL0_SHIFT) 495 #define ID_AA64MMFR0_BigEndEL0_VAL(x) ((x) & ID_AA64MMFR0_BigEndEL0_MASK) 496 #define ID_AA64MMFR0_BigEndEL0_FIXED (UL(0x0) << ID_AA64MMFR0_BigEndEL0_SHIFT) 497 #define ID_AA64MMFR0_BigEndEL0_MIXED (UL(0x1) << ID_AA64MMFR0_BigEndEL0_SHIFT) 498 #define ID_AA64MMFR0_TGran16_SHIFT 20 499 #define ID_AA64MMFR0_TGran16_MASK (UL(0xf) << ID_AA64MMFR0_TGran16_SHIFT) 500 #define ID_AA64MMFR0_TGran16_VAL(x) ((x) & ID_AA64MMFR0_TGran16_MASK) 501 #define ID_AA64MMFR0_TGran16_NONE (UL(0x0) << ID_AA64MMFR0_TGran16_SHIFT) 502 #define ID_AA64MMFR0_TGran16_IMPL (UL(0x1) << ID_AA64MMFR0_TGran16_SHIFT) 503 #define ID_AA64MMFR0_TGran64_SHIFT 24 504 #define ID_AA64MMFR0_TGran64_MASK (UL(0xf) << ID_AA64MMFR0_TGran64_SHIFT) 505 #define ID_AA64MMFR0_TGran64_VAL(x) ((x) & ID_AA64MMFR0_TGran64_MASK) 506 #define ID_AA64MMFR0_TGran64_IMPL (UL(0x0) << ID_AA64MMFR0_TGran64_SHIFT) 507 #define ID_AA64MMFR0_TGran64_NONE (UL(0xf) << ID_AA64MMFR0_TGran64_SHIFT) 508 #define ID_AA64MMFR0_TGran4_SHIFT 28 509 #define ID_AA64MMFR0_TGran4_MASK (UL(0xf) << ID_AA64MMFR0_TGran4_SHIFT) 510 #define ID_AA64MMFR0_TGran4_VAL(x) ((x) & ID_AA64MMFR0_TGran4_MASK) 511 #define ID_AA64MMFR0_TGran4_IMPL (UL(0x0) << ID_AA64MMFR0_TGran4_SHIFT) 512 #define ID_AA64MMFR0_TGran4_NONE (UL(0xf) << ID_AA64MMFR0_TGran4_SHIFT) 513 #define ID_AA64MMFR0_TGran16_2_SHIFT 32 514 #define ID_AA64MMFR0_TGran16_2_MASK (UL(0xf) << ID_AA64MMFR0_TGran16_2_SHIFT) 515 #define ID_AA64MMFR0_TGran16_2_VAL(x) ((x) & ID_AA64MMFR0_TGran16_2_MASK) 516 #define ID_AA64MMFR0_TGran16_2_TGran16 (UL(0x0) << ID_AA64MMFR0_TGran16_2_SHIFT) 517 #define ID_AA64MMFR0_TGran16_2_NONE (UL(0x1) << ID_AA64MMFR0_TGran16_2_SHIFT) 518 #define ID_AA64MMFR0_TGran16_2_IMPL (UL(0x2) << ID_AA64MMFR0_TGran16_2_SHIFT) 519 #define ID_AA64MMFR0_TGran64_2_SHIFT 36 520 #define ID_AA64MMFR0_TGran64_2_MASK (UL(0xf) << ID_AA64MMFR0_TGran64_2_SHIFT) 521 #define ID_AA64MMFR0_TGran64_2_VAL(x) ((x) & ID_AA64MMFR0_TGran64_2_MASK) 522 #define ID_AA64MMFR0_TGran64_2_TGran64 (UL(0x0) << ID_AA64MMFR0_TGran64_2_SHIFT) 523 #define ID_AA64MMFR0_TGran64_2_NONE (UL(0x1) << ID_AA64MMFR0_TGran64_2_SHIFT) 524 #define ID_AA64MMFR0_TGran64_2_IMPL (UL(0x2) << ID_AA64MMFR0_TGran64_2_SHIFT) 525 #define ID_AA64MMFR0_TGran4_2_SHIFT 40 526 #define ID_AA64MMFR0_TGran4_2_MASK (UL(0xf) << ID_AA64MMFR0_TGran4_2_SHIFT) 527 #define ID_AA64MMFR0_TGran4_2_VAL(x) ((x) & ID_AA64MMFR0_TGran4_2_MASK) 528 #define ID_AA64MMFR0_TGran4_2_TGran4 (UL(0x0) << ID_AA64MMFR0_TGran4_2_SHIFT) 529 #define ID_AA64MMFR0_TGran4_2_NONE (UL(0x1) << ID_AA64MMFR0_TGran4_2_SHIFT) 530 #define ID_AA64MMFR0_TGran4_2_IMPL (UL(0x2) << ID_AA64MMFR0_TGran4_2_SHIFT) 531 #define ID_AA64MMFR0_ExS_SHIFT 44 532 #define ID_AA64MMFR0_ExS_MASK (UL(0xf) << ID_AA64MMFR0_ExS_SHIFT) 533 #define ID_AA64MMFR0_ExS_VAL(x) ((x) & ID_AA64MMFR0_ExS_MASK) 534 #define ID_AA64MMFR0_ExS_ALL (UL(0x0) << ID_AA64MMFR0_ExS_SHIFT) 535 #define ID_AA64MMFR0_ExS_IMPL (UL(0x1) << ID_AA64MMFR0_ExS_SHIFT) 536 537 /* ID_AA64MMFR1_EL1 */ 538 #define ID_AA64MMFR1_EL1 MRS_REG(3, 0, 0, 7, 1) 539 #define ID_AA64MMFR1_HAFDBS_SHIFT 0 540 #define ID_AA64MMFR1_HAFDBS_MASK (UL(0xf) << ID_AA64MMFR1_HAFDBS_SHIFT) 541 #define ID_AA64MMFR1_HAFDBS_VAL(x) ((x) & ID_AA64MMFR1_HAFDBS_MASK) 542 #define ID_AA64MMFR1_HAFDBS_NONE (UL(0x0) << ID_AA64MMFR1_HAFDBS_SHIFT) 543 #define ID_AA64MMFR1_HAFDBS_AF (UL(0x1) << ID_AA64MMFR1_HAFDBS_SHIFT) 544 #define ID_AA64MMFR1_HAFDBS_AF_DBS (UL(0x2) << ID_AA64MMFR1_HAFDBS_SHIFT) 545 #define ID_AA64MMFR1_VMIDBits_SHIFT 4 546 #define ID_AA64MMFR1_VMIDBits_MASK (UL(0xf) << ID_AA64MMFR1_VMIDBits_SHIFT) 547 #define ID_AA64MMFR1_VMIDBits_VAL(x) ((x) & ID_AA64MMFR1_VMIDBits_MASK) 548 #define ID_AA64MMFR1_VMIDBits_8 (UL(0x0) << ID_AA64MMFR1_VMIDBits_SHIFT) 549 #define ID_AA64MMFR1_VMIDBits_16 (UL(0x2) << ID_AA64MMFR1_VMIDBits_SHIFT) 550 #define ID_AA64MMFR1_VH_SHIFT 8 551 #define ID_AA64MMFR1_VH_MASK (UL(0xf) << ID_AA64MMFR1_VH_SHIFT) 552 #define ID_AA64MMFR1_VH_VAL(x) ((x) & ID_AA64MMFR1_VH_MASK) 553 #define ID_AA64MMFR1_VH_NONE (UL(0x0) << ID_AA64MMFR1_VH_SHIFT) 554 #define ID_AA64MMFR1_VH_IMPL (UL(0x1) << ID_AA64MMFR1_VH_SHIFT) 555 #define ID_AA64MMFR1_HPDS_SHIFT 12 556 #define ID_AA64MMFR1_HPDS_MASK (UL(0xf) << ID_AA64MMFR1_HPDS_SHIFT) 557 #define ID_AA64MMFR1_HPDS_VAL(x) ((x) & ID_AA64MMFR1_HPDS_MASK) 558 #define ID_AA64MMFR1_HPDS_NONE (UL(0x0) << ID_AA64MMFR1_HPDS_SHIFT) 559 #define ID_AA64MMFR1_HPDS_HPD (UL(0x1) << ID_AA64MMFR1_HPDS_SHIFT) 560 #define ID_AA64MMFR1_HPDS_TTPBHA (UL(0x2) << ID_AA64MMFR1_HPDS_SHIFT) 561 #define ID_AA64MMFR1_LO_SHIFT 16 562 #define ID_AA64MMFR1_LO_MASK (UL(0xf) << ID_AA64MMFR1_LO_SHIFT) 563 #define ID_AA64MMFR1_LO_VAL(x) ((x) & ID_AA64MMFR1_LO_MASK) 564 #define ID_AA64MMFR1_LO_NONE (UL(0x0) << ID_AA64MMFR1_LO_SHIFT) 565 #define ID_AA64MMFR1_LO_IMPL (UL(0x1) << ID_AA64MMFR1_LO_SHIFT) 566 #define ID_AA64MMFR1_PAN_SHIFT 20 567 #define ID_AA64MMFR1_PAN_MASK (UL(0xf) << ID_AA64MMFR1_PAN_SHIFT) 568 #define ID_AA64MMFR1_PAN_VAL(x) ((x) & ID_AA64MMFR1_PAN_MASK) 569 #define ID_AA64MMFR1_PAN_NONE (UL(0x0) << ID_AA64MMFR1_PAN_SHIFT) 570 #define ID_AA64MMFR1_PAN_IMPL (UL(0x1) << ID_AA64MMFR1_PAN_SHIFT) 571 #define ID_AA64MMFR1_PAN_ATS1E1 (UL(0x2) << ID_AA64MMFR1_PAN_SHIFT) 572 #define ID_AA64MMFR1_SpecSEI_SHIFT 24 573 #define ID_AA64MMFR1_SpecSEI_MASK (UL(0xf) << ID_AA64MMFR1_SpecSEI_SHIFT) 574 #define ID_AA64MMFR1_SpecSEI_VAL(x) ((x) & ID_AA64MMFR1_SpecSEI_MASK) 575 #define ID_AA64MMFR1_SpecSEI_NONE (UL(0x0) << ID_AA64MMFR1_SpecSEI_SHIFT) 576 #define ID_AA64MMFR1_SpecSEI_IMPL (UL(0x1) << ID_AA64MMFR1_SpecSEI_SHIFT) 577 #define ID_AA64MMFR1_XNX_SHIFT 28 578 #define ID_AA64MMFR1_XNX_MASK (UL(0xf) << ID_AA64MMFR1_XNX_SHIFT) 579 #define ID_AA64MMFR1_XNX_VAL(x) ((x) & ID_AA64MMFR1_XNX_MASK) 580 #define ID_AA64MMFR1_XNX_NONE (UL(0x0) << ID_AA64MMFR1_XNX_SHIFT) 581 #define ID_AA64MMFR1_XNX_IMPL (UL(0x1) << ID_AA64MMFR1_XNX_SHIFT) 582 583 /* ID_AA64MMFR2_EL1 */ 584 #define ID_AA64MMFR2_EL1 MRS_REG(3, 0, 0, 7, 2) 585 #define ID_AA64MMFR2_CnP_SHIFT 0 586 #define ID_AA64MMFR2_CnP_MASK (UL(0xf) << ID_AA64MMFR2_CnP_SHIFT) 587 #define ID_AA64MMFR2_CnP_VAL(x) ((x) & ID_AA64MMFR2_CnP_MASK) 588 #define ID_AA64MMFR2_CnP_NONE (UL(0x0) << ID_AA64MMFR2_CnP_SHIFT) 589 #define ID_AA64MMFR2_CnP_IMPL (UL(0x1) << ID_AA64MMFR2_CnP_SHIFT) 590 #define ID_AA64MMFR2_UAO_SHIFT 4 591 #define ID_AA64MMFR2_UAO_MASK (UL(0xf) << ID_AA64MMFR2_UAO_SHIFT) 592 #define ID_AA64MMFR2_UAO_VAL(x) ((x) & ID_AA64MMFR2_UAO_MASK) 593 #define ID_AA64MMFR2_UAO_NONE (UL(0x0) << ID_AA64MMFR2_UAO_SHIFT) 594 #define ID_AA64MMFR2_UAO_IMPL (UL(0x1) << ID_AA64MMFR2_UAO_SHIFT) 595 #define ID_AA64MMFR2_LSM_SHIFT 8 596 #define ID_AA64MMFR2_LSM_MASK (UL(0xf) << ID_AA64MMFR2_LSM_SHIFT) 597 #define ID_AA64MMFR2_LSM_VAL(x) ((x) & ID_AA64MMFR2_LSM_MASK) 598 #define ID_AA64MMFR2_LSM_NONE (UL(0x0) << ID_AA64MMFR2_LSM_SHIFT) 599 #define ID_AA64MMFR2_LSM_IMPL (UL(0x1) << ID_AA64MMFR2_LSM_SHIFT) 600 #define ID_AA64MMFR2_IESB_SHIFT 12 601 #define ID_AA64MMFR2_IESB_MASK (UL(0xf) << ID_AA64MMFR2_IESB_SHIFT) 602 #define ID_AA64MMFR2_IESB_VAL(x) ((x) & ID_AA64MMFR2_IESB_MASK) 603 #define ID_AA64MMFR2_IESB_NONE (UL(0x0) << ID_AA64MMFR2_IESB_SHIFT) 604 #define ID_AA64MMFR2_IESB_IMPL (UL(0x1) << ID_AA64MMFR2_IESB_SHIFT) 605 #define ID_AA64MMFR2_VARange_SHIFT 16 606 #define ID_AA64MMFR2_VARange_MASK (UL(0xf) << ID_AA64MMFR2_VARange_SHIFT) 607 #define ID_AA64MMFR2_VARange_VAL(x) ((x) & ID_AA64MMFR2_VARange_MASK) 608 #define ID_AA64MMFR2_VARange_48 (UL(0x0) << ID_AA64MMFR2_VARange_SHIFT) 609 #define ID_AA64MMFR2_VARange_52 (UL(0x1) << ID_AA64MMFR2_VARange_SHIFT) 610 #define ID_AA64MMFR2_CCIDX_SHIFT 20 611 #define ID_AA64MMFR2_CCIDX_MASK (UL(0xf) << ID_AA64MMFR2_CCIDX_SHIFT) 612 #define ID_AA64MMFR2_CCIDX_VAL(x) ((x) & ID_AA64MMFR2_CCIDX_MASK) 613 #define ID_AA64MMFR2_CCIDX_32 (UL(0x0) << ID_AA64MMFR2_CCIDX_SHIFT) 614 #define ID_AA64MMFR2_CCIDX_64 (UL(0x1) << ID_AA64MMFR2_CCIDX_SHIFT) 615 #define ID_AA64MMFR2_NV_SHIFT 24 616 #define ID_AA64MMFR2_NV_MASK (UL(0xf) << ID_AA64MMFR2_NV_SHIFT) 617 #define ID_AA64MMFR2_NV_VAL(x) ((x) & ID_AA64MMFR2_NV_MASK) 618 #define ID_AA64MMFR2_NV_NONE (UL(0x0) << ID_AA64MMFR2_NV_SHIFT) 619 #define ID_AA64MMFR2_NV_8_3 (UL(0x1) << ID_AA64MMFR2_NV_SHIFT) 620 #define ID_AA64MMFR2_NV_8_4 (UL(0x2) << ID_AA64MMFR2_NV_SHIFT) 621 #define ID_AA64MMFR2_ST_SHIFT 28 622 #define ID_AA64MMFR2_ST_MASK (UL(0xf) << ID_AA64MMFR2_ST_SHIFT) 623 #define ID_AA64MMFR2_ST_VAL(x) ((x) & ID_AA64MMFR2_ST_MASK) 624 #define ID_AA64MMFR2_ST_NONE (UL(0x0) << ID_AA64MMFR2_ST_SHIFT) 625 #define ID_AA64MMFR2_ST_IMPL (UL(0x1) << ID_AA64MMFR2_ST_SHIFT) 626 #define ID_AA64MMFR2_AT_SHIFT 32 627 #define ID_AA64MMFR2_AT_MASK (UL(0xf) << ID_AA64MMFR2_AT_SHIFT) 628 #define ID_AA64MMFR2_AT_VAL(x) ((x) & ID_AA64MMFR2_AT_MASK) 629 #define ID_AA64MMFR2_AT_NONE (UL(0x0) << ID_AA64MMFR2_AT_SHIFT) 630 #define ID_AA64MMFR2_AT_IMPL (UL(0x1) << ID_AA64MMFR2_AT_SHIFT) 631 #define ID_AA64MMFR2_IDS_SHIFT 36 632 #define ID_AA64MMFR2_IDS_MASK (UL(0xf) << ID_AA64MMFR2_IDS_SHIFT) 633 #define ID_AA64MMFR2_IDS_VAL(x) ((x) & ID_AA64MMFR2_IDS_MASK) 634 #define ID_AA64MMFR2_IDS_NONE (UL(0x0) << ID_AA64MMFR2_IDS_SHIFT) 635 #define ID_AA64MMFR2_IDS_IMPL (UL(0x1) << ID_AA64MMFR2_IDS_SHIFT) 636 #define ID_AA64MMFR2_FWB_SHIFT 40 637 #define ID_AA64MMFR2_FWB_MASK (UL(0xf) << ID_AA64MMFR2_FWB_SHIFT) 638 #define ID_AA64MMFR2_FWB_VAL(x) ((x) & ID_AA64MMFR2_FWB_MASK) 639 #define ID_AA64MMFR2_FWB_NONE (UL(0x0) << ID_AA64MMFR2_FWB_SHIFT) 640 #define ID_AA64MMFR2_FWB_IMPL (UL(0x1) << ID_AA64MMFR2_FWB_SHIFT) 641 #define ID_AA64MMFR2_TTL_SHIFT 48 642 #define ID_AA64MMFR2_TTL_MASK (UL(0xf) << ID_AA64MMFR2_TTL_SHIFT) 643 #define ID_AA64MMFR2_TTL_VAL(x) ((x) & ID_AA64MMFR2_TTL_MASK) 644 #define ID_AA64MMFR2_TTL_NONE (UL(0x0) << ID_AA64MMFR2_TTL_SHIFT) 645 #define ID_AA64MMFR2_TTL_IMPL (UL(0x1) << ID_AA64MMFR2_TTL_SHIFT) 646 #define ID_AA64MMFR2_BBM_SHIFT 52 647 #define ID_AA64MMFR2_BBM_MASK (UL(0xf) << ID_AA64MMFR2_BBM_SHIFT) 648 #define ID_AA64MMFR2_BBM_VAL(x) ((x) & ID_AA64MMFR2_BBM_MASK) 649 #define ID_AA64MMFR2_BBM_LEVEL0 (UL(0x0) << ID_AA64MMFR2_BBM_SHIFT) 650 #define ID_AA64MMFR2_BBM_LEVEL1 (UL(0x1) << ID_AA64MMFR2_BBM_SHIFT) 651 #define ID_AA64MMFR2_BBM_LEVEL2 (UL(0x2) << ID_AA64MMFR2_BBM_SHIFT) 652 #define ID_AA64MMFR2_EVT_SHIFT 56 653 #define ID_AA64MMFR2_EVT_MASK (UL(0xf) << ID_AA64MMFR2_EVT_SHIFT) 654 #define ID_AA64MMFR2_EVT_VAL(x) ((x) & ID_AA64MMFR2_EVT_MASK) 655 #define ID_AA64MMFR2_EVT_NONE (UL(0x0) << ID_AA64MMFR2_EVT_SHIFT) 656 #define ID_AA64MMFR2_EVT_8_2 (UL(0x1) << ID_AA64MMFR2_EVT_SHIFT) 657 #define ID_AA64MMFR2_EVT_8_5 (UL(0x2) << ID_AA64MMFR2_EVT_SHIFT) 658 #define ID_AA64MMFR2_E0PD_SHIFT 60 659 #define ID_AA64MMFR2_E0PD_MASK (UL(0xf) << ID_AA64MMFR2_E0PD_SHIFT) 660 #define ID_AA64MMFR2_E0PD_VAL(x) ((x) & ID_AA64MMFR2_E0PD_MASK) 661 #define ID_AA64MMFR2_E0PD_NONE (UL(0x0) << ID_AA64MMFR2_E0PD_SHIFT) 662 #define ID_AA64MMFR2_E0PD_IMPL (UL(0x1) << ID_AA64MMFR2_E0PD_SHIFT) 663 664 /* ID_AA64PFR0_EL1 */ 665 #define ID_AA64PFR0_EL1 MRS_REG(3, 0, 0, 4, 0) 666 #define ID_AA64PFR0_EL0_SHIFT 0 667 #define ID_AA64PFR0_EL0_MASK (UL(0xf) << ID_AA64PFR0_EL0_SHIFT) 668 #define ID_AA64PFR0_EL0_VAL(x) ((x) & ID_AA64PFR0_EL0_MASK) 669 #define ID_AA64PFR0_EL0_64 (UL(0x1) << ID_AA64PFR0_EL0_SHIFT) 670 #define ID_AA64PFR0_EL0_64_32 (UL(0x2) << ID_AA64PFR0_EL0_SHIFT) 671 #define ID_AA64PFR0_EL1_SHIFT 4 672 #define ID_AA64PFR0_EL1_MASK (UL(0xf) << ID_AA64PFR0_EL1_SHIFT) 673 #define ID_AA64PFR0_EL1_VAL(x) ((x) & ID_AA64PFR0_EL1_MASK) 674 #define ID_AA64PFR0_EL1_64 (UL(0x1) << ID_AA64PFR0_EL1_SHIFT) 675 #define ID_AA64PFR0_EL1_64_32 (UL(0x2) << ID_AA64PFR0_EL1_SHIFT) 676 #define ID_AA64PFR0_EL2_SHIFT 8 677 #define ID_AA64PFR0_EL2_MASK (UL(0xf) << ID_AA64PFR0_EL2_SHIFT) 678 #define ID_AA64PFR0_EL2_VAL(x) ((x) & ID_AA64PFR0_EL2_MASK) 679 #define ID_AA64PFR0_EL2_NONE (UL(0x0) << ID_AA64PFR0_EL2_SHIFT) 680 #define ID_AA64PFR0_EL2_64 (UL(0x1) << ID_AA64PFR0_EL2_SHIFT) 681 #define ID_AA64PFR0_EL2_64_32 (UL(0x2) << ID_AA64PFR0_EL2_SHIFT) 682 #define ID_AA64PFR0_EL3_SHIFT 12 683 #define ID_AA64PFR0_EL3_MASK (UL(0xf) << ID_AA64PFR0_EL3_SHIFT) 684 #define ID_AA64PFR0_EL3_VAL(x) ((x) & ID_AA64PFR0_EL3_MASK) 685 #define ID_AA64PFR0_EL3_NONE (UL(0x0) << ID_AA64PFR0_EL3_SHIFT) 686 #define ID_AA64PFR0_EL3_64 (UL(0x1) << ID_AA64PFR0_EL3_SHIFT) 687 #define ID_AA64PFR0_EL3_64_32 (UL(0x2) << ID_AA64PFR0_EL3_SHIFT) 688 #define ID_AA64PFR0_FP_SHIFT 16 689 #define ID_AA64PFR0_FP_MASK (UL(0xf) << ID_AA64PFR0_FP_SHIFT) 690 #define ID_AA64PFR0_FP_VAL(x) ((x) & ID_AA64PFR0_FP_MASK) 691 #define ID_AA64PFR0_FP_IMPL (UL(0x0) << ID_AA64PFR0_FP_SHIFT) 692 #define ID_AA64PFR0_FP_HP (UL(0x1) << ID_AA64PFR0_FP_SHIFT) 693 #define ID_AA64PFR0_FP_NONE (UL(0xf) << ID_AA64PFR0_FP_SHIFT) 694 #define ID_AA64PFR0_AdvSIMD_SHIFT 20 695 #define ID_AA64PFR0_AdvSIMD_MASK (UL(0xf) << ID_AA64PFR0_AdvSIMD_SHIFT) 696 #define ID_AA64PFR0_AdvSIMD_VAL(x) ((x) & ID_AA64PFR0_AdvSIMD_MASK) 697 #define ID_AA64PFR0_AdvSIMD_IMPL (UL(0x0) << ID_AA64PFR0_AdvSIMD_SHIFT) 698 #define ID_AA64PFR0_AdvSIMD_HP (UL(0x1) << ID_AA64PFR0_AdvSIMD_SHIFT) 699 #define ID_AA64PFR0_AdvSIMD_NONE (UL(0xf) << ID_AA64PFR0_AdvSIMD_SHIFT) 700 #define ID_AA64PFR0_GIC_BITS 0x4 /* Number of bits in GIC field */ 701 #define ID_AA64PFR0_GIC_SHIFT 24 702 #define ID_AA64PFR0_GIC_MASK (UL(0xf) << ID_AA64PFR0_GIC_SHIFT) 703 #define ID_AA64PFR0_GIC_VAL(x) ((x) & ID_AA64PFR0_GIC_MASK) 704 #define ID_AA64PFR0_GIC_CPUIF_NONE (UL(0x0) << ID_AA64PFR0_GIC_SHIFT) 705 #define ID_AA64PFR0_GIC_CPUIF_EN (UL(0x1) << ID_AA64PFR0_GIC_SHIFT) 706 #define ID_AA64PFR0_RAS_SHIFT 28 707 #define ID_AA64PFR0_RAS_MASK (UL(0xf) << ID_AA64PFR0_RAS_SHIFT) 708 #define ID_AA64PFR0_RAS_VAL(x) ((x) & ID_AA64PFR0_RAS_MASK) 709 #define ID_AA64PFR0_RAS_NONE (UL(0x0) << ID_AA64PFR0_RAS_SHIFT) 710 #define ID_AA64PFR0_RAS_IMPL (UL(0x1) << ID_AA64PFR0_RAS_SHIFT) 711 #define ID_AA64PFR0_RAS_8_4 (UL(0x2) << ID_AA64PFR0_RAS_SHIFT) 712 #define ID_AA64PFR0_SVE_SHIFT 32 713 #define ID_AA64PFR0_SVE_MASK (UL(0xf) << ID_AA64PFR0_SVE_SHIFT) 714 #define ID_AA64PFR0_SVE_VAL(x) ((x) & ID_AA64PFR0_SVE_MASK) 715 #define ID_AA64PFR0_SVE_NONE (UL(0x0) << ID_AA64PFR0_SVE_SHIFT) 716 #define ID_AA64PFR0_SVE_IMPL (UL(0x1) << ID_AA64PFR0_SVE_SHIFT) 717 #define ID_AA64PFR0_SEL2_SHIFT 36 718 #define ID_AA64PFR0_SEL2_MASK (UL(0xf) << ID_AA64PFR0_SEL2_SHIFT) 719 #define ID_AA64PFR0_SEL2_VAL(x) ((x) & ID_AA64PFR0_SEL2_MASK) 720 #define ID_AA64PFR0_SEL2_NONE (UL(0x0) << ID_AA64PFR0_SEL2_SHIFT) 721 #define ID_AA64PFR0_SEL2_IMPL (UL(0x1) << ID_AA64PFR0_SEL2_SHIFT) 722 #define ID_AA64PFR0_MPAM_SHIFT 40 723 #define ID_AA64PFR0_MPAM_MASK (UL(0xf) << ID_AA64PFR0_MPAM_SHIFT) 724 #define ID_AA64PFR0_MPAM_VAL(x) ((x) & ID_AA64PFR0_MPAM_MASK) 725 #define ID_AA64PFR0_MPAM_NONE (UL(0x0) << ID_AA64PFR0_MPAM_SHIFT) 726 #define ID_AA64PFR0_MPAM_IMPL (UL(0x1) << ID_AA64PFR0_MPAM_SHIFT) 727 #define ID_AA64PFR0_AMU_SHIFT 44 728 #define ID_AA64PFR0_AMU_MASK (UL(0xf) << ID_AA64PFR0_AMU_SHIFT) 729 #define ID_AA64PFR0_AMU_VAL(x) ((x) & ID_AA64PFR0_AMU_MASK) 730 #define ID_AA64PFR0_AMU_NONE (UL(0x0) << ID_AA64PFR0_AMU_SHIFT) 731 #define ID_AA64PFR0_AMU_V1 (UL(0x1) << ID_AA64PFR0_AMU_SHIFT) 732 #define ID_AA64PFR0_DIT_SHIFT 48 733 #define ID_AA64PFR0_DIT_MASK (UL(0xf) << ID_AA64PFR0_DIT_SHIFT) 734 #define ID_AA64PFR0_DIT_VAL(x) ((x) & ID_AA64PFR0_DIT_MASK) 735 #define ID_AA64PFR0_DIT_NONE (UL(0x0) << ID_AA64PFR0_DIT_SHIFT) 736 #define ID_AA64PFR0_DIT_PSTATE (UL(0x1) << ID_AA64PFR0_DIT_SHIFT) 737 #define ID_AA64PFR0_CSV2_SHIFT 56 738 #define ID_AA64PFR0_CSV2_MASK (UL(0xf) << ID_AA64PFR0_CSV2_SHIFT) 739 #define ID_AA64PFR0_CSV2_VAL(x) ((x) & ID_AA64PFR0_CSV2_MASK) 740 #define ID_AA64PFR0_CSV2_NONE (UL(0x0) << ID_AA64PFR0_CSV2_SHIFT) 741 #define ID_AA64PFR0_CSV2_ISOLATED (UL(0x1) << ID_AA64PFR0_CSV2_SHIFT) 742 #define ID_AA64PFR0_CSV2_SCXTNUM (UL(0x2) << ID_AA64PFR0_CSV2_SHIFT) 743 #define ID_AA64PFR0_CSV3_SHIFT 60 744 #define ID_AA64PFR0_CSV3_MASK (UL(0xf) << ID_AA64PFR0_CSV3_SHIFT) 745 #define ID_AA64PFR0_CSV3_VAL(x) ((x) & ID_AA64PFR0_CSV3_MASK) 746 #define ID_AA64PFR0_CSV3_NONE (UL(0x0) << ID_AA64PFR0_CSV3_SHIFT) 747 #define ID_AA64PFR0_CSV3_ISOLATED (UL(0x1) << ID_AA64PFR0_CSV3_SHIFT) 748 749 /* ID_AA64PFR1_EL1 */ 750 #define ID_AA64PFR1_EL1 MRS_REG(3, 0, 0, 4, 1) 751 #define ID_AA64PFR1_BT_SHIFT 0 752 #define ID_AA64PFR1_BT_MASK (UL(0xf) << ID_AA64PFR1_BT_SHIFT) 753 #define ID_AA64PFR1_BT_VAL(x) ((x) & ID_AA64PFR1_BT_MASK) 754 #define ID_AA64PFR1_BT_NONE (UL(0x0) << ID_AA64PFR1_BT_SHIFT) 755 #define ID_AA64PFR1_BT_IMPL (UL(0x1) << ID_AA64PFR1_BT_SHIFT) 756 #define ID_AA64PFR1_SSBS_SHIFT 4 757 #define ID_AA64PFR1_SSBS_MASK (UL(0xf) << ID_AA64PFR1_SSBS_SHIFT) 758 #define ID_AA64PFR1_SSBS_VAL(x) ((x) & ID_AA64PFR1_SSBS_MASK) 759 #define ID_AA64PFR1_SSBS_NONE (UL(0x0) << ID_AA64PFR1_SSBS_SHIFT) 760 #define ID_AA64PFR1_SSBS_PSTATE (UL(0x1) << ID_AA64PFR1_SSBS_SHIFT) 761 #define ID_AA64PFR1_SSBS_PSTATE_MSR (UL(0x2) << ID_AA64PFR1_SSBS_SHIFT) 762 #define ID_AA64PFR1_MTE_SHIFT 8 763 #define ID_AA64PFR1_MTE_MASK (UL(0xf) << ID_AA64PFR1_MTE_SHIFT) 764 #define ID_AA64PFR1_MTE_VAL(x) ((x) & ID_AA64PFR1_MTE_MASK) 765 #define ID_AA64PFR1_MTE_NONE (UL(0x0) << ID_AA64PFR1_MTE_SHIFT) 766 #define ID_AA64PFR1_MTE_IMPL_EL0 (UL(0x1) << ID_AA64PFR1_MTE_SHIFT) 767 #define ID_AA64PFR1_MTE_IMPL (UL(0x2) << ID_AA64PFR1_MTE_SHIFT) 768 #define ID_AA64PFR1_RAS_frac_SHIFT 12 769 #define ID_AA64PFR1_RAS_frac_MASK (UL(0xf) << ID_AA64PFR1_RAS_frac_SHIFT) 770 #define ID_AA64PFR1_RAS_frac_VAL(x) ((x) & ID_AA64PFR1_RAS_frac_MASK) 771 #define ID_AA64PFR1_RAS_frac_V1 (UL(0x0) << ID_AA64PFR1_RAS_frac_SHIFT) 772 #define ID_AA64PFR1_RAS_frac_V2 (UL(0x1) << ID_AA64PFR1_RAS_frac_SHIFT) 773 774 /* MAIR_EL1 - Memory Attribute Indirection Register */ 775 #define MAIR_ATTR_MASK(idx) (0xff << ((n)* 8)) 776 #define MAIR_ATTR(attr, idx) ((attr) << ((idx) * 8)) 777 #define MAIR_DEVICE_nGnRnE 0x00 778 #define MAIR_DEVICE_nGnRE 0x04 779 #define MAIR_NORMAL_NC 0x44 780 #define MAIR_NORMAL_WT 0xbb 781 #define MAIR_NORMAL_WB 0xff 782 783 /* PAR_EL1 - Physical Address Register */ 784 #define PAR_F_SHIFT 0 785 #define PAR_F (0x1 << PAR_F_SHIFT) 786 #define PAR_SUCCESS(x) (((x) & PAR_F) == 0) 787 /* When PAR_F == 0 (success) */ 788 #define PAR_LOW_MASK 0xfff 789 #define PAR_SH_SHIFT 7 790 #define PAR_SH_MASK (0x3 << PAR_SH_SHIFT) 791 #define PAR_NS_SHIFT 9 792 #define PAR_NS_MASK (0x3 << PAR_NS_SHIFT) 793 #define PAR_PA_SHIFT 12 794 #define PAR_PA_MASK 0x0000fffffffff000 795 #define PAR_ATTR_SHIFT 56 796 #define PAR_ATTR_MASK (0xff << PAR_ATTR_SHIFT) 797 /* When PAR_F == 1 (aborted) */ 798 #define PAR_FST_SHIFT 1 799 #define PAR_FST_MASK (0x3f << PAR_FST_SHIFT) 800 #define PAR_PTW_SHIFT 8 801 #define PAR_PTW_MASK (0x1 << PAR_PTW_SHIFT) 802 #define PAR_S_SHIFT 9 803 #define PAR_S_MASK (0x1 << PAR_S_SHIFT) 804 805 /* SCTLR_EL1 - System Control Register */ 806 #define SCTLR_RES1 0x30d00800 /* Reserved ARMv8.0, write 1 */ 807 #define SCTLR_M (UL(0x1) << 0) 808 #define SCTLR_A (UL(0x1) << 1) 809 #define SCTLR_C (UL(0x1) << 2) 810 #define SCTLR_SA (UL(0x1) << 3) 811 #define SCTLR_SA0 (UL(0x1) << 4) 812 #define SCTLR_CP15BEN (UL(0x1) << 5) 813 #define SCTLR_nAA (UL(0x1) << 6) 814 #define SCTLR_ITD (UL(0x1) << 7) 815 #define SCTLR_SED (UL(0x1) << 8) 816 #define SCTLR_UMA (UL(0x1) << 9) 817 #define SCTLR_EnRCTX (UL(0x1) << 10) 818 #define SCTLR_EOS (UL(0x1) << 11) 819 #define SCTLR_I (UL(0x1) << 12) 820 #define SCTLR_EnDB (UL(0x1) << 13) 821 #define SCTLR_DZE (UL(0x1) << 14) 822 #define SCTLR_UCT (UL(0x1) << 15) 823 #define SCTLR_nTWI (UL(0x1) << 16) 824 /* Bit 17 is reserved */ 825 #define SCTLR_nTWE (UL(0x1) << 18) 826 #define SCTLR_WXN (UL(0x1) << 19) 827 #define SCTLR_TSCXT (UL(0x1) << 20) 828 #define SCTLR_IESB (UL(0x1) << 21) 829 #define SCTLR_EIS (UL(0x1) << 22) 830 #define SCTLR_SPAN (UL(0x1) << 23) 831 #define SCTLR_E0E (UL(0x1) << 24) 832 #define SCTLR_EE (UL(0x1) << 25) 833 #define SCTLR_UCI (UL(0x1) << 26) 834 #define SCTLR_EnDA (UL(0x1) << 27) 835 #define SCTLR_nTLSMD (UL(0x1) << 28) 836 #define SCTLR_LSMAOE (UL(0x1) << 29) 837 #define SCTLR_EnIB (UL(0x1) << 30) 838 #define SCTLR_EnIA (UL(0x1) << 31) 839 /* Bits 34:32 are reserved */ 840 #define SCTLR_BT0 (UL(0x1) << 35) 841 #define SCTLR_BT1 (UL(0x1) << 36) 842 #define SCTLR_ITFSB (UL(0x1) << 37) 843 #define SCTLR_TCF0_MASK (UL(0x3) << 38) 844 #define SCTLR_TCF_MASK (UL(0x3) << 40) 845 #define SCTLR_ATA0 (UL(0x1) << 42) 846 #define SCTLR_ATA (UL(0x1) << 43) 847 #define SCTLR_DSSBS (UL(0x1) << 44) 848 #define SCTLR_TWEDEn (UL(0x1) << 45) 849 #define SCTLR_TWEDEL_MASK (UL(0xf) << 46) 850 /* Bits 53:50 are reserved */ 851 #define SCTLR_EnASR (UL(0x1) << 54) 852 #define SCTLR_EnAS0 (UL(0x1) << 55) 853 #define SCTLR_EnALS (UL(0x1) << 56) 854 #define SCTLR_EPAN (UL(0x1) << 57) 855 856 /* SPSR_EL1 */ 857 /* 858 * When the exception is taken in AArch64: 859 * M[3:2] is the exception level 860 * M[1] is unused 861 * M[0] is the SP select: 862 * 0: always SP0 863 * 1: current ELs SP 864 */ 865 #define PSR_M_EL0t 0x00000000 866 #define PSR_M_EL1t 0x00000004 867 #define PSR_M_EL1h 0x00000005 868 #define PSR_M_EL2t 0x00000008 869 #define PSR_M_EL2h 0x00000009 870 #define PSR_M_64 0x00000000 871 #define PSR_M_32 0x00000010 872 #define PSR_M_MASK 0x0000000f 873 874 #define PSR_T 0x00000020 875 876 #define PSR_AARCH32 0x00000010 877 #define PSR_F 0x00000040 878 #define PSR_I 0x00000080 879 #define PSR_A 0x00000100 880 #define PSR_D 0x00000200 881 #define PSR_DAIF (PSR_D | PSR_A | PSR_I | PSR_F) 882 #define PSR_IL 0x00100000 883 #define PSR_SS 0x00200000 884 #define PSR_V 0x10000000 885 #define PSR_C 0x20000000 886 #define PSR_Z 0x40000000 887 #define PSR_N 0x80000000 888 #define PSR_FLAGS 0xf0000000 889 890 /* TCR_EL1 - Translation Control Register */ 891 /* Bits 63:59 are reserved */ 892 #define TCR_TCMA1_SHIFT 58 893 #define TCR_TCMA1 (1UL << TCR_TCMA1_SHIFT) 894 #define TCR_TCMA0_SHIFT 57 895 #define TCR_TCMA0 (1UL << TCR_TCMA0_SHIFT) 896 #define TCR_E0PD1_SHIFT 56 897 #define TCR_E0PD1 (1UL << TCR_E0PD1_SHIFT) 898 #define TCR_E0PD0_SHIFT 55 899 #define TCR_E0PD0 (1UL << TCR_E0PD0_SHIFT) 900 #define TCR_NFD1_SHIFT 54 901 #define TCR_NFD1 (1UL << TCR_NFD1_SHIFT) 902 #define TCR_NFD0_SHIFT 53 903 #define TCR_NFD0 (1UL << TCR_NFD0_SHIFT) 904 #define TCR_TBID1_SHIFT 52 905 #define TCR_TBID1 (1UL << TCR_TBID1_SHIFT) 906 #define TCR_TBID0_SHIFT 51 907 #define TCR_TBID0 (1UL << TCR_TBID0_SHIFT) 908 #define TCR_HWU162_SHIFT 50 909 #define TCR_HWU162 (1UL << TCR_HWU162_SHIFT) 910 #define TCR_HWU161_SHIFT 49 911 #define TCR_HWU161 (1UL << TCR_HWU161_SHIFT) 912 #define TCR_HWU160_SHIFT 48 913 #define TCR_HWU160 (1UL << TCR_HWU160_SHIFT) 914 #define TCR_HWU159_SHIFT 47 915 #define TCR_HWU159 (1UL << TCR_HWU159_SHIFT) 916 #define TCR_HWU1 \ 917 (TCR_HWU159 | TCR_HWU160 | TCR_HWU161 | TCR_HWU162) 918 #define TCR_HWU062_SHIFT 46 919 #define TCR_HWU062 (1UL << TCR_HWU062_SHIFT) 920 #define TCR_HWU061_SHIFT 45 921 #define TCR_HWU061 (1UL << TCR_HWU061_SHIFT) 922 #define TCR_HWU060_SHIFT 44 923 #define TCR_HWU060 (1UL << TCR_HWU060_SHIFT) 924 #define TCR_HWU059_SHIFT 43 925 #define TCR_HWU059 (1UL << TCR_HWU059_SHIFT) 926 #define TCR_HWU0 \ 927 (TCR_HWU059 | TCR_HWU060 | TCR_HWU061 | TCR_HWU062) 928 #define TCR_HPD1_SHIFT 42 929 #define TCR_HPD1 (1UL << TCR_HPD1_SHIFT) 930 #define TCR_HPD0_SHIFT 41 931 #define TCR_HPD0 (1UL << TCR_HPD0_SHIFT) 932 #define TCR_HD_SHIFT 40 933 #define TCR_HD (1UL << TCR_HD_SHIFT) 934 #define TCR_HA_SHIFT 39 935 #define TCR_HA (1UL << TCR_HA_SHIFT) 936 #define TCR_TBI1_SHIFT 38 937 #define TCR_TBI1 (1UL << TCR_TBI1_SHIFT) 938 #define TCR_TBI0_SHIFT 37 939 #define TCR_TBI0 (1U << TCR_TBI0_SHIFT) 940 #define TCR_ASID_SHIFT 36 941 #define TCR_ASID_WIDTH 1 942 #define TCR_ASID_16 (1UL << TCR_ASID_SHIFT) 943 /* Bit 35 is reserved */ 944 #define TCR_IPS_SHIFT 32 945 #define TCR_IPS_WIDTH 3 946 #define TCR_IPS_32BIT (0UL << TCR_IPS_SHIFT) 947 #define TCR_IPS_36BIT (1UL << TCR_IPS_SHIFT) 948 #define TCR_IPS_40BIT (2UL << TCR_IPS_SHIFT) 949 #define TCR_IPS_42BIT (3UL << TCR_IPS_SHIFT) 950 #define TCR_IPS_44BIT (4UL << TCR_IPS_SHIFT) 951 #define TCR_IPS_48BIT (5UL << TCR_IPS_SHIFT) 952 #define TCR_TG1_SHIFT 30 953 #define TCR_TG1_16K (1UL << TCR_TG1_SHIFT) 954 #define TCR_TG1_4K (2UL << TCR_TG1_SHIFT) 955 #define TCR_TG1_64K (3UL << TCR_TG1_SHIFT) 956 #define TCR_SH1_SHIFT 28 957 #define TCR_SH1_IS (3UL << TCR_SH1_SHIFT) 958 #define TCR_ORGN1_SHIFT 26 959 #define TCR_ORGN1_WBWA (1UL << TCR_ORGN1_SHIFT) 960 #define TCR_IRGN1_SHIFT 24 961 #define TCR_IRGN1_WBWA (1UL << TCR_IRGN1_SHIFT) 962 #define TCR_EPD1_SHIFT 23 963 #define TCR_EPD1 (1UL << TCR_EPD1_SHIFT) 964 #define TCR_A1_SHIFT 22 965 #define TCR_A1 (0x1UL << TCR_A1_SHIFT) 966 #define TCR_T1SZ_SHIFT 16 967 #define TCR_T1SZ(x) ((x) << TCR_T1SZ_SHIFT) 968 #define TCR_TG0_SHIFT 14 969 #define TCR_TG0_16K (1UL << TCR_TG0_SHIFT) 970 #define TCR_TG0_4K (2UL << TCR_TG0_SHIFT) 971 #define TCR_TG0_64K (3UL << TCR_TG0_SHIFT) 972 #define TCR_SH0_SHIFT 12 973 #define TCR_SH0_IS (3UL << TCR_SH0_SHIFT) 974 #define TCR_ORGN0_SHIFT 10 975 #define TCR_ORGN0_WBWA (1UL << TCR_ORGN0_SHIFT) 976 #define TCR_IRGN0_SHIFT 8 977 #define TCR_IRGN0_WBWA (1UL << TCR_IRGN0_SHIFT) 978 #define TCR_EPD0_SHIFT 7 979 #define TCR_EPD0 (1UL << TCR_EPD1_SHIFT) 980 /* Bit 6 is reserved */ 981 #define TCR_T0SZ_SHIFT 0 982 #define TCR_T0SZ_MASK 0x3f 983 #define TCR_T0SZ(x) ((x) << TCR_T0SZ_SHIFT) 984 #define TCR_TxSZ(x) (TCR_T1SZ(x) | TCR_T0SZ(x)) 985 986 #define TCR_CACHE_ATTRS ((TCR_IRGN0_WBWA | TCR_IRGN1_WBWA) |\ 987 (TCR_ORGN0_WBWA | TCR_ORGN1_WBWA)) 988 #ifdef SMP 989 #define TCR_SMP_ATTRS (TCR_SH0_IS | TCR_SH1_IS) 990 #else 991 #define TCR_SMP_ATTRS 0 992 #endif 993 994 /* Saved Program Status Register */ 995 #define DBG_SPSR_SS (0x1 << 21) 996 997 /* Monitor Debug System Control Register */ 998 #define DBG_MDSCR_SS (0x1 << 0) 999 #define DBG_MDSCR_KDE (0x1 << 13) 1000 #define DBG_MDSCR_MDE (0x1 << 15) 1001 1002 /* Debug Breakpoint Control Registers */ 1003 #define DBG_BCR_EN 0x1 1004 #define DBG_BCR_PMC_SHIFT 1 1005 #define DBG_BCR_PMC (0x3 << DBG_BCR_PMC_SHIFT) 1006 #define DBG_BCR_PMC_EL1 (0x1 << DBG_BCR_PMC_SHIFT) 1007 #define DBG_BCR_PMC_EL0 (0x2 << DBG_BCR_PMC_SHIFT) 1008 #define DBG_BCR_BAS_SHIFT 5 1009 #define DBG_BCR_BAS (0xf << DBG_BCR_BAS_SHIFT) 1010 #define DBG_BCR_HMC_SHIFT 13 1011 #define DBG_BCR_HMC (0x1 << DBG_BCR_HMC_SHIFT) 1012 #define DBG_BCR_SSC_SHIFT 14 1013 #define DBG_BCR_SSC (0x3 << DBG_BCR_SSC_SHIFT) 1014 #define DBG_BCR_LBN_SHIFT 16 1015 #define DBG_BCR_LBN (0xf << DBG_BCR_LBN_SHIFT) 1016 #define DBG_BCR_BT_SHIFT 20 1017 #define DBG_BCR_BT (0xf << DBG_BCR_BT_SHIFT) 1018 1019 /* Debug Watchpoint Control Registers */ 1020 #define DBG_WCR_EN 0x1 1021 #define DBG_WCR_PAC_SHIFT 1 1022 #define DBG_WCR_PAC (0x3 << DBG_WCR_PAC_SHIFT) 1023 #define DBG_WCR_PAC_EL1 (0x1 << DBG_WCR_PAC_SHIFT) 1024 #define DBG_WCR_PAC_EL0 (0x2 << DBG_WCR_PAC_SHIFT) 1025 #define DBG_WCR_LSC_SHIFT 3 1026 #define DBG_WCR_LSC (0x3 << DBG_WCR_LSC_SHIFT) 1027 #define DBG_WCR_BAS_SHIFT 5 1028 #define DBG_WCR_BAS (0xff << DBG_WCR_BAS_SHIFT) 1029 #define DBG_WCR_BAS_MASK DBG_WCR_BAS 1030 #define DBG_WCR_HMC_SHIFT 13 1031 #define DBG_WCR_HMC (0x1 << DBG_WCR_HMC_SHIFT) 1032 #define DBG_WCR_SSC_SHIFT 14 1033 #define DBG_WCR_SSC (0x3 << DBG_WCR_SSC_SHIFT) 1034 #define DBG_WCR_LBN_SHIFT 16 1035 #define DBG_WCR_LBN (0xf << DBG_WCR_LBN_SHIFT) 1036 #define DBG_WCR_WT_SHIFT 20 1037 #define DBG_WCR_WT (0x1 << DBG_WCR_WT_SHIFT) 1038 #define DBG_WCR_MASK_SHIFT 24 1039 #define DBG_WCR_MASK (0x1f << DBG_WCR_MASK_SHIFT) 1040 1041 /* Perfomance Monitoring Counters */ 1042 #define PMCR_E (1 << 0) /* Enable all counters */ 1043 #define PMCR_P (1 << 1) /* Reset all counters */ 1044 #define PMCR_C (1 << 2) /* Clock counter reset */ 1045 #define PMCR_D (1 << 3) /* CNTR counts every 64 clk cycles */ 1046 #define PMCR_X (1 << 4) /* Export to ext. monitoring (ETM) */ 1047 #define PMCR_DP (1 << 5) /* Disable CCNT if non-invasive debug*/ 1048 #define PMCR_LC (1 << 6) /* Long cycle count enable */ 1049 #define PMCR_IMP_SHIFT 24 /* Implementer code */ 1050 #define PMCR_IMP_MASK (0xff << PMCR_IMP_SHIFT) 1051 #define PMCR_IMP_ARM 0x41 1052 #define PMCR_IDCODE_SHIFT 16 /* Identification code */ 1053 #define PMCR_IDCODE_MASK (0xff << PMCR_IDCODE_SHIFT) 1054 #define PMCR_IDCODE_CORTEX_A57 0x01 1055 #define PMCR_IDCODE_CORTEX_A72 0x02 1056 #define PMCR_IDCODE_CORTEX_A53 0x03 1057 #define PMCR_IDCODE_CORTEX_A73 0x04 1058 #define PMCR_IDCODE_CORTEX_A35 0x0a 1059 #define PMCR_IDCODE_CORTEX_A76 0x0b 1060 #define PMCR_IDCODE_NEOVERSE_N1 0x0c 1061 #define PMCR_IDCODE_CORTEX_A77 0x10 1062 #define PMCR_IDCODE_CORTEX_A55 0x45 1063 #define PMCR_IDCODE_NEOVERSE_E1 0x46 1064 #define PMCR_IDCODE_CORTEX_A75 0x4a 1065 #define PMCR_N_SHIFT 11 /* Number of counters implemented */ 1066 #define PMCR_N_MASK (0x1f << PMCR_N_SHIFT) 1067 1068 #endif /* !_MACHINE_ARMREG_H_ */ 1069