1 /*- 2 * Copyright (c) 2013, 2014 Andrew Turner 3 * Copyright (c) 2015 The FreeBSD Foundation 4 * All rights reserved. 5 * 6 * This software was developed by Andrew Turner under 7 * sponsorship from the FreeBSD Foundation. 8 * 9 * Redistribution and use in source and binary forms, with or without 10 * modification, are permitted provided that the following conditions 11 * are met: 12 * 1. Redistributions of source code must retain the above copyright 13 * notice, this list of conditions and the following disclaimer. 14 * 2. Redistributions in binary form must reproduce the above copyright 15 * notice, this list of conditions and the following disclaimer in the 16 * documentation and/or other materials provided with the distribution. 17 * 18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 19 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 21 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE 22 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 23 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 24 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 25 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 26 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 28 * SUCH DAMAGE. 29 * 30 * $FreeBSD$ 31 */ 32 33 #ifndef _MACHINE_ARMREG_H_ 34 #define _MACHINE_ARMREG_H_ 35 36 #define INSN_SIZE 4 37 38 #define READ_SPECIALREG(reg) \ 39 ({ uint64_t val; \ 40 __asm __volatile("mrs %0, " __STRING(reg) : "=&r" (val)); \ 41 val; \ 42 }) 43 #define WRITE_SPECIALREG(reg, val) \ 44 __asm __volatile("msr " __STRING(reg) ", %0" : : "r"((uint64_t)val)) 45 46 /* CNTHCTL_EL2 - Counter-timer Hypervisor Control register */ 47 #define CNTHCTL_EVNTI_MASK (0xf << 4) /* Bit to trigger event stream */ 48 #define CNTHCTL_EVNTDIR (1 << 3) /* Control transition trigger bit */ 49 #define CNTHCTL_EVNTEN (1 << 2) /* Enable event stream */ 50 #define CNTHCTL_EL1PCEN (1 << 1) /* Allow EL0/1 physical timer access */ 51 #define CNTHCTL_EL1PCTEN (1 << 0) /*Allow EL0/1 physical counter access*/ 52 53 /* CPACR_EL1 */ 54 #define CPACR_FPEN_MASK (0x3 << 20) 55 #define CPACR_FPEN_TRAP_ALL1 (0x0 << 20) /* Traps from EL0 and EL1 */ 56 #define CPACR_FPEN_TRAP_EL0 (0x1 << 20) /* Traps from EL0 */ 57 #define CPACR_FPEN_TRAP_ALL2 (0x2 << 20) /* Traps from EL0 and EL1 */ 58 #define CPACR_FPEN_TRAP_NONE (0x3 << 20) /* No traps */ 59 #define CPACR_TTA (0x1 << 28) 60 61 /* CTR_EL0 - Cache Type Register */ 62 #define CTR_DLINE_SHIFT 16 63 #define CTR_DLINE_MASK (0xf << CTR_DLINE_SHIFT) 64 #define CTR_DLINE_SIZE(reg) (((reg) & CTR_DLINE_MASK) >> CTR_DLINE_SHIFT) 65 #define CTR_ILINE_SHIFT 0 66 #define CTR_ILINE_MASK (0xf << CTR_ILINE_SHIFT) 67 #define CTR_ILINE_SIZE(reg) (((reg) & CTR_ILINE_MASK) >> CTR_ILINE_SHIFT) 68 69 /* DCZID_EL0 - Data Cache Zero ID register */ 70 #define DCZID_DZP (1 << 4) /* DC ZVA prohibited if non-0 */ 71 #define DCZID_BS_SHIFT 0 72 #define DCZID_BS_MASK (0xf << DCZID_BS_SHIFT) 73 #define DCZID_BS_SIZE(reg) (((reg) & DCZID_BS_MASK) >> DCZID_BS_SHIFT) 74 75 /* ESR_ELx */ 76 #define ESR_ELx_ISS_MASK 0x00ffffff 77 #define ISS_INSN_FnV (0x01 << 10) 78 #define ISS_INSN_EA (0x01 << 9) 79 #define ISS_INSN_S1PTW (0x01 << 7) 80 #define ISS_INSN_IFSC_MASK (0x1f << 0) 81 #define ISS_DATA_ISV (0x01 << 24) 82 #define ISS_DATA_SAS_MASK (0x03 << 22) 83 #define ISS_DATA_SSE (0x01 << 21) 84 #define ISS_DATA_SRT_MASK (0x1f << 16) 85 #define ISS_DATA_SF (0x01 << 15) 86 #define ISS_DATA_AR (0x01 << 14) 87 #define ISS_DATA_FnV (0x01 << 10) 88 #define ISS_DATa_EA (0x01 << 9) 89 #define ISS_DATa_CM (0x01 << 8) 90 #define ISS_INSN_S1PTW (0x01 << 7) 91 #define ISS_DATa_WnR (0x01 << 6) 92 #define ISS_DATA_DFSC_MASK (0x3f << 0) 93 #define ISS_DATA_DFSC_ASF_L0 (0x00 << 0) 94 #define ISS_DATA_DFSC_ASF_L1 (0x01 << 0) 95 #define ISS_DATA_DFSC_ASF_L2 (0x02 << 0) 96 #define ISS_DATA_DFSC_ASF_L3 (0x03 << 0) 97 #define ISS_DATA_DFSC_TF_L0 (0x04 << 0) 98 #define ISS_DATA_DFSC_TF_L1 (0x05 << 0) 99 #define ISS_DATA_DFSC_TF_L2 (0x06 << 0) 100 #define ISS_DATA_DFSC_TF_L3 (0x07 << 0) 101 #define ISS_DATA_DFSC_AFF_L1 (0x09 << 0) 102 #define ISS_DATA_DFSC_AFF_L2 (0x0a << 0) 103 #define ISS_DATA_DFSC_AFF_L3 (0x0b << 0) 104 #define ISS_DATA_DFSC_PF_L1 (0x0d << 0) 105 #define ISS_DATA_DFSC_PF_L2 (0x0e << 0) 106 #define ISS_DATA_DFSC_PF_L3 (0x0f << 0) 107 #define ISS_DATA_DFSC_EXT (0x10 << 0) 108 #define ISS_DATA_DFSC_EXT_L0 (0x14 << 0) 109 #define ISS_DATA_DFSC_EXT_L1 (0x15 << 0) 110 #define ISS_DATA_DFSC_EXT_L2 (0x16 << 0) 111 #define ISS_DATA_DFSC_EXT_L3 (0x17 << 0) 112 #define ISS_DATA_DFSC_ECC (0x18 << 0) 113 #define ISS_DATA_DFSC_ECC_L0 (0x1c << 0) 114 #define ISS_DATA_DFSC_ECC_L1 (0x1d << 0) 115 #define ISS_DATA_DFSC_ECC_L2 (0x1e << 0) 116 #define ISS_DATA_DFSC_ECC_L3 (0x1f << 0) 117 #define ISS_DATA_DFSC_ALIGN (0x21 << 0) 118 #define ISS_DATA_DFSC_TLB_CONFLICT (0x30 << 0) 119 #define ESR_ELx_IL (0x01 << 25) 120 #define ESR_ELx_EC_SHIFT 26 121 #define ESR_ELx_EC_MASK (0x3f << 26) 122 #define ESR_ELx_EXCEPTION(esr) (((esr) & ESR_ELx_EC_MASK) >> ESR_ELx_EC_SHIFT) 123 #define EXCP_UNKNOWN 0x00 /* Unkwn exception */ 124 #define EXCP_FP_SIMD 0x07 /* VFP/SIMD trap */ 125 #define EXCP_ILL_STATE 0x0e /* Illegal execution state */ 126 #define EXCP_SVC 0x15 /* SVC trap */ 127 #define EXCP_MSR 0x18 /* MSR/MRS trap */ 128 #define EXCP_INSN_ABORT_L 0x20 /* Instruction abort, from lower EL */ 129 #define EXCP_INSN_ABORT 0x21 /* Instruction abort, from same EL */ 130 #define EXCP_PC_ALIGN 0x22 /* PC alignment fault */ 131 #define EXCP_DATA_ABORT_L 0x24 /* Data abort, from lower EL */ 132 #define EXCP_DATA_ABORT 0x25 /* Data abort, from same EL */ 133 #define EXCP_SP_ALIGN 0x26 /* SP slignment fault */ 134 #define EXCP_TRAP_FP 0x2c /* Trapped FP exception */ 135 #define EXCP_SERROR 0x2f /* SError interrupt */ 136 #define EXCP_SOFTSTP_EL0 0x32 /* Software Step, from lower EL */ 137 #define EXCP_SOFTSTP_EL1 0x33 /* Software Step, from same EL */ 138 #define EXCP_WATCHPT_EL1 0x35 /* Watchpoint, from same EL */ 139 #define EXCP_BRK 0x3c /* Breakpoint */ 140 141 /* ICC_CTLR_EL1 */ 142 #define ICC_CTLR_EL1_EOIMODE (1U << 1) 143 144 /* ICC_IAR1_EL1 */ 145 #define ICC_IAR1_EL1_SPUR (0x03ff) 146 147 /* ICC_IGRPEN0_EL1 */ 148 #define ICC_IGRPEN0_EL1_EN (1U << 0) 149 150 /* ICC_PMR_EL1 */ 151 #define ICC_PMR_EL1_PRIO_MASK (0xFFUL) 152 153 /* ICC_SGI1R_EL1 */ 154 #define ICC_SGI1R_EL1_TL_MASK 0xffffUL 155 #define ICC_SGI1R_EL1_AFF1_SHIFT 16 156 #define ICC_SGI1R_EL1_SGIID_SHIFT 24 157 #define ICC_SGI1R_EL1_AFF2_SHIFT 32 158 #define ICC_SGI1R_EL1_AFF3_SHIFT 48 159 #define ICC_SGI1R_EL1_SGIID_MASK 0xfUL 160 #define ICC_SGI1R_EL1_IRM (0x1UL << 40) 161 162 /* ICC_SRE_EL1 */ 163 #define ICC_SRE_EL1_SRE (1U << 0) 164 165 /* ICC_SRE_EL2 */ 166 #define ICC_SRE_EL2_SRE (1U << 0) 167 #define ICC_SRE_EL2_EN (1U << 3) 168 169 /* ID_AA64DFR0_EL1 */ 170 #define ID_AA64DFR0_MASK 0x0000000ff0f0fffful 171 #define ID_AA64DFR0_DEBUG_VER_SHIFT 0 172 #define ID_AA64DFR0_DEBUG_VER_MASK (0xf << ID_AA64DFR0_DEBUG_VER_SHIFT) 173 #define ID_AA64DFR0_DEBUG_VER(x) ((x) & ID_AA64DFR0_DEBUG_VER_MASK) 174 #define ID_AA64DFR0_DEBUG_VER_8 (0x6 << ID_AA64DFR0_DEBUG_VER_SHIFT) 175 #define ID_AA64DFR0_DEBUG_VER_8_VHE (0x7 << ID_AA64DFR0_DEBUG_VER_SHIFT) 176 #define ID_AA64DFR0_DEBUG_VER_8_2 (0x8 << ID_AA64DFR0_DEBUG_VER_SHIFT) 177 #define ID_AA64DFR0_TRACE_VER_SHIFT 4 178 #define ID_AA64DFR0_TRACE_VER_MASK (0xf << ID_AA64DFR0_TRACE_VER_SHIFT) 179 #define ID_AA64DFR0_TRACE_VER(x) ((x) & ID_AA64DFR0_TRACE_VER_MASK) 180 #define ID_AA64DFR0_TRACE_VER_NONE (0x0 << ID_AA64DFR0_TRACE_VER_SHIFT) 181 #define ID_AA64DFR0_TRACE_VER_IMPL (0x1 << ID_AA64DFR0_TRACE_VER_SHIFT) 182 #define ID_AA64DFR0_PMU_VER_SHIFT 8 183 #define ID_AA64DFR0_PMU_VER_MASK (0xf << ID_AA64DFR0_PMU_VER_SHIFT) 184 #define ID_AA64DFR0_PMU_VER(x) ((x) & ID_AA64DFR0_PMU_VER_MASK) 185 #define ID_AA64DFR0_PMU_VER_NONE (0x0 << ID_AA64DFR0_PMU_VER_SHIFT) 186 #define ID_AA64DFR0_PMU_VER_3 (0x1 << ID_AA64DFR0_PMU_VER_SHIFT) 187 #define ID_AA64DFR0_PMU_VER_3_1 (0x4 << ID_AA64DFR0_PMU_VER_SHIFT) 188 #define ID_AA64DFR0_PMU_VER_IMPL (0xf << ID_AA64DFR0_PMU_VER_SHIFT) 189 #define ID_AA64DFR0_BRPS_SHIFT 12 190 #define ID_AA64DFR0_BRPS_MASK (0xf << ID_AA64DFR0_BRPS_SHIFT) 191 #define ID_AA64DFR0_BRPS(x) \ 192 ((((x) >> ID_AA64DFR0_BRPS_SHIFT) & 0xf) + 1) 193 #define ID_AA64DFR0_WRPS_SHIFT 20 194 #define ID_AA64DFR0_WRPS_MASK (0xf << ID_AA64DFR0_WRPS_SHIFT) 195 #define ID_AA64DFR0_WRPS(x) \ 196 ((((x) >> ID_AA64DFR0_WRPS_SHIFT) & 0xf) + 1) 197 #define ID_AA64DFR0_CTX_CMPS_SHIFT 28 198 #define ID_AA64DFR0_CTX_CMPS_MASK (0xf << ID_AA64DFR0_CTX_CMPS_SHIFT) 199 #define ID_AA64DFR0_CTX_CMPS(x) \ 200 ((((x) >> ID_AA64DFR0_CTX_CMPS_SHIFT) & 0xf) + 1) 201 #define ID_AA64DFR0_PMS_VER_SHIFT 32 202 #define ID_AA64DFR0_PMS_VER_MASK (0xful << ID_AA64DFR0_PMS_VER_SHIFT) 203 #define ID_AA64DFR0_PMS_VER(x) ((x) & ID_AA64DFR0_PMS_VER_MASK) 204 #define ID_AA64DFR0_PMS_VER_NONE (0x0ul << ID_AA64DFR0_PMS_VER_SHIFT) 205 #define ID_AA64DFR0_PMS_VER_V1 (0x1ul << ID_AA64DFR0_PMS_VER_SHIFT) 206 207 /* ID_AA64ISAR0_EL1 */ 208 #define ID_AA64ISAR0_MASK 0x0000fffff0fffff0ul 209 #define ID_AA64ISAR0_AES_SHIFT 4 210 #define ID_AA64ISAR0_AES_MASK (0xf << ID_AA64ISAR0_AES_SHIFT) 211 #define ID_AA64ISAR0_AES(x) ((x) & ID_AA64ISAR0_AES_MASK) 212 #define ID_AA64ISAR0_AES_NONE (0x0 << ID_AA64ISAR0_AES_SHIFT) 213 #define ID_AA64ISAR0_AES_BASE (0x1 << ID_AA64ISAR0_AES_SHIFT) 214 #define ID_AA64ISAR0_AES_PMULL (0x2 << ID_AA64ISAR0_AES_SHIFT) 215 #define ID_AA64ISAR0_SHA1_SHIFT 8 216 #define ID_AA64ISAR0_SHA1_MASK (0xf << ID_AA64ISAR0_SHA1_SHIFT) 217 #define ID_AA64ISAR0_SHA1(x) ((x) & ID_AA64ISAR0_SHA1_MASK) 218 #define ID_AA64ISAR0_SHA1_NONE (0x0 << ID_AA64ISAR0_SHA1_SHIFT) 219 #define ID_AA64ISAR0_SHA1_BASE (0x1 << ID_AA64ISAR0_SHA1_SHIFT) 220 #define ID_AA64ISAR0_SHA2_SHIFT 12 221 #define ID_AA64ISAR0_SHA2_MASK (0xf << ID_AA64ISAR0_SHA2_SHIFT) 222 #define ID_AA64ISAR0_SHA2(x) ((x) & ID_AA64ISAR0_SHA2_MASK) 223 #define ID_AA64ISAR0_SHA2_NONE (0x0 << ID_AA64ISAR0_SHA2_SHIFT) 224 #define ID_AA64ISAR0_SHA2_BASE (0x1 << ID_AA64ISAR0_SHA2_SHIFT) 225 #define ID_AA64ISAR0_SHA2_512 (0x2 << ID_AA64ISAR0_SHA2_SHIFT) 226 #define ID_AA64ISAR0_CRC32_SHIFT 16 227 #define ID_AA64ISAR0_CRC32_MASK (0xf << ID_AA64ISAR0_CRC32_SHIFT) 228 #define ID_AA64ISAR0_CRC32(x) ((x) & ID_AA64ISAR0_CRC32_MASK) 229 #define ID_AA64ISAR0_CRC32_NONE (0x0 << ID_AA64ISAR0_CRC32_SHIFT) 230 #define ID_AA64ISAR0_CRC32_BASE (0x1 << ID_AA64ISAR0_CRC32_SHIFT) 231 #define ID_AA64ISAR0_ATOMIC_SHIFT 20 232 #define ID_AA64ISAR0_ATOMIC_MASK (0xf << ID_AA64ISAR0_ATOMIC_SHIFT) 233 #define ID_AA64ISAR0_ATOMIC(x) ((x) & ID_AA64ISAR0_ATOMIC_MASK) 234 #define ID_AA64ISAR0_ATOMIC_NONE (0x0 << ID_AA64ISAR0_ATOMIC_SHIFT) 235 #define ID_AA64ISAR0_ATOMIC_IMPL (0x2 << ID_AA64ISAR0_ATOMIC_SHIFT) 236 #define ID_AA64ISAR0_RDM_SHIFT 28 237 #define ID_AA64ISAR0_RDM_MASK (0xf << ID_AA64ISAR0_RDM_SHIFT) 238 #define ID_AA64ISAR0_RDM(x) ((x) & ID_AA64ISAR0_RDM_MASK) 239 #define ID_AA64ISAR0_RDM_NONE (0x0 << ID_AA64ISAR0_RDM_SHIFT) 240 #define ID_AA64ISAR0_RDM_IMPL (0x1 << ID_AA64ISAR0_RDM_SHIFT) 241 #define ID_AA64ISAR0_SHA3_SHIFT 32 242 #define ID_AA64ISAR0_SHA3_MASK (0xful << ID_AA64ISAR0_SHA3_SHIFT) 243 #define ID_AA64ISAR0_SHA3(x) ((x) & ID_AA64ISAR0_SHA3_MASK) 244 #define ID_AA64ISAR0_SHA3_NONE (0x0ul << ID_AA64ISAR0_SHA3_SHIFT) 245 #define ID_AA64ISAR0_SHA3_IMPL (0x1ul << ID_AA64ISAR0_SHA3_SHIFT) 246 #define ID_AA64ISAR0_SM3_SHIFT 36 247 #define ID_AA64ISAR0_SM3_MASK (0xful << ID_AA64ISAR0_SM3_SHIFT) 248 #define ID_AA64ISAR0_SM3(x) ((x) & ID_AA64ISAR0_SM3_MASK) 249 #define ID_AA64ISAR0_SM3_NONE (0x0ul << ID_AA64ISAR0_SM3_SHIFT) 250 #define ID_AA64ISAR0_SM3_IMPL (0x1ul << ID_AA64ISAR0_SM3_SHIFT) 251 #define ID_AA64ISAR0_SM4_SHIFT 40 252 #define ID_AA64ISAR0_SM4_MASK (0xful << ID_AA64ISAR0_SM4_SHIFT) 253 #define ID_AA64ISAR0_SM4(x) ((x) & ID_AA64ISAR0_SM4_MASK) 254 #define ID_AA64ISAR0_SM4_NONE (0x0ul << ID_AA64ISAR0_SM4_SHIFT) 255 #define ID_AA64ISAR0_SM4_IMPL (0x1ul << ID_AA64ISAR0_SM4_SHIFT) 256 #define ID_AA64ISAR0_DP_SHIFT 48 257 #define ID_AA64ISAR0_DP_MASK (0xful << ID_AA64ISAR0_DP_SHIFT) 258 #define ID_AA64ISAR0_DP(x) ((x) & ID_AA64ISAR0_DP_MASK) 259 #define ID_AA64ISAR0_DP_NONE (0x0ul << ID_AA64ISAR0_DP_SHIFT) 260 #define ID_AA64ISAR0_DP_IMPL (0x1ul << ID_AA64ISAR0_DP_SHIFT) 261 262 /* ID_AA64ISAR1_EL1 */ 263 #define ID_AA64ISAR1_MASK 0xffffffff 264 #define ID_AA64ISAR1_DPB_SHIFT 0 265 #define ID_AA64ISAR1_DPB_MASK (0xf << ID_AA64ISAR1_DPB_SHIFT) 266 #define ID_AA64ISAR1_DPB(x) ((x) & ID_AA64ISAR1_DPB_MASK) 267 #define ID_AA64ISAR1_DPB_NONE (0x0 << ID_AA64ISAR1_DPB_SHIFT) 268 #define ID_AA64ISAR1_DPB_IMPL (0x1 << ID_AA64ISAR1_DPB_SHIFT) 269 #define ID_AA64ISAR1_APA_SHIFT 4 270 #define ID_AA64ISAR1_APA_MASK (0xf << ID_AA64ISAR1_APA_SHIFT) 271 #define ID_AA64ISAR1_APA(x) ((x) & ID_AA64ISAR1_APA_MASK) 272 #define ID_AA64ISAR1_APA_NONE (0x0 << ID_AA64ISAR1_APA_SHIFT) 273 #define ID_AA64ISAR1_APA_IMPL (0x1 << ID_AA64ISAR1_APA_SHIFT) 274 #define ID_AA64ISAR1_API_SHIFT 8 275 #define ID_AA64ISAR1_API_MASK (0xf << ID_AA64ISAR1_API_SHIFT) 276 #define ID_AA64ISAR1_API(x) ((x) & ID_AA64ISAR1_API_MASK) 277 #define ID_AA64ISAR1_API_NONE (0x0 << ID_AA64ISAR1_API_SHIFT) 278 #define ID_AA64ISAR1_API_IMPL (0x1 << ID_AA64ISAR1_API_SHIFT) 279 #define ID_AA64ISAR1_JSCVT_SHIFT 12 280 #define ID_AA64ISAR1_JSCVT_MASK (0xf << ID_AA64ISAR1_JSCVT_SHIFT) 281 #define ID_AA64ISAR1_JSCVT(x) ((x) & ID_AA64ISAR1_JSCVT_MASK) 282 #define ID_AA64ISAR1_JSCVT_NONE (0x0 << ID_AA64ISAR1_JSCVT_SHIFT) 283 #define ID_AA64ISAR1_JSCVT_IMPL (0x1 << ID_AA64ISAR1_JSCVT_SHIFT) 284 #define ID_AA64ISAR1_FCMA_SHIFT 16 285 #define ID_AA64ISAR1_FCMA_MASK (0xf << ID_AA64ISAR1_FCMA_SHIFT) 286 #define ID_AA64ISAR1_FCMA(x) ((x) & ID_AA64ISAR1_FCMA_MASK) 287 #define ID_AA64ISAR1_FCMA_NONE (0x0 << ID_AA64ISAR1_FCMA_SHIFT) 288 #define ID_AA64ISAR1_FCMA_IMPL (0x1 << ID_AA64ISAR1_FCMA_SHIFT) 289 #define ID_AA64ISAR1_LRCPC_SHIFT 20 290 #define ID_AA64ISAR1_LRCPC_MASK (0xf << ID_AA64ISAR1_LRCPC_SHIFT) 291 #define ID_AA64ISAR1_LRCPC(x) ((x) & ID_AA64ISAR1_LRCPC_MASK) 292 #define ID_AA64ISAR1_LRCPC_NONE (0x0 << ID_AA64ISAR1_LRCPC_SHIFT) 293 #define ID_AA64ISAR1_LRCPC_IMPL (0x1 << ID_AA64ISAR1_LRCPC_SHIFT) 294 #define ID_AA64ISAR1_GPA_SHIFT 24 295 #define ID_AA64ISAR1_GPA_MASK (0xf << ID_AA64ISAR1_GPA_SHIFT) 296 #define ID_AA64ISAR1_GPA(x) ((x) & ID_AA64ISAR1_GPA_MASK) 297 #define ID_AA64ISAR1_GPA_NONE (0x0 << ID_AA64ISAR1_GPA_SHIFT) 298 #define ID_AA64ISAR1_GPA_IMPL (0x1 << ID_AA64ISAR1_GPA_SHIFT) 299 #define ID_AA64ISAR1_GPI_SHIFT 28 300 #define ID_AA64ISAR1_GPI_MASK (0xf << ID_AA64ISAR1_GPI_SHIFT) 301 #define ID_AA64ISAR1_GPI(x) ((x) & ID_AA64ISAR1_GPI_MASK) 302 #define ID_AA64ISAR1_GPI_NONE (0x0 << ID_AA64ISAR1_GPI_SHIFT) 303 #define ID_AA64ISAR1_GPI_IMPL (0x1 << ID_AA64ISAR1_GPI_SHIFT) 304 305 /* ID_AA64MMFR0_EL1 */ 306 #define ID_AA64MMFR0_MASK 0xffffffff 307 #define ID_AA64MMFR0_PA_RANGE_SHIFT 0 308 #define ID_AA64MMFR0_PA_RANGE_MASK (0xf << ID_AA64MMFR0_PA_RANGE_SHIFT) 309 #define ID_AA64MMFR0_PA_RANGE(x) ((x) & ID_AA64MMFR0_PA_RANGE_MASK) 310 #define ID_AA64MMFR0_PA_RANGE_4G (0x0 << ID_AA64MMFR0_PA_RANGE_SHIFT) 311 #define ID_AA64MMFR0_PA_RANGE_64G (0x1 << ID_AA64MMFR0_PA_RANGE_SHIFT) 312 #define ID_AA64MMFR0_PA_RANGE_1T (0x2 << ID_AA64MMFR0_PA_RANGE_SHIFT) 313 #define ID_AA64MMFR0_PA_RANGE_4T (0x3 << ID_AA64MMFR0_PA_RANGE_SHIFT) 314 #define ID_AA64MMFR0_PA_RANGE_16T (0x4 << ID_AA64MMFR0_PA_RANGE_SHIFT) 315 #define ID_AA64MMFR0_PA_RANGE_256T (0x5 << ID_AA64MMFR0_PA_RANGE_SHIFT) 316 #define ID_AA64MMFR0_PA_RANGE_4P (0x6 << ID_AA64MMFR0_PA_RANGE_SHIFT) 317 #define ID_AA64MMFR0_ASID_BITS_SHIFT 4 318 #define ID_AA64MMFR0_ASID_BITS_MASK (0xf << ID_AA64MMFR0_ASID_BITS_SHIFT) 319 #define ID_AA64MMFR0_ASID_BITS(x) ((x) & ID_AA64MMFR0_ASID_BITS_MASK) 320 #define ID_AA64MMFR0_ASID_BITS_8 (0x0 << ID_AA64MMFR0_ASID_BITS_SHIFT) 321 #define ID_AA64MMFR0_ASID_BITS_16 (0x2 << ID_AA64MMFR0_ASID_BITS_SHIFT) 322 #define ID_AA64MMFR0_BIGEND_SHIFT 8 323 #define ID_AA64MMFR0_BIGEND_MASK (0xf << ID_AA64MMFR0_BIGEND_SHIFT) 324 #define ID_AA64MMFR0_BIGEND(x) ((x) & ID_AA64MMFR0_BIGEND_MASK) 325 #define ID_AA64MMFR0_BIGEND_FIXED (0x0 << ID_AA64MMFR0_BIGEND_SHIFT) 326 #define ID_AA64MMFR0_BIGEND_MIXED (0x1 << ID_AA64MMFR0_BIGEND_SHIFT) 327 #define ID_AA64MMFR0_S_NS_MEM_SHIFT 12 328 #define ID_AA64MMFR0_S_NS_MEM_MASK (0xf << ID_AA64MMFR0_S_NS_MEM_SHIFT) 329 #define ID_AA64MMFR0_S_NS_MEM(x) ((x) & ID_AA64MMFR0_S_NS_MEM_MASK) 330 #define ID_AA64MMFR0_S_NS_MEM_NONE (0x0 << ID_AA64MMFR0_S_NS_MEM_SHIFT) 331 #define ID_AA64MMFR0_S_NS_MEM_DISTINCT (0x1 << ID_AA64MMFR0_S_NS_MEM_SHIFT) 332 #define ID_AA64MMFR0_BIGEND_EL0_SHIFT 16 333 #define ID_AA64MMFR0_BIGEND_EL0_MASK (0xf << ID_AA64MMFR0_BIGEND_EL0_SHIFT) 334 #define ID_AA64MMFR0_BIGEND_EL0(x) ((x) & ID_AA64MMFR0_BIGEND_EL0_MASK) 335 #define ID_AA64MMFR0_BIGEND_EL0_FIXED (0x0 << ID_AA64MMFR0_BIGEND_EL0_SHIFT) 336 #define ID_AA64MMFR0_BIGEND_EL0_MIXED (0x1 << ID_AA64MMFR0_BIGEND_EL0_SHIFT) 337 #define ID_AA64MMFR0_TGRAN16_SHIFT 20 338 #define ID_AA64MMFR0_TGRAN16_MASK (0xf << ID_AA64MMFR0_TGRAN16_SHIFT) 339 #define ID_AA64MMFR0_TGRAN16(x) ((x) & ID_AA64MMFR0_TGRAN16_MASK) 340 #define ID_AA64MMFR0_TGRAN16_NONE (0x0 << ID_AA64MMFR0_TGRAN16_SHIFT) 341 #define ID_AA64MMFR0_TGRAN16_IMPL (0x1 << ID_AA64MMFR0_TGRAN16_SHIFT) 342 #define ID_AA64MMFR0_TGRAN64_SHIFT 24 343 #define ID_AA64MMFR0_TGRAN64_MASK (0xf << ID_AA64MMFR0_TGRAN64_SHIFT) 344 #define ID_AA64MMFR0_TGRAN64(x) ((x) & ID_AA64MMFR0_TGRAN64_MASK) 345 #define ID_AA64MMFR0_TGRAN64_IMPL (0x0 << ID_AA64MMFR0_TGRAN64_SHIFT) 346 #define ID_AA64MMFR0_TGRAN64_NONE (0xf << ID_AA64MMFR0_TGRAN64_SHIFT) 347 #define ID_AA64MMFR0_TGRAN4_SHIFT 28 348 #define ID_AA64MMFR0_TGRAN4_MASK (0xf << ID_AA64MMFR0_TGRAN4_SHIFT) 349 #define ID_AA64MMFR0_TGRAN4(x) ((x) & ID_AA64MMFR0_TGRAN4_MASK) 350 #define ID_AA64MMFR0_TGRAN4_IMPL (0x0 << ID_AA64MMFR0_TGRAN4_SHIFT) 351 #define ID_AA64MMFR0_TGRAN4_NONE (0xf << ID_AA64MMFR0_TGRAN4_SHIFT) 352 353 /* ID_AA64MMFR1_EL1 */ 354 #define ID_AA64MMFR1_MASK 0xffffffff 355 #define ID_AA64MMFR1_HAFDBS_SHIFT 0 356 #define ID_AA64MMFR1_HAFDBS_MASK (0xf << ID_AA64MMFR1_HAFDBS_SHIFT) 357 #define ID_AA64MMFR1_HAFDBS(x) ((x) & ID_AA64MMFR1_HAFDBS_MASK) 358 #define ID_AA64MMFR1_HAFDBS_NONE (0x0 << ID_AA64MMFR1_HAFDBS_SHIFT) 359 #define ID_AA64MMFR1_HAFDBS_AF (0x1 << ID_AA64MMFR1_HAFDBS_SHIFT) 360 #define ID_AA64MMFR1_HAFDBS_AF_DBS (0x2 << ID_AA64MMFR1_HAFDBS_SHIFT) 361 #define ID_AA64MMFR1_VMIDBITS_SHIFT 4 362 #define ID_AA64MMFR1_VMIDBITS_MASK (0xf << ID_AA64MMFR1_VMIDBITS_SHIFT) 363 #define ID_AA64MMFR1_VMIDBITS(x) ((x) & ID_AA64MMFR1_VMIDBITS_MASK) 364 #define ID_AA64MMFR1_VMIDBITS_8 (0x0 << ID_AA64MMFR1_VMIDBITS_SHIFT) 365 #define ID_AA64MMFR1_VMIDBITS_16 (0x2 << ID_AA64MMFR1_VMIDBITS_SHIFT) 366 #define ID_AA64MMFR1_VH_SHIFT 8 367 #define ID_AA64MMFR1_VH_MASK (0xf << ID_AA64MMFR1_VH_SHIFT) 368 #define ID_AA64MMFR1_VH(x) ((x) & ID_AA64MMFR1_VH_MASK) 369 #define ID_AA64MMFR1_VH_NONE (0x0 << ID_AA64MMFR1_VH_SHIFT) 370 #define ID_AA64MMFR1_VH_IMPL (0x1 << ID_AA64MMFR1_VH_SHIFT) 371 #define ID_AA64MMFR1_HPDS_SHIFT 12 372 #define ID_AA64MMFR1_HPDS_MASK (0xf << ID_AA64MMFR1_HPDS_SHIFT) 373 #define ID_AA64MMFR1_HPDS(x) ((x) & ID_AA64MMFR1_HPDS_MASK) 374 #define ID_AA64MMFR1_HPDS_NONE (0x0 << ID_AA64MMFR1_HPDS_SHIFT) 375 #define ID_AA64MMFR1_HPDS_HPD (0x1 << ID_AA64MMFR1_HPDS_SHIFT) 376 #define ID_AA64MMFR1_HPDS_TTPBHA (0x2 << ID_AA64MMFR1_HPDS_SHIFT) 377 #define ID_AA64MMFR1_LO_SHIFT 16 378 #define ID_AA64MMFR1_LO_MASK (0xf << ID_AA64MMFR1_LO_SHIFT) 379 #define ID_AA64MMFR1_LO(x) ((x) & ID_AA64MMFR1_LO_MASK) 380 #define ID_AA64MMFR1_LO_NONE (0x0 << ID_AA64MMFR1_LO_SHIFT) 381 #define ID_AA64MMFR1_LO_IMPL (0x1 << ID_AA64MMFR1_LO_SHIFT) 382 #define ID_AA64MMFR1_PAN_SHIFT 20 383 #define ID_AA64MMFR1_PAN_MASK (0xf << ID_AA64MMFR1_PAN_SHIFT) 384 #define ID_AA64MMFR1_PAN(x) ((x) & ID_AA64MMFR1_PAN_MASK) 385 #define ID_AA64MMFR1_PAN_NONE (0x0 << ID_AA64MMFR1_PAN_SHIFT) 386 #define ID_AA64MMFR1_PAN_IMPL (0x1 << ID_AA64MMFR1_PAN_SHIFT) 387 #define ID_AA64MMFR1_PAN_ATS1E1 (0x2 << ID_AA64MMFR1_PAN_SHIFT) 388 #define ID_AA64MMFR1_SPEC_SEI_SHIFT 24 389 #define ID_AA64MMFR1_SPEC_SEI_MASK (0xf << ID_AA64MMFR1_SPEC_SEI_SHIFT) 390 #define ID_AA64MMFR1_SPEC_SEI(x) ((x) & ID_AA64MMFR1_SPEC_SEI_MASK) 391 #define ID_AA64MMFR1_SPEC_SEI_NONE (0x0 << ID_AA64MMFR1_SPEC_SEI_SHIFT) 392 #define ID_AA64MMFR1_SPEC_SEI_IMPL (0x1 << ID_AA64MMFR1_SPEC_SEI_SHIFT) 393 #define ID_AA64MMFR1_XNX_SHIFT 28 394 #define ID_AA64MMFR1_XNX_MASK (0xf << ID_AA64MMFR1_XNX_SHIFT) 395 #define ID_AA64MMFR1_XNX(x) ((x) & ID_AA64MMFR1_XNX_MASK) 396 #define ID_AA64MMFR1_XNX_NONE (0x0 << ID_AA64MMFR1_XNX_SHIFT) 397 #define ID_AA64MMFR1_XNX_IMPL (0x1 << ID_AA64MMFR1_XNX_SHIFT) 398 399 /* ID_AA64MMFR2_EL1 */ 400 #define ID_AA64MMFR2_EL1 S3_0_C0_C7_2 401 #define ID_AA64MMFR2_MASK 0x0fffffff 402 #define ID_AA64MMFR2_CNP_SHIFT 0 403 #define ID_AA64MMFR2_CNP_MASK (0xf << ID_AA64MMFR2_CNP_SHIFT) 404 #define ID_AA64MMFR2_CNP(x) ((x) & ID_AA64MMFR2_CNP_MASK) 405 #define ID_AA64MMFR2_CNP_NONE (0x0 << ID_AA64MMFR2_CNP_SHIFT) 406 #define ID_AA64MMFR2_CNP_IMPL (0x1 << ID_AA64MMFR2_CNP_SHIFT) 407 #define ID_AA64MMFR2_UAO_SHIFT 4 408 #define ID_AA64MMFR2_UAO_MASK (0xf << ID_AA64MMFR2_UAO_SHIFT) 409 #define ID_AA64MMFR2_UAO(x) ((x) & ID_AA64MMFR2_UAO_MASK) 410 #define ID_AA64MMFR2_UAO_NONE (0x0 << ID_AA64MMFR2_UAO_SHIFT) 411 #define ID_AA64MMFR2_UAO_IMPL (0x1 << ID_AA64MMFR2_UAO_SHIFT) 412 #define ID_AA64MMFR2_LSM_SHIFT 8 413 #define ID_AA64MMFR2_LSM_MASK (0xf << ID_AA64MMFR2_LSM_SHIFT) 414 #define ID_AA64MMFR2_LSM(x) ((x) & ID_AA64MMFR2_LSM_MASK) 415 #define ID_AA64MMFR2_LSM_NONE (0x0 << ID_AA64MMFR2_LSM_SHIFT) 416 #define ID_AA64MMFR2_LSM_IMPL (0x1 << ID_AA64MMFR2_LSM_SHIFT) 417 #define ID_AA64MMFR2_IESB_SHIFT 12 418 #define ID_AA64MMFR2_IESB_MASK (0xf << ID_AA64MMFR2_IESB_SHIFT) 419 #define ID_AA64MMFR2_IESB(x) ((x) & ID_AA64MMFR2_IESB_MASK) 420 #define ID_AA64MMFR2_IESB_NONE (0x0 << ID_AA64MMFR2_IESB_SHIFT) 421 #define ID_AA64MMFR2_IESB_IMPL (0x1 << ID_AA64MMFR2_IESB_SHIFT) 422 #define ID_AA64MMFR2_VA_RANGE_SHIFT 16 423 #define ID_AA64MMFR2_VA_RANGE_MASK (0xf << ID_AA64MMFR2_VA_RANGE_SHIFT) 424 #define ID_AA64MMFR2_VA_RANGE(x) ((x) & ID_AA64MMFR2_VA_RANGE_MASK) 425 #define ID_AA64MMFR2_VA_RANGE_48 (0x0 << ID_AA64MMFR2_VA_RANGE_SHIFT) 426 #define ID_AA64MMFR2_VA_RANGE_52 (0x1 << ID_AA64MMFR2_VA_RANGE_SHIFT) 427 #define ID_AA64MMFR2_CCIDX_SHIFT 20 428 #define ID_AA64MMFR2_CCIDX_MASK (0xf << ID_AA64MMFR2_CCIDX_SHIFT) 429 #define ID_AA64MMFR2_CCIDX(x) ((x) & ID_AA64MMFR2_CCIDX_MASK) 430 #define ID_AA64MMFR2_CCIDX_32 (0x0 << ID_AA64MMFR2_CCIDX_SHIFT) 431 #define ID_AA64MMFR2_CCIDX_64 (0x1 << ID_AA64MMFR2_CCIDX_SHIFT) 432 #define ID_AA64MMFR2_NV_SHIFT 24 433 #define ID_AA64MMFR2_NV_MASK (0xf << ID_AA64MMFR2_NV_SHIFT) 434 #define ID_AA64MMFR2_NV(x) ((x) & ID_AA64MMFR2_NV_MASK) 435 #define ID_AA64MMFR2_NV_NONE (0x0 << ID_AA64MMFR2_NV_SHIFT) 436 #define ID_AA64MMFR2_NV_IMPL (0x1 << ID_AA64MMFR2_NV_SHIFT) 437 438 /* ID_AA64PFR0_EL1 */ 439 #define ID_AA64PFR0_MASK 0x0000000ffffffffful 440 #define ID_AA64PFR0_EL0_SHIFT 0 441 #define ID_AA64PFR0_EL0_MASK (0xf << ID_AA64PFR0_EL0_SHIFT) 442 #define ID_AA64PFR0_EL0(x) ((x) & ID_AA64PFR0_EL0_MASK) 443 #define ID_AA64PFR0_EL0_64 (1 << ID_AA64PFR0_EL0_SHIFT) 444 #define ID_AA64PFR0_EL0_64_32 (2 << ID_AA64PFR0_EL0_SHIFT) 445 #define ID_AA64PFR0_EL1_SHIFT 4 446 #define ID_AA64PFR0_EL1_MASK (0xf << ID_AA64PFR0_EL1_SHIFT) 447 #define ID_AA64PFR0_EL1(x) ((x) & ID_AA64PFR0_EL1_MASK) 448 #define ID_AA64PFR0_EL1_64 (1 << ID_AA64PFR0_EL1_SHIFT) 449 #define ID_AA64PFR0_EL1_64_32 (2 << ID_AA64PFR0_EL1_SHIFT) 450 #define ID_AA64PFR0_EL2_SHIFT 8 451 #define ID_AA64PFR0_EL2_MASK (0xf << ID_AA64PFR0_EL2_SHIFT) 452 #define ID_AA64PFR0_EL2(x) ((x) & ID_AA64PFR0_EL2_MASK) 453 #define ID_AA64PFR0_EL2_NONE (0 << ID_AA64PFR0_EL2_SHIFT) 454 #define ID_AA64PFR0_EL2_64 (1 << ID_AA64PFR0_EL2_SHIFT) 455 #define ID_AA64PFR0_EL2_64_32 (2 << ID_AA64PFR0_EL2_SHIFT) 456 #define ID_AA64PFR0_EL3_SHIFT 12 457 #define ID_AA64PFR0_EL3_MASK (0xf << ID_AA64PFR0_EL3_SHIFT) 458 #define ID_AA64PFR0_EL3(x) ((x) & ID_AA64PFR0_EL3_MASK) 459 #define ID_AA64PFR0_EL3_NONE (0 << ID_AA64PFR0_EL3_SHIFT) 460 #define ID_AA64PFR0_EL3_64 (1 << ID_AA64PFR0_EL3_SHIFT) 461 #define ID_AA64PFR0_EL3_64_32 (2 << ID_AA64PFR0_EL3_SHIFT) 462 #define ID_AA64PFR0_FP_SHIFT 16 463 #define ID_AA64PFR0_FP_MASK (0xf << ID_AA64PFR0_FP_SHIFT) 464 #define ID_AA64PFR0_FP(x) ((x) & ID_AA64PFR0_FP_MASK) 465 #define ID_AA64PFR0_FP_IMPL (0x0 << ID_AA64PFR0_FP_SHIFT) 466 #define ID_AA64PFR0_FP_HP (0x1 << ID_AA64PFR0_FP_SHIFT) 467 #define ID_AA64PFR0_FP_NONE (0xf << ID_AA64PFR0_FP_SHIFT) 468 #define ID_AA64PFR0_ADV_SIMD_SHIFT 20 469 #define ID_AA64PFR0_ADV_SIMD_MASK (0xf << ID_AA64PFR0_ADV_SIMD_SHIFT) 470 #define ID_AA64PFR0_ADV_SIMD(x) ((x) & ID_AA64PFR0_ADV_SIMD_MASK) 471 #define ID_AA64PFR0_ADV_SIMD_IMPL (0x0 << ID_AA64PFR0_ADV_SIMD_SHIFT) 472 #define ID_AA64PFR0_ADV_SIMD_HP (0x1 << ID_AA64PFR0_ADV_SIMD_SHIFT) 473 #define ID_AA64PFR0_ADV_SIMD_NONE (0xf << ID_AA64PFR0_ADV_SIMD_SHIFT) 474 #define ID_AA64PFR0_GIC_BITS 0x4 /* Number of bits in GIC field */ 475 #define ID_AA64PFR0_GIC_SHIFT 24 476 #define ID_AA64PFR0_GIC_MASK (0xf << ID_AA64PFR0_GIC_SHIFT) 477 #define ID_AA64PFR0_GIC(x) ((x) & ID_AA64PFR0_GIC_MASK) 478 #define ID_AA64PFR0_GIC_CPUIF_NONE (0x0 << ID_AA64PFR0_GIC_SHIFT) 479 #define ID_AA64PFR0_GIC_CPUIF_EN (0x1 << ID_AA64PFR0_GIC_SHIFT) 480 #define ID_AA64PFR0_RAS_SHIFT 28 481 #define ID_AA64PFR0_RAS_MASK (0xf << ID_AA64PFR0_RAS_SHIFT) 482 #define ID_AA64PFR0_RAS(x) ((x) & ID_AA64PFR0_RAS_MASK) 483 #define ID_AA64PFR0_RAS_NONE (0x0 << ID_AA64PFR0_RAS_SHIFT) 484 #define ID_AA64PFR0_RAS_V1 (0x1 << ID_AA64PFR0_RAS_SHIFT) 485 #define ID_AA64PFR0_SVE_SHIFT 32 486 #define ID_AA64PFR0_SVE_MASK (0xful << ID_AA64PFR0_SVE_SHIFT) 487 #define ID_AA64PFR0_SVE(x) ((x) & ID_AA64PFR0_SVE_MASK) 488 #define ID_AA64PFR0_SVE_NONE (0x0ul << ID_AA64PFR0_SVE_SHIFT) 489 #define ID_AA64PFR0_SVE_IMPL (0x1ul << ID_AA64PFR0_SVE_SHIFT) 490 491 /* MAIR_EL1 - Memory Attribute Indirection Register */ 492 #define MAIR_ATTR_MASK(idx) (0xff << ((n)* 8)) 493 #define MAIR_ATTR(attr, idx) ((attr) << ((idx) * 8)) 494 #define MAIR_DEVICE_nGnRnE 0x00 495 #define MAIR_NORMAL_NC 0x44 496 #define MAIR_NORMAL_WT 0xbb 497 #define MAIR_NORMAL_WB 0xff 498 499 /* PAR_EL1 - Physical Address Register */ 500 #define PAR_F_SHIFT 0 501 #define PAR_F (0x1 << PAR_F_SHIFT) 502 #define PAR_SUCCESS(x) (((x) & PAR_F) == 0) 503 /* When PAR_F == 0 (success) */ 504 #define PAR_SH_SHIFT 7 505 #define PAR_SH_MASK (0x3 << PAR_SH_SHIFT) 506 #define PAR_NS_SHIFT 9 507 #define PAR_NS_MASK (0x3 << PAR_NS_SHIFT) 508 #define PAR_PA_SHIFT 12 509 #define PAR_PA_MASK 0x0000fffffffff000 510 #define PAR_ATTR_SHIFT 56 511 #define PAR_ATTR_MASK (0xff << PAR_ATTR_SHIFT) 512 /* When PAR_F == 1 (aborted) */ 513 #define PAR_FST_SHIFT 1 514 #define PAR_FST_MASK (0x3f << PAR_FST_SHIFT) 515 #define PAR_PTW_SHIFT 8 516 #define PAR_PTW_MASK (0x1 << PAR_PTW_SHIFT) 517 #define PAR_S_SHIFT 9 518 #define PAR_S_MASK (0x1 << PAR_S_SHIFT) 519 520 /* SCTLR_EL1 - System Control Register */ 521 #define SCTLR_RES0 0xc8222400 /* Reserved ARMv8.0, write 0 */ 522 #define SCTLR_RES1 0x30d00800 /* Reserved ARMv8.0, write 1 */ 523 524 #define SCTLR_M 0x00000001 525 #define SCTLR_A 0x00000002 526 #define SCTLR_C 0x00000004 527 #define SCTLR_SA 0x00000008 528 #define SCTLR_SA0 0x00000010 529 #define SCTLR_CP15BEN 0x00000020 530 #define SCTLR_THEE 0x00000040 531 #define SCTLR_ITD 0x00000080 532 #define SCTLR_SED 0x00000100 533 #define SCTLR_UMA 0x00000200 534 #define SCTLR_I 0x00001000 535 #define SCTLR_DZE 0x00004000 536 #define SCTLR_UCT 0x00008000 537 #define SCTLR_nTWI 0x00010000 538 #define SCTLR_nTWE 0x00040000 539 #define SCTLR_WXN 0x00080000 540 #define SCTLR_IESB 0x00200000 541 #define SCTLR_SPAN 0x00800000 542 #define SCTLR_EOE 0x01000000 543 #define SCTLR_EE 0x02000000 544 #define SCTLR_UCI 0x04000000 545 #define SCTLR_nTLSMD 0x10000000 546 #define SCTLR_LSMAOE 0x20000000 547 548 /* SPSR_EL1 */ 549 /* 550 * When the exception is taken in AArch64: 551 * M[4] is 0 for AArch64 mode 552 * M[3:2] is the exception level 553 * M[1] is unused 554 * M[0] is the SP select: 555 * 0: always SP0 556 * 1: current ELs SP 557 */ 558 #define PSR_M_EL0t 0x00000000 559 #define PSR_M_EL1t 0x00000004 560 #define PSR_M_EL1h 0x00000005 561 #define PSR_M_EL2t 0x00000008 562 #define PSR_M_EL2h 0x00000009 563 #define PSR_M_MASK 0x0000001f 564 565 #define PSR_F 0x00000040 566 #define PSR_I 0x00000080 567 #define PSR_A 0x00000100 568 #define PSR_D 0x00000200 569 #define PSR_IL 0x00100000 570 #define PSR_SS 0x00200000 571 #define PSR_V 0x10000000 572 #define PSR_C 0x20000000 573 #define PSR_Z 0x40000000 574 #define PSR_N 0x80000000 575 576 /* TCR_EL1 - Translation Control Register */ 577 #define TCR_ASID_16 (1 << 36) 578 579 #define TCR_IPS_SHIFT 32 580 #define TCR_IPS_32BIT (0 << TCR_IPS_SHIFT) 581 #define TCR_IPS_36BIT (1 << TCR_IPS_SHIFT) 582 #define TCR_IPS_40BIT (2 << TCR_IPS_SHIFT) 583 #define TCR_IPS_42BIT (3 << TCR_IPS_SHIFT) 584 #define TCR_IPS_44BIT (4 << TCR_IPS_SHIFT) 585 #define TCR_IPS_48BIT (5 << TCR_IPS_SHIFT) 586 587 #define TCR_TG1_SHIFT 30 588 #define TCR_TG1_16K (1 << TCR_TG1_SHIFT) 589 #define TCR_TG1_4K (2 << TCR_TG1_SHIFT) 590 #define TCR_TG1_64K (3 << TCR_TG1_SHIFT) 591 592 #define TCR_SH1_SHIFT 28 593 #define TCR_SH1_IS (0x3UL << TCR_SH1_SHIFT) 594 #define TCR_ORGN1_SHIFT 26 595 #define TCR_ORGN1_WBWA (0x1UL << TCR_ORGN1_SHIFT) 596 #define TCR_IRGN1_SHIFT 24 597 #define TCR_IRGN1_WBWA (0x1UL << TCR_IRGN1_SHIFT) 598 #define TCR_SH0_SHIFT 12 599 #define TCR_SH0_IS (0x3UL << TCR_SH0_SHIFT) 600 #define TCR_ORGN0_SHIFT 10 601 #define TCR_ORGN0_WBWA (0x1UL << TCR_ORGN0_SHIFT) 602 #define TCR_IRGN0_SHIFT 8 603 #define TCR_IRGN0_WBWA (0x1UL << TCR_IRGN0_SHIFT) 604 605 #define TCR_CACHE_ATTRS ((TCR_IRGN0_WBWA | TCR_IRGN1_WBWA) |\ 606 (TCR_ORGN0_WBWA | TCR_ORGN1_WBWA)) 607 608 #ifdef SMP 609 #define TCR_SMP_ATTRS (TCR_SH0_IS | TCR_SH1_IS) 610 #else 611 #define TCR_SMP_ATTRS 0 612 #endif 613 614 #define TCR_T1SZ_SHIFT 16 615 #define TCR_T0SZ_SHIFT 0 616 #define TCR_T1SZ(x) ((x) << TCR_T1SZ_SHIFT) 617 #define TCR_T0SZ(x) ((x) << TCR_T0SZ_SHIFT) 618 #define TCR_TxSZ(x) (TCR_T1SZ(x) | TCR_T0SZ(x)) 619 620 /* Saved Program Status Register */ 621 #define DBG_SPSR_SS (0x1 << 21) 622 623 /* Monitor Debug System Control Register */ 624 #define DBG_MDSCR_SS (0x1 << 0) 625 #define DBG_MDSCR_KDE (0x1 << 13) 626 #define DBG_MDSCR_MDE (0x1 << 15) 627 628 /* Perfomance Monitoring Counters */ 629 #define PMCR_E (1 << 0) /* Enable all counters */ 630 #define PMCR_P (1 << 1) /* Reset all counters */ 631 #define PMCR_C (1 << 2) /* Clock counter reset */ 632 #define PMCR_D (1 << 3) /* CNTR counts every 64 clk cycles */ 633 #define PMCR_X (1 << 4) /* Export to ext. monitoring (ETM) */ 634 #define PMCR_DP (1 << 5) /* Disable CCNT if non-invasive debug*/ 635 #define PMCR_LC (1 << 6) /* Long cycle count enable */ 636 #define PMCR_IMP_SHIFT 24 /* Implementer code */ 637 #define PMCR_IMP_MASK (0xff << PMCR_IMP_SHIFT) 638 #define PMCR_IDCODE_SHIFT 16 /* Identification code */ 639 #define PMCR_IDCODE_MASK (0xff << PMCR_IDCODE_SHIFT) 640 #define PMCR_IDCODE_CORTEX_A57 0x01 641 #define PMCR_IDCODE_CORTEX_A72 0x02 642 #define PMCR_IDCODE_CORTEX_A53 0x03 643 #define PMCR_N_SHIFT 11 /* Number of counters implemented */ 644 #define PMCR_N_MASK (0x1f << PMCR_N_SHIFT) 645 646 #endif /* !_MACHINE_ARMREG_H_ */ 647